intel-agp.c 68 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366
  1. /*
  2. * Intel AGPGART routines.
  3. */
  4. #include <linux/module.h>
  5. #include <linux/pci.h>
  6. #include <linux/init.h>
  7. #include <linux/kernel.h>
  8. #include <linux/pagemap.h>
  9. #include <linux/agp_backend.h>
  10. #include "agp.h"
  11. #define PCI_DEVICE_ID_INTEL_E7221_HB 0x2588
  12. #define PCI_DEVICE_ID_INTEL_E7221_IG 0x258a
  13. #define PCI_DEVICE_ID_INTEL_82946GZ_HB 0x2970
  14. #define PCI_DEVICE_ID_INTEL_82946GZ_IG 0x2972
  15. #define PCI_DEVICE_ID_INTEL_82G35_HB 0x2980
  16. #define PCI_DEVICE_ID_INTEL_82G35_IG 0x2982
  17. #define PCI_DEVICE_ID_INTEL_82965Q_HB 0x2990
  18. #define PCI_DEVICE_ID_INTEL_82965Q_IG 0x2992
  19. #define PCI_DEVICE_ID_INTEL_82965G_HB 0x29A0
  20. #define PCI_DEVICE_ID_INTEL_82965G_IG 0x29A2
  21. #define PCI_DEVICE_ID_INTEL_82965GM_HB 0x2A00
  22. #define PCI_DEVICE_ID_INTEL_82965GM_IG 0x2A02
  23. #define PCI_DEVICE_ID_INTEL_82965GME_HB 0x2A10
  24. #define PCI_DEVICE_ID_INTEL_82965GME_IG 0x2A12
  25. #define PCI_DEVICE_ID_INTEL_82945GME_HB 0x27AC
  26. #define PCI_DEVICE_ID_INTEL_82945GME_IG 0x27AE
  27. #define PCI_DEVICE_ID_INTEL_G33_HB 0x29C0
  28. #define PCI_DEVICE_ID_INTEL_G33_IG 0x29C2
  29. #define PCI_DEVICE_ID_INTEL_Q35_HB 0x29B0
  30. #define PCI_DEVICE_ID_INTEL_Q35_IG 0x29B2
  31. #define PCI_DEVICE_ID_INTEL_Q33_HB 0x29D0
  32. #define PCI_DEVICE_ID_INTEL_Q33_IG 0x29D2
  33. #define PCI_DEVICE_ID_INTEL_GM45_HB 0x2A40
  34. #define PCI_DEVICE_ID_INTEL_GM45_IG 0x2A42
  35. #define PCI_DEVICE_ID_INTEL_IGD_E_HB 0x2E00
  36. #define PCI_DEVICE_ID_INTEL_IGD_E_IG 0x2E02
  37. #define PCI_DEVICE_ID_INTEL_Q45_HB 0x2E10
  38. #define PCI_DEVICE_ID_INTEL_Q45_IG 0x2E12
  39. #define PCI_DEVICE_ID_INTEL_G45_HB 0x2E20
  40. #define PCI_DEVICE_ID_INTEL_G45_IG 0x2E22
  41. /* cover 915 and 945 variants */
  42. #define IS_I915 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_E7221_HB || \
  43. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915G_HB || \
  44. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB || \
  45. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945G_HB || \
  46. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945GM_HB || \
  47. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945GME_HB)
  48. #define IS_I965 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82946GZ_HB || \
  49. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82G35_HB || \
  50. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965Q_HB || \
  51. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965G_HB || \
  52. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965GM_HB || \
  53. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965GME_HB)
  54. #define IS_G33 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_G33_HB || \
  55. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q35_HB || \
  56. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q33_HB)
  57. #define IS_G4X (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGD_E_HB || \
  58. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q45_HB || \
  59. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_G45_HB || \
  60. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_GM45_HB)
  61. extern int agp_memory_reserved;
  62. /* Intel 815 register */
  63. #define INTEL_815_APCONT 0x51
  64. #define INTEL_815_ATTBASE_MASK ~0x1FFFFFFF
  65. /* Intel i820 registers */
  66. #define INTEL_I820_RDCR 0x51
  67. #define INTEL_I820_ERRSTS 0xc8
  68. /* Intel i840 registers */
  69. #define INTEL_I840_MCHCFG 0x50
  70. #define INTEL_I840_ERRSTS 0xc8
  71. /* Intel i850 registers */
  72. #define INTEL_I850_MCHCFG 0x50
  73. #define INTEL_I850_ERRSTS 0xc8
  74. /* intel 915G registers */
  75. #define I915_GMADDR 0x18
  76. #define I915_MMADDR 0x10
  77. #define I915_PTEADDR 0x1C
  78. #define I915_GMCH_GMS_STOLEN_48M (0x6 << 4)
  79. #define I915_GMCH_GMS_STOLEN_64M (0x7 << 4)
  80. #define G33_GMCH_GMS_STOLEN_128M (0x8 << 4)
  81. #define G33_GMCH_GMS_STOLEN_256M (0x9 << 4)
  82. #define INTEL_GMCH_GMS_STOLEN_96M (0xa << 4)
  83. #define INTEL_GMCH_GMS_STOLEN_160M (0xb << 4)
  84. #define INTEL_GMCH_GMS_STOLEN_224M (0xc << 4)
  85. #define INTEL_GMCH_GMS_STOLEN_352M (0xd << 4)
  86. #define I915_IFPADDR 0x60
  87. /* Intel 965G registers */
  88. #define I965_MSAC 0x62
  89. #define I965_IFPADDR 0x70
  90. /* Intel 7505 registers */
  91. #define INTEL_I7505_APSIZE 0x74
  92. #define INTEL_I7505_NCAPID 0x60
  93. #define INTEL_I7505_NISTAT 0x6c
  94. #define INTEL_I7505_ATTBASE 0x78
  95. #define INTEL_I7505_ERRSTS 0x42
  96. #define INTEL_I7505_AGPCTRL 0x70
  97. #define INTEL_I7505_MCHCFG 0x50
  98. static const struct aper_size_info_fixed intel_i810_sizes[] =
  99. {
  100. {64, 16384, 4},
  101. /* The 32M mode still requires a 64k gatt */
  102. {32, 8192, 4}
  103. };
  104. #define AGP_DCACHE_MEMORY 1
  105. #define AGP_PHYS_MEMORY 2
  106. #define INTEL_AGP_CACHED_MEMORY 3
  107. static struct gatt_mask intel_i810_masks[] =
  108. {
  109. {.mask = I810_PTE_VALID, .type = 0},
  110. {.mask = (I810_PTE_VALID | I810_PTE_LOCAL), .type = AGP_DCACHE_MEMORY},
  111. {.mask = I810_PTE_VALID, .type = 0},
  112. {.mask = I810_PTE_VALID | I830_PTE_SYSTEM_CACHED,
  113. .type = INTEL_AGP_CACHED_MEMORY}
  114. };
  115. static struct _intel_private {
  116. struct pci_dev *pcidev; /* device one */
  117. u8 __iomem *registers;
  118. u32 __iomem *gtt; /* I915G */
  119. int num_dcache_entries;
  120. /* gtt_entries is the number of gtt entries that are already mapped
  121. * to stolen memory. Stolen memory is larger than the memory mapped
  122. * through gtt_entries, as it includes some reserved space for the BIOS
  123. * popup and for the GTT.
  124. */
  125. int gtt_entries; /* i830+ */
  126. union {
  127. void __iomem *i9xx_flush_page;
  128. void *i8xx_flush_page;
  129. };
  130. struct page *i8xx_page;
  131. struct resource ifp_resource;
  132. int resource_valid;
  133. } intel_private;
  134. static int intel_i810_fetch_size(void)
  135. {
  136. u32 smram_miscc;
  137. struct aper_size_info_fixed *values;
  138. pci_read_config_dword(agp_bridge->dev, I810_SMRAM_MISCC, &smram_miscc);
  139. values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
  140. if ((smram_miscc & I810_GMS) == I810_GMS_DISABLE) {
  141. dev_warn(&agp_bridge->dev->dev, "i810 is disabled\n");
  142. return 0;
  143. }
  144. if ((smram_miscc & I810_GFX_MEM_WIN_SIZE) == I810_GFX_MEM_WIN_32M) {
  145. agp_bridge->previous_size =
  146. agp_bridge->current_size = (void *) (values + 1);
  147. agp_bridge->aperture_size_idx = 1;
  148. return values[1].size;
  149. } else {
  150. agp_bridge->previous_size =
  151. agp_bridge->current_size = (void *) (values);
  152. agp_bridge->aperture_size_idx = 0;
  153. return values[0].size;
  154. }
  155. return 0;
  156. }
  157. static int intel_i810_configure(void)
  158. {
  159. struct aper_size_info_fixed *current_size;
  160. u32 temp;
  161. int i;
  162. current_size = A_SIZE_FIX(agp_bridge->current_size);
  163. if (!intel_private.registers) {
  164. pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
  165. temp &= 0xfff80000;
  166. intel_private.registers = ioremap(temp, 128 * 4096);
  167. if (!intel_private.registers) {
  168. dev_err(&intel_private.pcidev->dev,
  169. "can't remap memory\n");
  170. return -ENOMEM;
  171. }
  172. }
  173. if ((readl(intel_private.registers+I810_DRAM_CTL)
  174. & I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) {
  175. /* This will need to be dynamically assigned */
  176. dev_info(&intel_private.pcidev->dev,
  177. "detected 4MB dedicated video ram\n");
  178. intel_private.num_dcache_entries = 1024;
  179. }
  180. pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
  181. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  182. writel(agp_bridge->gatt_bus_addr | I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  183. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  184. if (agp_bridge->driver->needs_scratch_page) {
  185. for (i = 0; i < current_size->num_entries; i++) {
  186. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  187. }
  188. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4)); /* PCI posting. */
  189. }
  190. global_cache_flush();
  191. return 0;
  192. }
  193. static void intel_i810_cleanup(void)
  194. {
  195. writel(0, intel_private.registers+I810_PGETBL_CTL);
  196. readl(intel_private.registers); /* PCI Posting. */
  197. iounmap(intel_private.registers);
  198. }
  199. static void intel_i810_tlbflush(struct agp_memory *mem)
  200. {
  201. return;
  202. }
  203. static void intel_i810_agp_enable(struct agp_bridge_data *bridge, u32 mode)
  204. {
  205. return;
  206. }
  207. /* Exists to support ARGB cursors */
  208. static void *i8xx_alloc_pages(void)
  209. {
  210. struct page *page;
  211. page = alloc_pages(GFP_KERNEL | GFP_DMA32, 2);
  212. if (page == NULL)
  213. return NULL;
  214. if (set_pages_uc(page, 4) < 0) {
  215. set_pages_wb(page, 4);
  216. __free_pages(page, 2);
  217. return NULL;
  218. }
  219. get_page(page);
  220. atomic_inc(&agp_bridge->current_memory_agp);
  221. return page_address(page);
  222. }
  223. static void i8xx_destroy_pages(void *addr)
  224. {
  225. struct page *page;
  226. if (addr == NULL)
  227. return;
  228. page = virt_to_page(addr);
  229. set_pages_wb(page, 4);
  230. put_page(page);
  231. __free_pages(page, 2);
  232. atomic_dec(&agp_bridge->current_memory_agp);
  233. }
  234. static int intel_i830_type_to_mask_type(struct agp_bridge_data *bridge,
  235. int type)
  236. {
  237. if (type < AGP_USER_TYPES)
  238. return type;
  239. else if (type == AGP_USER_CACHED_MEMORY)
  240. return INTEL_AGP_CACHED_MEMORY;
  241. else
  242. return 0;
  243. }
  244. static int intel_i810_insert_entries(struct agp_memory *mem, off_t pg_start,
  245. int type)
  246. {
  247. int i, j, num_entries;
  248. void *temp;
  249. int ret = -EINVAL;
  250. int mask_type;
  251. if (mem->page_count == 0)
  252. goto out;
  253. temp = agp_bridge->current_size;
  254. num_entries = A_SIZE_FIX(temp)->num_entries;
  255. if ((pg_start + mem->page_count) > num_entries)
  256. goto out_err;
  257. for (j = pg_start; j < (pg_start + mem->page_count); j++) {
  258. if (!PGE_EMPTY(agp_bridge, readl(agp_bridge->gatt_table+j))) {
  259. ret = -EBUSY;
  260. goto out_err;
  261. }
  262. }
  263. if (type != mem->type)
  264. goto out_err;
  265. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  266. switch (mask_type) {
  267. case AGP_DCACHE_MEMORY:
  268. if (!mem->is_flushed)
  269. global_cache_flush();
  270. for (i = pg_start; i < (pg_start + mem->page_count); i++) {
  271. writel((i*4096)|I810_PTE_LOCAL|I810_PTE_VALID,
  272. intel_private.registers+I810_PTE_BASE+(i*4));
  273. }
  274. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  275. break;
  276. case AGP_PHYS_MEMORY:
  277. case AGP_NORMAL_MEMORY:
  278. if (!mem->is_flushed)
  279. global_cache_flush();
  280. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  281. writel(agp_bridge->driver->mask_memory(agp_bridge,
  282. mem->memory[i],
  283. mask_type),
  284. intel_private.registers+I810_PTE_BASE+(j*4));
  285. }
  286. readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
  287. break;
  288. default:
  289. goto out_err;
  290. }
  291. agp_bridge->driver->tlb_flush(mem);
  292. out:
  293. ret = 0;
  294. out_err:
  295. mem->is_flushed = true;
  296. return ret;
  297. }
  298. static int intel_i810_remove_entries(struct agp_memory *mem, off_t pg_start,
  299. int type)
  300. {
  301. int i;
  302. if (mem->page_count == 0)
  303. return 0;
  304. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  305. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  306. }
  307. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  308. agp_bridge->driver->tlb_flush(mem);
  309. return 0;
  310. }
  311. /*
  312. * The i810/i830 requires a physical address to program its mouse
  313. * pointer into hardware.
  314. * However the Xserver still writes to it through the agp aperture.
  315. */
  316. static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type)
  317. {
  318. struct agp_memory *new;
  319. void *addr;
  320. switch (pg_count) {
  321. case 1: addr = agp_bridge->driver->agp_alloc_page(agp_bridge);
  322. break;
  323. case 4:
  324. /* kludge to get 4 physical pages for ARGB cursor */
  325. addr = i8xx_alloc_pages();
  326. break;
  327. default:
  328. return NULL;
  329. }
  330. if (addr == NULL)
  331. return NULL;
  332. new = agp_create_memory(pg_count);
  333. if (new == NULL)
  334. return NULL;
  335. new->memory[0] = virt_to_gart(addr);
  336. if (pg_count == 4) {
  337. /* kludge to get 4 physical pages for ARGB cursor */
  338. new->memory[1] = new->memory[0] + PAGE_SIZE;
  339. new->memory[2] = new->memory[1] + PAGE_SIZE;
  340. new->memory[3] = new->memory[2] + PAGE_SIZE;
  341. }
  342. new->page_count = pg_count;
  343. new->num_scratch_pages = pg_count;
  344. new->type = AGP_PHYS_MEMORY;
  345. new->physical = new->memory[0];
  346. return new;
  347. }
  348. static struct agp_memory *intel_i810_alloc_by_type(size_t pg_count, int type)
  349. {
  350. struct agp_memory *new;
  351. if (type == AGP_DCACHE_MEMORY) {
  352. if (pg_count != intel_private.num_dcache_entries)
  353. return NULL;
  354. new = agp_create_memory(1);
  355. if (new == NULL)
  356. return NULL;
  357. new->type = AGP_DCACHE_MEMORY;
  358. new->page_count = pg_count;
  359. new->num_scratch_pages = 0;
  360. agp_free_page_array(new);
  361. return new;
  362. }
  363. if (type == AGP_PHYS_MEMORY)
  364. return alloc_agpphysmem_i8xx(pg_count, type);
  365. return NULL;
  366. }
  367. static void intel_i810_free_by_type(struct agp_memory *curr)
  368. {
  369. agp_free_key(curr->key);
  370. if (curr->type == AGP_PHYS_MEMORY) {
  371. if (curr->page_count == 4)
  372. i8xx_destroy_pages(gart_to_virt(curr->memory[0]));
  373. else {
  374. void *va = gart_to_virt(curr->memory[0]);
  375. agp_bridge->driver->agp_destroy_page(va,
  376. AGP_PAGE_DESTROY_UNMAP);
  377. agp_bridge->driver->agp_destroy_page(va,
  378. AGP_PAGE_DESTROY_FREE);
  379. }
  380. agp_free_page_array(curr);
  381. }
  382. kfree(curr);
  383. }
  384. static unsigned long intel_i810_mask_memory(struct agp_bridge_data *bridge,
  385. unsigned long addr, int type)
  386. {
  387. /* Type checking must be done elsewhere */
  388. return addr | bridge->driver->masks[type].mask;
  389. }
  390. static struct aper_size_info_fixed intel_i830_sizes[] =
  391. {
  392. {128, 32768, 5},
  393. /* The 64M mode still requires a 128k gatt */
  394. {64, 16384, 5},
  395. {256, 65536, 6},
  396. {512, 131072, 7},
  397. };
  398. static void intel_i830_init_gtt_entries(void)
  399. {
  400. u16 gmch_ctrl;
  401. int gtt_entries;
  402. u8 rdct;
  403. int local = 0;
  404. static const int ddt[4] = { 0, 16, 32, 64 };
  405. int size; /* reserved space (in kb) at the top of stolen memory */
  406. pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
  407. if (IS_I965) {
  408. u32 pgetbl_ctl;
  409. pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
  410. /* The 965 has a field telling us the size of the GTT,
  411. * which may be larger than what is necessary to map the
  412. * aperture.
  413. */
  414. switch (pgetbl_ctl & I965_PGETBL_SIZE_MASK) {
  415. case I965_PGETBL_SIZE_128KB:
  416. size = 128;
  417. break;
  418. case I965_PGETBL_SIZE_256KB:
  419. size = 256;
  420. break;
  421. case I965_PGETBL_SIZE_512KB:
  422. size = 512;
  423. break;
  424. case I965_PGETBL_SIZE_1MB:
  425. size = 1024;
  426. break;
  427. case I965_PGETBL_SIZE_2MB:
  428. size = 2048;
  429. break;
  430. case I965_PGETBL_SIZE_1_5MB:
  431. size = 1024 + 512;
  432. break;
  433. default:
  434. dev_info(&intel_private.pcidev->dev,
  435. "unknown page table size, assuming 512KB\n");
  436. size = 512;
  437. }
  438. size += 4; /* add in BIOS popup space */
  439. } else if (IS_G33) {
  440. /* G33's GTT size defined in gmch_ctrl */
  441. switch (gmch_ctrl & G33_PGETBL_SIZE_MASK) {
  442. case G33_PGETBL_SIZE_1M:
  443. size = 1024;
  444. break;
  445. case G33_PGETBL_SIZE_2M:
  446. size = 2048;
  447. break;
  448. default:
  449. dev_info(&agp_bridge->dev->dev,
  450. "unknown page table size 0x%x, assuming 512KB\n",
  451. (gmch_ctrl & G33_PGETBL_SIZE_MASK));
  452. size = 512;
  453. }
  454. size += 4;
  455. } else if (IS_G4X) {
  456. /* On 4 series hardware, GTT stolen is separate from graphics
  457. * stolen, ignore it in stolen gtt entries counting. However,
  458. * 4KB of the stolen memory doesn't get mapped to the GTT.
  459. */
  460. size = 4;
  461. } else {
  462. /* On previous hardware, the GTT size was just what was
  463. * required to map the aperture.
  464. */
  465. size = agp_bridge->driver->fetch_size() + 4;
  466. }
  467. if (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82830_HB ||
  468. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) {
  469. switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
  470. case I830_GMCH_GMS_STOLEN_512:
  471. gtt_entries = KB(512) - KB(size);
  472. break;
  473. case I830_GMCH_GMS_STOLEN_1024:
  474. gtt_entries = MB(1) - KB(size);
  475. break;
  476. case I830_GMCH_GMS_STOLEN_8192:
  477. gtt_entries = MB(8) - KB(size);
  478. break;
  479. case I830_GMCH_GMS_LOCAL:
  480. rdct = readb(intel_private.registers+I830_RDRAM_CHANNEL_TYPE);
  481. gtt_entries = (I830_RDRAM_ND(rdct) + 1) *
  482. MB(ddt[I830_RDRAM_DDT(rdct)]);
  483. local = 1;
  484. break;
  485. default:
  486. gtt_entries = 0;
  487. break;
  488. }
  489. } else {
  490. switch (gmch_ctrl & I855_GMCH_GMS_MASK) {
  491. case I855_GMCH_GMS_STOLEN_1M:
  492. gtt_entries = MB(1) - KB(size);
  493. break;
  494. case I855_GMCH_GMS_STOLEN_4M:
  495. gtt_entries = MB(4) - KB(size);
  496. break;
  497. case I855_GMCH_GMS_STOLEN_8M:
  498. gtt_entries = MB(8) - KB(size);
  499. break;
  500. case I855_GMCH_GMS_STOLEN_16M:
  501. gtt_entries = MB(16) - KB(size);
  502. break;
  503. case I855_GMCH_GMS_STOLEN_32M:
  504. gtt_entries = MB(32) - KB(size);
  505. break;
  506. case I915_GMCH_GMS_STOLEN_48M:
  507. /* Check it's really I915G */
  508. if (IS_I915 || IS_I965 || IS_G33 || IS_G4X)
  509. gtt_entries = MB(48) - KB(size);
  510. else
  511. gtt_entries = 0;
  512. break;
  513. case I915_GMCH_GMS_STOLEN_64M:
  514. /* Check it's really I915G */
  515. if (IS_I915 || IS_I965 || IS_G33 || IS_G4X)
  516. gtt_entries = MB(64) - KB(size);
  517. else
  518. gtt_entries = 0;
  519. break;
  520. case G33_GMCH_GMS_STOLEN_128M:
  521. if (IS_G33 || IS_I965 || IS_G4X)
  522. gtt_entries = MB(128) - KB(size);
  523. else
  524. gtt_entries = 0;
  525. break;
  526. case G33_GMCH_GMS_STOLEN_256M:
  527. if (IS_G33 || IS_I965 || IS_G4X)
  528. gtt_entries = MB(256) - KB(size);
  529. else
  530. gtt_entries = 0;
  531. break;
  532. case INTEL_GMCH_GMS_STOLEN_96M:
  533. if (IS_I965 || IS_G4X)
  534. gtt_entries = MB(96) - KB(size);
  535. else
  536. gtt_entries = 0;
  537. break;
  538. case INTEL_GMCH_GMS_STOLEN_160M:
  539. if (IS_I965 || IS_G4X)
  540. gtt_entries = MB(160) - KB(size);
  541. else
  542. gtt_entries = 0;
  543. break;
  544. case INTEL_GMCH_GMS_STOLEN_224M:
  545. if (IS_I965 || IS_G4X)
  546. gtt_entries = MB(224) - KB(size);
  547. else
  548. gtt_entries = 0;
  549. break;
  550. case INTEL_GMCH_GMS_STOLEN_352M:
  551. if (IS_I965 || IS_G4X)
  552. gtt_entries = MB(352) - KB(size);
  553. else
  554. gtt_entries = 0;
  555. break;
  556. default:
  557. gtt_entries = 0;
  558. break;
  559. }
  560. }
  561. if (gtt_entries > 0)
  562. dev_info(&agp_bridge->dev->dev, "detected %dK %s memory\n",
  563. gtt_entries / KB(1), local ? "local" : "stolen");
  564. else
  565. dev_info(&agp_bridge->dev->dev,
  566. "no pre-allocated video memory detected\n");
  567. gtt_entries /= KB(4);
  568. intel_private.gtt_entries = gtt_entries;
  569. }
  570. static void intel_i830_fini_flush(void)
  571. {
  572. kunmap(intel_private.i8xx_page);
  573. intel_private.i8xx_flush_page = NULL;
  574. unmap_page_from_agp(intel_private.i8xx_page);
  575. __free_page(intel_private.i8xx_page);
  576. intel_private.i8xx_page = NULL;
  577. }
  578. static void intel_i830_setup_flush(void)
  579. {
  580. /* return if we've already set the flush mechanism up */
  581. if (intel_private.i8xx_page)
  582. return;
  583. intel_private.i8xx_page = alloc_page(GFP_KERNEL | __GFP_ZERO | GFP_DMA32);
  584. if (!intel_private.i8xx_page)
  585. return;
  586. /* make page uncached */
  587. map_page_into_agp(intel_private.i8xx_page);
  588. intel_private.i8xx_flush_page = kmap(intel_private.i8xx_page);
  589. if (!intel_private.i8xx_flush_page)
  590. intel_i830_fini_flush();
  591. }
  592. static void intel_i830_chipset_flush(struct agp_bridge_data *bridge)
  593. {
  594. unsigned int *pg = intel_private.i8xx_flush_page;
  595. int i;
  596. for (i = 0; i < 256; i += 2)
  597. *(pg + i) = i;
  598. wmb();
  599. }
  600. /* The intel i830 automatically initializes the agp aperture during POST.
  601. * Use the memory already set aside for in the GTT.
  602. */
  603. static int intel_i830_create_gatt_table(struct agp_bridge_data *bridge)
  604. {
  605. int page_order;
  606. struct aper_size_info_fixed *size;
  607. int num_entries;
  608. u32 temp;
  609. size = agp_bridge->current_size;
  610. page_order = size->page_order;
  611. num_entries = size->num_entries;
  612. agp_bridge->gatt_table_real = NULL;
  613. pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
  614. temp &= 0xfff80000;
  615. intel_private.registers = ioremap(temp, 128 * 4096);
  616. if (!intel_private.registers)
  617. return -ENOMEM;
  618. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  619. global_cache_flush(); /* FIXME: ?? */
  620. /* we have to call this as early as possible after the MMIO base address is known */
  621. intel_i830_init_gtt_entries();
  622. agp_bridge->gatt_table = NULL;
  623. agp_bridge->gatt_bus_addr = temp;
  624. return 0;
  625. }
  626. /* Return the gatt table to a sane state. Use the top of stolen
  627. * memory for the GTT.
  628. */
  629. static int intel_i830_free_gatt_table(struct agp_bridge_data *bridge)
  630. {
  631. return 0;
  632. }
  633. static int intel_i830_fetch_size(void)
  634. {
  635. u16 gmch_ctrl;
  636. struct aper_size_info_fixed *values;
  637. values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
  638. if (agp_bridge->dev->device != PCI_DEVICE_ID_INTEL_82830_HB &&
  639. agp_bridge->dev->device != PCI_DEVICE_ID_INTEL_82845G_HB) {
  640. /* 855GM/852GM/865G has 128MB aperture size */
  641. agp_bridge->previous_size = agp_bridge->current_size = (void *) values;
  642. agp_bridge->aperture_size_idx = 0;
  643. return values[0].size;
  644. }
  645. pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
  646. if ((gmch_ctrl & I830_GMCH_MEM_MASK) == I830_GMCH_MEM_128M) {
  647. agp_bridge->previous_size = agp_bridge->current_size = (void *) values;
  648. agp_bridge->aperture_size_idx = 0;
  649. return values[0].size;
  650. } else {
  651. agp_bridge->previous_size = agp_bridge->current_size = (void *) (values + 1);
  652. agp_bridge->aperture_size_idx = 1;
  653. return values[1].size;
  654. }
  655. return 0;
  656. }
  657. static int intel_i830_configure(void)
  658. {
  659. struct aper_size_info_fixed *current_size;
  660. u32 temp;
  661. u16 gmch_ctrl;
  662. int i;
  663. current_size = A_SIZE_FIX(agp_bridge->current_size);
  664. pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
  665. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  666. pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
  667. gmch_ctrl |= I830_GMCH_ENABLED;
  668. pci_write_config_word(agp_bridge->dev, I830_GMCH_CTRL, gmch_ctrl);
  669. writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  670. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  671. if (agp_bridge->driver->needs_scratch_page) {
  672. for (i = intel_private.gtt_entries; i < current_size->num_entries; i++) {
  673. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  674. }
  675. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4)); /* PCI Posting. */
  676. }
  677. global_cache_flush();
  678. intel_i830_setup_flush();
  679. return 0;
  680. }
  681. static void intel_i830_cleanup(void)
  682. {
  683. iounmap(intel_private.registers);
  684. }
  685. static int intel_i830_insert_entries(struct agp_memory *mem, off_t pg_start,
  686. int type)
  687. {
  688. int i, j, num_entries;
  689. void *temp;
  690. int ret = -EINVAL;
  691. int mask_type;
  692. if (mem->page_count == 0)
  693. goto out;
  694. temp = agp_bridge->current_size;
  695. num_entries = A_SIZE_FIX(temp)->num_entries;
  696. if (pg_start < intel_private.gtt_entries) {
  697. dev_printk(KERN_DEBUG, &intel_private.pcidev->dev,
  698. "pg_start == 0x%.8lx, intel_private.gtt_entries == 0x%.8x\n",
  699. pg_start, intel_private.gtt_entries);
  700. dev_info(&intel_private.pcidev->dev,
  701. "trying to insert into local/stolen memory\n");
  702. goto out_err;
  703. }
  704. if ((pg_start + mem->page_count) > num_entries)
  705. goto out_err;
  706. /* The i830 can't check the GTT for entries since its read only,
  707. * depend on the caller to make the correct offset decisions.
  708. */
  709. if (type != mem->type)
  710. goto out_err;
  711. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  712. if (mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
  713. mask_type != INTEL_AGP_CACHED_MEMORY)
  714. goto out_err;
  715. if (!mem->is_flushed)
  716. global_cache_flush();
  717. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  718. writel(agp_bridge->driver->mask_memory(agp_bridge,
  719. mem->memory[i], mask_type),
  720. intel_private.registers+I810_PTE_BASE+(j*4));
  721. }
  722. readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
  723. agp_bridge->driver->tlb_flush(mem);
  724. out:
  725. ret = 0;
  726. out_err:
  727. mem->is_flushed = true;
  728. return ret;
  729. }
  730. static int intel_i830_remove_entries(struct agp_memory *mem, off_t pg_start,
  731. int type)
  732. {
  733. int i;
  734. if (mem->page_count == 0)
  735. return 0;
  736. if (pg_start < intel_private.gtt_entries) {
  737. dev_info(&intel_private.pcidev->dev,
  738. "trying to disable local/stolen memory\n");
  739. return -EINVAL;
  740. }
  741. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  742. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  743. }
  744. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  745. agp_bridge->driver->tlb_flush(mem);
  746. return 0;
  747. }
  748. static struct agp_memory *intel_i830_alloc_by_type(size_t pg_count, int type)
  749. {
  750. if (type == AGP_PHYS_MEMORY)
  751. return alloc_agpphysmem_i8xx(pg_count, type);
  752. /* always return NULL for other allocation types for now */
  753. return NULL;
  754. }
  755. static int intel_alloc_chipset_flush_resource(void)
  756. {
  757. int ret;
  758. ret = pci_bus_alloc_resource(agp_bridge->dev->bus, &intel_private.ifp_resource, PAGE_SIZE,
  759. PAGE_SIZE, PCIBIOS_MIN_MEM, 0,
  760. pcibios_align_resource, agp_bridge->dev);
  761. return ret;
  762. }
  763. static void intel_i915_setup_chipset_flush(void)
  764. {
  765. int ret;
  766. u32 temp;
  767. pci_read_config_dword(agp_bridge->dev, I915_IFPADDR, &temp);
  768. if (!(temp & 0x1)) {
  769. intel_alloc_chipset_flush_resource();
  770. intel_private.resource_valid = 1;
  771. pci_write_config_dword(agp_bridge->dev, I915_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  772. } else {
  773. temp &= ~1;
  774. intel_private.resource_valid = 1;
  775. intel_private.ifp_resource.start = temp;
  776. intel_private.ifp_resource.end = temp + PAGE_SIZE;
  777. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  778. /* some BIOSes reserve this area in a pnp some don't */
  779. if (ret)
  780. intel_private.resource_valid = 0;
  781. }
  782. }
  783. static void intel_i965_g33_setup_chipset_flush(void)
  784. {
  785. u32 temp_hi, temp_lo;
  786. int ret;
  787. pci_read_config_dword(agp_bridge->dev, I965_IFPADDR + 4, &temp_hi);
  788. pci_read_config_dword(agp_bridge->dev, I965_IFPADDR, &temp_lo);
  789. if (!(temp_lo & 0x1)) {
  790. intel_alloc_chipset_flush_resource();
  791. intel_private.resource_valid = 1;
  792. pci_write_config_dword(agp_bridge->dev, I965_IFPADDR + 4,
  793. upper_32_bits(intel_private.ifp_resource.start));
  794. pci_write_config_dword(agp_bridge->dev, I965_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  795. } else {
  796. u64 l64;
  797. temp_lo &= ~0x1;
  798. l64 = ((u64)temp_hi << 32) | temp_lo;
  799. intel_private.resource_valid = 1;
  800. intel_private.ifp_resource.start = l64;
  801. intel_private.ifp_resource.end = l64 + PAGE_SIZE;
  802. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  803. /* some BIOSes reserve this area in a pnp some don't */
  804. if (ret)
  805. intel_private.resource_valid = 0;
  806. }
  807. }
  808. static void intel_i9xx_setup_flush(void)
  809. {
  810. /* return if already configured */
  811. if (intel_private.ifp_resource.start)
  812. return;
  813. /* setup a resource for this object */
  814. intel_private.ifp_resource.name = "Intel Flush Page";
  815. intel_private.ifp_resource.flags = IORESOURCE_MEM;
  816. /* Setup chipset flush for 915 */
  817. if (IS_I965 || IS_G33 || IS_G4X) {
  818. intel_i965_g33_setup_chipset_flush();
  819. } else {
  820. intel_i915_setup_chipset_flush();
  821. }
  822. if (intel_private.ifp_resource.start) {
  823. intel_private.i9xx_flush_page = ioremap_nocache(intel_private.ifp_resource.start, PAGE_SIZE);
  824. if (!intel_private.i9xx_flush_page)
  825. dev_info(&intel_private.pcidev->dev, "can't ioremap flush page - no chipset flushing");
  826. }
  827. }
  828. static int intel_i915_configure(void)
  829. {
  830. struct aper_size_info_fixed *current_size;
  831. u32 temp;
  832. u16 gmch_ctrl;
  833. int i;
  834. current_size = A_SIZE_FIX(agp_bridge->current_size);
  835. pci_read_config_dword(intel_private.pcidev, I915_GMADDR, &temp);
  836. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  837. pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
  838. gmch_ctrl |= I830_GMCH_ENABLED;
  839. pci_write_config_word(agp_bridge->dev, I830_GMCH_CTRL, gmch_ctrl);
  840. writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  841. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  842. if (agp_bridge->driver->needs_scratch_page) {
  843. for (i = intel_private.gtt_entries; i < current_size->num_entries; i++) {
  844. writel(agp_bridge->scratch_page, intel_private.gtt+i);
  845. }
  846. readl(intel_private.gtt+i-1); /* PCI Posting. */
  847. }
  848. global_cache_flush();
  849. intel_i9xx_setup_flush();
  850. return 0;
  851. }
  852. static void intel_i915_cleanup(void)
  853. {
  854. if (intel_private.i9xx_flush_page)
  855. iounmap(intel_private.i9xx_flush_page);
  856. if (intel_private.resource_valid)
  857. release_resource(&intel_private.ifp_resource);
  858. intel_private.ifp_resource.start = 0;
  859. intel_private.resource_valid = 0;
  860. iounmap(intel_private.gtt);
  861. iounmap(intel_private.registers);
  862. }
  863. static void intel_i915_chipset_flush(struct agp_bridge_data *bridge)
  864. {
  865. if (intel_private.i9xx_flush_page)
  866. writel(1, intel_private.i9xx_flush_page);
  867. }
  868. static int intel_i915_insert_entries(struct agp_memory *mem, off_t pg_start,
  869. int type)
  870. {
  871. int i, j, num_entries;
  872. void *temp;
  873. int ret = -EINVAL;
  874. int mask_type;
  875. if (mem->page_count == 0)
  876. goto out;
  877. temp = agp_bridge->current_size;
  878. num_entries = A_SIZE_FIX(temp)->num_entries;
  879. if (pg_start < intel_private.gtt_entries) {
  880. dev_printk(KERN_DEBUG, &intel_private.pcidev->dev,
  881. "pg_start == 0x%.8lx, intel_private.gtt_entries == 0x%.8x\n",
  882. pg_start, intel_private.gtt_entries);
  883. dev_info(&intel_private.pcidev->dev,
  884. "trying to insert into local/stolen memory\n");
  885. goto out_err;
  886. }
  887. if ((pg_start + mem->page_count) > num_entries)
  888. goto out_err;
  889. /* The i915 can't check the GTT for entries since its read only,
  890. * depend on the caller to make the correct offset decisions.
  891. */
  892. if (type != mem->type)
  893. goto out_err;
  894. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  895. if (mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
  896. mask_type != INTEL_AGP_CACHED_MEMORY)
  897. goto out_err;
  898. if (!mem->is_flushed)
  899. global_cache_flush();
  900. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  901. writel(agp_bridge->driver->mask_memory(agp_bridge,
  902. mem->memory[i], mask_type), intel_private.gtt+j);
  903. }
  904. readl(intel_private.gtt+j-1);
  905. agp_bridge->driver->tlb_flush(mem);
  906. out:
  907. ret = 0;
  908. out_err:
  909. mem->is_flushed = true;
  910. return ret;
  911. }
  912. static int intel_i915_remove_entries(struct agp_memory *mem, off_t pg_start,
  913. int type)
  914. {
  915. int i;
  916. if (mem->page_count == 0)
  917. return 0;
  918. if (pg_start < intel_private.gtt_entries) {
  919. dev_info(&intel_private.pcidev->dev,
  920. "trying to disable local/stolen memory\n");
  921. return -EINVAL;
  922. }
  923. for (i = pg_start; i < (mem->page_count + pg_start); i++)
  924. writel(agp_bridge->scratch_page, intel_private.gtt+i);
  925. readl(intel_private.gtt+i-1);
  926. agp_bridge->driver->tlb_flush(mem);
  927. return 0;
  928. }
  929. /* Return the aperture size by just checking the resource length. The effect
  930. * described in the spec of the MSAC registers is just changing of the
  931. * resource size.
  932. */
  933. static int intel_i9xx_fetch_size(void)
  934. {
  935. int num_sizes = ARRAY_SIZE(intel_i830_sizes);
  936. int aper_size; /* size in megabytes */
  937. int i;
  938. aper_size = pci_resource_len(intel_private.pcidev, 2) / MB(1);
  939. for (i = 0; i < num_sizes; i++) {
  940. if (aper_size == intel_i830_sizes[i].size) {
  941. agp_bridge->current_size = intel_i830_sizes + i;
  942. agp_bridge->previous_size = agp_bridge->current_size;
  943. return aper_size;
  944. }
  945. }
  946. return 0;
  947. }
  948. /* The intel i915 automatically initializes the agp aperture during POST.
  949. * Use the memory already set aside for in the GTT.
  950. */
  951. static int intel_i915_create_gatt_table(struct agp_bridge_data *bridge)
  952. {
  953. int page_order;
  954. struct aper_size_info_fixed *size;
  955. int num_entries;
  956. u32 temp, temp2;
  957. int gtt_map_size = 256 * 1024;
  958. size = agp_bridge->current_size;
  959. page_order = size->page_order;
  960. num_entries = size->num_entries;
  961. agp_bridge->gatt_table_real = NULL;
  962. pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &temp);
  963. pci_read_config_dword(intel_private.pcidev, I915_PTEADDR, &temp2);
  964. if (IS_G33)
  965. gtt_map_size = 1024 * 1024; /* 1M on G33 */
  966. intel_private.gtt = ioremap(temp2, gtt_map_size);
  967. if (!intel_private.gtt)
  968. return -ENOMEM;
  969. temp &= 0xfff80000;
  970. intel_private.registers = ioremap(temp, 128 * 4096);
  971. if (!intel_private.registers) {
  972. iounmap(intel_private.gtt);
  973. return -ENOMEM;
  974. }
  975. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  976. global_cache_flush(); /* FIXME: ? */
  977. /* we have to call this as early as possible after the MMIO base address is known */
  978. intel_i830_init_gtt_entries();
  979. agp_bridge->gatt_table = NULL;
  980. agp_bridge->gatt_bus_addr = temp;
  981. return 0;
  982. }
  983. /*
  984. * The i965 supports 36-bit physical addresses, but to keep
  985. * the format of the GTT the same, the bits that don't fit
  986. * in a 32-bit word are shifted down to bits 4..7.
  987. *
  988. * Gcc is smart enough to notice that "(addr >> 28) & 0xf0"
  989. * is always zero on 32-bit architectures, so no need to make
  990. * this conditional.
  991. */
  992. static unsigned long intel_i965_mask_memory(struct agp_bridge_data *bridge,
  993. unsigned long addr, int type)
  994. {
  995. /* Shift high bits down */
  996. addr |= (addr >> 28) & 0xf0;
  997. /* Type checking must be done elsewhere */
  998. return addr | bridge->driver->masks[type].mask;
  999. }
  1000. static void intel_i965_get_gtt_range(int *gtt_offset, int *gtt_size)
  1001. {
  1002. switch (agp_bridge->dev->device) {
  1003. case PCI_DEVICE_ID_INTEL_GM45_HB:
  1004. case PCI_DEVICE_ID_INTEL_IGD_E_HB:
  1005. case PCI_DEVICE_ID_INTEL_Q45_HB:
  1006. case PCI_DEVICE_ID_INTEL_G45_HB:
  1007. *gtt_offset = *gtt_size = MB(2);
  1008. break;
  1009. default:
  1010. *gtt_offset = *gtt_size = KB(512);
  1011. }
  1012. }
  1013. /* The intel i965 automatically initializes the agp aperture during POST.
  1014. * Use the memory already set aside for in the GTT.
  1015. */
  1016. static int intel_i965_create_gatt_table(struct agp_bridge_data *bridge)
  1017. {
  1018. int page_order;
  1019. struct aper_size_info_fixed *size;
  1020. int num_entries;
  1021. u32 temp;
  1022. int gtt_offset, gtt_size;
  1023. size = agp_bridge->current_size;
  1024. page_order = size->page_order;
  1025. num_entries = size->num_entries;
  1026. agp_bridge->gatt_table_real = NULL;
  1027. pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &temp);
  1028. temp &= 0xfff00000;
  1029. intel_i965_get_gtt_range(&gtt_offset, &gtt_size);
  1030. intel_private.gtt = ioremap((temp + gtt_offset) , gtt_size);
  1031. if (!intel_private.gtt)
  1032. return -ENOMEM;
  1033. intel_private.registers = ioremap(temp, 128 * 4096);
  1034. if (!intel_private.registers) {
  1035. iounmap(intel_private.gtt);
  1036. return -ENOMEM;
  1037. }
  1038. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  1039. global_cache_flush(); /* FIXME: ? */
  1040. /* we have to call this as early as possible after the MMIO base address is known */
  1041. intel_i830_init_gtt_entries();
  1042. agp_bridge->gatt_table = NULL;
  1043. agp_bridge->gatt_bus_addr = temp;
  1044. return 0;
  1045. }
  1046. static int intel_fetch_size(void)
  1047. {
  1048. int i;
  1049. u16 temp;
  1050. struct aper_size_info_16 *values;
  1051. pci_read_config_word(agp_bridge->dev, INTEL_APSIZE, &temp);
  1052. values = A_SIZE_16(agp_bridge->driver->aperture_sizes);
  1053. for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
  1054. if (temp == values[i].size_value) {
  1055. agp_bridge->previous_size = agp_bridge->current_size = (void *) (values + i);
  1056. agp_bridge->aperture_size_idx = i;
  1057. return values[i].size;
  1058. }
  1059. }
  1060. return 0;
  1061. }
  1062. static int __intel_8xx_fetch_size(u8 temp)
  1063. {
  1064. int i;
  1065. struct aper_size_info_8 *values;
  1066. values = A_SIZE_8(agp_bridge->driver->aperture_sizes);
  1067. for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
  1068. if (temp == values[i].size_value) {
  1069. agp_bridge->previous_size =
  1070. agp_bridge->current_size = (void *) (values + i);
  1071. agp_bridge->aperture_size_idx = i;
  1072. return values[i].size;
  1073. }
  1074. }
  1075. return 0;
  1076. }
  1077. static int intel_8xx_fetch_size(void)
  1078. {
  1079. u8 temp;
  1080. pci_read_config_byte(agp_bridge->dev, INTEL_APSIZE, &temp);
  1081. return __intel_8xx_fetch_size(temp);
  1082. }
  1083. static int intel_815_fetch_size(void)
  1084. {
  1085. u8 temp;
  1086. /* Intel 815 chipsets have a _weird_ APSIZE register with only
  1087. * one non-reserved bit, so mask the others out ... */
  1088. pci_read_config_byte(agp_bridge->dev, INTEL_APSIZE, &temp);
  1089. temp &= (1 << 3);
  1090. return __intel_8xx_fetch_size(temp);
  1091. }
  1092. static void intel_tlbflush(struct agp_memory *mem)
  1093. {
  1094. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2200);
  1095. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2280);
  1096. }
  1097. static void intel_8xx_tlbflush(struct agp_memory *mem)
  1098. {
  1099. u32 temp;
  1100. pci_read_config_dword(agp_bridge->dev, INTEL_AGPCTRL, &temp);
  1101. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, temp & ~(1 << 7));
  1102. pci_read_config_dword(agp_bridge->dev, INTEL_AGPCTRL, &temp);
  1103. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, temp | (1 << 7));
  1104. }
  1105. static void intel_cleanup(void)
  1106. {
  1107. u16 temp;
  1108. struct aper_size_info_16 *previous_size;
  1109. previous_size = A_SIZE_16(agp_bridge->previous_size);
  1110. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp);
  1111. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp & ~(1 << 9));
  1112. pci_write_config_word(agp_bridge->dev, INTEL_APSIZE, previous_size->size_value);
  1113. }
  1114. static void intel_8xx_cleanup(void)
  1115. {
  1116. u16 temp;
  1117. struct aper_size_info_8 *previous_size;
  1118. previous_size = A_SIZE_8(agp_bridge->previous_size);
  1119. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp);
  1120. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp & ~(1 << 9));
  1121. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, previous_size->size_value);
  1122. }
  1123. static int intel_configure(void)
  1124. {
  1125. u32 temp;
  1126. u16 temp2;
  1127. struct aper_size_info_16 *current_size;
  1128. current_size = A_SIZE_16(agp_bridge->current_size);
  1129. /* aperture size */
  1130. pci_write_config_word(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1131. /* address to map to */
  1132. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1133. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1134. /* attbase - aperture base */
  1135. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1136. /* agpctrl */
  1137. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2280);
  1138. /* paccfg/nbxcfg */
  1139. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp2);
  1140. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG,
  1141. (temp2 & ~(1 << 10)) | (1 << 9));
  1142. /* clear any possible error conditions */
  1143. pci_write_config_byte(agp_bridge->dev, INTEL_ERRSTS + 1, 7);
  1144. return 0;
  1145. }
  1146. static int intel_815_configure(void)
  1147. {
  1148. u32 temp, addr;
  1149. u8 temp2;
  1150. struct aper_size_info_8 *current_size;
  1151. /* attbase - aperture base */
  1152. /* the Intel 815 chipset spec. says that bits 29-31 in the
  1153. * ATTBASE register are reserved -> try not to write them */
  1154. if (agp_bridge->gatt_bus_addr & INTEL_815_ATTBASE_MASK) {
  1155. dev_emerg(&agp_bridge->dev->dev, "gatt bus addr too high");
  1156. return -EINVAL;
  1157. }
  1158. current_size = A_SIZE_8(agp_bridge->current_size);
  1159. /* aperture size */
  1160. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE,
  1161. current_size->size_value);
  1162. /* address to map to */
  1163. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1164. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1165. pci_read_config_dword(agp_bridge->dev, INTEL_ATTBASE, &addr);
  1166. addr &= INTEL_815_ATTBASE_MASK;
  1167. addr |= agp_bridge->gatt_bus_addr;
  1168. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, addr);
  1169. /* agpctrl */
  1170. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1171. /* apcont */
  1172. pci_read_config_byte(agp_bridge->dev, INTEL_815_APCONT, &temp2);
  1173. pci_write_config_byte(agp_bridge->dev, INTEL_815_APCONT, temp2 | (1 << 1));
  1174. /* clear any possible error conditions */
  1175. /* Oddness : this chipset seems to have no ERRSTS register ! */
  1176. return 0;
  1177. }
  1178. static void intel_820_tlbflush(struct agp_memory *mem)
  1179. {
  1180. return;
  1181. }
  1182. static void intel_820_cleanup(void)
  1183. {
  1184. u8 temp;
  1185. struct aper_size_info_8 *previous_size;
  1186. previous_size = A_SIZE_8(agp_bridge->previous_size);
  1187. pci_read_config_byte(agp_bridge->dev, INTEL_I820_RDCR, &temp);
  1188. pci_write_config_byte(agp_bridge->dev, INTEL_I820_RDCR,
  1189. temp & ~(1 << 1));
  1190. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE,
  1191. previous_size->size_value);
  1192. }
  1193. static int intel_820_configure(void)
  1194. {
  1195. u32 temp;
  1196. u8 temp2;
  1197. struct aper_size_info_8 *current_size;
  1198. current_size = A_SIZE_8(agp_bridge->current_size);
  1199. /* aperture size */
  1200. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1201. /* address to map to */
  1202. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1203. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1204. /* attbase - aperture base */
  1205. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1206. /* agpctrl */
  1207. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1208. /* global enable aperture access */
  1209. /* This flag is not accessed through MCHCFG register as in */
  1210. /* i850 chipset. */
  1211. pci_read_config_byte(agp_bridge->dev, INTEL_I820_RDCR, &temp2);
  1212. pci_write_config_byte(agp_bridge->dev, INTEL_I820_RDCR, temp2 | (1 << 1));
  1213. /* clear any possible AGP-related error conditions */
  1214. pci_write_config_word(agp_bridge->dev, INTEL_I820_ERRSTS, 0x001c);
  1215. return 0;
  1216. }
  1217. static int intel_840_configure(void)
  1218. {
  1219. u32 temp;
  1220. u16 temp2;
  1221. struct aper_size_info_8 *current_size;
  1222. current_size = A_SIZE_8(agp_bridge->current_size);
  1223. /* aperture size */
  1224. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1225. /* address to map to */
  1226. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1227. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1228. /* attbase - aperture base */
  1229. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1230. /* agpctrl */
  1231. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1232. /* mcgcfg */
  1233. pci_read_config_word(agp_bridge->dev, INTEL_I840_MCHCFG, &temp2);
  1234. pci_write_config_word(agp_bridge->dev, INTEL_I840_MCHCFG, temp2 | (1 << 9));
  1235. /* clear any possible error conditions */
  1236. pci_write_config_word(agp_bridge->dev, INTEL_I840_ERRSTS, 0xc000);
  1237. return 0;
  1238. }
  1239. static int intel_845_configure(void)
  1240. {
  1241. u32 temp;
  1242. u8 temp2;
  1243. struct aper_size_info_8 *current_size;
  1244. current_size = A_SIZE_8(agp_bridge->current_size);
  1245. /* aperture size */
  1246. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1247. if (agp_bridge->apbase_config != 0) {
  1248. pci_write_config_dword(agp_bridge->dev, AGP_APBASE,
  1249. agp_bridge->apbase_config);
  1250. } else {
  1251. /* address to map to */
  1252. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1253. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1254. agp_bridge->apbase_config = temp;
  1255. }
  1256. /* attbase - aperture base */
  1257. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1258. /* agpctrl */
  1259. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1260. /* agpm */
  1261. pci_read_config_byte(agp_bridge->dev, INTEL_I845_AGPM, &temp2);
  1262. pci_write_config_byte(agp_bridge->dev, INTEL_I845_AGPM, temp2 | (1 << 1));
  1263. /* clear any possible error conditions */
  1264. pci_write_config_word(agp_bridge->dev, INTEL_I845_ERRSTS, 0x001c);
  1265. intel_i830_setup_flush();
  1266. return 0;
  1267. }
  1268. static int intel_850_configure(void)
  1269. {
  1270. u32 temp;
  1271. u16 temp2;
  1272. struct aper_size_info_8 *current_size;
  1273. current_size = A_SIZE_8(agp_bridge->current_size);
  1274. /* aperture size */
  1275. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1276. /* address to map to */
  1277. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1278. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1279. /* attbase - aperture base */
  1280. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1281. /* agpctrl */
  1282. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1283. /* mcgcfg */
  1284. pci_read_config_word(agp_bridge->dev, INTEL_I850_MCHCFG, &temp2);
  1285. pci_write_config_word(agp_bridge->dev, INTEL_I850_MCHCFG, temp2 | (1 << 9));
  1286. /* clear any possible AGP-related error conditions */
  1287. pci_write_config_word(agp_bridge->dev, INTEL_I850_ERRSTS, 0x001c);
  1288. return 0;
  1289. }
  1290. static int intel_860_configure(void)
  1291. {
  1292. u32 temp;
  1293. u16 temp2;
  1294. struct aper_size_info_8 *current_size;
  1295. current_size = A_SIZE_8(agp_bridge->current_size);
  1296. /* aperture size */
  1297. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1298. /* address to map to */
  1299. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1300. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1301. /* attbase - aperture base */
  1302. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1303. /* agpctrl */
  1304. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1305. /* mcgcfg */
  1306. pci_read_config_word(agp_bridge->dev, INTEL_I860_MCHCFG, &temp2);
  1307. pci_write_config_word(agp_bridge->dev, INTEL_I860_MCHCFG, temp2 | (1 << 9));
  1308. /* clear any possible AGP-related error conditions */
  1309. pci_write_config_word(agp_bridge->dev, INTEL_I860_ERRSTS, 0xf700);
  1310. return 0;
  1311. }
  1312. static int intel_830mp_configure(void)
  1313. {
  1314. u32 temp;
  1315. u16 temp2;
  1316. struct aper_size_info_8 *current_size;
  1317. current_size = A_SIZE_8(agp_bridge->current_size);
  1318. /* aperture size */
  1319. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1320. /* address to map to */
  1321. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1322. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1323. /* attbase - aperture base */
  1324. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1325. /* agpctrl */
  1326. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1327. /* gmch */
  1328. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp2);
  1329. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp2 | (1 << 9));
  1330. /* clear any possible AGP-related error conditions */
  1331. pci_write_config_word(agp_bridge->dev, INTEL_I830_ERRSTS, 0x1c);
  1332. return 0;
  1333. }
  1334. static int intel_7505_configure(void)
  1335. {
  1336. u32 temp;
  1337. u16 temp2;
  1338. struct aper_size_info_8 *current_size;
  1339. current_size = A_SIZE_8(agp_bridge->current_size);
  1340. /* aperture size */
  1341. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1342. /* address to map to */
  1343. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1344. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1345. /* attbase - aperture base */
  1346. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1347. /* agpctrl */
  1348. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1349. /* mchcfg */
  1350. pci_read_config_word(agp_bridge->dev, INTEL_I7505_MCHCFG, &temp2);
  1351. pci_write_config_word(agp_bridge->dev, INTEL_I7505_MCHCFG, temp2 | (1 << 9));
  1352. return 0;
  1353. }
  1354. /* Setup function */
  1355. static const struct gatt_mask intel_generic_masks[] =
  1356. {
  1357. {.mask = 0x00000017, .type = 0}
  1358. };
  1359. static const struct aper_size_info_8 intel_815_sizes[2] =
  1360. {
  1361. {64, 16384, 4, 0},
  1362. {32, 8192, 3, 8},
  1363. };
  1364. static const struct aper_size_info_8 intel_8xx_sizes[7] =
  1365. {
  1366. {256, 65536, 6, 0},
  1367. {128, 32768, 5, 32},
  1368. {64, 16384, 4, 48},
  1369. {32, 8192, 3, 56},
  1370. {16, 4096, 2, 60},
  1371. {8, 2048, 1, 62},
  1372. {4, 1024, 0, 63}
  1373. };
  1374. static const struct aper_size_info_16 intel_generic_sizes[7] =
  1375. {
  1376. {256, 65536, 6, 0},
  1377. {128, 32768, 5, 32},
  1378. {64, 16384, 4, 48},
  1379. {32, 8192, 3, 56},
  1380. {16, 4096, 2, 60},
  1381. {8, 2048, 1, 62},
  1382. {4, 1024, 0, 63}
  1383. };
  1384. static const struct aper_size_info_8 intel_830mp_sizes[4] =
  1385. {
  1386. {256, 65536, 6, 0},
  1387. {128, 32768, 5, 32},
  1388. {64, 16384, 4, 48},
  1389. {32, 8192, 3, 56}
  1390. };
  1391. static const struct agp_bridge_driver intel_generic_driver = {
  1392. .owner = THIS_MODULE,
  1393. .aperture_sizes = intel_generic_sizes,
  1394. .size_type = U16_APER_SIZE,
  1395. .num_aperture_sizes = 7,
  1396. .configure = intel_configure,
  1397. .fetch_size = intel_fetch_size,
  1398. .cleanup = intel_cleanup,
  1399. .tlb_flush = intel_tlbflush,
  1400. .mask_memory = agp_generic_mask_memory,
  1401. .masks = intel_generic_masks,
  1402. .agp_enable = agp_generic_enable,
  1403. .cache_flush = global_cache_flush,
  1404. .create_gatt_table = agp_generic_create_gatt_table,
  1405. .free_gatt_table = agp_generic_free_gatt_table,
  1406. .insert_memory = agp_generic_insert_memory,
  1407. .remove_memory = agp_generic_remove_memory,
  1408. .alloc_by_type = agp_generic_alloc_by_type,
  1409. .free_by_type = agp_generic_free_by_type,
  1410. .agp_alloc_page = agp_generic_alloc_page,
  1411. .agp_destroy_page = agp_generic_destroy_page,
  1412. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1413. };
  1414. static const struct agp_bridge_driver intel_810_driver = {
  1415. .owner = THIS_MODULE,
  1416. .aperture_sizes = intel_i810_sizes,
  1417. .size_type = FIXED_APER_SIZE,
  1418. .num_aperture_sizes = 2,
  1419. .needs_scratch_page = true,
  1420. .configure = intel_i810_configure,
  1421. .fetch_size = intel_i810_fetch_size,
  1422. .cleanup = intel_i810_cleanup,
  1423. .tlb_flush = intel_i810_tlbflush,
  1424. .mask_memory = intel_i810_mask_memory,
  1425. .masks = intel_i810_masks,
  1426. .agp_enable = intel_i810_agp_enable,
  1427. .cache_flush = global_cache_flush,
  1428. .create_gatt_table = agp_generic_create_gatt_table,
  1429. .free_gatt_table = agp_generic_free_gatt_table,
  1430. .insert_memory = intel_i810_insert_entries,
  1431. .remove_memory = intel_i810_remove_entries,
  1432. .alloc_by_type = intel_i810_alloc_by_type,
  1433. .free_by_type = intel_i810_free_by_type,
  1434. .agp_alloc_page = agp_generic_alloc_page,
  1435. .agp_destroy_page = agp_generic_destroy_page,
  1436. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1437. };
  1438. static const struct agp_bridge_driver intel_815_driver = {
  1439. .owner = THIS_MODULE,
  1440. .aperture_sizes = intel_815_sizes,
  1441. .size_type = U8_APER_SIZE,
  1442. .num_aperture_sizes = 2,
  1443. .configure = intel_815_configure,
  1444. .fetch_size = intel_815_fetch_size,
  1445. .cleanup = intel_8xx_cleanup,
  1446. .tlb_flush = intel_8xx_tlbflush,
  1447. .mask_memory = agp_generic_mask_memory,
  1448. .masks = intel_generic_masks,
  1449. .agp_enable = agp_generic_enable,
  1450. .cache_flush = global_cache_flush,
  1451. .create_gatt_table = agp_generic_create_gatt_table,
  1452. .free_gatt_table = agp_generic_free_gatt_table,
  1453. .insert_memory = agp_generic_insert_memory,
  1454. .remove_memory = agp_generic_remove_memory,
  1455. .alloc_by_type = agp_generic_alloc_by_type,
  1456. .free_by_type = agp_generic_free_by_type,
  1457. .agp_alloc_page = agp_generic_alloc_page,
  1458. .agp_destroy_page = agp_generic_destroy_page,
  1459. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1460. };
  1461. static const struct agp_bridge_driver intel_830_driver = {
  1462. .owner = THIS_MODULE,
  1463. .aperture_sizes = intel_i830_sizes,
  1464. .size_type = FIXED_APER_SIZE,
  1465. .num_aperture_sizes = 4,
  1466. .needs_scratch_page = true,
  1467. .configure = intel_i830_configure,
  1468. .fetch_size = intel_i830_fetch_size,
  1469. .cleanup = intel_i830_cleanup,
  1470. .tlb_flush = intel_i810_tlbflush,
  1471. .mask_memory = intel_i810_mask_memory,
  1472. .masks = intel_i810_masks,
  1473. .agp_enable = intel_i810_agp_enable,
  1474. .cache_flush = global_cache_flush,
  1475. .create_gatt_table = intel_i830_create_gatt_table,
  1476. .free_gatt_table = intel_i830_free_gatt_table,
  1477. .insert_memory = intel_i830_insert_entries,
  1478. .remove_memory = intel_i830_remove_entries,
  1479. .alloc_by_type = intel_i830_alloc_by_type,
  1480. .free_by_type = intel_i810_free_by_type,
  1481. .agp_alloc_page = agp_generic_alloc_page,
  1482. .agp_destroy_page = agp_generic_destroy_page,
  1483. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1484. .chipset_flush = intel_i830_chipset_flush,
  1485. };
  1486. static const struct agp_bridge_driver intel_820_driver = {
  1487. .owner = THIS_MODULE,
  1488. .aperture_sizes = intel_8xx_sizes,
  1489. .size_type = U8_APER_SIZE,
  1490. .num_aperture_sizes = 7,
  1491. .configure = intel_820_configure,
  1492. .fetch_size = intel_8xx_fetch_size,
  1493. .cleanup = intel_820_cleanup,
  1494. .tlb_flush = intel_820_tlbflush,
  1495. .mask_memory = agp_generic_mask_memory,
  1496. .masks = intel_generic_masks,
  1497. .agp_enable = agp_generic_enable,
  1498. .cache_flush = global_cache_flush,
  1499. .create_gatt_table = agp_generic_create_gatt_table,
  1500. .free_gatt_table = agp_generic_free_gatt_table,
  1501. .insert_memory = agp_generic_insert_memory,
  1502. .remove_memory = agp_generic_remove_memory,
  1503. .alloc_by_type = agp_generic_alloc_by_type,
  1504. .free_by_type = agp_generic_free_by_type,
  1505. .agp_alloc_page = agp_generic_alloc_page,
  1506. .agp_destroy_page = agp_generic_destroy_page,
  1507. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1508. };
  1509. static const struct agp_bridge_driver intel_830mp_driver = {
  1510. .owner = THIS_MODULE,
  1511. .aperture_sizes = intel_830mp_sizes,
  1512. .size_type = U8_APER_SIZE,
  1513. .num_aperture_sizes = 4,
  1514. .configure = intel_830mp_configure,
  1515. .fetch_size = intel_8xx_fetch_size,
  1516. .cleanup = intel_8xx_cleanup,
  1517. .tlb_flush = intel_8xx_tlbflush,
  1518. .mask_memory = agp_generic_mask_memory,
  1519. .masks = intel_generic_masks,
  1520. .agp_enable = agp_generic_enable,
  1521. .cache_flush = global_cache_flush,
  1522. .create_gatt_table = agp_generic_create_gatt_table,
  1523. .free_gatt_table = agp_generic_free_gatt_table,
  1524. .insert_memory = agp_generic_insert_memory,
  1525. .remove_memory = agp_generic_remove_memory,
  1526. .alloc_by_type = agp_generic_alloc_by_type,
  1527. .free_by_type = agp_generic_free_by_type,
  1528. .agp_alloc_page = agp_generic_alloc_page,
  1529. .agp_destroy_page = agp_generic_destroy_page,
  1530. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1531. };
  1532. static const struct agp_bridge_driver intel_840_driver = {
  1533. .owner = THIS_MODULE,
  1534. .aperture_sizes = intel_8xx_sizes,
  1535. .size_type = U8_APER_SIZE,
  1536. .num_aperture_sizes = 7,
  1537. .configure = intel_840_configure,
  1538. .fetch_size = intel_8xx_fetch_size,
  1539. .cleanup = intel_8xx_cleanup,
  1540. .tlb_flush = intel_8xx_tlbflush,
  1541. .mask_memory = agp_generic_mask_memory,
  1542. .masks = intel_generic_masks,
  1543. .agp_enable = agp_generic_enable,
  1544. .cache_flush = global_cache_flush,
  1545. .create_gatt_table = agp_generic_create_gatt_table,
  1546. .free_gatt_table = agp_generic_free_gatt_table,
  1547. .insert_memory = agp_generic_insert_memory,
  1548. .remove_memory = agp_generic_remove_memory,
  1549. .alloc_by_type = agp_generic_alloc_by_type,
  1550. .free_by_type = agp_generic_free_by_type,
  1551. .agp_alloc_page = agp_generic_alloc_page,
  1552. .agp_destroy_page = agp_generic_destroy_page,
  1553. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1554. };
  1555. static const struct agp_bridge_driver intel_845_driver = {
  1556. .owner = THIS_MODULE,
  1557. .aperture_sizes = intel_8xx_sizes,
  1558. .size_type = U8_APER_SIZE,
  1559. .num_aperture_sizes = 7,
  1560. .configure = intel_845_configure,
  1561. .fetch_size = intel_8xx_fetch_size,
  1562. .cleanup = intel_8xx_cleanup,
  1563. .tlb_flush = intel_8xx_tlbflush,
  1564. .mask_memory = agp_generic_mask_memory,
  1565. .masks = intel_generic_masks,
  1566. .agp_enable = agp_generic_enable,
  1567. .cache_flush = global_cache_flush,
  1568. .create_gatt_table = agp_generic_create_gatt_table,
  1569. .free_gatt_table = agp_generic_free_gatt_table,
  1570. .insert_memory = agp_generic_insert_memory,
  1571. .remove_memory = agp_generic_remove_memory,
  1572. .alloc_by_type = agp_generic_alloc_by_type,
  1573. .free_by_type = agp_generic_free_by_type,
  1574. .agp_alloc_page = agp_generic_alloc_page,
  1575. .agp_destroy_page = agp_generic_destroy_page,
  1576. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1577. .chipset_flush = intel_i830_chipset_flush,
  1578. };
  1579. static const struct agp_bridge_driver intel_850_driver = {
  1580. .owner = THIS_MODULE,
  1581. .aperture_sizes = intel_8xx_sizes,
  1582. .size_type = U8_APER_SIZE,
  1583. .num_aperture_sizes = 7,
  1584. .configure = intel_850_configure,
  1585. .fetch_size = intel_8xx_fetch_size,
  1586. .cleanup = intel_8xx_cleanup,
  1587. .tlb_flush = intel_8xx_tlbflush,
  1588. .mask_memory = agp_generic_mask_memory,
  1589. .masks = intel_generic_masks,
  1590. .agp_enable = agp_generic_enable,
  1591. .cache_flush = global_cache_flush,
  1592. .create_gatt_table = agp_generic_create_gatt_table,
  1593. .free_gatt_table = agp_generic_free_gatt_table,
  1594. .insert_memory = agp_generic_insert_memory,
  1595. .remove_memory = agp_generic_remove_memory,
  1596. .alloc_by_type = agp_generic_alloc_by_type,
  1597. .free_by_type = agp_generic_free_by_type,
  1598. .agp_alloc_page = agp_generic_alloc_page,
  1599. .agp_destroy_page = agp_generic_destroy_page,
  1600. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1601. };
  1602. static const struct agp_bridge_driver intel_860_driver = {
  1603. .owner = THIS_MODULE,
  1604. .aperture_sizes = intel_8xx_sizes,
  1605. .size_type = U8_APER_SIZE,
  1606. .num_aperture_sizes = 7,
  1607. .configure = intel_860_configure,
  1608. .fetch_size = intel_8xx_fetch_size,
  1609. .cleanup = intel_8xx_cleanup,
  1610. .tlb_flush = intel_8xx_tlbflush,
  1611. .mask_memory = agp_generic_mask_memory,
  1612. .masks = intel_generic_masks,
  1613. .agp_enable = agp_generic_enable,
  1614. .cache_flush = global_cache_flush,
  1615. .create_gatt_table = agp_generic_create_gatt_table,
  1616. .free_gatt_table = agp_generic_free_gatt_table,
  1617. .insert_memory = agp_generic_insert_memory,
  1618. .remove_memory = agp_generic_remove_memory,
  1619. .alloc_by_type = agp_generic_alloc_by_type,
  1620. .free_by_type = agp_generic_free_by_type,
  1621. .agp_alloc_page = agp_generic_alloc_page,
  1622. .agp_destroy_page = agp_generic_destroy_page,
  1623. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1624. };
  1625. static const struct agp_bridge_driver intel_915_driver = {
  1626. .owner = THIS_MODULE,
  1627. .aperture_sizes = intel_i830_sizes,
  1628. .size_type = FIXED_APER_SIZE,
  1629. .num_aperture_sizes = 4,
  1630. .needs_scratch_page = true,
  1631. .configure = intel_i915_configure,
  1632. .fetch_size = intel_i9xx_fetch_size,
  1633. .cleanup = intel_i915_cleanup,
  1634. .tlb_flush = intel_i810_tlbflush,
  1635. .mask_memory = intel_i810_mask_memory,
  1636. .masks = intel_i810_masks,
  1637. .agp_enable = intel_i810_agp_enable,
  1638. .cache_flush = global_cache_flush,
  1639. .create_gatt_table = intel_i915_create_gatt_table,
  1640. .free_gatt_table = intel_i830_free_gatt_table,
  1641. .insert_memory = intel_i915_insert_entries,
  1642. .remove_memory = intel_i915_remove_entries,
  1643. .alloc_by_type = intel_i830_alloc_by_type,
  1644. .free_by_type = intel_i810_free_by_type,
  1645. .agp_alloc_page = agp_generic_alloc_page,
  1646. .agp_destroy_page = agp_generic_destroy_page,
  1647. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1648. .chipset_flush = intel_i915_chipset_flush,
  1649. };
  1650. static const struct agp_bridge_driver intel_i965_driver = {
  1651. .owner = THIS_MODULE,
  1652. .aperture_sizes = intel_i830_sizes,
  1653. .size_type = FIXED_APER_SIZE,
  1654. .num_aperture_sizes = 4,
  1655. .needs_scratch_page = true,
  1656. .configure = intel_i915_configure,
  1657. .fetch_size = intel_i9xx_fetch_size,
  1658. .cleanup = intel_i915_cleanup,
  1659. .tlb_flush = intel_i810_tlbflush,
  1660. .mask_memory = intel_i965_mask_memory,
  1661. .masks = intel_i810_masks,
  1662. .agp_enable = intel_i810_agp_enable,
  1663. .cache_flush = global_cache_flush,
  1664. .create_gatt_table = intel_i965_create_gatt_table,
  1665. .free_gatt_table = intel_i830_free_gatt_table,
  1666. .insert_memory = intel_i915_insert_entries,
  1667. .remove_memory = intel_i915_remove_entries,
  1668. .alloc_by_type = intel_i830_alloc_by_type,
  1669. .free_by_type = intel_i810_free_by_type,
  1670. .agp_alloc_page = agp_generic_alloc_page,
  1671. .agp_destroy_page = agp_generic_destroy_page,
  1672. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1673. .chipset_flush = intel_i915_chipset_flush,
  1674. };
  1675. static const struct agp_bridge_driver intel_7505_driver = {
  1676. .owner = THIS_MODULE,
  1677. .aperture_sizes = intel_8xx_sizes,
  1678. .size_type = U8_APER_SIZE,
  1679. .num_aperture_sizes = 7,
  1680. .configure = intel_7505_configure,
  1681. .fetch_size = intel_8xx_fetch_size,
  1682. .cleanup = intel_8xx_cleanup,
  1683. .tlb_flush = intel_8xx_tlbflush,
  1684. .mask_memory = agp_generic_mask_memory,
  1685. .masks = intel_generic_masks,
  1686. .agp_enable = agp_generic_enable,
  1687. .cache_flush = global_cache_flush,
  1688. .create_gatt_table = agp_generic_create_gatt_table,
  1689. .free_gatt_table = agp_generic_free_gatt_table,
  1690. .insert_memory = agp_generic_insert_memory,
  1691. .remove_memory = agp_generic_remove_memory,
  1692. .alloc_by_type = agp_generic_alloc_by_type,
  1693. .free_by_type = agp_generic_free_by_type,
  1694. .agp_alloc_page = agp_generic_alloc_page,
  1695. .agp_destroy_page = agp_generic_destroy_page,
  1696. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1697. };
  1698. static const struct agp_bridge_driver intel_g33_driver = {
  1699. .owner = THIS_MODULE,
  1700. .aperture_sizes = intel_i830_sizes,
  1701. .size_type = FIXED_APER_SIZE,
  1702. .num_aperture_sizes = 4,
  1703. .needs_scratch_page = true,
  1704. .configure = intel_i915_configure,
  1705. .fetch_size = intel_i9xx_fetch_size,
  1706. .cleanup = intel_i915_cleanup,
  1707. .tlb_flush = intel_i810_tlbflush,
  1708. .mask_memory = intel_i965_mask_memory,
  1709. .masks = intel_i810_masks,
  1710. .agp_enable = intel_i810_agp_enable,
  1711. .cache_flush = global_cache_flush,
  1712. .create_gatt_table = intel_i915_create_gatt_table,
  1713. .free_gatt_table = intel_i830_free_gatt_table,
  1714. .insert_memory = intel_i915_insert_entries,
  1715. .remove_memory = intel_i915_remove_entries,
  1716. .alloc_by_type = intel_i830_alloc_by_type,
  1717. .free_by_type = intel_i810_free_by_type,
  1718. .agp_alloc_page = agp_generic_alloc_page,
  1719. .agp_destroy_page = agp_generic_destroy_page,
  1720. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1721. .chipset_flush = intel_i915_chipset_flush,
  1722. };
  1723. static int find_gmch(u16 device)
  1724. {
  1725. struct pci_dev *gmch_device;
  1726. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
  1727. if (gmch_device && PCI_FUNC(gmch_device->devfn) != 0) {
  1728. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL,
  1729. device, gmch_device);
  1730. }
  1731. if (!gmch_device)
  1732. return 0;
  1733. intel_private.pcidev = gmch_device;
  1734. return 1;
  1735. }
  1736. /* Table to describe Intel GMCH and AGP/PCIE GART drivers. At least one of
  1737. * driver and gmch_driver must be non-null, and find_gmch will determine
  1738. * which one should be used if a gmch_chip_id is present.
  1739. */
  1740. static const struct intel_driver_description {
  1741. unsigned int chip_id;
  1742. unsigned int gmch_chip_id;
  1743. unsigned int multi_gmch_chip; /* if we have more gfx chip type on this HB. */
  1744. char *name;
  1745. const struct agp_bridge_driver *driver;
  1746. const struct agp_bridge_driver *gmch_driver;
  1747. } intel_agp_chipsets[] = {
  1748. { PCI_DEVICE_ID_INTEL_82443LX_0, 0, 0, "440LX", &intel_generic_driver, NULL },
  1749. { PCI_DEVICE_ID_INTEL_82443BX_0, 0, 0, "440BX", &intel_generic_driver, NULL },
  1750. { PCI_DEVICE_ID_INTEL_82443GX_0, 0, 0, "440GX", &intel_generic_driver, NULL },
  1751. { PCI_DEVICE_ID_INTEL_82810_MC1, PCI_DEVICE_ID_INTEL_82810_IG1, 0, "i810",
  1752. NULL, &intel_810_driver },
  1753. { PCI_DEVICE_ID_INTEL_82810_MC3, PCI_DEVICE_ID_INTEL_82810_IG3, 0, "i810",
  1754. NULL, &intel_810_driver },
  1755. { PCI_DEVICE_ID_INTEL_82810E_MC, PCI_DEVICE_ID_INTEL_82810E_IG, 0, "i810",
  1756. NULL, &intel_810_driver },
  1757. { PCI_DEVICE_ID_INTEL_82815_MC, PCI_DEVICE_ID_INTEL_82815_CGC, 0, "i815",
  1758. &intel_815_driver, &intel_810_driver },
  1759. { PCI_DEVICE_ID_INTEL_82820_HB, 0, 0, "i820", &intel_820_driver, NULL },
  1760. { PCI_DEVICE_ID_INTEL_82820_UP_HB, 0, 0, "i820", &intel_820_driver, NULL },
  1761. { PCI_DEVICE_ID_INTEL_82830_HB, PCI_DEVICE_ID_INTEL_82830_CGC, 0, "830M",
  1762. &intel_830mp_driver, &intel_830_driver },
  1763. { PCI_DEVICE_ID_INTEL_82840_HB, 0, 0, "i840", &intel_840_driver, NULL },
  1764. { PCI_DEVICE_ID_INTEL_82845_HB, 0, 0, "845G", &intel_845_driver, NULL },
  1765. { PCI_DEVICE_ID_INTEL_82845G_HB, PCI_DEVICE_ID_INTEL_82845G_IG, 0, "830M",
  1766. &intel_845_driver, &intel_830_driver },
  1767. { PCI_DEVICE_ID_INTEL_82850_HB, 0, 0, "i850", &intel_850_driver, NULL },
  1768. { PCI_DEVICE_ID_INTEL_82855PM_HB, 0, 0, "855PM", &intel_845_driver, NULL },
  1769. { PCI_DEVICE_ID_INTEL_82855GM_HB, PCI_DEVICE_ID_INTEL_82855GM_IG, 0, "855GM",
  1770. &intel_845_driver, &intel_830_driver },
  1771. { PCI_DEVICE_ID_INTEL_82860_HB, 0, 0, "i860", &intel_860_driver, NULL },
  1772. { PCI_DEVICE_ID_INTEL_82865_HB, PCI_DEVICE_ID_INTEL_82865_IG, 0, "865",
  1773. &intel_845_driver, &intel_830_driver },
  1774. { PCI_DEVICE_ID_INTEL_82875_HB, 0, 0, "i875", &intel_845_driver, NULL },
  1775. { PCI_DEVICE_ID_INTEL_E7221_HB, PCI_DEVICE_ID_INTEL_E7221_IG, 0, "E7221 (i915)",
  1776. NULL, &intel_915_driver },
  1777. { PCI_DEVICE_ID_INTEL_82915G_HB, PCI_DEVICE_ID_INTEL_82915G_IG, 0, "915G",
  1778. NULL, &intel_915_driver },
  1779. { PCI_DEVICE_ID_INTEL_82915GM_HB, PCI_DEVICE_ID_INTEL_82915GM_IG, 0, "915GM",
  1780. NULL, &intel_915_driver },
  1781. { PCI_DEVICE_ID_INTEL_82945G_HB, PCI_DEVICE_ID_INTEL_82945G_IG, 0, "945G",
  1782. NULL, &intel_915_driver },
  1783. { PCI_DEVICE_ID_INTEL_82945GM_HB, PCI_DEVICE_ID_INTEL_82945GM_IG, 0, "945GM",
  1784. NULL, &intel_915_driver },
  1785. { PCI_DEVICE_ID_INTEL_82945GME_HB, PCI_DEVICE_ID_INTEL_82945GME_IG, 0, "945GME",
  1786. NULL, &intel_915_driver },
  1787. { PCI_DEVICE_ID_INTEL_82946GZ_HB, PCI_DEVICE_ID_INTEL_82946GZ_IG, 0, "946GZ",
  1788. NULL, &intel_i965_driver },
  1789. { PCI_DEVICE_ID_INTEL_82G35_HB, PCI_DEVICE_ID_INTEL_82G35_IG, 0, "G35",
  1790. NULL, &intel_i965_driver },
  1791. { PCI_DEVICE_ID_INTEL_82965Q_HB, PCI_DEVICE_ID_INTEL_82965Q_IG, 0, "965Q",
  1792. NULL, &intel_i965_driver },
  1793. { PCI_DEVICE_ID_INTEL_82965G_HB, PCI_DEVICE_ID_INTEL_82965G_IG, 0, "965G",
  1794. NULL, &intel_i965_driver },
  1795. { PCI_DEVICE_ID_INTEL_82965GM_HB, PCI_DEVICE_ID_INTEL_82965GM_IG, 0, "965GM",
  1796. NULL, &intel_i965_driver },
  1797. { PCI_DEVICE_ID_INTEL_82965GME_HB, PCI_DEVICE_ID_INTEL_82965GME_IG, 0, "965GME/GLE",
  1798. NULL, &intel_i965_driver },
  1799. { PCI_DEVICE_ID_INTEL_7505_0, 0, 0, "E7505", &intel_7505_driver, NULL },
  1800. { PCI_DEVICE_ID_INTEL_7205_0, 0, 0, "E7205", &intel_7505_driver, NULL },
  1801. { PCI_DEVICE_ID_INTEL_G33_HB, PCI_DEVICE_ID_INTEL_G33_IG, 0, "G33",
  1802. NULL, &intel_g33_driver },
  1803. { PCI_DEVICE_ID_INTEL_Q35_HB, PCI_DEVICE_ID_INTEL_Q35_IG, 0, "Q35",
  1804. NULL, &intel_g33_driver },
  1805. { PCI_DEVICE_ID_INTEL_Q33_HB, PCI_DEVICE_ID_INTEL_Q33_IG, 0, "Q33",
  1806. NULL, &intel_g33_driver },
  1807. { PCI_DEVICE_ID_INTEL_GM45_HB, PCI_DEVICE_ID_INTEL_GM45_IG, 0,
  1808. "Mobile Intel? GM45 Express", NULL, &intel_i965_driver },
  1809. { PCI_DEVICE_ID_INTEL_IGD_E_HB, PCI_DEVICE_ID_INTEL_IGD_E_IG, 0,
  1810. "Intel Integrated Graphics Device", NULL, &intel_i965_driver },
  1811. { PCI_DEVICE_ID_INTEL_Q45_HB, PCI_DEVICE_ID_INTEL_Q45_IG, 0,
  1812. "Q45/Q43", NULL, &intel_i965_driver },
  1813. { PCI_DEVICE_ID_INTEL_G45_HB, PCI_DEVICE_ID_INTEL_G45_IG, 0,
  1814. "G45/G43", NULL, &intel_i965_driver },
  1815. { 0, 0, 0, NULL, NULL, NULL }
  1816. };
  1817. static int __devinit agp_intel_probe(struct pci_dev *pdev,
  1818. const struct pci_device_id *ent)
  1819. {
  1820. struct agp_bridge_data *bridge;
  1821. u8 cap_ptr = 0;
  1822. struct resource *r;
  1823. int i;
  1824. cap_ptr = pci_find_capability(pdev, PCI_CAP_ID_AGP);
  1825. bridge = agp_alloc_bridge();
  1826. if (!bridge)
  1827. return -ENOMEM;
  1828. for (i = 0; intel_agp_chipsets[i].name != NULL; i++) {
  1829. /* In case that multiple models of gfx chip may
  1830. stand on same host bridge type, this can be
  1831. sure we detect the right IGD. */
  1832. if (pdev->device == intel_agp_chipsets[i].chip_id) {
  1833. if ((intel_agp_chipsets[i].gmch_chip_id != 0) &&
  1834. find_gmch(intel_agp_chipsets[i].gmch_chip_id)) {
  1835. bridge->driver =
  1836. intel_agp_chipsets[i].gmch_driver;
  1837. break;
  1838. } else if (intel_agp_chipsets[i].multi_gmch_chip) {
  1839. continue;
  1840. } else {
  1841. bridge->driver = intel_agp_chipsets[i].driver;
  1842. break;
  1843. }
  1844. }
  1845. }
  1846. if (intel_agp_chipsets[i].name == NULL) {
  1847. if (cap_ptr)
  1848. dev_warn(&pdev->dev, "unsupported Intel chipset [%04x/%04x]\n",
  1849. pdev->vendor, pdev->device);
  1850. agp_put_bridge(bridge);
  1851. return -ENODEV;
  1852. }
  1853. if (bridge->driver == NULL) {
  1854. /* bridge has no AGP and no IGD detected */
  1855. if (cap_ptr)
  1856. dev_warn(&pdev->dev, "can't find bridge device (chip_id: %04x)\n",
  1857. intel_agp_chipsets[i].gmch_chip_id);
  1858. agp_put_bridge(bridge);
  1859. return -ENODEV;
  1860. }
  1861. bridge->dev = pdev;
  1862. bridge->capndx = cap_ptr;
  1863. bridge->dev_private_data = &intel_private;
  1864. dev_info(&pdev->dev, "Intel %s Chipset\n", intel_agp_chipsets[i].name);
  1865. /*
  1866. * The following fixes the case where the BIOS has "forgotten" to
  1867. * provide an address range for the GART.
  1868. * 20030610 - hamish@zot.org
  1869. */
  1870. r = &pdev->resource[0];
  1871. if (!r->start && r->end) {
  1872. if (pci_assign_resource(pdev, 0)) {
  1873. dev_err(&pdev->dev, "can't assign resource 0\n");
  1874. agp_put_bridge(bridge);
  1875. return -ENODEV;
  1876. }
  1877. }
  1878. /*
  1879. * If the device has not been properly setup, the following will catch
  1880. * the problem and should stop the system from crashing.
  1881. * 20030610 - hamish@zot.org
  1882. */
  1883. if (pci_enable_device(pdev)) {
  1884. dev_err(&pdev->dev, "can't enable PCI device\n");
  1885. agp_put_bridge(bridge);
  1886. return -ENODEV;
  1887. }
  1888. /* Fill in the mode register */
  1889. if (cap_ptr) {
  1890. pci_read_config_dword(pdev,
  1891. bridge->capndx+PCI_AGP_STATUS,
  1892. &bridge->mode);
  1893. }
  1894. pci_set_drvdata(pdev, bridge);
  1895. return agp_add_bridge(bridge);
  1896. }
  1897. static void __devexit agp_intel_remove(struct pci_dev *pdev)
  1898. {
  1899. struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
  1900. agp_remove_bridge(bridge);
  1901. if (intel_private.pcidev)
  1902. pci_dev_put(intel_private.pcidev);
  1903. agp_put_bridge(bridge);
  1904. }
  1905. #ifdef CONFIG_PM
  1906. static int agp_intel_resume(struct pci_dev *pdev)
  1907. {
  1908. struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
  1909. int ret_val;
  1910. pci_restore_state(pdev);
  1911. /* We should restore our graphics device's config space,
  1912. * as host bridge (00:00) resumes before graphics device (02:00),
  1913. * then our access to its pci space can work right.
  1914. */
  1915. if (intel_private.pcidev)
  1916. pci_restore_state(intel_private.pcidev);
  1917. if (bridge->driver == &intel_generic_driver)
  1918. intel_configure();
  1919. else if (bridge->driver == &intel_850_driver)
  1920. intel_850_configure();
  1921. else if (bridge->driver == &intel_845_driver)
  1922. intel_845_configure();
  1923. else if (bridge->driver == &intel_830mp_driver)
  1924. intel_830mp_configure();
  1925. else if (bridge->driver == &intel_915_driver)
  1926. intel_i915_configure();
  1927. else if (bridge->driver == &intel_830_driver)
  1928. intel_i830_configure();
  1929. else if (bridge->driver == &intel_810_driver)
  1930. intel_i810_configure();
  1931. else if (bridge->driver == &intel_i965_driver)
  1932. intel_i915_configure();
  1933. ret_val = agp_rebind_memory();
  1934. if (ret_val != 0)
  1935. return ret_val;
  1936. return 0;
  1937. }
  1938. #endif
  1939. static struct pci_device_id agp_intel_pci_table[] = {
  1940. #define ID(x) \
  1941. { \
  1942. .class = (PCI_CLASS_BRIDGE_HOST << 8), \
  1943. .class_mask = ~0, \
  1944. .vendor = PCI_VENDOR_ID_INTEL, \
  1945. .device = x, \
  1946. .subvendor = PCI_ANY_ID, \
  1947. .subdevice = PCI_ANY_ID, \
  1948. }
  1949. ID(PCI_DEVICE_ID_INTEL_82443LX_0),
  1950. ID(PCI_DEVICE_ID_INTEL_82443BX_0),
  1951. ID(PCI_DEVICE_ID_INTEL_82443GX_0),
  1952. ID(PCI_DEVICE_ID_INTEL_82810_MC1),
  1953. ID(PCI_DEVICE_ID_INTEL_82810_MC3),
  1954. ID(PCI_DEVICE_ID_INTEL_82810E_MC),
  1955. ID(PCI_DEVICE_ID_INTEL_82815_MC),
  1956. ID(PCI_DEVICE_ID_INTEL_82820_HB),
  1957. ID(PCI_DEVICE_ID_INTEL_82820_UP_HB),
  1958. ID(PCI_DEVICE_ID_INTEL_82830_HB),
  1959. ID(PCI_DEVICE_ID_INTEL_82840_HB),
  1960. ID(PCI_DEVICE_ID_INTEL_82845_HB),
  1961. ID(PCI_DEVICE_ID_INTEL_82845G_HB),
  1962. ID(PCI_DEVICE_ID_INTEL_82850_HB),
  1963. ID(PCI_DEVICE_ID_INTEL_82855PM_HB),
  1964. ID(PCI_DEVICE_ID_INTEL_82855GM_HB),
  1965. ID(PCI_DEVICE_ID_INTEL_82860_HB),
  1966. ID(PCI_DEVICE_ID_INTEL_82865_HB),
  1967. ID(PCI_DEVICE_ID_INTEL_82875_HB),
  1968. ID(PCI_DEVICE_ID_INTEL_7505_0),
  1969. ID(PCI_DEVICE_ID_INTEL_7205_0),
  1970. ID(PCI_DEVICE_ID_INTEL_E7221_HB),
  1971. ID(PCI_DEVICE_ID_INTEL_82915G_HB),
  1972. ID(PCI_DEVICE_ID_INTEL_82915GM_HB),
  1973. ID(PCI_DEVICE_ID_INTEL_82945G_HB),
  1974. ID(PCI_DEVICE_ID_INTEL_82945GM_HB),
  1975. ID(PCI_DEVICE_ID_INTEL_82945GME_HB),
  1976. ID(PCI_DEVICE_ID_INTEL_82946GZ_HB),
  1977. ID(PCI_DEVICE_ID_INTEL_82G35_HB),
  1978. ID(PCI_DEVICE_ID_INTEL_82965Q_HB),
  1979. ID(PCI_DEVICE_ID_INTEL_82965G_HB),
  1980. ID(PCI_DEVICE_ID_INTEL_82965GM_HB),
  1981. ID(PCI_DEVICE_ID_INTEL_82965GME_HB),
  1982. ID(PCI_DEVICE_ID_INTEL_G33_HB),
  1983. ID(PCI_DEVICE_ID_INTEL_Q35_HB),
  1984. ID(PCI_DEVICE_ID_INTEL_Q33_HB),
  1985. ID(PCI_DEVICE_ID_INTEL_GM45_HB),
  1986. ID(PCI_DEVICE_ID_INTEL_IGD_E_HB),
  1987. ID(PCI_DEVICE_ID_INTEL_Q45_HB),
  1988. ID(PCI_DEVICE_ID_INTEL_G45_HB),
  1989. { }
  1990. };
  1991. MODULE_DEVICE_TABLE(pci, agp_intel_pci_table);
  1992. static struct pci_driver agp_intel_pci_driver = {
  1993. .name = "agpgart-intel",
  1994. .id_table = agp_intel_pci_table,
  1995. .probe = agp_intel_probe,
  1996. .remove = __devexit_p(agp_intel_remove),
  1997. #ifdef CONFIG_PM
  1998. .resume = agp_intel_resume,
  1999. #endif
  2000. };
  2001. static int __init agp_intel_init(void)
  2002. {
  2003. if (agp_off)
  2004. return -EINVAL;
  2005. return pci_register_driver(&agp_intel_pci_driver);
  2006. }
  2007. static void __exit agp_intel_cleanup(void)
  2008. {
  2009. pci_unregister_driver(&agp_intel_pci_driver);
  2010. }
  2011. module_init(agp_intel_init);
  2012. module_exit(agp_intel_cleanup);
  2013. MODULE_AUTHOR("Dave Jones <davej@codemonkey.org.uk>");
  2014. MODULE_LICENSE("GPL and additional rights");