r300.c 37 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/seq_file.h>
  29. #include "drmP.h"
  30. #include "drm.h"
  31. #include "radeon_reg.h"
  32. #include "radeon.h"
  33. #include "radeon_drm.h"
  34. #include "r100_track.h"
  35. #include "r300d.h"
  36. #include "rv350d.h"
  37. #include "r300_reg_safe.h"
  38. /* This files gather functions specifics to: r300,r350,rv350,rv370,rv380
  39. *
  40. * GPU Errata:
  41. * - HOST_PATH_CNTL: r300 family seems to dislike write to HOST_PATH_CNTL
  42. * using MMIO to flush host path read cache, this lead to HARDLOCKUP.
  43. * However, scheduling such write to the ring seems harmless, i suspect
  44. * the CP read collide with the flush somehow, or maybe the MC, hard to
  45. * tell. (Jerome Glisse)
  46. */
  47. /*
  48. * rv370,rv380 PCIE GART
  49. */
  50. static int rv370_debugfs_pcie_gart_info_init(struct radeon_device *rdev);
  51. void rv370_pcie_gart_tlb_flush(struct radeon_device *rdev)
  52. {
  53. uint32_t tmp;
  54. int i;
  55. /* Workaround HW bug do flush 2 times */
  56. for (i = 0; i < 2; i++) {
  57. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  58. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp | RADEON_PCIE_TX_GART_INVALIDATE_TLB);
  59. (void)RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  60. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp);
  61. }
  62. mb();
  63. }
  64. int rv370_pcie_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr)
  65. {
  66. void __iomem *ptr = (void *)rdev->gart.table.vram.ptr;
  67. if (i < 0 || i > rdev->gart.num_gpu_pages) {
  68. return -EINVAL;
  69. }
  70. addr = (lower_32_bits(addr) >> 8) |
  71. ((upper_32_bits(addr) & 0xff) << 24) |
  72. 0xc;
  73. /* on x86 we want this to be CPU endian, on powerpc
  74. * on powerpc without HW swappers, it'll get swapped on way
  75. * into VRAM - so no need for cpu_to_le32 on VRAM tables */
  76. writel(addr, ((void __iomem *)ptr) + (i * 4));
  77. return 0;
  78. }
  79. int rv370_pcie_gart_init(struct radeon_device *rdev)
  80. {
  81. int r;
  82. if (rdev->gart.table.vram.robj) {
  83. WARN(1, "RV370 PCIE GART already initialized.\n");
  84. return 0;
  85. }
  86. /* Initialize common gart structure */
  87. r = radeon_gart_init(rdev);
  88. if (r)
  89. return r;
  90. r = rv370_debugfs_pcie_gart_info_init(rdev);
  91. if (r)
  92. DRM_ERROR("Failed to register debugfs file for PCIE gart !\n");
  93. rdev->gart.table_size = rdev->gart.num_gpu_pages * 4;
  94. rdev->asic->gart_tlb_flush = &rv370_pcie_gart_tlb_flush;
  95. rdev->asic->gart_set_page = &rv370_pcie_gart_set_page;
  96. return radeon_gart_table_vram_alloc(rdev);
  97. }
  98. int rv370_pcie_gart_enable(struct radeon_device *rdev)
  99. {
  100. uint32_t table_addr;
  101. uint32_t tmp;
  102. int r;
  103. if (rdev->gart.table.vram.robj == NULL) {
  104. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  105. return -EINVAL;
  106. }
  107. r = radeon_gart_table_vram_pin(rdev);
  108. if (r)
  109. return r;
  110. radeon_gart_restore(rdev);
  111. /* discard memory request outside of configured range */
  112. tmp = RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_DISCARD;
  113. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp);
  114. WREG32_PCIE(RADEON_PCIE_TX_GART_START_LO, rdev->mc.gtt_location);
  115. tmp = rdev->mc.gtt_location + rdev->mc.gtt_size - RADEON_GPU_PAGE_SIZE;
  116. WREG32_PCIE(RADEON_PCIE_TX_GART_END_LO, tmp);
  117. WREG32_PCIE(RADEON_PCIE_TX_GART_START_HI, 0);
  118. WREG32_PCIE(RADEON_PCIE_TX_GART_END_HI, 0);
  119. table_addr = rdev->gart.table_addr;
  120. WREG32_PCIE(RADEON_PCIE_TX_GART_BASE, table_addr);
  121. /* FIXME: setup default page */
  122. WREG32_PCIE(RADEON_PCIE_TX_DISCARD_RD_ADDR_LO, rdev->mc.vram_location);
  123. WREG32_PCIE(RADEON_PCIE_TX_DISCARD_RD_ADDR_HI, 0);
  124. /* Clear error */
  125. WREG32_PCIE(0x18, 0);
  126. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  127. tmp |= RADEON_PCIE_TX_GART_EN;
  128. tmp |= RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_DISCARD;
  129. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp);
  130. rv370_pcie_gart_tlb_flush(rdev);
  131. DRM_INFO("PCIE GART of %uM enabled (table at 0x%08X).\n",
  132. (unsigned)(rdev->mc.gtt_size >> 20), table_addr);
  133. rdev->gart.ready = true;
  134. return 0;
  135. }
  136. void rv370_pcie_gart_disable(struct radeon_device *rdev)
  137. {
  138. u32 tmp;
  139. int r;
  140. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  141. tmp |= RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_DISCARD;
  142. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp & ~RADEON_PCIE_TX_GART_EN);
  143. if (rdev->gart.table.vram.robj) {
  144. r = radeon_bo_reserve(rdev->gart.table.vram.robj, false);
  145. if (likely(r == 0)) {
  146. radeon_bo_kunmap(rdev->gart.table.vram.robj);
  147. radeon_bo_unpin(rdev->gart.table.vram.robj);
  148. radeon_bo_unreserve(rdev->gart.table.vram.robj);
  149. }
  150. }
  151. }
  152. void rv370_pcie_gart_fini(struct radeon_device *rdev)
  153. {
  154. rv370_pcie_gart_disable(rdev);
  155. radeon_gart_table_vram_free(rdev);
  156. radeon_gart_fini(rdev);
  157. }
  158. void r300_fence_ring_emit(struct radeon_device *rdev,
  159. struct radeon_fence *fence)
  160. {
  161. /* Who ever call radeon_fence_emit should call ring_lock and ask
  162. * for enough space (today caller are ib schedule and buffer move) */
  163. /* Write SC register so SC & US assert idle */
  164. radeon_ring_write(rdev, PACKET0(R300_RE_SCISSORS_TL, 0));
  165. radeon_ring_write(rdev, 0);
  166. radeon_ring_write(rdev, PACKET0(R300_RE_SCISSORS_BR, 0));
  167. radeon_ring_write(rdev, 0);
  168. /* Flush 3D cache */
  169. radeon_ring_write(rdev, PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0));
  170. radeon_ring_write(rdev, R300_RB3D_DC_FLUSH);
  171. radeon_ring_write(rdev, PACKET0(R300_RB3D_ZCACHE_CTLSTAT, 0));
  172. radeon_ring_write(rdev, R300_ZC_FLUSH);
  173. /* Wait until IDLE & CLEAN */
  174. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  175. radeon_ring_write(rdev, (RADEON_WAIT_3D_IDLECLEAN |
  176. RADEON_WAIT_2D_IDLECLEAN |
  177. RADEON_WAIT_DMA_GUI_IDLE));
  178. radeon_ring_write(rdev, PACKET0(RADEON_HOST_PATH_CNTL, 0));
  179. radeon_ring_write(rdev, rdev->config.r300.hdp_cntl |
  180. RADEON_HDP_READ_BUFFER_INVALIDATE);
  181. radeon_ring_write(rdev, PACKET0(RADEON_HOST_PATH_CNTL, 0));
  182. radeon_ring_write(rdev, rdev->config.r300.hdp_cntl);
  183. /* Emit fence sequence & fire IRQ */
  184. radeon_ring_write(rdev, PACKET0(rdev->fence_drv.scratch_reg, 0));
  185. radeon_ring_write(rdev, fence->seq);
  186. radeon_ring_write(rdev, PACKET0(RADEON_GEN_INT_STATUS, 0));
  187. radeon_ring_write(rdev, RADEON_SW_INT_FIRE);
  188. }
  189. void r300_ring_start(struct radeon_device *rdev)
  190. {
  191. unsigned gb_tile_config;
  192. int r;
  193. /* Sub pixel 1/12 so we can have 4K rendering according to doc */
  194. gb_tile_config = (R300_ENABLE_TILING | R300_TILE_SIZE_16);
  195. switch(rdev->num_gb_pipes) {
  196. case 2:
  197. gb_tile_config |= R300_PIPE_COUNT_R300;
  198. break;
  199. case 3:
  200. gb_tile_config |= R300_PIPE_COUNT_R420_3P;
  201. break;
  202. case 4:
  203. gb_tile_config |= R300_PIPE_COUNT_R420;
  204. break;
  205. case 1:
  206. default:
  207. gb_tile_config |= R300_PIPE_COUNT_RV350;
  208. break;
  209. }
  210. r = radeon_ring_lock(rdev, 64);
  211. if (r) {
  212. return;
  213. }
  214. radeon_ring_write(rdev, PACKET0(RADEON_ISYNC_CNTL, 0));
  215. radeon_ring_write(rdev,
  216. RADEON_ISYNC_ANY2D_IDLE3D |
  217. RADEON_ISYNC_ANY3D_IDLE2D |
  218. RADEON_ISYNC_WAIT_IDLEGUI |
  219. RADEON_ISYNC_CPSCRATCH_IDLEGUI);
  220. radeon_ring_write(rdev, PACKET0(R300_GB_TILE_CONFIG, 0));
  221. radeon_ring_write(rdev, gb_tile_config);
  222. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  223. radeon_ring_write(rdev,
  224. RADEON_WAIT_2D_IDLECLEAN |
  225. RADEON_WAIT_3D_IDLECLEAN);
  226. radeon_ring_write(rdev, PACKET0(R300_DST_PIPE_CONFIG, 0));
  227. radeon_ring_write(rdev, R300_PIPE_AUTO_CONFIG);
  228. radeon_ring_write(rdev, PACKET0(R300_GB_SELECT, 0));
  229. radeon_ring_write(rdev, 0);
  230. radeon_ring_write(rdev, PACKET0(R300_GB_ENABLE, 0));
  231. radeon_ring_write(rdev, 0);
  232. radeon_ring_write(rdev, PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0));
  233. radeon_ring_write(rdev, R300_RB3D_DC_FLUSH | R300_RB3D_DC_FREE);
  234. radeon_ring_write(rdev, PACKET0(R300_RB3D_ZCACHE_CTLSTAT, 0));
  235. radeon_ring_write(rdev, R300_ZC_FLUSH | R300_ZC_FREE);
  236. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  237. radeon_ring_write(rdev,
  238. RADEON_WAIT_2D_IDLECLEAN |
  239. RADEON_WAIT_3D_IDLECLEAN);
  240. radeon_ring_write(rdev, PACKET0(R300_GB_AA_CONFIG, 0));
  241. radeon_ring_write(rdev, 0);
  242. radeon_ring_write(rdev, PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0));
  243. radeon_ring_write(rdev, R300_RB3D_DC_FLUSH | R300_RB3D_DC_FREE);
  244. radeon_ring_write(rdev, PACKET0(R300_RB3D_ZCACHE_CTLSTAT, 0));
  245. radeon_ring_write(rdev, R300_ZC_FLUSH | R300_ZC_FREE);
  246. radeon_ring_write(rdev, PACKET0(R300_GB_MSPOS0, 0));
  247. radeon_ring_write(rdev,
  248. ((6 << R300_MS_X0_SHIFT) |
  249. (6 << R300_MS_Y0_SHIFT) |
  250. (6 << R300_MS_X1_SHIFT) |
  251. (6 << R300_MS_Y1_SHIFT) |
  252. (6 << R300_MS_X2_SHIFT) |
  253. (6 << R300_MS_Y2_SHIFT) |
  254. (6 << R300_MSBD0_Y_SHIFT) |
  255. (6 << R300_MSBD0_X_SHIFT)));
  256. radeon_ring_write(rdev, PACKET0(R300_GB_MSPOS1, 0));
  257. radeon_ring_write(rdev,
  258. ((6 << R300_MS_X3_SHIFT) |
  259. (6 << R300_MS_Y3_SHIFT) |
  260. (6 << R300_MS_X4_SHIFT) |
  261. (6 << R300_MS_Y4_SHIFT) |
  262. (6 << R300_MS_X5_SHIFT) |
  263. (6 << R300_MS_Y5_SHIFT) |
  264. (6 << R300_MSBD1_SHIFT)));
  265. radeon_ring_write(rdev, PACKET0(R300_GA_ENHANCE, 0));
  266. radeon_ring_write(rdev, R300_GA_DEADLOCK_CNTL | R300_GA_FASTSYNC_CNTL);
  267. radeon_ring_write(rdev, PACKET0(R300_GA_POLY_MODE, 0));
  268. radeon_ring_write(rdev,
  269. R300_FRONT_PTYPE_TRIANGE | R300_BACK_PTYPE_TRIANGE);
  270. radeon_ring_write(rdev, PACKET0(R300_GA_ROUND_MODE, 0));
  271. radeon_ring_write(rdev,
  272. R300_GEOMETRY_ROUND_NEAREST |
  273. R300_COLOR_ROUND_NEAREST);
  274. radeon_ring_unlock_commit(rdev);
  275. }
  276. void r300_errata(struct radeon_device *rdev)
  277. {
  278. rdev->pll_errata = 0;
  279. if (rdev->family == CHIP_R300 &&
  280. (RREG32(RADEON_CONFIG_CNTL) & RADEON_CFG_ATI_REV_ID_MASK) == RADEON_CFG_ATI_REV_A11) {
  281. rdev->pll_errata |= CHIP_ERRATA_R300_CG;
  282. }
  283. }
  284. int r300_mc_wait_for_idle(struct radeon_device *rdev)
  285. {
  286. unsigned i;
  287. uint32_t tmp;
  288. for (i = 0; i < rdev->usec_timeout; i++) {
  289. /* read MC_STATUS */
  290. tmp = RREG32(RADEON_MC_STATUS);
  291. if (tmp & R300_MC_IDLE) {
  292. return 0;
  293. }
  294. DRM_UDELAY(1);
  295. }
  296. return -1;
  297. }
  298. void r300_gpu_init(struct radeon_device *rdev)
  299. {
  300. uint32_t gb_tile_config, tmp;
  301. r100_hdp_reset(rdev);
  302. /* FIXME: rv380 one pipes ? */
  303. if ((rdev->family == CHIP_R300) || (rdev->family == CHIP_R350)) {
  304. /* r300,r350 */
  305. rdev->num_gb_pipes = 2;
  306. } else {
  307. /* rv350,rv370,rv380 */
  308. rdev->num_gb_pipes = 1;
  309. }
  310. rdev->num_z_pipes = 1;
  311. gb_tile_config = (R300_ENABLE_TILING | R300_TILE_SIZE_16);
  312. switch (rdev->num_gb_pipes) {
  313. case 2:
  314. gb_tile_config |= R300_PIPE_COUNT_R300;
  315. break;
  316. case 3:
  317. gb_tile_config |= R300_PIPE_COUNT_R420_3P;
  318. break;
  319. case 4:
  320. gb_tile_config |= R300_PIPE_COUNT_R420;
  321. break;
  322. default:
  323. case 1:
  324. gb_tile_config |= R300_PIPE_COUNT_RV350;
  325. break;
  326. }
  327. WREG32(R300_GB_TILE_CONFIG, gb_tile_config);
  328. if (r100_gui_wait_for_idle(rdev)) {
  329. printk(KERN_WARNING "Failed to wait GUI idle while "
  330. "programming pipes. Bad things might happen.\n");
  331. }
  332. tmp = RREG32(R300_DST_PIPE_CONFIG);
  333. WREG32(R300_DST_PIPE_CONFIG, tmp | R300_PIPE_AUTO_CONFIG);
  334. WREG32(R300_RB2D_DSTCACHE_MODE,
  335. R300_DC_AUTOFLUSH_ENABLE |
  336. R300_DC_DC_DISABLE_IGNORE_PE);
  337. if (r100_gui_wait_for_idle(rdev)) {
  338. printk(KERN_WARNING "Failed to wait GUI idle while "
  339. "programming pipes. Bad things might happen.\n");
  340. }
  341. if (r300_mc_wait_for_idle(rdev)) {
  342. printk(KERN_WARNING "Failed to wait MC idle while "
  343. "programming pipes. Bad things might happen.\n");
  344. }
  345. DRM_INFO("radeon: %d quad pipes, %d Z pipes initialized.\n",
  346. rdev->num_gb_pipes, rdev->num_z_pipes);
  347. }
  348. int r300_ga_reset(struct radeon_device *rdev)
  349. {
  350. uint32_t tmp;
  351. bool reinit_cp;
  352. int i;
  353. reinit_cp = rdev->cp.ready;
  354. rdev->cp.ready = false;
  355. for (i = 0; i < rdev->usec_timeout; i++) {
  356. WREG32(RADEON_CP_CSQ_MODE, 0);
  357. WREG32(RADEON_CP_CSQ_CNTL, 0);
  358. WREG32(RADEON_RBBM_SOFT_RESET, 0x32005);
  359. (void)RREG32(RADEON_RBBM_SOFT_RESET);
  360. udelay(200);
  361. WREG32(RADEON_RBBM_SOFT_RESET, 0);
  362. /* Wait to prevent race in RBBM_STATUS */
  363. mdelay(1);
  364. tmp = RREG32(RADEON_RBBM_STATUS);
  365. if (tmp & ((1 << 20) | (1 << 26))) {
  366. DRM_ERROR("VAP & CP still busy (RBBM_STATUS=0x%08X)", tmp);
  367. /* GA still busy soft reset it */
  368. WREG32(0x429C, 0x200);
  369. WREG32(R300_VAP_PVS_STATE_FLUSH_REG, 0);
  370. WREG32(R300_RE_SCISSORS_TL, 0);
  371. WREG32(R300_RE_SCISSORS_BR, 0);
  372. WREG32(0x24AC, 0);
  373. }
  374. /* Wait to prevent race in RBBM_STATUS */
  375. mdelay(1);
  376. tmp = RREG32(RADEON_RBBM_STATUS);
  377. if (!(tmp & ((1 << 20) | (1 << 26)))) {
  378. break;
  379. }
  380. }
  381. for (i = 0; i < rdev->usec_timeout; i++) {
  382. tmp = RREG32(RADEON_RBBM_STATUS);
  383. if (!(tmp & ((1 << 20) | (1 << 26)))) {
  384. DRM_INFO("GA reset succeed (RBBM_STATUS=0x%08X)\n",
  385. tmp);
  386. if (reinit_cp) {
  387. return r100_cp_init(rdev, rdev->cp.ring_size);
  388. }
  389. return 0;
  390. }
  391. DRM_UDELAY(1);
  392. }
  393. tmp = RREG32(RADEON_RBBM_STATUS);
  394. DRM_ERROR("Failed to reset GA ! (RBBM_STATUS=0x%08X)\n", tmp);
  395. return -1;
  396. }
  397. int r300_gpu_reset(struct radeon_device *rdev)
  398. {
  399. uint32_t status;
  400. /* reset order likely matter */
  401. status = RREG32(RADEON_RBBM_STATUS);
  402. /* reset HDP */
  403. r100_hdp_reset(rdev);
  404. /* reset rb2d */
  405. if (status & ((1 << 17) | (1 << 18) | (1 << 27))) {
  406. r100_rb2d_reset(rdev);
  407. }
  408. /* reset GA */
  409. if (status & ((1 << 20) | (1 << 26))) {
  410. r300_ga_reset(rdev);
  411. }
  412. /* reset CP */
  413. status = RREG32(RADEON_RBBM_STATUS);
  414. if (status & (1 << 16)) {
  415. r100_cp_reset(rdev);
  416. }
  417. /* Check if GPU is idle */
  418. status = RREG32(RADEON_RBBM_STATUS);
  419. if (status & RADEON_RBBM_ACTIVE) {
  420. DRM_ERROR("Failed to reset GPU (RBBM_STATUS=0x%08X)\n", status);
  421. return -1;
  422. }
  423. DRM_INFO("GPU reset succeed (RBBM_STATUS=0x%08X)\n", status);
  424. return 0;
  425. }
  426. /*
  427. * r300,r350,rv350,rv380 VRAM info
  428. */
  429. void r300_vram_info(struct radeon_device *rdev)
  430. {
  431. uint32_t tmp;
  432. /* DDR for all card after R300 & IGP */
  433. rdev->mc.vram_is_ddr = true;
  434. tmp = RREG32(RADEON_MEM_CNTL);
  435. tmp &= R300_MEM_NUM_CHANNELS_MASK;
  436. switch (tmp) {
  437. case 0: rdev->mc.vram_width = 64; break;
  438. case 1: rdev->mc.vram_width = 128; break;
  439. case 2: rdev->mc.vram_width = 256; break;
  440. default: rdev->mc.vram_width = 128; break;
  441. }
  442. r100_vram_init_sizes(rdev);
  443. }
  444. void rv370_set_pcie_lanes(struct radeon_device *rdev, int lanes)
  445. {
  446. uint32_t link_width_cntl, mask;
  447. if (rdev->flags & RADEON_IS_IGP)
  448. return;
  449. if (!(rdev->flags & RADEON_IS_PCIE))
  450. return;
  451. /* FIXME wait for idle */
  452. switch (lanes) {
  453. case 0:
  454. mask = RADEON_PCIE_LC_LINK_WIDTH_X0;
  455. break;
  456. case 1:
  457. mask = RADEON_PCIE_LC_LINK_WIDTH_X1;
  458. break;
  459. case 2:
  460. mask = RADEON_PCIE_LC_LINK_WIDTH_X2;
  461. break;
  462. case 4:
  463. mask = RADEON_PCIE_LC_LINK_WIDTH_X4;
  464. break;
  465. case 8:
  466. mask = RADEON_PCIE_LC_LINK_WIDTH_X8;
  467. break;
  468. case 12:
  469. mask = RADEON_PCIE_LC_LINK_WIDTH_X12;
  470. break;
  471. case 16:
  472. default:
  473. mask = RADEON_PCIE_LC_LINK_WIDTH_X16;
  474. break;
  475. }
  476. link_width_cntl = RREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  477. if ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) ==
  478. (mask << RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT))
  479. return;
  480. link_width_cntl &= ~(RADEON_PCIE_LC_LINK_WIDTH_MASK |
  481. RADEON_PCIE_LC_RECONFIG_NOW |
  482. RADEON_PCIE_LC_RECONFIG_LATER |
  483. RADEON_PCIE_LC_SHORT_RECONFIG_EN);
  484. link_width_cntl |= mask;
  485. WREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  486. WREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL, (link_width_cntl |
  487. RADEON_PCIE_LC_RECONFIG_NOW));
  488. /* wait for lane set to complete */
  489. link_width_cntl = RREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  490. while (link_width_cntl == 0xffffffff)
  491. link_width_cntl = RREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  492. }
  493. int rv370_get_pcie_lanes(struct radeon_device *rdev)
  494. {
  495. u32 link_width_cntl;
  496. if (rdev->flags & RADEON_IS_IGP)
  497. return 0;
  498. if (!(rdev->flags & RADEON_IS_PCIE))
  499. return 0;
  500. /* FIXME wait for idle */
  501. link_width_cntl = RREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  502. switch ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) >> RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT) {
  503. case RADEON_PCIE_LC_LINK_WIDTH_X0:
  504. return 0;
  505. case RADEON_PCIE_LC_LINK_WIDTH_X1:
  506. return 1;
  507. case RADEON_PCIE_LC_LINK_WIDTH_X2:
  508. return 2;
  509. case RADEON_PCIE_LC_LINK_WIDTH_X4:
  510. return 4;
  511. case RADEON_PCIE_LC_LINK_WIDTH_X8:
  512. return 8;
  513. case RADEON_PCIE_LC_LINK_WIDTH_X16:
  514. default:
  515. return 16;
  516. }
  517. }
  518. #if defined(CONFIG_DEBUG_FS)
  519. static int rv370_debugfs_pcie_gart_info(struct seq_file *m, void *data)
  520. {
  521. struct drm_info_node *node = (struct drm_info_node *) m->private;
  522. struct drm_device *dev = node->minor->dev;
  523. struct radeon_device *rdev = dev->dev_private;
  524. uint32_t tmp;
  525. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  526. seq_printf(m, "PCIE_TX_GART_CNTL 0x%08x\n", tmp);
  527. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_BASE);
  528. seq_printf(m, "PCIE_TX_GART_BASE 0x%08x\n", tmp);
  529. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_START_LO);
  530. seq_printf(m, "PCIE_TX_GART_START_LO 0x%08x\n", tmp);
  531. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_START_HI);
  532. seq_printf(m, "PCIE_TX_GART_START_HI 0x%08x\n", tmp);
  533. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_END_LO);
  534. seq_printf(m, "PCIE_TX_GART_END_LO 0x%08x\n", tmp);
  535. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_END_HI);
  536. seq_printf(m, "PCIE_TX_GART_END_HI 0x%08x\n", tmp);
  537. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_ERROR);
  538. seq_printf(m, "PCIE_TX_GART_ERROR 0x%08x\n", tmp);
  539. return 0;
  540. }
  541. static struct drm_info_list rv370_pcie_gart_info_list[] = {
  542. {"rv370_pcie_gart_info", rv370_debugfs_pcie_gart_info, 0, NULL},
  543. };
  544. #endif
  545. static int rv370_debugfs_pcie_gart_info_init(struct radeon_device *rdev)
  546. {
  547. #if defined(CONFIG_DEBUG_FS)
  548. return radeon_debugfs_add_files(rdev, rv370_pcie_gart_info_list, 1);
  549. #else
  550. return 0;
  551. #endif
  552. }
  553. static int r300_packet0_check(struct radeon_cs_parser *p,
  554. struct radeon_cs_packet *pkt,
  555. unsigned idx, unsigned reg)
  556. {
  557. struct radeon_cs_reloc *reloc;
  558. struct r100_cs_track *track;
  559. volatile uint32_t *ib;
  560. uint32_t tmp, tile_flags = 0;
  561. unsigned i;
  562. int r;
  563. u32 idx_value;
  564. ib = p->ib->ptr;
  565. track = (struct r100_cs_track *)p->track;
  566. idx_value = radeon_get_ib_value(p, idx);
  567. switch(reg) {
  568. case AVIVO_D1MODE_VLINE_START_END:
  569. case RADEON_CRTC_GUI_TRIG_VLINE:
  570. r = r100_cs_packet_parse_vline(p);
  571. if (r) {
  572. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  573. idx, reg);
  574. r100_cs_dump_packet(p, pkt);
  575. return r;
  576. }
  577. break;
  578. case RADEON_DST_PITCH_OFFSET:
  579. case RADEON_SRC_PITCH_OFFSET:
  580. r = r100_reloc_pitch_offset(p, pkt, idx, reg);
  581. if (r)
  582. return r;
  583. break;
  584. case R300_RB3D_COLOROFFSET0:
  585. case R300_RB3D_COLOROFFSET1:
  586. case R300_RB3D_COLOROFFSET2:
  587. case R300_RB3D_COLOROFFSET3:
  588. i = (reg - R300_RB3D_COLOROFFSET0) >> 2;
  589. r = r100_cs_packet_next_reloc(p, &reloc);
  590. if (r) {
  591. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  592. idx, reg);
  593. r100_cs_dump_packet(p, pkt);
  594. return r;
  595. }
  596. track->cb[i].robj = reloc->robj;
  597. track->cb[i].offset = idx_value;
  598. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  599. break;
  600. case R300_ZB_DEPTHOFFSET:
  601. r = r100_cs_packet_next_reloc(p, &reloc);
  602. if (r) {
  603. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  604. idx, reg);
  605. r100_cs_dump_packet(p, pkt);
  606. return r;
  607. }
  608. track->zb.robj = reloc->robj;
  609. track->zb.offset = idx_value;
  610. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  611. break;
  612. case R300_TX_OFFSET_0:
  613. case R300_TX_OFFSET_0+4:
  614. case R300_TX_OFFSET_0+8:
  615. case R300_TX_OFFSET_0+12:
  616. case R300_TX_OFFSET_0+16:
  617. case R300_TX_OFFSET_0+20:
  618. case R300_TX_OFFSET_0+24:
  619. case R300_TX_OFFSET_0+28:
  620. case R300_TX_OFFSET_0+32:
  621. case R300_TX_OFFSET_0+36:
  622. case R300_TX_OFFSET_0+40:
  623. case R300_TX_OFFSET_0+44:
  624. case R300_TX_OFFSET_0+48:
  625. case R300_TX_OFFSET_0+52:
  626. case R300_TX_OFFSET_0+56:
  627. case R300_TX_OFFSET_0+60:
  628. i = (reg - R300_TX_OFFSET_0) >> 2;
  629. r = r100_cs_packet_next_reloc(p, &reloc);
  630. if (r) {
  631. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  632. idx, reg);
  633. r100_cs_dump_packet(p, pkt);
  634. return r;
  635. }
  636. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  637. tile_flags |= R300_TXO_MACRO_TILE;
  638. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  639. tile_flags |= R300_TXO_MICRO_TILE;
  640. tmp = idx_value + ((u32)reloc->lobj.gpu_offset);
  641. tmp |= tile_flags;
  642. ib[idx] = tmp;
  643. track->textures[i].robj = reloc->robj;
  644. break;
  645. /* Tracked registers */
  646. case 0x2084:
  647. /* VAP_VF_CNTL */
  648. track->vap_vf_cntl = idx_value;
  649. break;
  650. case 0x20B4:
  651. /* VAP_VTX_SIZE */
  652. track->vtx_size = idx_value & 0x7F;
  653. break;
  654. case 0x2134:
  655. /* VAP_VF_MAX_VTX_INDX */
  656. track->max_indx = idx_value & 0x00FFFFFFUL;
  657. break;
  658. case 0x43E4:
  659. /* SC_SCISSOR1 */
  660. track->maxy = ((idx_value >> 13) & 0x1FFF) + 1;
  661. if (p->rdev->family < CHIP_RV515) {
  662. track->maxy -= 1440;
  663. }
  664. break;
  665. case 0x4E00:
  666. /* RB3D_CCTL */
  667. track->num_cb = ((idx_value >> 5) & 0x3) + 1;
  668. break;
  669. case 0x4E38:
  670. case 0x4E3C:
  671. case 0x4E40:
  672. case 0x4E44:
  673. /* RB3D_COLORPITCH0 */
  674. /* RB3D_COLORPITCH1 */
  675. /* RB3D_COLORPITCH2 */
  676. /* RB3D_COLORPITCH3 */
  677. r = r100_cs_packet_next_reloc(p, &reloc);
  678. if (r) {
  679. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  680. idx, reg);
  681. r100_cs_dump_packet(p, pkt);
  682. return r;
  683. }
  684. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  685. tile_flags |= R300_COLOR_TILE_ENABLE;
  686. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  687. tile_flags |= R300_COLOR_MICROTILE_ENABLE;
  688. tmp = idx_value & ~(0x7 << 16);
  689. tmp |= tile_flags;
  690. ib[idx] = tmp;
  691. i = (reg - 0x4E38) >> 2;
  692. track->cb[i].pitch = idx_value & 0x3FFE;
  693. switch (((idx_value >> 21) & 0xF)) {
  694. case 9:
  695. case 11:
  696. case 12:
  697. track->cb[i].cpp = 1;
  698. break;
  699. case 3:
  700. case 4:
  701. case 13:
  702. case 15:
  703. track->cb[i].cpp = 2;
  704. break;
  705. case 6:
  706. track->cb[i].cpp = 4;
  707. break;
  708. case 10:
  709. track->cb[i].cpp = 8;
  710. break;
  711. case 7:
  712. track->cb[i].cpp = 16;
  713. break;
  714. default:
  715. DRM_ERROR("Invalid color buffer format (%d) !\n",
  716. ((idx_value >> 21) & 0xF));
  717. return -EINVAL;
  718. }
  719. break;
  720. case 0x4F00:
  721. /* ZB_CNTL */
  722. if (idx_value & 2) {
  723. track->z_enabled = true;
  724. } else {
  725. track->z_enabled = false;
  726. }
  727. break;
  728. case 0x4F10:
  729. /* ZB_FORMAT */
  730. switch ((idx_value & 0xF)) {
  731. case 0:
  732. case 1:
  733. track->zb.cpp = 2;
  734. break;
  735. case 2:
  736. track->zb.cpp = 4;
  737. break;
  738. default:
  739. DRM_ERROR("Invalid z buffer format (%d) !\n",
  740. (idx_value & 0xF));
  741. return -EINVAL;
  742. }
  743. break;
  744. case 0x4F24:
  745. /* ZB_DEPTHPITCH */
  746. r = r100_cs_packet_next_reloc(p, &reloc);
  747. if (r) {
  748. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  749. idx, reg);
  750. r100_cs_dump_packet(p, pkt);
  751. return r;
  752. }
  753. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  754. tile_flags |= R300_DEPTHMACROTILE_ENABLE;
  755. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  756. tile_flags |= R300_DEPTHMICROTILE_TILED;;
  757. tmp = idx_value & ~(0x7 << 16);
  758. tmp |= tile_flags;
  759. ib[idx] = tmp;
  760. track->zb.pitch = idx_value & 0x3FFC;
  761. break;
  762. case 0x4104:
  763. for (i = 0; i < 16; i++) {
  764. bool enabled;
  765. enabled = !!(idx_value & (1 << i));
  766. track->textures[i].enabled = enabled;
  767. }
  768. break;
  769. case 0x44C0:
  770. case 0x44C4:
  771. case 0x44C8:
  772. case 0x44CC:
  773. case 0x44D0:
  774. case 0x44D4:
  775. case 0x44D8:
  776. case 0x44DC:
  777. case 0x44E0:
  778. case 0x44E4:
  779. case 0x44E8:
  780. case 0x44EC:
  781. case 0x44F0:
  782. case 0x44F4:
  783. case 0x44F8:
  784. case 0x44FC:
  785. /* TX_FORMAT1_[0-15] */
  786. i = (reg - 0x44C0) >> 2;
  787. tmp = (idx_value >> 25) & 0x3;
  788. track->textures[i].tex_coord_type = tmp;
  789. switch ((idx_value & 0x1F)) {
  790. case R300_TX_FORMAT_X8:
  791. case R300_TX_FORMAT_Y4X4:
  792. case R300_TX_FORMAT_Z3Y3X2:
  793. track->textures[i].cpp = 1;
  794. break;
  795. case R300_TX_FORMAT_X16:
  796. case R300_TX_FORMAT_Y8X8:
  797. case R300_TX_FORMAT_Z5Y6X5:
  798. case R300_TX_FORMAT_Z6Y5X5:
  799. case R300_TX_FORMAT_W4Z4Y4X4:
  800. case R300_TX_FORMAT_W1Z5Y5X5:
  801. case R300_TX_FORMAT_D3DMFT_CxV8U8:
  802. case R300_TX_FORMAT_B8G8_B8G8:
  803. case R300_TX_FORMAT_G8R8_G8B8:
  804. track->textures[i].cpp = 2;
  805. break;
  806. case R300_TX_FORMAT_Y16X16:
  807. case R300_TX_FORMAT_Z11Y11X10:
  808. case R300_TX_FORMAT_Z10Y11X11:
  809. case R300_TX_FORMAT_W8Z8Y8X8:
  810. case R300_TX_FORMAT_W2Z10Y10X10:
  811. case 0x17:
  812. case R300_TX_FORMAT_FL_I32:
  813. case 0x1e:
  814. track->textures[i].cpp = 4;
  815. break;
  816. case R300_TX_FORMAT_W16Z16Y16X16:
  817. case R300_TX_FORMAT_FL_R16G16B16A16:
  818. case R300_TX_FORMAT_FL_I32A32:
  819. track->textures[i].cpp = 8;
  820. break;
  821. case R300_TX_FORMAT_FL_R32G32B32A32:
  822. track->textures[i].cpp = 16;
  823. break;
  824. case R300_TX_FORMAT_DXT1:
  825. track->textures[i].cpp = 1;
  826. track->textures[i].compress_format = R100_TRACK_COMP_DXT1;
  827. break;
  828. case R300_TX_FORMAT_ATI2N:
  829. if (p->rdev->family < CHIP_R420) {
  830. DRM_ERROR("Invalid texture format %u\n",
  831. (idx_value & 0x1F));
  832. return -EINVAL;
  833. }
  834. /* The same rules apply as for DXT3/5. */
  835. /* Pass through. */
  836. case R300_TX_FORMAT_DXT3:
  837. case R300_TX_FORMAT_DXT5:
  838. track->textures[i].cpp = 1;
  839. track->textures[i].compress_format = R100_TRACK_COMP_DXT35;
  840. break;
  841. default:
  842. DRM_ERROR("Invalid texture format %u\n",
  843. (idx_value & 0x1F));
  844. return -EINVAL;
  845. break;
  846. }
  847. break;
  848. case 0x4400:
  849. case 0x4404:
  850. case 0x4408:
  851. case 0x440C:
  852. case 0x4410:
  853. case 0x4414:
  854. case 0x4418:
  855. case 0x441C:
  856. case 0x4420:
  857. case 0x4424:
  858. case 0x4428:
  859. case 0x442C:
  860. case 0x4430:
  861. case 0x4434:
  862. case 0x4438:
  863. case 0x443C:
  864. /* TX_FILTER0_[0-15] */
  865. i = (reg - 0x4400) >> 2;
  866. tmp = idx_value & 0x7;
  867. if (tmp == 2 || tmp == 4 || tmp == 6) {
  868. track->textures[i].roundup_w = false;
  869. }
  870. tmp = (idx_value >> 3) & 0x7;
  871. if (tmp == 2 || tmp == 4 || tmp == 6) {
  872. track->textures[i].roundup_h = false;
  873. }
  874. break;
  875. case 0x4500:
  876. case 0x4504:
  877. case 0x4508:
  878. case 0x450C:
  879. case 0x4510:
  880. case 0x4514:
  881. case 0x4518:
  882. case 0x451C:
  883. case 0x4520:
  884. case 0x4524:
  885. case 0x4528:
  886. case 0x452C:
  887. case 0x4530:
  888. case 0x4534:
  889. case 0x4538:
  890. case 0x453C:
  891. /* TX_FORMAT2_[0-15] */
  892. i = (reg - 0x4500) >> 2;
  893. tmp = idx_value & 0x3FFF;
  894. track->textures[i].pitch = tmp + 1;
  895. if (p->rdev->family >= CHIP_RV515) {
  896. tmp = ((idx_value >> 15) & 1) << 11;
  897. track->textures[i].width_11 = tmp;
  898. tmp = ((idx_value >> 16) & 1) << 11;
  899. track->textures[i].height_11 = tmp;
  900. /* ATI1N */
  901. if (idx_value & (1 << 14)) {
  902. /* The same rules apply as for DXT1. */
  903. track->textures[i].compress_format =
  904. R100_TRACK_COMP_DXT1;
  905. }
  906. } else if (idx_value & (1 << 14)) {
  907. DRM_ERROR("Forbidden bit TXFORMAT_MSB\n");
  908. return -EINVAL;
  909. }
  910. break;
  911. case 0x4480:
  912. case 0x4484:
  913. case 0x4488:
  914. case 0x448C:
  915. case 0x4490:
  916. case 0x4494:
  917. case 0x4498:
  918. case 0x449C:
  919. case 0x44A0:
  920. case 0x44A4:
  921. case 0x44A8:
  922. case 0x44AC:
  923. case 0x44B0:
  924. case 0x44B4:
  925. case 0x44B8:
  926. case 0x44BC:
  927. /* TX_FORMAT0_[0-15] */
  928. i = (reg - 0x4480) >> 2;
  929. tmp = idx_value & 0x7FF;
  930. track->textures[i].width = tmp + 1;
  931. tmp = (idx_value >> 11) & 0x7FF;
  932. track->textures[i].height = tmp + 1;
  933. tmp = (idx_value >> 26) & 0xF;
  934. track->textures[i].num_levels = tmp;
  935. tmp = idx_value & (1 << 31);
  936. track->textures[i].use_pitch = !!tmp;
  937. tmp = (idx_value >> 22) & 0xF;
  938. track->textures[i].txdepth = tmp;
  939. break;
  940. case R300_ZB_ZPASS_ADDR:
  941. r = r100_cs_packet_next_reloc(p, &reloc);
  942. if (r) {
  943. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  944. idx, reg);
  945. r100_cs_dump_packet(p, pkt);
  946. return r;
  947. }
  948. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  949. break;
  950. case 0x4e0c:
  951. /* RB3D_COLOR_CHANNEL_MASK */
  952. track->color_channel_mask = idx_value;
  953. break;
  954. case 0x4d1c:
  955. /* ZB_BW_CNTL */
  956. track->fastfill = !!(idx_value & (1 << 2));
  957. break;
  958. case 0x4e04:
  959. /* RB3D_BLENDCNTL */
  960. track->blend_read_enable = !!(idx_value & (1 << 2));
  961. break;
  962. case 0x4be8:
  963. /* valid register only on RV530 */
  964. if (p->rdev->family == CHIP_RV530)
  965. break;
  966. /* fallthrough do not move */
  967. default:
  968. printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n",
  969. reg, idx);
  970. return -EINVAL;
  971. }
  972. return 0;
  973. }
  974. static int r300_packet3_check(struct radeon_cs_parser *p,
  975. struct radeon_cs_packet *pkt)
  976. {
  977. struct radeon_cs_reloc *reloc;
  978. struct r100_cs_track *track;
  979. volatile uint32_t *ib;
  980. unsigned idx;
  981. int r;
  982. ib = p->ib->ptr;
  983. idx = pkt->idx + 1;
  984. track = (struct r100_cs_track *)p->track;
  985. switch(pkt->opcode) {
  986. case PACKET3_3D_LOAD_VBPNTR:
  987. r = r100_packet3_load_vbpntr(p, pkt, idx);
  988. if (r)
  989. return r;
  990. break;
  991. case PACKET3_INDX_BUFFER:
  992. r = r100_cs_packet_next_reloc(p, &reloc);
  993. if (r) {
  994. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  995. r100_cs_dump_packet(p, pkt);
  996. return r;
  997. }
  998. ib[idx+1] = radeon_get_ib_value(p, idx + 1) + ((u32)reloc->lobj.gpu_offset);
  999. r = r100_cs_track_check_pkt3_indx_buffer(p, pkt, reloc->robj);
  1000. if (r) {
  1001. return r;
  1002. }
  1003. break;
  1004. /* Draw packet */
  1005. case PACKET3_3D_DRAW_IMMD:
  1006. /* Number of dwords is vtx_size * (num_vertices - 1)
  1007. * PRIM_WALK must be equal to 3 vertex data in embedded
  1008. * in cmd stream */
  1009. if (((radeon_get_ib_value(p, idx + 1) >> 4) & 0x3) != 3) {
  1010. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1011. return -EINVAL;
  1012. }
  1013. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1014. track->immd_dwords = pkt->count - 1;
  1015. r = r100_cs_track_check(p->rdev, track);
  1016. if (r) {
  1017. return r;
  1018. }
  1019. break;
  1020. case PACKET3_3D_DRAW_IMMD_2:
  1021. /* Number of dwords is vtx_size * (num_vertices - 1)
  1022. * PRIM_WALK must be equal to 3 vertex data in embedded
  1023. * in cmd stream */
  1024. if (((radeon_get_ib_value(p, idx) >> 4) & 0x3) != 3) {
  1025. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1026. return -EINVAL;
  1027. }
  1028. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1029. track->immd_dwords = pkt->count;
  1030. r = r100_cs_track_check(p->rdev, track);
  1031. if (r) {
  1032. return r;
  1033. }
  1034. break;
  1035. case PACKET3_3D_DRAW_VBUF:
  1036. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1037. r = r100_cs_track_check(p->rdev, track);
  1038. if (r) {
  1039. return r;
  1040. }
  1041. break;
  1042. case PACKET3_3D_DRAW_VBUF_2:
  1043. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1044. r = r100_cs_track_check(p->rdev, track);
  1045. if (r) {
  1046. return r;
  1047. }
  1048. break;
  1049. case PACKET3_3D_DRAW_INDX:
  1050. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1051. r = r100_cs_track_check(p->rdev, track);
  1052. if (r) {
  1053. return r;
  1054. }
  1055. break;
  1056. case PACKET3_3D_DRAW_INDX_2:
  1057. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1058. r = r100_cs_track_check(p->rdev, track);
  1059. if (r) {
  1060. return r;
  1061. }
  1062. break;
  1063. case PACKET3_NOP:
  1064. break;
  1065. default:
  1066. DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
  1067. return -EINVAL;
  1068. }
  1069. return 0;
  1070. }
  1071. int r300_cs_parse(struct radeon_cs_parser *p)
  1072. {
  1073. struct radeon_cs_packet pkt;
  1074. struct r100_cs_track *track;
  1075. int r;
  1076. track = kzalloc(sizeof(*track), GFP_KERNEL);
  1077. r100_cs_track_clear(p->rdev, track);
  1078. p->track = track;
  1079. do {
  1080. r = r100_cs_packet_parse(p, &pkt, p->idx);
  1081. if (r) {
  1082. return r;
  1083. }
  1084. p->idx += pkt.count + 2;
  1085. switch (pkt.type) {
  1086. case PACKET_TYPE0:
  1087. r = r100_cs_parse_packet0(p, &pkt,
  1088. p->rdev->config.r300.reg_safe_bm,
  1089. p->rdev->config.r300.reg_safe_bm_size,
  1090. &r300_packet0_check);
  1091. break;
  1092. case PACKET_TYPE2:
  1093. break;
  1094. case PACKET_TYPE3:
  1095. r = r300_packet3_check(p, &pkt);
  1096. break;
  1097. default:
  1098. DRM_ERROR("Unknown packet type %d !\n", pkt.type);
  1099. return -EINVAL;
  1100. }
  1101. if (r) {
  1102. return r;
  1103. }
  1104. } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
  1105. return 0;
  1106. }
  1107. void r300_set_reg_safe(struct radeon_device *rdev)
  1108. {
  1109. rdev->config.r300.reg_safe_bm = r300_reg_safe_bm;
  1110. rdev->config.r300.reg_safe_bm_size = ARRAY_SIZE(r300_reg_safe_bm);
  1111. }
  1112. void r300_mc_program(struct radeon_device *rdev)
  1113. {
  1114. struct r100_mc_save save;
  1115. int r;
  1116. r = r100_debugfs_mc_info_init(rdev);
  1117. if (r) {
  1118. dev_err(rdev->dev, "Failed to create r100_mc debugfs file.\n");
  1119. }
  1120. /* Stops all mc clients */
  1121. r100_mc_stop(rdev, &save);
  1122. if (rdev->flags & RADEON_IS_AGP) {
  1123. WREG32(R_00014C_MC_AGP_LOCATION,
  1124. S_00014C_MC_AGP_START(rdev->mc.gtt_start >> 16) |
  1125. S_00014C_MC_AGP_TOP(rdev->mc.gtt_end >> 16));
  1126. WREG32(R_000170_AGP_BASE, lower_32_bits(rdev->mc.agp_base));
  1127. WREG32(R_00015C_AGP_BASE_2,
  1128. upper_32_bits(rdev->mc.agp_base) & 0xff);
  1129. } else {
  1130. WREG32(R_00014C_MC_AGP_LOCATION, 0x0FFFFFFF);
  1131. WREG32(R_000170_AGP_BASE, 0);
  1132. WREG32(R_00015C_AGP_BASE_2, 0);
  1133. }
  1134. /* Wait for mc idle */
  1135. if (r300_mc_wait_for_idle(rdev))
  1136. DRM_INFO("Failed to wait MC idle before programming MC.\n");
  1137. /* Program MC, should be a 32bits limited address space */
  1138. WREG32(R_000148_MC_FB_LOCATION,
  1139. S_000148_MC_FB_START(rdev->mc.vram_start >> 16) |
  1140. S_000148_MC_FB_TOP(rdev->mc.vram_end >> 16));
  1141. r100_mc_resume(rdev, &save);
  1142. }
  1143. void r300_clock_startup(struct radeon_device *rdev)
  1144. {
  1145. u32 tmp;
  1146. if (radeon_dynclks != -1 && radeon_dynclks)
  1147. radeon_legacy_set_clock_gating(rdev, 1);
  1148. /* We need to force on some of the block */
  1149. tmp = RREG32_PLL(R_00000D_SCLK_CNTL);
  1150. tmp |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1);
  1151. if ((rdev->family == CHIP_RV350) || (rdev->family == CHIP_RV380))
  1152. tmp |= S_00000D_FORCE_VAP(1);
  1153. WREG32_PLL(R_00000D_SCLK_CNTL, tmp);
  1154. }
  1155. static int r300_startup(struct radeon_device *rdev)
  1156. {
  1157. int r;
  1158. /* set common regs */
  1159. r100_set_common_regs(rdev);
  1160. /* program mc */
  1161. r300_mc_program(rdev);
  1162. /* Resume clock */
  1163. r300_clock_startup(rdev);
  1164. /* Initialize GPU configuration (# pipes, ...) */
  1165. r300_gpu_init(rdev);
  1166. /* Initialize GART (initialize after TTM so we can allocate
  1167. * memory through TTM but finalize after TTM) */
  1168. if (rdev->flags & RADEON_IS_PCIE) {
  1169. r = rv370_pcie_gart_enable(rdev);
  1170. if (r)
  1171. return r;
  1172. }
  1173. if (rdev->family == CHIP_R300 ||
  1174. rdev->family == CHIP_R350 ||
  1175. rdev->family == CHIP_RV350)
  1176. r100_enable_bm(rdev);
  1177. if (rdev->flags & RADEON_IS_PCI) {
  1178. r = r100_pci_gart_enable(rdev);
  1179. if (r)
  1180. return r;
  1181. }
  1182. /* Enable IRQ */
  1183. r100_irq_set(rdev);
  1184. rdev->config.r300.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
  1185. /* 1M ring buffer */
  1186. r = r100_cp_init(rdev, 1024 * 1024);
  1187. if (r) {
  1188. dev_err(rdev->dev, "failled initializing CP (%d).\n", r);
  1189. return r;
  1190. }
  1191. r = r100_wb_init(rdev);
  1192. if (r)
  1193. dev_err(rdev->dev, "failled initializing WB (%d).\n", r);
  1194. r = r100_ib_init(rdev);
  1195. if (r) {
  1196. dev_err(rdev->dev, "failled initializing IB (%d).\n", r);
  1197. return r;
  1198. }
  1199. return 0;
  1200. }
  1201. int r300_resume(struct radeon_device *rdev)
  1202. {
  1203. /* Make sur GART are not working */
  1204. if (rdev->flags & RADEON_IS_PCIE)
  1205. rv370_pcie_gart_disable(rdev);
  1206. if (rdev->flags & RADEON_IS_PCI)
  1207. r100_pci_gart_disable(rdev);
  1208. /* Resume clock before doing reset */
  1209. r300_clock_startup(rdev);
  1210. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  1211. if (radeon_gpu_reset(rdev)) {
  1212. dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  1213. RREG32(R_000E40_RBBM_STATUS),
  1214. RREG32(R_0007C0_CP_STAT));
  1215. }
  1216. /* post */
  1217. radeon_combios_asic_init(rdev->ddev);
  1218. /* Resume clock after posting */
  1219. r300_clock_startup(rdev);
  1220. /* Initialize surface registers */
  1221. radeon_surface_init(rdev);
  1222. return r300_startup(rdev);
  1223. }
  1224. int r300_suspend(struct radeon_device *rdev)
  1225. {
  1226. r100_cp_disable(rdev);
  1227. r100_wb_disable(rdev);
  1228. r100_irq_disable(rdev);
  1229. if (rdev->flags & RADEON_IS_PCIE)
  1230. rv370_pcie_gart_disable(rdev);
  1231. if (rdev->flags & RADEON_IS_PCI)
  1232. r100_pci_gart_disable(rdev);
  1233. return 0;
  1234. }
  1235. void r300_fini(struct radeon_device *rdev)
  1236. {
  1237. r100_cp_fini(rdev);
  1238. r100_wb_fini(rdev);
  1239. r100_ib_fini(rdev);
  1240. radeon_gem_fini(rdev);
  1241. if (rdev->flags & RADEON_IS_PCIE)
  1242. rv370_pcie_gart_fini(rdev);
  1243. if (rdev->flags & RADEON_IS_PCI)
  1244. r100_pci_gart_fini(rdev);
  1245. radeon_agp_fini(rdev);
  1246. radeon_irq_kms_fini(rdev);
  1247. radeon_fence_driver_fini(rdev);
  1248. radeon_bo_fini(rdev);
  1249. radeon_atombios_fini(rdev);
  1250. kfree(rdev->bios);
  1251. rdev->bios = NULL;
  1252. }
  1253. int r300_init(struct radeon_device *rdev)
  1254. {
  1255. int r;
  1256. /* Disable VGA */
  1257. r100_vga_render_disable(rdev);
  1258. /* Initialize scratch registers */
  1259. radeon_scratch_init(rdev);
  1260. /* Initialize surface registers */
  1261. radeon_surface_init(rdev);
  1262. /* TODO: disable VGA need to use VGA request */
  1263. /* BIOS*/
  1264. if (!radeon_get_bios(rdev)) {
  1265. if (ASIC_IS_AVIVO(rdev))
  1266. return -EINVAL;
  1267. }
  1268. if (rdev->is_atom_bios) {
  1269. dev_err(rdev->dev, "Expecting combios for RS400/RS480 GPU\n");
  1270. return -EINVAL;
  1271. } else {
  1272. r = radeon_combios_init(rdev);
  1273. if (r)
  1274. return r;
  1275. }
  1276. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  1277. if (radeon_gpu_reset(rdev)) {
  1278. dev_warn(rdev->dev,
  1279. "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  1280. RREG32(R_000E40_RBBM_STATUS),
  1281. RREG32(R_0007C0_CP_STAT));
  1282. }
  1283. /* check if cards are posted or not */
  1284. if (radeon_boot_test_post_card(rdev) == false)
  1285. return -EINVAL;
  1286. /* Set asic errata */
  1287. r300_errata(rdev);
  1288. /* Initialize clocks */
  1289. radeon_get_clock_info(rdev->ddev);
  1290. /* Initialize power management */
  1291. radeon_pm_init(rdev);
  1292. /* Get vram informations */
  1293. r300_vram_info(rdev);
  1294. /* Initialize memory controller (also test AGP) */
  1295. r = r420_mc_init(rdev);
  1296. if (r)
  1297. return r;
  1298. /* Fence driver */
  1299. r = radeon_fence_driver_init(rdev);
  1300. if (r)
  1301. return r;
  1302. r = radeon_irq_kms_init(rdev);
  1303. if (r)
  1304. return r;
  1305. /* Memory manager */
  1306. r = radeon_bo_init(rdev);
  1307. if (r)
  1308. return r;
  1309. if (rdev->flags & RADEON_IS_PCIE) {
  1310. r = rv370_pcie_gart_init(rdev);
  1311. if (r)
  1312. return r;
  1313. }
  1314. if (rdev->flags & RADEON_IS_PCI) {
  1315. r = r100_pci_gart_init(rdev);
  1316. if (r)
  1317. return r;
  1318. }
  1319. r300_set_reg_safe(rdev);
  1320. rdev->accel_working = true;
  1321. r = r300_startup(rdev);
  1322. if (r) {
  1323. /* Somethings want wront with the accel init stop accel */
  1324. dev_err(rdev->dev, "Disabling GPU acceleration\n");
  1325. r100_cp_fini(rdev);
  1326. r100_wb_fini(rdev);
  1327. r100_ib_fini(rdev);
  1328. radeon_irq_kms_fini(rdev);
  1329. if (rdev->flags & RADEON_IS_PCIE)
  1330. rv370_pcie_gart_fini(rdev);
  1331. if (rdev->flags & RADEON_IS_PCI)
  1332. r100_pci_gart_fini(rdev);
  1333. radeon_agp_fini(rdev);
  1334. rdev->accel_working = false;
  1335. }
  1336. return 0;
  1337. }