exception.S 8.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300
  1. /*
  2. * Low level routines for legacy iSeries support.
  3. *
  4. * Extracted from head_64.S
  5. *
  6. * PowerPC version
  7. * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
  8. *
  9. * Rewritten by Cort Dougan (cort@cs.nmt.edu) for PReP
  10. * Copyright (C) 1996 Cort Dougan <cort@cs.nmt.edu>
  11. * Adapted for Power Macintosh by Paul Mackerras.
  12. * Low-level exception handlers and MMU support
  13. * rewritten by Paul Mackerras.
  14. * Copyright (C) 1996 Paul Mackerras.
  15. *
  16. * Adapted for 64bit PowerPC by Dave Engebretsen, Peter Bergner, and
  17. * Mike Corrigan {engebret|bergner|mikejc}@us.ibm.com
  18. *
  19. * This file contains the low-level support and setup for the
  20. * PowerPC-64 platform, including trap and interrupt dispatch.
  21. *
  22. * This program is free software; you can redistribute it and/or
  23. * modify it under the terms of the GNU General Public License
  24. * as published by the Free Software Foundation; either version
  25. * 2 of the License, or (at your option) any later version.
  26. */
  27. #include <asm/reg.h>
  28. #include <asm/ppc_asm.h>
  29. #include <asm/asm-offsets.h>
  30. #include <asm/thread_info.h>
  31. #include <asm/ptrace.h>
  32. #include <asm/cputable.h>
  33. #include <asm/mmu.h>
  34. #include "exception.h"
  35. .text
  36. .globl system_reset_iSeries
  37. system_reset_iSeries:
  38. bl .relative_toc
  39. mfspr r13,SPRN_SPRG3 /* Get alpaca address */
  40. LOAD_REG_ADDR(r23, alpaca)
  41. li r0,ALPACA_SIZE
  42. sub r23,r13,r23
  43. divdu r24,r23,r0 /* r24 has cpu number */
  44. cmpwi 0,r24,0 /* Are we processor 0? */
  45. bne 1f
  46. LOAD_REG_ADDR(r13, boot_paca)
  47. mtspr SPRN_SPRG_PACA,r13 /* Save it away for the future */
  48. mfmsr r23
  49. ori r23,r23,MSR_RI
  50. mtmsrd r23 /* RI on */
  51. b .__start_initialization_iSeries /* Start up the first processor */
  52. 1: mfspr r4,SPRN_CTRLF
  53. li r5,CTRL_RUNLATCH /* Turn off the run light */
  54. andc r4,r4,r5
  55. mtspr SPRN_CTRLT,r4
  56. /* Spin on __secondary_hold_spinloop until it is updated by the boot cpu. */
  57. /* In the UP case we'll yield() later, and we will not access the paca anyway */
  58. #ifdef CONFIG_SMP
  59. 1:
  60. HMT_LOW
  61. LOAD_REG_ADDR(r23, __secondary_hold_spinloop)
  62. ld r23,0(r23)
  63. sync
  64. LOAD_REG_ADDR(r3,current_set)
  65. sldi r28,r24,3 /* get current_set[cpu#] */
  66. ldx r3,r3,r28
  67. addi r1,r3,THREAD_SIZE
  68. subi r1,r1,STACK_FRAME_OVERHEAD
  69. cmpwi 0,r23,0 /* Keep poking the Hypervisor until */
  70. bne 2f /* we're released */
  71. /* Let the Hypervisor know we are alive */
  72. /* 8002 is a call to HvCallCfg::getLps, a harmless Hypervisor function */
  73. lis r3,0x8002
  74. rldicr r3,r3,32,15 /* r0 = (r3 << 32) & 0xffff000000000000 */
  75. li r0,-1 /* r0=-1 indicates a Hypervisor call */
  76. sc /* Invoke the hypervisor via a system call */
  77. b 1b
  78. #endif
  79. 2:
  80. /* Load our paca now that it's been allocated */
  81. LOAD_REG_ADDR(r13, paca)
  82. ld r13,0(r13)
  83. mulli r0,r24,PACA_SIZE
  84. add r13,r13,r0
  85. mtspr SPRN_SPRG_PACA,r13 /* Save it away for the future */
  86. mfmsr r23
  87. ori r23,r23,MSR_RI
  88. mtmsrd r23 /* RI on */
  89. HMT_LOW
  90. #ifdef CONFIG_SMP
  91. lbz r23,PACAPROCSTART(r13) /* Test if this processor
  92. * should start */
  93. sync
  94. LOAD_REG_ADDR(r3,current_set)
  95. sldi r28,r24,3 /* get current_set[cpu#] */
  96. ldx r3,r3,r28
  97. addi r1,r3,THREAD_SIZE
  98. subi r1,r1,STACK_FRAME_OVERHEAD
  99. cmpwi 0,r23,0
  100. beq iSeries_secondary_smp_loop /* Loop until told to go */
  101. b __secondary_start /* Loop until told to go */
  102. iSeries_secondary_smp_loop:
  103. /* Let the Hypervisor know we are alive */
  104. /* 8002 is a call to HvCallCfg::getLps, a harmless Hypervisor function */
  105. lis r3,0x8002
  106. rldicr r3,r3,32,15 /* r0 = (r3 << 32) & 0xffff000000000000 */
  107. #else /* CONFIG_SMP */
  108. /* Yield the processor. This is required for non-SMP kernels
  109. which are running on multi-threaded machines. */
  110. lis r3,0x8000
  111. rldicr r3,r3,32,15 /* r3 = (r3 << 32) & 0xffff000000000000 */
  112. addi r3,r3,18 /* r3 = 0x8000000000000012 which is "yield" */
  113. li r4,0 /* "yield timed" */
  114. li r5,-1 /* "yield forever" */
  115. #endif /* CONFIG_SMP */
  116. li r0,-1 /* r0=-1 indicates a Hypervisor call */
  117. sc /* Invoke the hypervisor via a system call */
  118. mfspr r13,SPRN_SPRG_PACA /* Put r13 back ???? */
  119. b 2b /* If SMP not configured, secondaries
  120. * loop forever */
  121. /*** ISeries-LPAR interrupt handlers ***/
  122. STD_EXCEPTION_ISERIES(machine_check, PACA_EXMC)
  123. .globl data_access_iSeries
  124. data_access_iSeries:
  125. mtspr SPRN_SPRG_SCRATCH0,r13
  126. BEGIN_FTR_SECTION
  127. mfspr r13,SPRN_SPRG_PACA
  128. std r9,PACA_EXSLB+EX_R9(r13)
  129. std r10,PACA_EXSLB+EX_R10(r13)
  130. mfspr r10,SPRN_DAR
  131. mfspr r9,SPRN_DSISR
  132. srdi r10,r10,60
  133. rlwimi r10,r9,16,0x20
  134. mfcr r9
  135. cmpwi r10,0x2c
  136. beq .do_stab_bolted_iSeries
  137. ld r10,PACA_EXSLB+EX_R10(r13)
  138. std r11,PACA_EXGEN+EX_R11(r13)
  139. ld r11,PACA_EXSLB+EX_R9(r13)
  140. std r12,PACA_EXGEN+EX_R12(r13)
  141. mfspr r12,SPRN_SPRG_SCRATCH0
  142. std r10,PACA_EXGEN+EX_R10(r13)
  143. std r11,PACA_EXGEN+EX_R9(r13)
  144. std r12,PACA_EXGEN+EX_R13(r13)
  145. EXCEPTION_PROLOG_ISERIES_1
  146. FTR_SECTION_ELSE
  147. EXCEPTION_PROLOG_1(PACA_EXGEN)
  148. EXCEPTION_PROLOG_ISERIES_1
  149. ALT_MMU_FTR_SECTION_END_IFCLR(MMU_FTR_SLB)
  150. b data_access_common
  151. .do_stab_bolted_iSeries:
  152. std r11,PACA_EXSLB+EX_R11(r13)
  153. std r12,PACA_EXSLB+EX_R12(r13)
  154. mfspr r10,SPRN_SPRG_SCRATCH0
  155. std r10,PACA_EXSLB+EX_R13(r13)
  156. EXCEPTION_PROLOG_ISERIES_1
  157. b .do_stab_bolted
  158. .globl data_access_slb_iSeries
  159. data_access_slb_iSeries:
  160. mtspr SPRN_SPRG_SCRATCH0,r13 /* save r13 */
  161. mfspr r13,SPRN_SPRG_PACA /* get paca address into r13 */
  162. std r3,PACA_EXSLB+EX_R3(r13)
  163. mfspr r3,SPRN_DAR
  164. std r9,PACA_EXSLB+EX_R9(r13)
  165. mfcr r9
  166. #ifdef __DISABLED__
  167. cmpdi r3,0
  168. bge slb_miss_user_iseries
  169. #endif
  170. std r10,PACA_EXSLB+EX_R10(r13)
  171. std r11,PACA_EXSLB+EX_R11(r13)
  172. std r12,PACA_EXSLB+EX_R12(r13)
  173. mfspr r10,SPRN_SPRG_SCRATCH0
  174. std r10,PACA_EXSLB+EX_R13(r13)
  175. ld r12,PACALPPACAPTR(r13)
  176. ld r12,LPPACASRR1(r12)
  177. b .slb_miss_realmode
  178. STD_EXCEPTION_ISERIES(instruction_access, PACA_EXGEN)
  179. .globl instruction_access_slb_iSeries
  180. instruction_access_slb_iSeries:
  181. mtspr SPRN_SPRG_SCRATCH0,r13 /* save r13 */
  182. mfspr r13,SPRN_SPRG_PACA /* get paca address into r13 */
  183. std r3,PACA_EXSLB+EX_R3(r13)
  184. ld r3,PACALPPACAPTR(r13)
  185. ld r3,LPPACASRR0(r3) /* get SRR0 value */
  186. std r9,PACA_EXSLB+EX_R9(r13)
  187. mfcr r9
  188. #ifdef __DISABLED__
  189. cmpdi r3,0
  190. bge slb_miss_user_iseries
  191. #endif
  192. std r10,PACA_EXSLB+EX_R10(r13)
  193. std r11,PACA_EXSLB+EX_R11(r13)
  194. std r12,PACA_EXSLB+EX_R12(r13)
  195. mfspr r10,SPRN_SPRG_SCRATCH0
  196. std r10,PACA_EXSLB+EX_R13(r13)
  197. ld r12,PACALPPACAPTR(r13)
  198. ld r12,LPPACASRR1(r12)
  199. b .slb_miss_realmode
  200. #ifdef __DISABLED__
  201. slb_miss_user_iseries:
  202. std r10,PACA_EXGEN+EX_R10(r13)
  203. std r11,PACA_EXGEN+EX_R11(r13)
  204. std r12,PACA_EXGEN+EX_R12(r13)
  205. mfspr r10,SPRG_SCRATCH0
  206. ld r11,PACA_EXSLB+EX_R9(r13)
  207. ld r12,PACA_EXSLB+EX_R3(r13)
  208. std r10,PACA_EXGEN+EX_R13(r13)
  209. std r11,PACA_EXGEN+EX_R9(r13)
  210. std r12,PACA_EXGEN+EX_R3(r13)
  211. EXCEPTION_PROLOG_ISERIES_1
  212. b slb_miss_user_common
  213. #endif
  214. MASKABLE_EXCEPTION_ISERIES(hardware_interrupt)
  215. STD_EXCEPTION_ISERIES(alignment, PACA_EXGEN)
  216. STD_EXCEPTION_ISERIES(program_check, PACA_EXGEN)
  217. STD_EXCEPTION_ISERIES(fp_unavailable, PACA_EXGEN)
  218. MASKABLE_EXCEPTION_ISERIES(decrementer)
  219. STD_EXCEPTION_ISERIES(trap_0a, PACA_EXGEN)
  220. STD_EXCEPTION_ISERIES(trap_0b, PACA_EXGEN)
  221. .globl system_call_iSeries
  222. system_call_iSeries:
  223. mr r9,r13
  224. mfspr r13,SPRN_SPRG_PACA
  225. EXCEPTION_PROLOG_ISERIES_1
  226. b system_call_common
  227. STD_EXCEPTION_ISERIES(single_step, PACA_EXGEN)
  228. STD_EXCEPTION_ISERIES(trap_0e, PACA_EXGEN)
  229. STD_EXCEPTION_ISERIES(performance_monitor, PACA_EXGEN)
  230. decrementer_iSeries_masked:
  231. /* We may not have a valid TOC pointer in here. */
  232. li r11,1
  233. ld r12,PACALPPACAPTR(r13)
  234. stb r11,LPPACADECRINT(r12)
  235. li r12,-1
  236. clrldi r12,r12,33 /* set DEC to 0x7fffffff */
  237. mtspr SPRN_DEC,r12
  238. /* fall through */
  239. hardware_interrupt_iSeries_masked:
  240. mtcrf 0x80,r9 /* Restore regs */
  241. ld r12,PACALPPACAPTR(r13)
  242. ld r11,LPPACASRR0(r12)
  243. ld r12,LPPACASRR1(r12)
  244. mtspr SPRN_SRR0,r11
  245. mtspr SPRN_SRR1,r12
  246. ld r9,PACA_EXGEN+EX_R9(r13)
  247. ld r10,PACA_EXGEN+EX_R10(r13)
  248. ld r11,PACA_EXGEN+EX_R11(r13)
  249. ld r12,PACA_EXGEN+EX_R12(r13)
  250. ld r13,PACA_EXGEN+EX_R13(r13)
  251. rfid
  252. b . /* prevent speculative execution */
  253. _INIT_STATIC(__start_initialization_iSeries)
  254. /* Clear out the BSS */
  255. LOAD_REG_ADDR(r11,__bss_stop)
  256. LOAD_REG_ADDR(r8,__bss_start)
  257. sub r11,r11,r8 /* bss size */
  258. addi r11,r11,7 /* round up to an even double word */
  259. rldicl. r11,r11,61,3 /* shift right by 3 */
  260. beq 4f
  261. addi r8,r8,-8
  262. li r0,0
  263. mtctr r11 /* zero this many doublewords */
  264. 3: stdu r0,8(r8)
  265. bdnz 3b
  266. 4:
  267. LOAD_REG_ADDR(r1,init_thread_union)
  268. addi r1,r1,THREAD_SIZE
  269. li r0,0
  270. stdu r0,-STACK_FRAME_OVERHEAD(r1)
  271. bl .iSeries_early_setup
  272. bl .early_setup
  273. /* relocation is on at this point */
  274. b .start_here_common