pinctrl-sunxi-pins.h 52 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378
  1. /*
  2. * Allwinner A1X SoCs pinctrl driver.
  3. *
  4. * Copyright (C) 2012 Maxime Ripard
  5. *
  6. * Maxime Ripard <maxime.ripard@free-electrons.com>
  7. *
  8. * This file is licensed under the terms of the GNU General Public
  9. * License version 2. This program is licensed "as is" without any
  10. * warranty of any kind, whether express or implied.
  11. */
  12. #ifndef __PINCTRL_SUNXI_PINS_H
  13. #define __PINCTRL_SUNXI_PINS_H
  14. #include "pinctrl-sunxi.h"
  15. static const struct sunxi_desc_pin sun4i_a10_pins[] = {
  16. SUNXI_PIN(SUNXI_PINCTRL_PIN_PA0,
  17. SUNXI_FUNCTION(0x0, "gpio_in"),
  18. SUNXI_FUNCTION(0x1, "gpio_out"),
  19. SUNXI_FUNCTION(0x2, "emac"), /* ERXD3 */
  20. SUNXI_FUNCTION(0x3, "spi1"), /* CS0 */
  21. SUNXI_FUNCTION(0x4, "uart2")), /* RTS */
  22. SUNXI_PIN(SUNXI_PINCTRL_PIN_PA1,
  23. SUNXI_FUNCTION(0x0, "gpio_in"),
  24. SUNXI_FUNCTION(0x1, "gpio_out"),
  25. SUNXI_FUNCTION(0x2, "emac"), /* ERXD2 */
  26. SUNXI_FUNCTION(0x3, "spi1"), /* CLK */
  27. SUNXI_FUNCTION(0x4, "uart2")), /* CTS */
  28. SUNXI_PIN(SUNXI_PINCTRL_PIN_PA2,
  29. SUNXI_FUNCTION(0x0, "gpio_in"),
  30. SUNXI_FUNCTION(0x1, "gpio_out"),
  31. SUNXI_FUNCTION(0x2, "emac"), /* ERXD1 */
  32. SUNXI_FUNCTION(0x3, "spi1"), /* MOSI */
  33. SUNXI_FUNCTION(0x4, "uart2")), /* TX */
  34. SUNXI_PIN(SUNXI_PINCTRL_PIN_PA3,
  35. SUNXI_FUNCTION(0x0, "gpio_in"),
  36. SUNXI_FUNCTION(0x1, "gpio_out"),
  37. SUNXI_FUNCTION(0x2, "emac"), /* ERXD0 */
  38. SUNXI_FUNCTION(0x3, "spi1"), /* MISO */
  39. SUNXI_FUNCTION(0x4, "uart2")), /* RX */
  40. SUNXI_PIN(SUNXI_PINCTRL_PIN_PA4,
  41. SUNXI_FUNCTION(0x0, "gpio_in"),
  42. SUNXI_FUNCTION(0x1, "gpio_out"),
  43. SUNXI_FUNCTION(0x2, "emac"), /* ETXD3 */
  44. SUNXI_FUNCTION(0x3, "spi1")), /* CS1 */
  45. SUNXI_PIN(SUNXI_PINCTRL_PIN_PA5,
  46. SUNXI_FUNCTION(0x0, "gpio_in"),
  47. SUNXI_FUNCTION(0x1, "gpio_out"),
  48. SUNXI_FUNCTION(0x2, "emac"), /* ETXD2 */
  49. SUNXI_FUNCTION(0x3, "spi3")), /* CS0 */
  50. SUNXI_PIN(SUNXI_PINCTRL_PIN_PA6,
  51. SUNXI_FUNCTION(0x0, "gpio_in"),
  52. SUNXI_FUNCTION(0x1, "gpio_out"),
  53. SUNXI_FUNCTION(0x2, "emac"), /* ETXD1 */
  54. SUNXI_FUNCTION(0x3, "spi3")), /* CLK */
  55. SUNXI_PIN(SUNXI_PINCTRL_PIN_PA7,
  56. SUNXI_FUNCTION(0x0, "gpio_in"),
  57. SUNXI_FUNCTION(0x1, "gpio_out"),
  58. SUNXI_FUNCTION(0x2, "emac"), /* ETXD0 */
  59. SUNXI_FUNCTION(0x3, "spi3")), /* MOSI */
  60. SUNXI_PIN(SUNXI_PINCTRL_PIN_PA8,
  61. SUNXI_FUNCTION(0x0, "gpio_in"),
  62. SUNXI_FUNCTION(0x1, "gpio_out"),
  63. SUNXI_FUNCTION(0x2, "emac"), /* ERXCK */
  64. SUNXI_FUNCTION(0x3, "spi3")), /* MISO */
  65. SUNXI_PIN(SUNXI_PINCTRL_PIN_PA9,
  66. SUNXI_FUNCTION(0x0, "gpio_in"),
  67. SUNXI_FUNCTION(0x1, "gpio_out"),
  68. SUNXI_FUNCTION(0x2, "emac"), /* ERXERR */
  69. SUNXI_FUNCTION(0x3, "spi3")), /* CS1 */
  70. SUNXI_PIN(SUNXI_PINCTRL_PIN_PA10,
  71. SUNXI_FUNCTION(0x0, "gpio_in"),
  72. SUNXI_FUNCTION(0x1, "gpio_out"),
  73. SUNXI_FUNCTION(0x2, "emac"), /* ERXDV */
  74. SUNXI_FUNCTION(0x4, "uart1")), /* TX */
  75. SUNXI_PIN(SUNXI_PINCTRL_PIN_PA11,
  76. SUNXI_FUNCTION(0x0, "gpio_in"),
  77. SUNXI_FUNCTION(0x1, "gpio_out"),
  78. SUNXI_FUNCTION(0x2, "emac"), /* EMDC */
  79. SUNXI_FUNCTION(0x4, "uart1")), /* RX */
  80. SUNXI_PIN(SUNXI_PINCTRL_PIN_PA12,
  81. SUNXI_FUNCTION(0x0, "gpio_in"),
  82. SUNXI_FUNCTION(0x1, "gpio_out"),
  83. SUNXI_FUNCTION(0x2, "emac"), /* EMDIO */
  84. SUNXI_FUNCTION(0x3, "uart6"), /* TX */
  85. SUNXI_FUNCTION(0x4, "uart1")), /* RTS */
  86. SUNXI_PIN(SUNXI_PINCTRL_PIN_PA13,
  87. SUNXI_FUNCTION(0x0, "gpio_in"),
  88. SUNXI_FUNCTION(0x1, "gpio_out"),
  89. SUNXI_FUNCTION(0x2, "emac"), /* ETXEN */
  90. SUNXI_FUNCTION(0x3, "uart6"), /* RX */
  91. SUNXI_FUNCTION(0x4, "uart1")), /* CTS */
  92. SUNXI_PIN(SUNXI_PINCTRL_PIN_PA14,
  93. SUNXI_FUNCTION(0x0, "gpio_in"),
  94. SUNXI_FUNCTION(0x1, "gpio_out"),
  95. SUNXI_FUNCTION(0x2, "emac"), /* ETXCK */
  96. SUNXI_FUNCTION(0x3, "uart7"), /* TX */
  97. SUNXI_FUNCTION(0x4, "uart1")), /* DTR */
  98. SUNXI_PIN(SUNXI_PINCTRL_PIN_PA15,
  99. SUNXI_FUNCTION(0x0, "gpio_in"),
  100. SUNXI_FUNCTION(0x1, "gpio_out"),
  101. SUNXI_FUNCTION(0x2, "emac"), /* ECRS */
  102. SUNXI_FUNCTION(0x3, "uart7"), /* RX */
  103. SUNXI_FUNCTION(0x4, "uart1")), /* DSR */
  104. SUNXI_PIN(SUNXI_PINCTRL_PIN_PA16,
  105. SUNXI_FUNCTION(0x0, "gpio_in"),
  106. SUNXI_FUNCTION(0x1, "gpio_out"),
  107. SUNXI_FUNCTION(0x2, "emac"), /* ECOL */
  108. SUNXI_FUNCTION(0x3, "can"), /* TX */
  109. SUNXI_FUNCTION(0x4, "uart1")), /* DCD */
  110. SUNXI_PIN(SUNXI_PINCTRL_PIN_PA17,
  111. SUNXI_FUNCTION(0x0, "gpio_in"),
  112. SUNXI_FUNCTION(0x1, "gpio_out"),
  113. SUNXI_FUNCTION(0x2, "emac"), /* ETXERR */
  114. SUNXI_FUNCTION(0x3, "can"), /* RX */
  115. SUNXI_FUNCTION(0x4, "uart1")), /* RING */
  116. /* Hole */
  117. SUNXI_PIN(SUNXI_PINCTRL_PIN_PB0,
  118. SUNXI_FUNCTION(0x0, "gpio_in"),
  119. SUNXI_FUNCTION(0x1, "gpio_out"),
  120. SUNXI_FUNCTION(0x2, "i2c0")), /* SCK */
  121. SUNXI_PIN(SUNXI_PINCTRL_PIN_PB1,
  122. SUNXI_FUNCTION(0x0, "gpio_in"),
  123. SUNXI_FUNCTION(0x1, "gpio_out"),
  124. SUNXI_FUNCTION(0x2, "i2c0")), /* SDA */
  125. SUNXI_PIN(SUNXI_PINCTRL_PIN_PB2,
  126. SUNXI_FUNCTION(0x0, "gpio_in"),
  127. SUNXI_FUNCTION(0x1, "gpio_out"),
  128. SUNXI_FUNCTION(0x2, "pwm")), /* PWM0 */
  129. SUNXI_PIN(SUNXI_PINCTRL_PIN_PB3,
  130. SUNXI_FUNCTION(0x0, "gpio_in"),
  131. SUNXI_FUNCTION(0x1, "gpio_out"),
  132. SUNXI_FUNCTION(0x2, "ir0")), /* TX */
  133. SUNXI_PIN(SUNXI_PINCTRL_PIN_PB4,
  134. SUNXI_FUNCTION(0x0, "gpio_in"),
  135. SUNXI_FUNCTION(0x1, "gpio_out"),
  136. SUNXI_FUNCTION(0x2, "ir0")), /* RX */
  137. SUNXI_PIN(SUNXI_PINCTRL_PIN_PB5,
  138. SUNXI_FUNCTION(0x0, "gpio_in"),
  139. SUNXI_FUNCTION(0x1, "gpio_out"),
  140. SUNXI_FUNCTION(0x2, "i2s"), /* MCLK */
  141. SUNXI_FUNCTION(0x3, "ac97")), /* MCLK */
  142. SUNXI_PIN(SUNXI_PINCTRL_PIN_PB6,
  143. SUNXI_FUNCTION(0x0, "gpio_in"),
  144. SUNXI_FUNCTION(0x1, "gpio_out"),
  145. SUNXI_FUNCTION(0x2, "i2s"), /* BCLK */
  146. SUNXI_FUNCTION(0x3, "ac97")), /* BCLK */
  147. SUNXI_PIN(SUNXI_PINCTRL_PIN_PB7,
  148. SUNXI_FUNCTION(0x0, "gpio_in"),
  149. SUNXI_FUNCTION(0x1, "gpio_out"),
  150. SUNXI_FUNCTION(0x2, "i2s"), /* LRCK */
  151. SUNXI_FUNCTION(0x3, "ac97")), /* SYNC */
  152. SUNXI_PIN(SUNXI_PINCTRL_PIN_PB8,
  153. SUNXI_FUNCTION(0x0, "gpio_in"),
  154. SUNXI_FUNCTION(0x1, "gpio_out"),
  155. SUNXI_FUNCTION(0x2, "i2s"), /* DO0 */
  156. SUNXI_FUNCTION(0x3, "ac97")), /* DO */
  157. SUNXI_PIN(SUNXI_PINCTRL_PIN_PB9,
  158. SUNXI_FUNCTION(0x0, "gpio_in"),
  159. SUNXI_FUNCTION(0x1, "gpio_out"),
  160. SUNXI_FUNCTION(0x2, "i2s")), /* DO1 */
  161. SUNXI_PIN(SUNXI_PINCTRL_PIN_PB10,
  162. SUNXI_FUNCTION(0x0, "gpio_in"),
  163. SUNXI_FUNCTION(0x1, "gpio_out"),
  164. SUNXI_FUNCTION(0x2, "i2s")), /* DO2 */
  165. SUNXI_PIN(SUNXI_PINCTRL_PIN_PB11,
  166. SUNXI_FUNCTION(0x0, "gpio_in"),
  167. SUNXI_FUNCTION(0x1, "gpio_out"),
  168. SUNXI_FUNCTION(0x2, "i2s")), /* DO3 */
  169. SUNXI_PIN(SUNXI_PINCTRL_PIN_PB12,
  170. SUNXI_FUNCTION(0x0, "gpio_in"),
  171. SUNXI_FUNCTION(0x1, "gpio_out"),
  172. SUNXI_FUNCTION(0x2, "i2s"), /* DI */
  173. SUNXI_FUNCTION(0x3, "ac97")), /* DI */
  174. SUNXI_PIN(SUNXI_PINCTRL_PIN_PB13,
  175. SUNXI_FUNCTION(0x0, "gpio_in"),
  176. SUNXI_FUNCTION(0x1, "gpio_out"),
  177. SUNXI_FUNCTION(0x2, "spi2")), /* CS1 */
  178. SUNXI_PIN(SUNXI_PINCTRL_PIN_PB14,
  179. SUNXI_FUNCTION(0x0, "gpio_in"),
  180. SUNXI_FUNCTION(0x1, "gpio_out"),
  181. SUNXI_FUNCTION(0x2, "spi2"), /* CS0 */
  182. SUNXI_FUNCTION(0x3, "jtag")), /* MS0 */
  183. SUNXI_PIN(SUNXI_PINCTRL_PIN_PB15,
  184. SUNXI_FUNCTION(0x0, "gpio_in"),
  185. SUNXI_FUNCTION(0x1, "gpio_out"),
  186. SUNXI_FUNCTION(0x2, "spi2"), /* CLK */
  187. SUNXI_FUNCTION(0x3, "jtag")), /* CK0 */
  188. SUNXI_PIN(SUNXI_PINCTRL_PIN_PB16,
  189. SUNXI_FUNCTION(0x0, "gpio_in"),
  190. SUNXI_FUNCTION(0x1, "gpio_out"),
  191. SUNXI_FUNCTION(0x2, "spi2"), /* MOSI */
  192. SUNXI_FUNCTION(0x3, "jtag")), /* DO0 */
  193. SUNXI_PIN(SUNXI_PINCTRL_PIN_PB17,
  194. SUNXI_FUNCTION(0x0, "gpio_in"),
  195. SUNXI_FUNCTION(0x1, "gpio_out"),
  196. SUNXI_FUNCTION(0x2, "spi2"), /* MISO */
  197. SUNXI_FUNCTION(0x3, "jtag")), /* DI0 */
  198. SUNXI_PIN(SUNXI_PINCTRL_PIN_PB18,
  199. SUNXI_FUNCTION(0x0, "gpio_in"),
  200. SUNXI_FUNCTION(0x1, "gpio_out"),
  201. SUNXI_FUNCTION(0x2, "i2c1")), /* SCK */
  202. SUNXI_PIN(SUNXI_PINCTRL_PIN_PB19,
  203. SUNXI_FUNCTION(0x0, "gpio_in"),
  204. SUNXI_FUNCTION(0x1, "gpio_out"),
  205. SUNXI_FUNCTION(0x2, "i2c1")), /* SDA */
  206. SUNXI_PIN(SUNXI_PINCTRL_PIN_PB20,
  207. SUNXI_FUNCTION(0x0, "gpio_in"),
  208. SUNXI_FUNCTION(0x1, "gpio_out"),
  209. SUNXI_FUNCTION(0x2, "i2c2")), /* SCK */
  210. SUNXI_PIN(SUNXI_PINCTRL_PIN_PB21,
  211. SUNXI_FUNCTION(0x0, "gpio_in"),
  212. SUNXI_FUNCTION(0x1, "gpio_out"),
  213. SUNXI_FUNCTION(0x2, "i2c2")), /* SDA */
  214. SUNXI_PIN(SUNXI_PINCTRL_PIN_PB22,
  215. SUNXI_FUNCTION(0x0, "gpio_in"),
  216. SUNXI_FUNCTION(0x1, "gpio_out"),
  217. SUNXI_FUNCTION(0x2, "uart0"), /* TX */
  218. SUNXI_FUNCTION(0x3, "ir1")), /* TX */
  219. SUNXI_PIN(SUNXI_PINCTRL_PIN_PB23,
  220. SUNXI_FUNCTION(0x0, "gpio_in"),
  221. SUNXI_FUNCTION(0x1, "gpio_out"),
  222. SUNXI_FUNCTION(0x2, "uart0"), /* RX */
  223. SUNXI_FUNCTION(0x3, "ir1")), /* RX */
  224. /* Hole */
  225. SUNXI_PIN(SUNXI_PINCTRL_PIN_PC0,
  226. SUNXI_FUNCTION(0x0, "gpio_in"),
  227. SUNXI_FUNCTION(0x1, "gpio_out"),
  228. SUNXI_FUNCTION(0x2, "nand0"), /* NWE */
  229. SUNXI_FUNCTION(0x3, "spi0")), /* MOSI */
  230. SUNXI_PIN(SUNXI_PINCTRL_PIN_PC1,
  231. SUNXI_FUNCTION(0x0, "gpio_in"),
  232. SUNXI_FUNCTION(0x1, "gpio_out"),
  233. SUNXI_FUNCTION(0x2, "nand0"), /* NALE */
  234. SUNXI_FUNCTION(0x3, "spi0")), /* MISO */
  235. SUNXI_PIN(SUNXI_PINCTRL_PIN_PC2,
  236. SUNXI_FUNCTION(0x0, "gpio_in"),
  237. SUNXI_FUNCTION(0x1, "gpio_out"),
  238. SUNXI_FUNCTION(0x2, "nand0"), /* NCLE */
  239. SUNXI_FUNCTION(0x3, "spi0")), /* SCK */
  240. SUNXI_PIN(SUNXI_PINCTRL_PIN_PC3,
  241. SUNXI_FUNCTION(0x0, "gpio_in"),
  242. SUNXI_FUNCTION(0x1, "gpio_out"),
  243. SUNXI_FUNCTION(0x2, "nand0")), /* NCE1 */
  244. SUNXI_PIN(SUNXI_PINCTRL_PIN_PC4,
  245. SUNXI_FUNCTION(0x0, "gpio_in"),
  246. SUNXI_FUNCTION(0x1, "gpio_out"),
  247. SUNXI_FUNCTION(0x2, "nand0")), /* NCE0 */
  248. SUNXI_PIN(SUNXI_PINCTRL_PIN_PC5,
  249. SUNXI_FUNCTION(0x0, "gpio_in"),
  250. SUNXI_FUNCTION(0x1, "gpio_out"),
  251. SUNXI_FUNCTION(0x2, "nand0")), /* NRE# */
  252. SUNXI_PIN(SUNXI_PINCTRL_PIN_PC6,
  253. SUNXI_FUNCTION(0x0, "gpio_in"),
  254. SUNXI_FUNCTION(0x1, "gpio_out"),
  255. SUNXI_FUNCTION(0x2, "nand0"), /* NRB0 */
  256. SUNXI_FUNCTION(0x3, "mmc2")), /* CMD */
  257. SUNXI_PIN(SUNXI_PINCTRL_PIN_PC7,
  258. SUNXI_FUNCTION(0x0, "gpio_in"),
  259. SUNXI_FUNCTION(0x1, "gpio_out"),
  260. SUNXI_FUNCTION(0x2, "nand0"), /* NRB1 */
  261. SUNXI_FUNCTION(0x3, "mmc2")), /* CLK */
  262. SUNXI_PIN(SUNXI_PINCTRL_PIN_PC8,
  263. SUNXI_FUNCTION(0x0, "gpio_in"),
  264. SUNXI_FUNCTION(0x1, "gpio_out"),
  265. SUNXI_FUNCTION(0x2, "nand0"), /* NDQ0 */
  266. SUNXI_FUNCTION(0x3, "mmc2")), /* D0 */
  267. SUNXI_PIN(SUNXI_PINCTRL_PIN_PC9,
  268. SUNXI_FUNCTION(0x0, "gpio_in"),
  269. SUNXI_FUNCTION(0x1, "gpio_out"),
  270. SUNXI_FUNCTION(0x2, "nand0"), /* NDQ1 */
  271. SUNXI_FUNCTION(0x3, "mmc2")), /* D1 */
  272. SUNXI_PIN(SUNXI_PINCTRL_PIN_PC10,
  273. SUNXI_FUNCTION(0x0, "gpio_in"),
  274. SUNXI_FUNCTION(0x1, "gpio_out"),
  275. SUNXI_FUNCTION(0x2, "nand0"), /* NDQ2 */
  276. SUNXI_FUNCTION(0x3, "mmc2")), /* D2 */
  277. SUNXI_PIN(SUNXI_PINCTRL_PIN_PC11,
  278. SUNXI_FUNCTION(0x0, "gpio_in"),
  279. SUNXI_FUNCTION(0x1, "gpio_out"),
  280. SUNXI_FUNCTION(0x2, "nand0"), /* NDQ3 */
  281. SUNXI_FUNCTION(0x3, "mmc2")), /* D3 */
  282. SUNXI_PIN(SUNXI_PINCTRL_PIN_PC12,
  283. SUNXI_FUNCTION(0x0, "gpio_in"),
  284. SUNXI_FUNCTION(0x1, "gpio_out"),
  285. SUNXI_FUNCTION(0x2, "nand0")), /* NDQ4 */
  286. SUNXI_PIN(SUNXI_PINCTRL_PIN_PC13,
  287. SUNXI_FUNCTION(0x0, "gpio_in"),
  288. SUNXI_FUNCTION(0x1, "gpio_out"),
  289. SUNXI_FUNCTION(0x2, "nand0")), /* NDQ5 */
  290. SUNXI_PIN(SUNXI_PINCTRL_PIN_PC14,
  291. SUNXI_FUNCTION(0x0, "gpio_in"),
  292. SUNXI_FUNCTION(0x1, "gpio_out"),
  293. SUNXI_FUNCTION(0x2, "nand0")), /* NDQ6 */
  294. SUNXI_PIN(SUNXI_PINCTRL_PIN_PC15,
  295. SUNXI_FUNCTION(0x0, "gpio_in"),
  296. SUNXI_FUNCTION(0x1, "gpio_out"),
  297. SUNXI_FUNCTION(0x2, "nand0")), /* NDQ7 */
  298. SUNXI_PIN(SUNXI_PINCTRL_PIN_PC16,
  299. SUNXI_FUNCTION(0x0, "gpio_in"),
  300. SUNXI_FUNCTION(0x1, "gpio_out"),
  301. SUNXI_FUNCTION(0x2, "nand0")), /* NWP */
  302. SUNXI_PIN(SUNXI_PINCTRL_PIN_PC17,
  303. SUNXI_FUNCTION(0x0, "gpio_in"),
  304. SUNXI_FUNCTION(0x1, "gpio_out"),
  305. SUNXI_FUNCTION(0x2, "nand0")), /* NCE2 */
  306. SUNXI_PIN(SUNXI_PINCTRL_PIN_PC18,
  307. SUNXI_FUNCTION(0x0, "gpio_in"),
  308. SUNXI_FUNCTION(0x1, "gpio_out"),
  309. SUNXI_FUNCTION(0x2, "nand0")), /* NCE3 */
  310. SUNXI_PIN(SUNXI_PINCTRL_PIN_PC19,
  311. SUNXI_FUNCTION(0x0, "gpio_in"),
  312. SUNXI_FUNCTION(0x1, "gpio_out"),
  313. SUNXI_FUNCTION(0x2, "nand0"), /* NCE4 */
  314. SUNXI_FUNCTION(0x3, "spi2")), /* CS0 */
  315. SUNXI_PIN(SUNXI_PINCTRL_PIN_PC20,
  316. SUNXI_FUNCTION(0x0, "gpio_in"),
  317. SUNXI_FUNCTION(0x1, "gpio_out"),
  318. SUNXI_FUNCTION(0x2, "nand0"), /* NCE5 */
  319. SUNXI_FUNCTION(0x3, "spi2")), /* CLK */
  320. SUNXI_PIN(SUNXI_PINCTRL_PIN_PC21,
  321. SUNXI_FUNCTION(0x0, "gpio_in"),
  322. SUNXI_FUNCTION(0x1, "gpio_out"),
  323. SUNXI_FUNCTION(0x2, "nand0"), /* NCE6 */
  324. SUNXI_FUNCTION(0x3, "spi2")), /* MOSI */
  325. SUNXI_PIN(SUNXI_PINCTRL_PIN_PC22,
  326. SUNXI_FUNCTION(0x0, "gpio_in"),
  327. SUNXI_FUNCTION(0x1, "gpio_out"),
  328. SUNXI_FUNCTION(0x2, "nand0"), /* NCE7 */
  329. SUNXI_FUNCTION(0x3, "spi2")), /* MISO */
  330. SUNXI_PIN(SUNXI_PINCTRL_PIN_PC23,
  331. SUNXI_FUNCTION(0x0, "gpio_in"),
  332. SUNXI_FUNCTION(0x1, "gpio_out"),
  333. SUNXI_FUNCTION(0x3, "spi0")), /* CS0 */
  334. SUNXI_PIN(SUNXI_PINCTRL_PIN_PC24,
  335. SUNXI_FUNCTION(0x0, "gpio_in"),
  336. SUNXI_FUNCTION(0x1, "gpio_out"),
  337. SUNXI_FUNCTION(0x2, "nand0")), /* NDQS */
  338. /* Hole */
  339. SUNXI_PIN(SUNXI_PINCTRL_PIN_PD0,
  340. SUNXI_FUNCTION(0x0, "gpio_in"),
  341. SUNXI_FUNCTION(0x1, "gpio_out"),
  342. SUNXI_FUNCTION(0x2, "lcd0"), /* D0 */
  343. SUNXI_FUNCTION(0x3, "lvds0")), /* VP0 */
  344. SUNXI_PIN(SUNXI_PINCTRL_PIN_PD1,
  345. SUNXI_FUNCTION(0x0, "gpio_in"),
  346. SUNXI_FUNCTION(0x1, "gpio_out"),
  347. SUNXI_FUNCTION(0x2, "lcd0"), /* D1 */
  348. SUNXI_FUNCTION(0x3, "lvds0")), /* VN0 */
  349. SUNXI_PIN(SUNXI_PINCTRL_PIN_PD2,
  350. SUNXI_FUNCTION(0x0, "gpio_in"),
  351. SUNXI_FUNCTION(0x1, "gpio_out"),
  352. SUNXI_FUNCTION(0x2, "lcd0"), /* D2 */
  353. SUNXI_FUNCTION(0x3, "lvds0")), /* VP1 */
  354. SUNXI_PIN(SUNXI_PINCTRL_PIN_PD3,
  355. SUNXI_FUNCTION(0x0, "gpio_in"),
  356. SUNXI_FUNCTION(0x1, "gpio_out"),
  357. SUNXI_FUNCTION(0x2, "lcd0"), /* D3 */
  358. SUNXI_FUNCTION(0x3, "lvds0")), /* VN1 */
  359. SUNXI_PIN(SUNXI_PINCTRL_PIN_PD4,
  360. SUNXI_FUNCTION(0x0, "gpio_in"),
  361. SUNXI_FUNCTION(0x1, "gpio_out"),
  362. SUNXI_FUNCTION(0x2, "lcd0"), /* D4 */
  363. SUNXI_FUNCTION(0x3, "lvds0")), /* VP2 */
  364. SUNXI_PIN(SUNXI_PINCTRL_PIN_PD5,
  365. SUNXI_FUNCTION(0x0, "gpio_in"),
  366. SUNXI_FUNCTION(0x1, "gpio_out"),
  367. SUNXI_FUNCTION(0x2, "lcd0"), /* D5 */
  368. SUNXI_FUNCTION(0x3, "lvds0")), /* VN2 */
  369. SUNXI_PIN(SUNXI_PINCTRL_PIN_PD6,
  370. SUNXI_FUNCTION(0x0, "gpio_in"),
  371. SUNXI_FUNCTION(0x1, "gpio_out"),
  372. SUNXI_FUNCTION(0x2, "lcd0"), /* D6 */
  373. SUNXI_FUNCTION(0x3, "lvds0")), /* VPC */
  374. SUNXI_PIN(SUNXI_PINCTRL_PIN_PD7,
  375. SUNXI_FUNCTION(0x0, "gpio_in"),
  376. SUNXI_FUNCTION(0x1, "gpio_out"),
  377. SUNXI_FUNCTION(0x2, "lcd0"), /* D7 */
  378. SUNXI_FUNCTION(0x3, "lvds0")), /* VNC */
  379. SUNXI_PIN(SUNXI_PINCTRL_PIN_PD8,
  380. SUNXI_FUNCTION(0x0, "gpio_in"),
  381. SUNXI_FUNCTION(0x1, "gpio_out"),
  382. SUNXI_FUNCTION(0x2, "lcd0"), /* D8 */
  383. SUNXI_FUNCTION(0x3, "lvds0")), /* VP3 */
  384. SUNXI_PIN(SUNXI_PINCTRL_PIN_PD9,
  385. SUNXI_FUNCTION(0x0, "gpio_in"),
  386. SUNXI_FUNCTION(0x1, "gpio_out"),
  387. SUNXI_FUNCTION(0x2, "lcd0"), /* D9 */
  388. SUNXI_FUNCTION(0x3, "lvds0")), /* VM3 */
  389. SUNXI_PIN(SUNXI_PINCTRL_PIN_PD10,
  390. SUNXI_FUNCTION(0x0, "gpio_in"),
  391. SUNXI_FUNCTION(0x1, "gpio_out"),
  392. SUNXI_FUNCTION(0x2, "lcd0"), /* D10 */
  393. SUNXI_FUNCTION(0x3, "lvds1")), /* VP0 */
  394. SUNXI_PIN(SUNXI_PINCTRL_PIN_PD11,
  395. SUNXI_FUNCTION(0x0, "gpio_in"),
  396. SUNXI_FUNCTION(0x1, "gpio_out"),
  397. SUNXI_FUNCTION(0x2, "lcd0"), /* D11 */
  398. SUNXI_FUNCTION(0x3, "lvds1")), /* VN0 */
  399. SUNXI_PIN(SUNXI_PINCTRL_PIN_PD12,
  400. SUNXI_FUNCTION(0x0, "gpio_in"),
  401. SUNXI_FUNCTION(0x1, "gpio_out"),
  402. SUNXI_FUNCTION(0x2, "lcd0"), /* D12 */
  403. SUNXI_FUNCTION(0x3, "lvds1")), /* VP1 */
  404. SUNXI_PIN(SUNXI_PINCTRL_PIN_PD13,
  405. SUNXI_FUNCTION(0x0, "gpio_in"),
  406. SUNXI_FUNCTION(0x1, "gpio_out"),
  407. SUNXI_FUNCTION(0x2, "lcd0"), /* D13 */
  408. SUNXI_FUNCTION(0x3, "lvds1")), /* VN1 */
  409. SUNXI_PIN(SUNXI_PINCTRL_PIN_PD14,
  410. SUNXI_FUNCTION(0x0, "gpio_in"),
  411. SUNXI_FUNCTION(0x1, "gpio_out"),
  412. SUNXI_FUNCTION(0x2, "lcd0"), /* D14 */
  413. SUNXI_FUNCTION(0x3, "lvds1")), /* VP2 */
  414. SUNXI_PIN(SUNXI_PINCTRL_PIN_PD15,
  415. SUNXI_FUNCTION(0x0, "gpio_in"),
  416. SUNXI_FUNCTION(0x1, "gpio_out"),
  417. SUNXI_FUNCTION(0x2, "lcd0"), /* D15 */
  418. SUNXI_FUNCTION(0x3, "lvds1")), /* VN2 */
  419. SUNXI_PIN(SUNXI_PINCTRL_PIN_PD16,
  420. SUNXI_FUNCTION(0x0, "gpio_in"),
  421. SUNXI_FUNCTION(0x1, "gpio_out"),
  422. SUNXI_FUNCTION(0x2, "lcd0"), /* D16 */
  423. SUNXI_FUNCTION(0x3, "lvds1")), /* VPC */
  424. SUNXI_PIN(SUNXI_PINCTRL_PIN_PD17,
  425. SUNXI_FUNCTION(0x0, "gpio_in"),
  426. SUNXI_FUNCTION(0x1, "gpio_out"),
  427. SUNXI_FUNCTION(0x2, "lcd0"), /* D17 */
  428. SUNXI_FUNCTION(0x3, "lvds1")), /* VNC */
  429. SUNXI_PIN(SUNXI_PINCTRL_PIN_PD18,
  430. SUNXI_FUNCTION(0x0, "gpio_in"),
  431. SUNXI_FUNCTION(0x1, "gpio_out"),
  432. SUNXI_FUNCTION(0x2, "lcd0"), /* D18 */
  433. SUNXI_FUNCTION(0x3, "lvds1")), /* VP3 */
  434. SUNXI_PIN(SUNXI_PINCTRL_PIN_PD19,
  435. SUNXI_FUNCTION(0x0, "gpio_in"),
  436. SUNXI_FUNCTION(0x1, "gpio_out"),
  437. SUNXI_FUNCTION(0x2, "lcd0"), /* D19 */
  438. SUNXI_FUNCTION(0x3, "lvds1")), /* VN3 */
  439. SUNXI_PIN(SUNXI_PINCTRL_PIN_PD20,
  440. SUNXI_FUNCTION(0x0, "gpio_in"),
  441. SUNXI_FUNCTION(0x1, "gpio_out"),
  442. SUNXI_FUNCTION(0x2, "lcd0"), /* D20 */
  443. SUNXI_FUNCTION(0x3, "csi1")), /* MCLK */
  444. SUNXI_PIN(SUNXI_PINCTRL_PIN_PD21,
  445. SUNXI_FUNCTION(0x0, "gpio_in"),
  446. SUNXI_FUNCTION(0x1, "gpio_out"),
  447. SUNXI_FUNCTION(0x2, "lcd0"), /* D21 */
  448. SUNXI_FUNCTION(0x3, "sim")), /* VPPEN */
  449. SUNXI_PIN(SUNXI_PINCTRL_PIN_PD22,
  450. SUNXI_FUNCTION(0x0, "gpio_in"),
  451. SUNXI_FUNCTION(0x1, "gpio_out"),
  452. SUNXI_FUNCTION(0x2, "lcd0"), /* D22 */
  453. SUNXI_FUNCTION(0x3, "sim")), /* VPPPP */
  454. SUNXI_PIN(SUNXI_PINCTRL_PIN_PD23,
  455. SUNXI_FUNCTION(0x0, "gpio_in"),
  456. SUNXI_FUNCTION(0x1, "gpio_out"),
  457. SUNXI_FUNCTION(0x2, "lcd0"), /* D23 */
  458. SUNXI_FUNCTION(0x3, "sim")), /* DET */
  459. SUNXI_PIN(SUNXI_PINCTRL_PIN_PD24,
  460. SUNXI_FUNCTION(0x0, "gpio_in"),
  461. SUNXI_FUNCTION(0x1, "gpio_out"),
  462. SUNXI_FUNCTION(0x2, "lcd0"), /* CLK */
  463. SUNXI_FUNCTION(0x3, "sim")), /* VCCEN */
  464. SUNXI_PIN(SUNXI_PINCTRL_PIN_PD25,
  465. SUNXI_FUNCTION(0x0, "gpio_in"),
  466. SUNXI_FUNCTION(0x1, "gpio_out"),
  467. SUNXI_FUNCTION(0x2, "lcd0"), /* DE */
  468. SUNXI_FUNCTION(0x3, "sim")), /* RST */
  469. SUNXI_PIN(SUNXI_PINCTRL_PIN_PD26,
  470. SUNXI_FUNCTION(0x0, "gpio_in"),
  471. SUNXI_FUNCTION(0x1, "gpio_out"),
  472. SUNXI_FUNCTION(0x2, "lcd0"), /* HSYNC */
  473. SUNXI_FUNCTION(0x3, "sim")), /* SCK */
  474. SUNXI_PIN(SUNXI_PINCTRL_PIN_PD27,
  475. SUNXI_FUNCTION(0x0, "gpio_in"),
  476. SUNXI_FUNCTION(0x1, "gpio_out"),
  477. SUNXI_FUNCTION(0x2, "lcd0"), /* VSYNC */
  478. SUNXI_FUNCTION(0x3, "sim")), /* SDA */
  479. /* Hole */
  480. SUNXI_PIN(SUNXI_PINCTRL_PIN_PE0,
  481. SUNXI_FUNCTION(0x0, "gpio_in"),
  482. SUNXI_FUNCTION(0x1, "gpio_out"),
  483. SUNXI_FUNCTION(0x2, "ts0"), /* CLK */
  484. SUNXI_FUNCTION(0x3, "csi0")), /* PCK */
  485. SUNXI_PIN(SUNXI_PINCTRL_PIN_PE1,
  486. SUNXI_FUNCTION(0x0, "gpio_in"),
  487. SUNXI_FUNCTION(0x1, "gpio_out"),
  488. SUNXI_FUNCTION(0x2, "ts0"), /* ERR */
  489. SUNXI_FUNCTION(0x3, "csi0")), /* CK */
  490. SUNXI_PIN(SUNXI_PINCTRL_PIN_PE2,
  491. SUNXI_FUNCTION(0x0, "gpio_in"),
  492. SUNXI_FUNCTION(0x1, "gpio_out"),
  493. SUNXI_FUNCTION(0x2, "ts0"), /* SYNC */
  494. SUNXI_FUNCTION(0x3, "csi0")), /* HSYNC */
  495. SUNXI_PIN(SUNXI_PINCTRL_PIN_PE3,
  496. SUNXI_FUNCTION(0x0, "gpio_in"),
  497. SUNXI_FUNCTION(0x1, "gpio_out"),
  498. SUNXI_FUNCTION(0x2, "ts0"), /* DVLD */
  499. SUNXI_FUNCTION(0x3, "csi0")), /* VSYNC */
  500. SUNXI_PIN(SUNXI_PINCTRL_PIN_PE4,
  501. SUNXI_FUNCTION(0x0, "gpio_in"),
  502. SUNXI_FUNCTION(0x1, "gpio_out"),
  503. SUNXI_FUNCTION(0x2, "ts0"), /* D0 */
  504. SUNXI_FUNCTION(0x3, "csi0")), /* D0 */
  505. SUNXI_PIN(SUNXI_PINCTRL_PIN_PE5,
  506. SUNXI_FUNCTION(0x0, "gpio_in"),
  507. SUNXI_FUNCTION(0x1, "gpio_out"),
  508. SUNXI_FUNCTION(0x2, "ts0"), /* D1 */
  509. SUNXI_FUNCTION(0x3, "csi0"), /* D1 */
  510. SUNXI_FUNCTION(0x4, "sim")), /* VPPEN */
  511. SUNXI_PIN(SUNXI_PINCTRL_PIN_PE6,
  512. SUNXI_FUNCTION(0x0, "gpio_in"),
  513. SUNXI_FUNCTION(0x1, "gpio_out"),
  514. SUNXI_FUNCTION(0x2, "ts0"), /* D2 */
  515. SUNXI_FUNCTION(0x3, "csi0")), /* D2 */
  516. SUNXI_PIN(SUNXI_PINCTRL_PIN_PE7,
  517. SUNXI_FUNCTION(0x0, "gpio_in"),
  518. SUNXI_FUNCTION(0x1, "gpio_out"),
  519. SUNXI_FUNCTION(0x2, "ts0"), /* D3 */
  520. SUNXI_FUNCTION(0x3, "csi0")), /* D3 */
  521. SUNXI_PIN(SUNXI_PINCTRL_PIN_PE8,
  522. SUNXI_FUNCTION(0x0, "gpio_in"),
  523. SUNXI_FUNCTION(0x1, "gpio_out"),
  524. SUNXI_FUNCTION(0x2, "ts0"), /* D4 */
  525. SUNXI_FUNCTION(0x3, "csi0")), /* D4 */
  526. SUNXI_PIN(SUNXI_PINCTRL_PIN_PE9,
  527. SUNXI_FUNCTION(0x0, "gpio_in"),
  528. SUNXI_FUNCTION(0x1, "gpio_out"),
  529. SUNXI_FUNCTION(0x2, "ts0"), /* D5 */
  530. SUNXI_FUNCTION(0x3, "csi0")), /* D5 */
  531. SUNXI_PIN(SUNXI_PINCTRL_PIN_PE10,
  532. SUNXI_FUNCTION(0x0, "gpio_in"),
  533. SUNXI_FUNCTION(0x1, "gpio_out"),
  534. SUNXI_FUNCTION(0x2, "ts0"), /* D6 */
  535. SUNXI_FUNCTION(0x3, "csi0")), /* D6 */
  536. SUNXI_PIN(SUNXI_PINCTRL_PIN_PE11,
  537. SUNXI_FUNCTION(0x0, "gpio_in"),
  538. SUNXI_FUNCTION(0x1, "gpio_out"),
  539. SUNXI_FUNCTION(0x2, "ts0"), /* D7 */
  540. SUNXI_FUNCTION(0x3, "csi0")), /* D7 */
  541. /* Hole */
  542. SUNXI_PIN(SUNXI_PINCTRL_PIN_PF0,
  543. SUNXI_FUNCTION(0x0, "gpio_in"),
  544. SUNXI_FUNCTION(0x1, "gpio_out"),
  545. SUNXI_FUNCTION(0x2, "mmc0"), /* D1 */
  546. SUNXI_FUNCTION(0x4, "jtag")), /* MSI */
  547. SUNXI_PIN(SUNXI_PINCTRL_PIN_PF1,
  548. SUNXI_FUNCTION(0x0, "gpio_in"),
  549. SUNXI_FUNCTION(0x1, "gpio_out"),
  550. SUNXI_FUNCTION(0x2, "mmc0"), /* D0 */
  551. SUNXI_FUNCTION(0x4, "jtag")), /* DI1 */
  552. SUNXI_PIN(SUNXI_PINCTRL_PIN_PF2,
  553. SUNXI_FUNCTION(0x0, "gpio_in"),
  554. SUNXI_FUNCTION(0x1, "gpio_out"),
  555. SUNXI_FUNCTION(0x2, "mmc0"), /* CLK */
  556. SUNXI_FUNCTION(0x4, "uart0")), /* TX */
  557. SUNXI_PIN(SUNXI_PINCTRL_PIN_PF3,
  558. SUNXI_FUNCTION(0x0, "gpio_in"),
  559. SUNXI_FUNCTION(0x1, "gpio_out"),
  560. SUNXI_FUNCTION(0x2, "mmc0"), /* CMD */
  561. SUNXI_FUNCTION(0x4, "jtag")), /* DO1 */
  562. SUNXI_PIN(SUNXI_PINCTRL_PIN_PF4,
  563. SUNXI_FUNCTION(0x0, "gpio_in"),
  564. SUNXI_FUNCTION(0x1, "gpio_out"),
  565. SUNXI_FUNCTION(0x2, "mmc0"), /* D3 */
  566. SUNXI_FUNCTION(0x4, "uart0")), /* RX */
  567. SUNXI_PIN(SUNXI_PINCTRL_PIN_PF5,
  568. SUNXI_FUNCTION(0x0, "gpio_in"),
  569. SUNXI_FUNCTION(0x1, "gpio_out"),
  570. SUNXI_FUNCTION(0x2, "mmc0"), /* D2 */
  571. SUNXI_FUNCTION(0x4, "jtag")), /* CK1 */
  572. /* Hole */
  573. SUNXI_PIN(SUNXI_PINCTRL_PIN_PG0,
  574. SUNXI_FUNCTION(0x0, "gpio_in"),
  575. SUNXI_FUNCTION(0x1, "gpio_out"),
  576. SUNXI_FUNCTION(0x2, "ts1"), /* CLK */
  577. SUNXI_FUNCTION(0x3, "csi1"), /* PCK */
  578. SUNXI_FUNCTION(0x4, "mmc1")), /* CMD */
  579. SUNXI_PIN(SUNXI_PINCTRL_PIN_PG1,
  580. SUNXI_FUNCTION(0x0, "gpio_in"),
  581. SUNXI_FUNCTION(0x1, "gpio_out"),
  582. SUNXI_FUNCTION(0x2, "ts1"), /* ERR */
  583. SUNXI_FUNCTION(0x3, "csi1"), /* CK */
  584. SUNXI_FUNCTION(0x4, "mmc1")), /* CLK */
  585. SUNXI_PIN(SUNXI_PINCTRL_PIN_PG2,
  586. SUNXI_FUNCTION(0x0, "gpio_in"),
  587. SUNXI_FUNCTION(0x1, "gpio_out"),
  588. SUNXI_FUNCTION(0x2, "ts1"), /* SYNC */
  589. SUNXI_FUNCTION(0x3, "csi1"), /* HSYNC */
  590. SUNXI_FUNCTION(0x4, "mmc1")), /* D0 */
  591. SUNXI_PIN(SUNXI_PINCTRL_PIN_PG3,
  592. SUNXI_FUNCTION(0x0, "gpio_in"),
  593. SUNXI_FUNCTION(0x1, "gpio_out"),
  594. SUNXI_FUNCTION(0x2, "ts1"), /* DVLD */
  595. SUNXI_FUNCTION(0x3, "csi1"), /* VSYNC */
  596. SUNXI_FUNCTION(0x4, "mmc1")), /* D1 */
  597. SUNXI_PIN(SUNXI_PINCTRL_PIN_PG4,
  598. SUNXI_FUNCTION(0x0, "gpio_in"),
  599. SUNXI_FUNCTION(0x1, "gpio_out"),
  600. SUNXI_FUNCTION(0x2, "ts1"), /* D0 */
  601. SUNXI_FUNCTION(0x3, "csi1"), /* D0 */
  602. SUNXI_FUNCTION(0x4, "mmc1"), /* D2 */
  603. SUNXI_FUNCTION(0x5, "csi0")), /* D8 */
  604. SUNXI_PIN(SUNXI_PINCTRL_PIN_PG5,
  605. SUNXI_FUNCTION(0x0, "gpio_in"),
  606. SUNXI_FUNCTION(0x1, "gpio_out"),
  607. SUNXI_FUNCTION(0x2, "ts1"), /* D1 */
  608. SUNXI_FUNCTION(0x3, "csi1"), /* D1 */
  609. SUNXI_FUNCTION(0x4, "mmc1"), /* D3 */
  610. SUNXI_FUNCTION(0x5, "csi0")), /* D9 */
  611. SUNXI_PIN(SUNXI_PINCTRL_PIN_PG6,
  612. SUNXI_FUNCTION(0x0, "gpio_in"),
  613. SUNXI_FUNCTION(0x1, "gpio_out"),
  614. SUNXI_FUNCTION(0x2, "ts1"), /* D2 */
  615. SUNXI_FUNCTION(0x3, "csi1"), /* D2 */
  616. SUNXI_FUNCTION(0x4, "uart3"), /* TX */
  617. SUNXI_FUNCTION(0x5, "csi0")), /* D10 */
  618. SUNXI_PIN(SUNXI_PINCTRL_PIN_PG7,
  619. SUNXI_FUNCTION(0x0, "gpio_in"),
  620. SUNXI_FUNCTION(0x1, "gpio_out"),
  621. SUNXI_FUNCTION(0x2, "ts1"), /* D3 */
  622. SUNXI_FUNCTION(0x3, "csi1"), /* D3 */
  623. SUNXI_FUNCTION(0x4, "uart3"), /* RX */
  624. SUNXI_FUNCTION(0x5, "csi0")), /* D11 */
  625. SUNXI_PIN(SUNXI_PINCTRL_PIN_PG8,
  626. SUNXI_FUNCTION(0x0, "gpio_in"),
  627. SUNXI_FUNCTION(0x1, "gpio_out"),
  628. SUNXI_FUNCTION(0x2, "ts1"), /* D4 */
  629. SUNXI_FUNCTION(0x3, "csi1"), /* D4 */
  630. SUNXI_FUNCTION(0x4, "uart3"), /* RTS */
  631. SUNXI_FUNCTION(0x5, "csi0")), /* D12 */
  632. SUNXI_PIN(SUNXI_PINCTRL_PIN_PG9,
  633. SUNXI_FUNCTION(0x0, "gpio_in"),
  634. SUNXI_FUNCTION(0x1, "gpio_out"),
  635. SUNXI_FUNCTION(0x2, "ts1"), /* D5 */
  636. SUNXI_FUNCTION(0x3, "csi1"), /* D5 */
  637. SUNXI_FUNCTION(0x4, "uart3"), /* CTS */
  638. SUNXI_FUNCTION(0x5, "csi0")), /* D13 */
  639. SUNXI_PIN(SUNXI_PINCTRL_PIN_PG10,
  640. SUNXI_FUNCTION(0x0, "gpio_in"),
  641. SUNXI_FUNCTION(0x1, "gpio_out"),
  642. SUNXI_FUNCTION(0x2, "ts1"), /* D6 */
  643. SUNXI_FUNCTION(0x3, "csi1"), /* D6 */
  644. SUNXI_FUNCTION(0x4, "uart4"), /* TX */
  645. SUNXI_FUNCTION(0x5, "csi0")), /* D14 */
  646. SUNXI_PIN(SUNXI_PINCTRL_PIN_PG11,
  647. SUNXI_FUNCTION(0x0, "gpio_in"),
  648. SUNXI_FUNCTION(0x1, "gpio_out"),
  649. SUNXI_FUNCTION(0x2, "ts1"), /* D7 */
  650. SUNXI_FUNCTION(0x3, "csi1"), /* D7 */
  651. SUNXI_FUNCTION(0x4, "uart4"), /* RX */
  652. SUNXI_FUNCTION(0x5, "csi0")), /* D15 */
  653. /* Hole */
  654. SUNXI_PIN(SUNXI_PINCTRL_PIN_PH0,
  655. SUNXI_FUNCTION(0x0, "gpio_in"),
  656. SUNXI_FUNCTION(0x1, "gpio_out"),
  657. SUNXI_FUNCTION(0x2, "lcd1"), /* D0 */
  658. SUNXI_FUNCTION(0x3, "pata"), /* ATAA0 */
  659. SUNXI_FUNCTION(0x4, "uart3"), /* TX */
  660. SUNXI_FUNCTION_IRQ(0x6, 0), /* EINT0 */
  661. SUNXI_FUNCTION(0x7, "csi1")), /* D0 */
  662. SUNXI_PIN(SUNXI_PINCTRL_PIN_PH1,
  663. SUNXI_FUNCTION(0x0, "gpio_in"),
  664. SUNXI_FUNCTION(0x1, "gpio_out"),
  665. SUNXI_FUNCTION(0x2, "lcd1"), /* D1 */
  666. SUNXI_FUNCTION(0x3, "pata"), /* ATAA1 */
  667. SUNXI_FUNCTION(0x4, "uart3"), /* RX */
  668. SUNXI_FUNCTION_IRQ(0x6, 1), /* EINT1 */
  669. SUNXI_FUNCTION(0x7, "csi1")), /* D1 */
  670. SUNXI_PIN(SUNXI_PINCTRL_PIN_PH2,
  671. SUNXI_FUNCTION(0x0, "gpio_in"),
  672. SUNXI_FUNCTION(0x1, "gpio_out"),
  673. SUNXI_FUNCTION(0x2, "lcd1"), /* D2 */
  674. SUNXI_FUNCTION(0x3, "pata"), /* ATAA2 */
  675. SUNXI_FUNCTION(0x4, "uart3"), /* RTS */
  676. SUNXI_FUNCTION_IRQ(0x6, 2), /* EINT2 */
  677. SUNXI_FUNCTION(0x7, "csi1")), /* D2 */
  678. SUNXI_PIN(SUNXI_PINCTRL_PIN_PH3,
  679. SUNXI_FUNCTION(0x0, "gpio_in"),
  680. SUNXI_FUNCTION(0x1, "gpio_out"),
  681. SUNXI_FUNCTION(0x2, "lcd1"), /* D3 */
  682. SUNXI_FUNCTION(0x3, "pata"), /* ATAIRQ */
  683. SUNXI_FUNCTION(0x4, "uart3"), /* CTS */
  684. SUNXI_FUNCTION_IRQ(0x6, 3), /* EINT3 */
  685. SUNXI_FUNCTION(0x7, "csi1")), /* D3 */
  686. SUNXI_PIN(SUNXI_PINCTRL_PIN_PH4,
  687. SUNXI_FUNCTION(0x0, "gpio_in"),
  688. SUNXI_FUNCTION(0x1, "gpio_out"),
  689. SUNXI_FUNCTION(0x2, "lcd1"), /* D4 */
  690. SUNXI_FUNCTION(0x3, "pata"), /* ATAD0 */
  691. SUNXI_FUNCTION(0x4, "uart4"), /* TX */
  692. SUNXI_FUNCTION_IRQ(0x6, 4), /* EINT4 */
  693. SUNXI_FUNCTION(0x7, "csi1")), /* D4 */
  694. SUNXI_PIN(SUNXI_PINCTRL_PIN_PH5,
  695. SUNXI_FUNCTION(0x0, "gpio_in"),
  696. SUNXI_FUNCTION(0x1, "gpio_out"),
  697. SUNXI_FUNCTION(0x2, "lcd1"), /* D5 */
  698. SUNXI_FUNCTION(0x3, "pata"), /* ATAD1 */
  699. SUNXI_FUNCTION(0x4, "uart4"), /* RX */
  700. SUNXI_FUNCTION_IRQ(0x6, 5), /* EINT5 */
  701. SUNXI_FUNCTION(0x7, "csi1")), /* D5 */
  702. SUNXI_PIN(SUNXI_PINCTRL_PIN_PH6,
  703. SUNXI_FUNCTION(0x0, "gpio_in"),
  704. SUNXI_FUNCTION(0x1, "gpio_out"),
  705. SUNXI_FUNCTION(0x2, "lcd1"), /* D6 */
  706. SUNXI_FUNCTION(0x3, "pata"), /* ATAD2 */
  707. SUNXI_FUNCTION(0x4, "uart5"), /* TX */
  708. SUNXI_FUNCTION(0x5, "ms"), /* BS */
  709. SUNXI_FUNCTION_IRQ(0x6, 6), /* EINT6 */
  710. SUNXI_FUNCTION(0x7, "csi1")), /* D6 */
  711. SUNXI_PIN(SUNXI_PINCTRL_PIN_PH7,
  712. SUNXI_FUNCTION(0x0, "gpio_in"),
  713. SUNXI_FUNCTION(0x1, "gpio_out"),
  714. SUNXI_FUNCTION(0x2, "lcd1"), /* D7 */
  715. SUNXI_FUNCTION(0x3, "pata"), /* ATAD3 */
  716. SUNXI_FUNCTION(0x4, "uart5"), /* RX */
  717. SUNXI_FUNCTION(0x5, "ms"), /* CLK */
  718. SUNXI_FUNCTION_IRQ(0x6, 7), /* EINT7 */
  719. SUNXI_FUNCTION(0x7, "csi1")), /* D7 */
  720. SUNXI_PIN(SUNXI_PINCTRL_PIN_PH8,
  721. SUNXI_FUNCTION(0x0, "gpio_in"),
  722. SUNXI_FUNCTION(0x1, "gpio_out"),
  723. SUNXI_FUNCTION(0x2, "lcd1"), /* D8 */
  724. SUNXI_FUNCTION(0x3, "pata"), /* ATAD4 */
  725. SUNXI_FUNCTION(0x4, "keypad"), /* IN0 */
  726. SUNXI_FUNCTION(0x5, "ms"), /* D0 */
  727. SUNXI_FUNCTION_IRQ(0x6, 8), /* EINT8 */
  728. SUNXI_FUNCTION(0x7, "csi1")), /* D8 */
  729. SUNXI_PIN(SUNXI_PINCTRL_PIN_PH9,
  730. SUNXI_FUNCTION(0x0, "gpio_in"),
  731. SUNXI_FUNCTION(0x1, "gpio_out"),
  732. SUNXI_FUNCTION(0x2, "lcd1"), /* D9 */
  733. SUNXI_FUNCTION(0x3, "pata"), /* ATAD5 */
  734. SUNXI_FUNCTION(0x4, "keypad"), /* IN1 */
  735. SUNXI_FUNCTION(0x5, "ms"), /* D1 */
  736. SUNXI_FUNCTION_IRQ(0x6, 9), /* EINT9 */
  737. SUNXI_FUNCTION(0x7, "csi1")), /* D9 */
  738. SUNXI_PIN(SUNXI_PINCTRL_PIN_PH10,
  739. SUNXI_FUNCTION(0x0, "gpio_in"),
  740. SUNXI_FUNCTION(0x1, "gpio_out"),
  741. SUNXI_FUNCTION(0x2, "lcd1"), /* D10 */
  742. SUNXI_FUNCTION(0x3, "pata"), /* ATAD6 */
  743. SUNXI_FUNCTION(0x4, "keypad"), /* IN2 */
  744. SUNXI_FUNCTION(0x5, "ms"), /* D2 */
  745. SUNXI_FUNCTION_IRQ(0x6, 10), /* EINT10 */
  746. SUNXI_FUNCTION(0x7, "csi1")), /* D10 */
  747. SUNXI_PIN(SUNXI_PINCTRL_PIN_PH11,
  748. SUNXI_FUNCTION(0x0, "gpio_in"),
  749. SUNXI_FUNCTION(0x1, "gpio_out"),
  750. SUNXI_FUNCTION(0x2, "lcd1"), /* D11 */
  751. SUNXI_FUNCTION(0x3, "pata"), /* ATAD7 */
  752. SUNXI_FUNCTION(0x4, "keypad"), /* IN3 */
  753. SUNXI_FUNCTION(0x5, "ms"), /* D3 */
  754. SUNXI_FUNCTION_IRQ(0x6, 11), /* EINT11 */
  755. SUNXI_FUNCTION(0x7, "csi1")), /* D11 */
  756. SUNXI_PIN(SUNXI_PINCTRL_PIN_PH12,
  757. SUNXI_FUNCTION(0x0, "gpio_in"),
  758. SUNXI_FUNCTION(0x1, "gpio_out"),
  759. SUNXI_FUNCTION(0x2, "lcd1"), /* D12 */
  760. SUNXI_FUNCTION(0x3, "pata"), /* ATAD8 */
  761. SUNXI_FUNCTION(0x4, "ps2"), /* SCK1 */
  762. SUNXI_FUNCTION_IRQ(0x6, 12), /* EINT12 */
  763. SUNXI_FUNCTION(0x7, "csi1")), /* D12 */
  764. SUNXI_PIN(SUNXI_PINCTRL_PIN_PH13,
  765. SUNXI_FUNCTION(0x0, "gpio_in"),
  766. SUNXI_FUNCTION(0x1, "gpio_out"),
  767. SUNXI_FUNCTION(0x2, "lcd1"), /* D13 */
  768. SUNXI_FUNCTION(0x3, "pata"), /* ATAD9 */
  769. SUNXI_FUNCTION(0x4, "ps2"), /* SDA1 */
  770. SUNXI_FUNCTION(0x5, "sim"), /* RST */
  771. SUNXI_FUNCTION_IRQ(0x6, 13), /* EINT13 */
  772. SUNXI_FUNCTION(0x7, "csi1")), /* D13 */
  773. SUNXI_PIN(SUNXI_PINCTRL_PIN_PH14,
  774. SUNXI_FUNCTION(0x0, "gpio_in"),
  775. SUNXI_FUNCTION(0x1, "gpio_out"),
  776. SUNXI_FUNCTION(0x2, "lcd1"), /* D14 */
  777. SUNXI_FUNCTION(0x3, "pata"), /* ATAD10 */
  778. SUNXI_FUNCTION(0x4, "keypad"), /* IN4 */
  779. SUNXI_FUNCTION(0x5, "sim"), /* VPPEN */
  780. SUNXI_FUNCTION_IRQ(0x6, 14), /* EINT14 */
  781. SUNXI_FUNCTION(0x7, "csi1")), /* D14 */
  782. SUNXI_PIN(SUNXI_PINCTRL_PIN_PH15,
  783. SUNXI_FUNCTION(0x0, "gpio_in"),
  784. SUNXI_FUNCTION(0x1, "gpio_out"),
  785. SUNXI_FUNCTION(0x2, "lcd1"), /* D15 */
  786. SUNXI_FUNCTION(0x3, "pata"), /* ATAD11 */
  787. SUNXI_FUNCTION(0x4, "keypad"), /* IN5 */
  788. SUNXI_FUNCTION(0x5, "sim"), /* VPPPP */
  789. SUNXI_FUNCTION_IRQ(0x6, 15), /* EINT15 */
  790. SUNXI_FUNCTION(0x7, "csi1")), /* D15 */
  791. SUNXI_PIN(SUNXI_PINCTRL_PIN_PH16,
  792. SUNXI_FUNCTION(0x0, "gpio_in"),
  793. SUNXI_FUNCTION(0x1, "gpio_out"),
  794. SUNXI_FUNCTION(0x2, "lcd1"), /* D16 */
  795. SUNXI_FUNCTION(0x3, "pata"), /* ATAD12 */
  796. SUNXI_FUNCTION(0x4, "keypad"), /* IN6 */
  797. SUNXI_FUNCTION_IRQ(0x6, 16), /* EINT16 */
  798. SUNXI_FUNCTION(0x7, "csi1")), /* D16 */
  799. SUNXI_PIN(SUNXI_PINCTRL_PIN_PH17,
  800. SUNXI_FUNCTION(0x0, "gpio_in"),
  801. SUNXI_FUNCTION(0x1, "gpio_out"),
  802. SUNXI_FUNCTION(0x2, "lcd1"), /* D17 */
  803. SUNXI_FUNCTION(0x3, "pata"), /* ATAD13 */
  804. SUNXI_FUNCTION(0x4, "keypad"), /* IN7 */
  805. SUNXI_FUNCTION(0x5, "sim"), /* VCCEN */
  806. SUNXI_FUNCTION_IRQ(0x6, 17), /* EINT17 */
  807. SUNXI_FUNCTION(0x7, "csi1")), /* D17 */
  808. SUNXI_PIN(SUNXI_PINCTRL_PIN_PH18,
  809. SUNXI_FUNCTION(0x0, "gpio_in"),
  810. SUNXI_FUNCTION(0x1, "gpio_out"),
  811. SUNXI_FUNCTION(0x2, "lcd1"), /* D18 */
  812. SUNXI_FUNCTION(0x3, "pata"), /* ATAD14 */
  813. SUNXI_FUNCTION(0x4, "keypad"), /* OUT0 */
  814. SUNXI_FUNCTION(0x5, "sim"), /* SCK */
  815. SUNXI_FUNCTION_IRQ(0x6, 18), /* EINT18 */
  816. SUNXI_FUNCTION(0x7, "csi1")), /* D18 */
  817. SUNXI_PIN(SUNXI_PINCTRL_PIN_PH19,
  818. SUNXI_FUNCTION(0x0, "gpio_in"),
  819. SUNXI_FUNCTION(0x1, "gpio_out"),
  820. SUNXI_FUNCTION(0x2, "lcd1"), /* D19 */
  821. SUNXI_FUNCTION(0x3, "pata"), /* ATAD15 */
  822. SUNXI_FUNCTION(0x4, "keypad"), /* OUT1 */
  823. SUNXI_FUNCTION(0x5, "sim"), /* SDA */
  824. SUNXI_FUNCTION_IRQ(0x6, 19), /* EINT19 */
  825. SUNXI_FUNCTION(0x7, "csi1")), /* D19 */
  826. SUNXI_PIN(SUNXI_PINCTRL_PIN_PH20,
  827. SUNXI_FUNCTION(0x0, "gpio_in"),
  828. SUNXI_FUNCTION(0x1, "gpio_out"),
  829. SUNXI_FUNCTION(0x2, "lcd1"), /* D20 */
  830. SUNXI_FUNCTION(0x3, "pata"), /* ATAOE */
  831. SUNXI_FUNCTION(0x4, "can"), /* TX */
  832. SUNXI_FUNCTION_IRQ(0x6, 20), /* EINT20 */
  833. SUNXI_FUNCTION(0x7, "csi1")), /* D20 */
  834. SUNXI_PIN(SUNXI_PINCTRL_PIN_PH21,
  835. SUNXI_FUNCTION(0x0, "gpio_in"),
  836. SUNXI_FUNCTION(0x1, "gpio_out"),
  837. SUNXI_FUNCTION(0x2, "lcd1"), /* D21 */
  838. SUNXI_FUNCTION(0x3, "pata"), /* ATADREQ */
  839. SUNXI_FUNCTION(0x4, "can"), /* RX */
  840. SUNXI_FUNCTION_IRQ(0x6, 21), /* EINT21 */
  841. SUNXI_FUNCTION(0x7, "csi1")), /* D21 */
  842. SUNXI_PIN(SUNXI_PINCTRL_PIN_PH22,
  843. SUNXI_FUNCTION(0x0, "gpio_in"),
  844. SUNXI_FUNCTION(0x1, "gpio_out"),
  845. SUNXI_FUNCTION(0x2, "lcd1"), /* D22 */
  846. SUNXI_FUNCTION(0x3, "pata"), /* ATADACK */
  847. SUNXI_FUNCTION(0x4, "keypad"), /* OUT2 */
  848. SUNXI_FUNCTION(0x5, "mmc1"), /* CMD */
  849. SUNXI_FUNCTION(0x7, "csi1")), /* D22 */
  850. SUNXI_PIN(SUNXI_PINCTRL_PIN_PH23,
  851. SUNXI_FUNCTION(0x0, "gpio_in"),
  852. SUNXI_FUNCTION(0x1, "gpio_out"),
  853. SUNXI_FUNCTION(0x2, "lcd1"), /* D23 */
  854. SUNXI_FUNCTION(0x3, "pata"), /* ATACS0 */
  855. SUNXI_FUNCTION(0x4, "keypad"), /* OUT3 */
  856. SUNXI_FUNCTION(0x5, "mmc1"), /* CLK */
  857. SUNXI_FUNCTION(0x7, "csi1")), /* D23 */
  858. SUNXI_PIN(SUNXI_PINCTRL_PIN_PH24,
  859. SUNXI_FUNCTION(0x0, "gpio_in"),
  860. SUNXI_FUNCTION(0x1, "gpio_out"),
  861. SUNXI_FUNCTION(0x2, "lcd1"), /* CLK */
  862. SUNXI_FUNCTION(0x3, "pata"), /* ATACS1 */
  863. SUNXI_FUNCTION(0x4, "keypad"), /* OUT4 */
  864. SUNXI_FUNCTION(0x5, "mmc1"), /* D0 */
  865. SUNXI_FUNCTION(0x7, "csi1")), /* PCLK */
  866. SUNXI_PIN(SUNXI_PINCTRL_PIN_PH25,
  867. SUNXI_FUNCTION(0x0, "gpio_in"),
  868. SUNXI_FUNCTION(0x1, "gpio_out"),
  869. SUNXI_FUNCTION(0x2, "lcd1"), /* DE */
  870. SUNXI_FUNCTION(0x3, "pata"), /* ATAIORDY */
  871. SUNXI_FUNCTION(0x4, "keypad"), /* OUT5 */
  872. SUNXI_FUNCTION(0x5, "mmc1"), /* D1 */
  873. SUNXI_FUNCTION(0x7, "csi1")), /* FIELD */
  874. SUNXI_PIN(SUNXI_PINCTRL_PIN_PH26,
  875. SUNXI_FUNCTION(0x0, "gpio_in"),
  876. SUNXI_FUNCTION(0x1, "gpio_out"),
  877. SUNXI_FUNCTION(0x2, "lcd1"), /* HSYNC */
  878. SUNXI_FUNCTION(0x3, "pata"), /* ATAIOR */
  879. SUNXI_FUNCTION(0x4, "keypad"), /* OUT6 */
  880. SUNXI_FUNCTION(0x5, "mmc1"), /* D2 */
  881. SUNXI_FUNCTION(0x7, "csi1")), /* HSYNC */
  882. SUNXI_PIN(SUNXI_PINCTRL_PIN_PH27,
  883. SUNXI_FUNCTION(0x0, "gpio_in"),
  884. SUNXI_FUNCTION(0x1, "gpio_out"),
  885. SUNXI_FUNCTION(0x2, "lcd1"), /* VSYNC */
  886. SUNXI_FUNCTION(0x3, "pata"), /* ATAIOW */
  887. SUNXI_FUNCTION(0x4, "keypad"), /* OUT7 */
  888. SUNXI_FUNCTION(0x5, "mmc1"), /* D3 */
  889. SUNXI_FUNCTION(0x7, "csi1")), /* VSYNC */
  890. /* Hole */
  891. SUNXI_PIN(SUNXI_PINCTRL_PIN_PI0,
  892. SUNXI_FUNCTION(0x0, "gpio_in"),
  893. SUNXI_FUNCTION(0x1, "gpio_out")),
  894. SUNXI_PIN(SUNXI_PINCTRL_PIN_PI1,
  895. SUNXI_FUNCTION(0x0, "gpio_in"),
  896. SUNXI_FUNCTION(0x1, "gpio_out")),
  897. SUNXI_PIN(SUNXI_PINCTRL_PIN_PI2,
  898. SUNXI_FUNCTION(0x0, "gpio_in"),
  899. SUNXI_FUNCTION(0x1, "gpio_out")),
  900. SUNXI_PIN(SUNXI_PINCTRL_PIN_PI3,
  901. SUNXI_FUNCTION(0x0, "gpio_in"),
  902. SUNXI_FUNCTION(0x1, "gpio_out"),
  903. SUNXI_FUNCTION(0x2, "pwm")), /* PWM1 */
  904. SUNXI_PIN(SUNXI_PINCTRL_PIN_PI4,
  905. SUNXI_FUNCTION(0x0, "gpio_in"),
  906. SUNXI_FUNCTION(0x1, "gpio_out"),
  907. SUNXI_FUNCTION(0x2, "mmc3")), /* CMD */
  908. SUNXI_PIN(SUNXI_PINCTRL_PIN_PI5,
  909. SUNXI_FUNCTION(0x0, "gpio_in"),
  910. SUNXI_FUNCTION(0x1, "gpio_out"),
  911. SUNXI_FUNCTION(0x2, "mmc3")), /* CLK */
  912. SUNXI_PIN(SUNXI_PINCTRL_PIN_PI6,
  913. SUNXI_FUNCTION(0x0, "gpio_in"),
  914. SUNXI_FUNCTION(0x1, "gpio_out"),
  915. SUNXI_FUNCTION(0x2, "mmc3")), /* D0 */
  916. SUNXI_PIN(SUNXI_PINCTRL_PIN_PI7,
  917. SUNXI_FUNCTION(0x0, "gpio_in"),
  918. SUNXI_FUNCTION(0x1, "gpio_out"),
  919. SUNXI_FUNCTION(0x2, "mmc3")), /* D1 */
  920. SUNXI_PIN(SUNXI_PINCTRL_PIN_PI8,
  921. SUNXI_FUNCTION(0x0, "gpio_in"),
  922. SUNXI_FUNCTION(0x1, "gpio_out"),
  923. SUNXI_FUNCTION(0x2, "mmc3")), /* D2 */
  924. SUNXI_PIN(SUNXI_PINCTRL_PIN_PI9,
  925. SUNXI_FUNCTION(0x0, "gpio_in"),
  926. SUNXI_FUNCTION(0x1, "gpio_out"),
  927. SUNXI_FUNCTION(0x2, "mmc3")), /* D3 */
  928. SUNXI_PIN(SUNXI_PINCTRL_PIN_PI10,
  929. SUNXI_FUNCTION(0x0, "gpio_in"),
  930. SUNXI_FUNCTION(0x1, "gpio_out"),
  931. SUNXI_FUNCTION(0x2, "spi0"), /* CS0 */
  932. SUNXI_FUNCTION(0x3, "uart5"), /* TX */
  933. SUNXI_FUNCTION_IRQ(0x6, 22)), /* EINT22 */
  934. SUNXI_PIN(SUNXI_PINCTRL_PIN_PI11,
  935. SUNXI_FUNCTION(0x0, "gpio_in"),
  936. SUNXI_FUNCTION(0x1, "gpio_out"),
  937. SUNXI_FUNCTION(0x2, "spi0"), /* CLK */
  938. SUNXI_FUNCTION(0x3, "uart5"), /* RX */
  939. SUNXI_FUNCTION_IRQ(0x6, 23)), /* EINT23 */
  940. SUNXI_PIN(SUNXI_PINCTRL_PIN_PI12,
  941. SUNXI_FUNCTION(0x0, "gpio_in"),
  942. SUNXI_FUNCTION(0x1, "gpio_out"),
  943. SUNXI_FUNCTION(0x2, "spi0"), /* MOSI */
  944. SUNXI_FUNCTION(0x3, "uart6"), /* TX */
  945. SUNXI_FUNCTION_IRQ(0x6, 24)), /* EINT24 */
  946. SUNXI_PIN(SUNXI_PINCTRL_PIN_PI13,
  947. SUNXI_FUNCTION(0x0, "gpio_in"),
  948. SUNXI_FUNCTION(0x1, "gpio_out"),
  949. SUNXI_FUNCTION(0x2, "spi0"), /* MISO */
  950. SUNXI_FUNCTION(0x3, "uart6"), /* RX */
  951. SUNXI_FUNCTION_IRQ(0x6, 25)), /* EINT25 */
  952. SUNXI_PIN(SUNXI_PINCTRL_PIN_PI14,
  953. SUNXI_FUNCTION(0x0, "gpio_in"),
  954. SUNXI_FUNCTION(0x1, "gpio_out"),
  955. SUNXI_FUNCTION(0x2, "spi0"), /* CS1 */
  956. SUNXI_FUNCTION(0x3, "ps2"), /* SCK1 */
  957. SUNXI_FUNCTION(0x4, "timer4"), /* TCLKIN0 */
  958. SUNXI_FUNCTION_IRQ(0x6, 26)), /* EINT26 */
  959. SUNXI_PIN(SUNXI_PINCTRL_PIN_PI15,
  960. SUNXI_FUNCTION(0x0, "gpio_in"),
  961. SUNXI_FUNCTION(0x1, "gpio_out"),
  962. SUNXI_FUNCTION(0x2, "spi1"), /* CS1 */
  963. SUNXI_FUNCTION(0x3, "ps2"), /* SDA1 */
  964. SUNXI_FUNCTION(0x4, "timer5"), /* TCLKIN1 */
  965. SUNXI_FUNCTION_IRQ(0x6, 27)), /* EINT27 */
  966. SUNXI_PIN(SUNXI_PINCTRL_PIN_PI16,
  967. SUNXI_FUNCTION(0x0, "gpio_in"),
  968. SUNXI_FUNCTION(0x1, "gpio_out"),
  969. SUNXI_FUNCTION(0x2, "spi1"), /* CS0 */
  970. SUNXI_FUNCTION(0x3, "uart2"), /* RTS */
  971. SUNXI_FUNCTION_IRQ(0x6, 28)), /* EINT28 */
  972. SUNXI_PIN(SUNXI_PINCTRL_PIN_PI17,
  973. SUNXI_FUNCTION(0x0, "gpio_in"),
  974. SUNXI_FUNCTION(0x1, "gpio_out"),
  975. SUNXI_FUNCTION(0x2, "spi1"), /* CLK */
  976. SUNXI_FUNCTION(0x3, "uart2"), /* CTS */
  977. SUNXI_FUNCTION_IRQ(0x6, 29)), /* EINT29 */
  978. SUNXI_PIN(SUNXI_PINCTRL_PIN_PI18,
  979. SUNXI_FUNCTION(0x0, "gpio_in"),
  980. SUNXI_FUNCTION(0x1, "gpio_out"),
  981. SUNXI_FUNCTION(0x2, "spi1"), /* MOSI */
  982. SUNXI_FUNCTION(0x3, "uart2"), /* TX */
  983. SUNXI_FUNCTION_IRQ(0x6, 30)), /* EINT30 */
  984. SUNXI_PIN(SUNXI_PINCTRL_PIN_PI19,
  985. SUNXI_FUNCTION(0x0, "gpio_in"),
  986. SUNXI_FUNCTION(0x1, "gpio_out"),
  987. SUNXI_FUNCTION(0x2, "spi1"), /* MISO */
  988. SUNXI_FUNCTION(0x3, "uart2"), /* RX */
  989. SUNXI_FUNCTION_IRQ(0x6, 31)), /* EINT31 */
  990. SUNXI_PIN(SUNXI_PINCTRL_PIN_PI20,
  991. SUNXI_FUNCTION(0x0, "gpio_in"),
  992. SUNXI_FUNCTION(0x1, "gpio_out"),
  993. SUNXI_FUNCTION(0x2, "ps2"), /* SCK0 */
  994. SUNXI_FUNCTION(0x3, "uart7"), /* TX */
  995. SUNXI_FUNCTION(0x4, "hdmi")), /* HSCL */
  996. SUNXI_PIN(SUNXI_PINCTRL_PIN_PI21,
  997. SUNXI_FUNCTION(0x0, "gpio_in"),
  998. SUNXI_FUNCTION(0x1, "gpio_out"),
  999. SUNXI_FUNCTION(0x2, "ps2"), /* SDA0 */
  1000. SUNXI_FUNCTION(0x3, "uart7"), /* RX */
  1001. SUNXI_FUNCTION(0x4, "hdmi")), /* HSDA */
  1002. };
  1003. static const struct sunxi_desc_pin sun5i_a13_pins[] = {
  1004. /* Hole */
  1005. SUNXI_PIN(SUNXI_PINCTRL_PIN_PB0,
  1006. SUNXI_FUNCTION(0x0, "gpio_in"),
  1007. SUNXI_FUNCTION(0x1, "gpio_out"),
  1008. SUNXI_FUNCTION(0x2, "i2c0")), /* SCK */
  1009. SUNXI_PIN(SUNXI_PINCTRL_PIN_PB1,
  1010. SUNXI_FUNCTION(0x0, "gpio_in"),
  1011. SUNXI_FUNCTION(0x1, "gpio_out"),
  1012. SUNXI_FUNCTION(0x2, "i2c0")), /* SDA */
  1013. SUNXI_PIN(SUNXI_PINCTRL_PIN_PB2,
  1014. SUNXI_FUNCTION(0x0, "gpio_in"),
  1015. SUNXI_FUNCTION(0x1, "gpio_out"),
  1016. SUNXI_FUNCTION(0x2, "pwm"),
  1017. SUNXI_FUNCTION_IRQ(0x6, 16)), /* EINT16 */
  1018. SUNXI_PIN(SUNXI_PINCTRL_PIN_PB3,
  1019. SUNXI_FUNCTION(0x0, "gpio_in"),
  1020. SUNXI_FUNCTION(0x1, "gpio_out"),
  1021. SUNXI_FUNCTION(0x2, "ir0"), /* TX */
  1022. SUNXI_FUNCTION_IRQ(0x6, 17)), /* EINT17 */
  1023. SUNXI_PIN(SUNXI_PINCTRL_PIN_PB4,
  1024. SUNXI_FUNCTION(0x0, "gpio_in"),
  1025. SUNXI_FUNCTION(0x1, "gpio_out"),
  1026. SUNXI_FUNCTION(0x2, "ir0"), /* RX */
  1027. SUNXI_FUNCTION_IRQ(0x6, 18)), /* EINT18 */
  1028. /* Hole */
  1029. SUNXI_PIN(SUNXI_PINCTRL_PIN_PB10,
  1030. SUNXI_FUNCTION(0x0, "gpio_in"),
  1031. SUNXI_FUNCTION(0x1, "gpio_out"),
  1032. SUNXI_FUNCTION(0x2, "spi2"), /* CS1 */
  1033. SUNXI_FUNCTION_IRQ(0x6, 24)), /* EINT24 */
  1034. /* Hole */
  1035. SUNXI_PIN(SUNXI_PINCTRL_PIN_PB15,
  1036. SUNXI_FUNCTION(0x0, "gpio_in"),
  1037. SUNXI_FUNCTION(0x1, "gpio_out"),
  1038. SUNXI_FUNCTION(0x2, "i2c1")), /* SCK */
  1039. SUNXI_PIN(SUNXI_PINCTRL_PIN_PB16,
  1040. SUNXI_FUNCTION(0x0, "gpio_in"),
  1041. SUNXI_FUNCTION(0x1, "gpio_out"),
  1042. SUNXI_FUNCTION(0x2, "i2c1")), /* SDA */
  1043. SUNXI_PIN(SUNXI_PINCTRL_PIN_PB17,
  1044. SUNXI_FUNCTION(0x0, "gpio_in"),
  1045. SUNXI_FUNCTION(0x1, "gpio_out"),
  1046. SUNXI_FUNCTION(0x2, "i2c2")), /* SCK */
  1047. SUNXI_PIN(SUNXI_PINCTRL_PIN_PB18,
  1048. SUNXI_FUNCTION(0x0, "gpio_in"),
  1049. SUNXI_FUNCTION(0x1, "gpio_out"),
  1050. SUNXI_FUNCTION(0x2, "i2c2")), /* SDA */
  1051. /* Hole */
  1052. SUNXI_PIN(SUNXI_PINCTRL_PIN_PC0,
  1053. SUNXI_FUNCTION(0x0, "gpio_in"),
  1054. SUNXI_FUNCTION(0x1, "gpio_out"),
  1055. SUNXI_FUNCTION(0x2, "nand0"), /* NWE */
  1056. SUNXI_FUNCTION(0x3, "spi0")), /* MOSI */
  1057. SUNXI_PIN(SUNXI_PINCTRL_PIN_PC1,
  1058. SUNXI_FUNCTION(0x0, "gpio_in"),
  1059. SUNXI_FUNCTION(0x1, "gpio_out"),
  1060. SUNXI_FUNCTION(0x2, "nand0"), /* NALE */
  1061. SUNXI_FUNCTION(0x3, "spi0")), /* MISO */
  1062. SUNXI_PIN(SUNXI_PINCTRL_PIN_PC2,
  1063. SUNXI_FUNCTION(0x0, "gpio_in"),
  1064. SUNXI_FUNCTION(0x1, "gpio_out"),
  1065. SUNXI_FUNCTION(0x2, "nand0"), /* NCLE */
  1066. SUNXI_FUNCTION(0x3, "spi0")), /* CLK */
  1067. SUNXI_PIN(SUNXI_PINCTRL_PIN_PC3,
  1068. SUNXI_FUNCTION(0x0, "gpio_in"),
  1069. SUNXI_FUNCTION(0x1, "gpio_out"),
  1070. SUNXI_FUNCTION(0x2, "nand0"), /* NCE1 */
  1071. SUNXI_FUNCTION(0x3, "spi0")), /* CS0 */
  1072. SUNXI_PIN(SUNXI_PINCTRL_PIN_PC4,
  1073. SUNXI_FUNCTION(0x0, "gpio_in"),
  1074. SUNXI_FUNCTION(0x1, "gpio_out"),
  1075. SUNXI_FUNCTION(0x2, "nand0")), /* NCE0 */
  1076. SUNXI_PIN(SUNXI_PINCTRL_PIN_PC5,
  1077. SUNXI_FUNCTION(0x0, "gpio_in"),
  1078. SUNXI_FUNCTION(0x1, "gpio_out"),
  1079. SUNXI_FUNCTION(0x2, "nand0")), /* NRE */
  1080. SUNXI_PIN(SUNXI_PINCTRL_PIN_PC6,
  1081. SUNXI_FUNCTION(0x0, "gpio_in"),
  1082. SUNXI_FUNCTION(0x1, "gpio_out"),
  1083. SUNXI_FUNCTION(0x2, "nand0"), /* NRB0 */
  1084. SUNXI_FUNCTION(0x3, "mmc2")), /* CMD */
  1085. SUNXI_PIN(SUNXI_PINCTRL_PIN_PC7,
  1086. SUNXI_FUNCTION(0x0, "gpio_in"),
  1087. SUNXI_FUNCTION(0x1, "gpio_out"),
  1088. SUNXI_FUNCTION(0x2, "nand0"), /* NRB1 */
  1089. SUNXI_FUNCTION(0x3, "mmc2")), /* CLK */
  1090. SUNXI_PIN(SUNXI_PINCTRL_PIN_PC8,
  1091. SUNXI_FUNCTION(0x0, "gpio_in"),
  1092. SUNXI_FUNCTION(0x1, "gpio_out"),
  1093. SUNXI_FUNCTION(0x2, "nand0"), /* NDQ0 */
  1094. SUNXI_FUNCTION(0x3, "mmc2")), /* D0 */
  1095. SUNXI_PIN(SUNXI_PINCTRL_PIN_PC9,
  1096. SUNXI_FUNCTION(0x0, "gpio_in"),
  1097. SUNXI_FUNCTION(0x1, "gpio_out"),
  1098. SUNXI_FUNCTION(0x2, "nand0"), /* NDQ1 */
  1099. SUNXI_FUNCTION(0x3, "mmc2")), /* D1 */
  1100. SUNXI_PIN(SUNXI_PINCTRL_PIN_PC10,
  1101. SUNXI_FUNCTION(0x0, "gpio_in"),
  1102. SUNXI_FUNCTION(0x1, "gpio_out"),
  1103. SUNXI_FUNCTION(0x2, "nand0"), /* NDQ2 */
  1104. SUNXI_FUNCTION(0x3, "mmc2")), /* D2 */
  1105. SUNXI_PIN(SUNXI_PINCTRL_PIN_PC11,
  1106. SUNXI_FUNCTION(0x0, "gpio_in"),
  1107. SUNXI_FUNCTION(0x1, "gpio_out"),
  1108. SUNXI_FUNCTION(0x2, "nand0"), /* NDQ3 */
  1109. SUNXI_FUNCTION(0x3, "mmc2")), /* D3 */
  1110. SUNXI_PIN(SUNXI_PINCTRL_PIN_PC12,
  1111. SUNXI_FUNCTION(0x0, "gpio_in"),
  1112. SUNXI_FUNCTION(0x1, "gpio_out"),
  1113. SUNXI_FUNCTION(0x2, "nand0"), /* NDQ4 */
  1114. SUNXI_FUNCTION(0x3, "mmc2")), /* D4 */
  1115. SUNXI_PIN(SUNXI_PINCTRL_PIN_PC13,
  1116. SUNXI_FUNCTION(0x0, "gpio_in"),
  1117. SUNXI_FUNCTION(0x1, "gpio_out"),
  1118. SUNXI_FUNCTION(0x2, "nand0"), /* NDQ5 */
  1119. SUNXI_FUNCTION(0x3, "mmc2")), /* D5 */
  1120. SUNXI_PIN(SUNXI_PINCTRL_PIN_PC14,
  1121. SUNXI_FUNCTION(0x0, "gpio_in"),
  1122. SUNXI_FUNCTION(0x1, "gpio_out"),
  1123. SUNXI_FUNCTION(0x2, "nand0"), /* NDQ6 */
  1124. SUNXI_FUNCTION(0x3, "mmc2")), /* D6 */
  1125. SUNXI_PIN(SUNXI_PINCTRL_PIN_PC15,
  1126. SUNXI_FUNCTION(0x0, "gpio_in"),
  1127. SUNXI_FUNCTION(0x1, "gpio_out"),
  1128. SUNXI_FUNCTION(0x2, "nand0"), /* NDQ7 */
  1129. SUNXI_FUNCTION(0x3, "mmc2")), /* D7 */
  1130. /* Hole */
  1131. SUNXI_PIN(SUNXI_PINCTRL_PIN_PC19,
  1132. SUNXI_FUNCTION(0x0, "gpio_in"),
  1133. SUNXI_FUNCTION(0x1, "gpio_out"),
  1134. SUNXI_FUNCTION(0x2, "nand0"), /* NDQS */
  1135. SUNXI_FUNCTION(0x4, "uart3")), /* RTS */
  1136. /* Hole */
  1137. SUNXI_PIN(SUNXI_PINCTRL_PIN_PD2,
  1138. SUNXI_FUNCTION(0x0, "gpio_in"),
  1139. SUNXI_FUNCTION(0x1, "gpio_out"),
  1140. SUNXI_FUNCTION(0x2, "lcd0")), /* D2 */
  1141. SUNXI_PIN(SUNXI_PINCTRL_PIN_PD3,
  1142. SUNXI_FUNCTION(0x0, "gpio_in"),
  1143. SUNXI_FUNCTION(0x1, "gpio_out"),
  1144. SUNXI_FUNCTION(0x2, "lcd0")), /* D3 */
  1145. SUNXI_PIN(SUNXI_PINCTRL_PIN_PD4,
  1146. SUNXI_FUNCTION(0x0, "gpio_in"),
  1147. SUNXI_FUNCTION(0x1, "gpio_out"),
  1148. SUNXI_FUNCTION(0x2, "lcd0")), /* D4 */
  1149. SUNXI_PIN(SUNXI_PINCTRL_PIN_PD5,
  1150. SUNXI_FUNCTION(0x0, "gpio_in"),
  1151. SUNXI_FUNCTION(0x1, "gpio_out"),
  1152. SUNXI_FUNCTION(0x2, "lcd0")), /* D5 */
  1153. SUNXI_PIN(SUNXI_PINCTRL_PIN_PD6,
  1154. SUNXI_FUNCTION(0x0, "gpio_in"),
  1155. SUNXI_FUNCTION(0x1, "gpio_out"),
  1156. SUNXI_FUNCTION(0x2, "lcd0")), /* D6 */
  1157. SUNXI_PIN(SUNXI_PINCTRL_PIN_PD7,
  1158. SUNXI_FUNCTION(0x0, "gpio_in"),
  1159. SUNXI_FUNCTION(0x1, "gpio_out"),
  1160. SUNXI_FUNCTION(0x2, "lcd0")), /* D7 */
  1161. /* Hole */
  1162. SUNXI_PIN(SUNXI_PINCTRL_PIN_PD10,
  1163. SUNXI_FUNCTION(0x0, "gpio_in"),
  1164. SUNXI_FUNCTION(0x1, "gpio_out"),
  1165. SUNXI_FUNCTION(0x2, "lcd0")), /* D10 */
  1166. SUNXI_PIN(SUNXI_PINCTRL_PIN_PD11,
  1167. SUNXI_FUNCTION(0x0, "gpio_in"),
  1168. SUNXI_FUNCTION(0x1, "gpio_out"),
  1169. SUNXI_FUNCTION(0x2, "lcd0")), /* D11 */
  1170. SUNXI_PIN(SUNXI_PINCTRL_PIN_PD12,
  1171. SUNXI_FUNCTION(0x0, "gpio_in"),
  1172. SUNXI_FUNCTION(0x1, "gpio_out"),
  1173. SUNXI_FUNCTION(0x2, "lcd0")), /* D12 */
  1174. SUNXI_PIN(SUNXI_PINCTRL_PIN_PD13,
  1175. SUNXI_FUNCTION(0x0, "gpio_in"),
  1176. SUNXI_FUNCTION(0x1, "gpio_out"),
  1177. SUNXI_FUNCTION(0x2, "lcd0")), /* D13 */
  1178. SUNXI_PIN(SUNXI_PINCTRL_PIN_PD14,
  1179. SUNXI_FUNCTION(0x0, "gpio_in"),
  1180. SUNXI_FUNCTION(0x1, "gpio_out"),
  1181. SUNXI_FUNCTION(0x2, "lcd0")), /* D14 */
  1182. SUNXI_PIN(SUNXI_PINCTRL_PIN_PD15,
  1183. SUNXI_FUNCTION(0x0, "gpio_in"),
  1184. SUNXI_FUNCTION(0x1, "gpio_out"),
  1185. SUNXI_FUNCTION(0x2, "lcd0")), /* D15 */
  1186. /* Hole */
  1187. SUNXI_PIN(SUNXI_PINCTRL_PIN_PD18,
  1188. SUNXI_FUNCTION(0x0, "gpio_in"),
  1189. SUNXI_FUNCTION(0x1, "gpio_out"),
  1190. SUNXI_FUNCTION(0x2, "lcd0")), /* D18 */
  1191. SUNXI_PIN(SUNXI_PINCTRL_PIN_PD19,
  1192. SUNXI_FUNCTION(0x0, "gpio_in"),
  1193. SUNXI_FUNCTION(0x1, "gpio_out"),
  1194. SUNXI_FUNCTION(0x2, "lcd0")), /* D19 */
  1195. SUNXI_PIN(SUNXI_PINCTRL_PIN_PD20,
  1196. SUNXI_FUNCTION(0x0, "gpio_in"),
  1197. SUNXI_FUNCTION(0x1, "gpio_out"),
  1198. SUNXI_FUNCTION(0x2, "lcd0")), /* D20 */
  1199. SUNXI_PIN(SUNXI_PINCTRL_PIN_PD21,
  1200. SUNXI_FUNCTION(0x0, "gpio_in"),
  1201. SUNXI_FUNCTION(0x1, "gpio_out"),
  1202. SUNXI_FUNCTION(0x2, "lcd0")), /* D21 */
  1203. SUNXI_PIN(SUNXI_PINCTRL_PIN_PD22,
  1204. SUNXI_FUNCTION(0x0, "gpio_in"),
  1205. SUNXI_FUNCTION(0x1, "gpio_out"),
  1206. SUNXI_FUNCTION(0x2, "lcd0")), /* D22 */
  1207. SUNXI_PIN(SUNXI_PINCTRL_PIN_PD23,
  1208. SUNXI_FUNCTION(0x0, "gpio_in"),
  1209. SUNXI_FUNCTION(0x1, "gpio_out"),
  1210. SUNXI_FUNCTION(0x2, "lcd0")), /* D23 */
  1211. SUNXI_PIN(SUNXI_PINCTRL_PIN_PD24,
  1212. SUNXI_FUNCTION(0x0, "gpio_in"),
  1213. SUNXI_FUNCTION(0x1, "gpio_out"),
  1214. SUNXI_FUNCTION(0x2, "lcd0")), /* CLK */
  1215. SUNXI_PIN(SUNXI_PINCTRL_PIN_PD25,
  1216. SUNXI_FUNCTION(0x0, "gpio_in"),
  1217. SUNXI_FUNCTION(0x1, "gpio_out"),
  1218. SUNXI_FUNCTION(0x2, "lcd0")), /* DE */
  1219. SUNXI_PIN(SUNXI_PINCTRL_PIN_PD26,
  1220. SUNXI_FUNCTION(0x0, "gpio_in"),
  1221. SUNXI_FUNCTION(0x1, "gpio_out"),
  1222. SUNXI_FUNCTION(0x2, "lcd0")), /* HSYNC */
  1223. SUNXI_PIN(SUNXI_PINCTRL_PIN_PD27,
  1224. SUNXI_FUNCTION(0x0, "gpio_in"),
  1225. SUNXI_FUNCTION(0x1, "gpio_out"),
  1226. SUNXI_FUNCTION(0x2, "lcd0")), /* VSYNC */
  1227. /* Hole */
  1228. SUNXI_PIN(SUNXI_PINCTRL_PIN_PE0,
  1229. SUNXI_FUNCTION(0x0, "gpio_in"),
  1230. SUNXI_FUNCTION(0x3, "csi0"), /* PCLK */
  1231. SUNXI_FUNCTION(0x4, "spi2"), /* CS0 */
  1232. SUNXI_FUNCTION_IRQ(0x6, 14)), /* EINT14 */
  1233. SUNXI_PIN(SUNXI_PINCTRL_PIN_PE1,
  1234. SUNXI_FUNCTION(0x0, "gpio_in"),
  1235. SUNXI_FUNCTION(0x3, "csi0"), /* MCLK */
  1236. SUNXI_FUNCTION(0x4, "spi2"), /* CLK */
  1237. SUNXI_FUNCTION_IRQ(0x6, 15)), /* EINT15 */
  1238. SUNXI_PIN(SUNXI_PINCTRL_PIN_PE2,
  1239. SUNXI_FUNCTION(0x0, "gpio_in"),
  1240. SUNXI_FUNCTION(0x3, "csi0"), /* HSYNC */
  1241. SUNXI_FUNCTION(0x4, "spi2")), /* MOSI */
  1242. SUNXI_PIN(SUNXI_PINCTRL_PIN_PE3,
  1243. SUNXI_FUNCTION(0x0, "gpio_in"),
  1244. SUNXI_FUNCTION(0x1, "gpio_out"),
  1245. SUNXI_FUNCTION(0x3, "csi0"), /* VSYNC */
  1246. SUNXI_FUNCTION(0x4, "spi2")), /* MISO */
  1247. SUNXI_PIN(SUNXI_PINCTRL_PIN_PE4,
  1248. SUNXI_FUNCTION(0x0, "gpio_in"),
  1249. SUNXI_FUNCTION(0x1, "gpio_out"),
  1250. SUNXI_FUNCTION(0x3, "csi0"), /* D0 */
  1251. SUNXI_FUNCTION(0x4, "mmc2")), /* D0 */
  1252. SUNXI_PIN(SUNXI_PINCTRL_PIN_PE5,
  1253. SUNXI_FUNCTION(0x0, "gpio_in"),
  1254. SUNXI_FUNCTION(0x1, "gpio_out"),
  1255. SUNXI_FUNCTION(0x3, "csi0"), /* D1 */
  1256. SUNXI_FUNCTION(0x4, "mmc2")), /* D1 */
  1257. SUNXI_PIN(SUNXI_PINCTRL_PIN_PE6,
  1258. SUNXI_FUNCTION(0x0, "gpio_in"),
  1259. SUNXI_FUNCTION(0x1, "gpio_out"),
  1260. SUNXI_FUNCTION(0x3, "csi0"), /* D2 */
  1261. SUNXI_FUNCTION(0x4, "mmc2")), /* D2 */
  1262. SUNXI_PIN(SUNXI_PINCTRL_PIN_PE7,
  1263. SUNXI_FUNCTION(0x0, "gpio_in"),
  1264. SUNXI_FUNCTION(0x1, "gpio_out"),
  1265. SUNXI_FUNCTION(0x3, "csi0"), /* D3 */
  1266. SUNXI_FUNCTION(0x4, "mmc2")), /* D3 */
  1267. SUNXI_PIN(SUNXI_PINCTRL_PIN_PE8,
  1268. SUNXI_FUNCTION(0x0, "gpio_in"),
  1269. SUNXI_FUNCTION(0x1, "gpio_out"),
  1270. SUNXI_FUNCTION(0x3, "csi0"), /* D4 */
  1271. SUNXI_FUNCTION(0x4, "mmc2")), /* CMD */
  1272. SUNXI_PIN(SUNXI_PINCTRL_PIN_PE9,
  1273. SUNXI_FUNCTION(0x0, "gpio_in"),
  1274. SUNXI_FUNCTION(0x1, "gpio_out"),
  1275. SUNXI_FUNCTION(0x3, "csi0"), /* D5 */
  1276. SUNXI_FUNCTION(0x4, "mmc2")), /* CLK */
  1277. SUNXI_PIN(SUNXI_PINCTRL_PIN_PE10,
  1278. SUNXI_FUNCTION(0x0, "gpio_in"),
  1279. SUNXI_FUNCTION(0x1, "gpio_out"),
  1280. SUNXI_FUNCTION(0x3, "csi0"), /* D6 */
  1281. SUNXI_FUNCTION(0x4, "uart1")), /* TX */
  1282. SUNXI_PIN(SUNXI_PINCTRL_PIN_PE11,
  1283. SUNXI_FUNCTION(0x0, "gpio_in"),
  1284. SUNXI_FUNCTION(0x1, "gpio_out"),
  1285. SUNXI_FUNCTION(0x3, "csi0"), /* D7 */
  1286. SUNXI_FUNCTION(0x4, "uart1")), /* RX */
  1287. /* Hole */
  1288. SUNXI_PIN(SUNXI_PINCTRL_PIN_PF0,
  1289. SUNXI_FUNCTION(0x0, "gpio_in"),
  1290. SUNXI_FUNCTION(0x1, "gpio_out"),
  1291. SUNXI_FUNCTION(0x4, "mmc0")), /* D1 */
  1292. SUNXI_PIN(SUNXI_PINCTRL_PIN_PF1,
  1293. SUNXI_FUNCTION(0x0, "gpio_in"),
  1294. SUNXI_FUNCTION(0x1, "gpio_out"),
  1295. SUNXI_FUNCTION(0x4, "mmc0")), /* D0 */
  1296. SUNXI_PIN(SUNXI_PINCTRL_PIN_PF2,
  1297. SUNXI_FUNCTION(0x0, "gpio_in"),
  1298. SUNXI_FUNCTION(0x1, "gpio_out"),
  1299. SUNXI_FUNCTION(0x4, "mmc0")), /* CLK */
  1300. SUNXI_PIN(SUNXI_PINCTRL_PIN_PF3,
  1301. SUNXI_FUNCTION(0x0, "gpio_in"),
  1302. SUNXI_FUNCTION(0x1, "gpio_out"),
  1303. SUNXI_FUNCTION(0x4, "mmc0")), /* CMD */
  1304. SUNXI_PIN(SUNXI_PINCTRL_PIN_PF4,
  1305. SUNXI_FUNCTION(0x0, "gpio_in"),
  1306. SUNXI_FUNCTION(0x1, "gpio_out"),
  1307. SUNXI_FUNCTION(0x4, "mmc0")), /* D3 */
  1308. SUNXI_PIN(SUNXI_PINCTRL_PIN_PF5,
  1309. SUNXI_FUNCTION(0x0, "gpio_in"),
  1310. SUNXI_FUNCTION(0x1, "gpio_out"),
  1311. SUNXI_FUNCTION(0x4, "mmc0")), /* D2 */
  1312. /* Hole */
  1313. SUNXI_PIN(SUNXI_PINCTRL_PIN_PG0,
  1314. SUNXI_FUNCTION(0x0, "gpio_in"),
  1315. SUNXI_FUNCTION(0x1, "gpio_out"),
  1316. SUNXI_FUNCTION_IRQ(0x6, 0)), /* EINT0 */
  1317. SUNXI_PIN(SUNXI_PINCTRL_PIN_PG1,
  1318. SUNXI_FUNCTION(0x0, "gpio_in"),
  1319. SUNXI_FUNCTION(0x1, "gpio_out"),
  1320. SUNXI_FUNCTION_IRQ(0x6, 1)), /* EINT1 */
  1321. SUNXI_PIN(SUNXI_PINCTRL_PIN_PG2,
  1322. SUNXI_FUNCTION(0x0, "gpio_in"),
  1323. SUNXI_FUNCTION(0x1, "gpio_out"),
  1324. SUNXI_FUNCTION_IRQ(0x6, 2)), /* EINT2 */
  1325. SUNXI_PIN(SUNXI_PINCTRL_PIN_PG3,
  1326. SUNXI_FUNCTION(0x0, "gpio_in"),
  1327. SUNXI_FUNCTION(0x1, "gpio_out"),
  1328. SUNXI_FUNCTION(0x2, "mmc1"), /* CMD */
  1329. SUNXI_FUNCTION(0x4, "uart1"), /* TX */
  1330. SUNXI_FUNCTION_IRQ(0x6, 3)), /* EINT3 */
  1331. SUNXI_PIN(SUNXI_PINCTRL_PIN_PG4,
  1332. SUNXI_FUNCTION(0x0, "gpio_in"),
  1333. SUNXI_FUNCTION(0x1, "gpio_out"),
  1334. SUNXI_FUNCTION(0x2, "mmc1"), /* CLK */
  1335. SUNXI_FUNCTION(0x4, "uart1"), /* RX */
  1336. SUNXI_FUNCTION_IRQ(0x6, 4)), /* EINT4 */
  1337. /* Hole */
  1338. SUNXI_PIN(SUNXI_PINCTRL_PIN_PG9,
  1339. SUNXI_FUNCTION(0x0, "gpio_in"),
  1340. SUNXI_FUNCTION(0x1, "gpio_out"),
  1341. SUNXI_FUNCTION(0x2, "spi1"), /* CS0 */
  1342. SUNXI_FUNCTION(0x3, "uart3"), /* TX */
  1343. SUNXI_FUNCTION_IRQ(0x6, 9)), /* EINT9 */
  1344. SUNXI_PIN(SUNXI_PINCTRL_PIN_PG10,
  1345. SUNXI_FUNCTION(0x0, "gpio_in"),
  1346. SUNXI_FUNCTION(0x1, "gpio_out"),
  1347. SUNXI_FUNCTION(0x2, "spi1"), /* CLK */
  1348. SUNXI_FUNCTION(0x3, "uart3"), /* RX */
  1349. SUNXI_FUNCTION_IRQ(0x6, 10)), /* EINT10 */
  1350. SUNXI_PIN(SUNXI_PINCTRL_PIN_PG11,
  1351. SUNXI_FUNCTION(0x0, "gpio_in"),
  1352. SUNXI_FUNCTION(0x1, "gpio_out"),
  1353. SUNXI_FUNCTION(0x2, "spi1"), /* MOSI */
  1354. SUNXI_FUNCTION(0x3, "uart3"), /* CTS */
  1355. SUNXI_FUNCTION_IRQ(0x6, 11)), /* EINT11 */
  1356. SUNXI_PIN(SUNXI_PINCTRL_PIN_PG12,
  1357. SUNXI_FUNCTION(0x0, "gpio_in"),
  1358. SUNXI_FUNCTION(0x1, "gpio_out"),
  1359. SUNXI_FUNCTION(0x2, "spi1"), /* MISO */
  1360. SUNXI_FUNCTION(0x3, "uart3"), /* RTS */
  1361. SUNXI_FUNCTION_IRQ(0x6, 12)), /* EINT12 */
  1362. };
  1363. static const struct sunxi_pinctrl_desc sun4i_a10_pinctrl_data = {
  1364. .pins = sun4i_a10_pins,
  1365. .npins = ARRAY_SIZE(sun4i_a10_pins),
  1366. };
  1367. static const struct sunxi_pinctrl_desc sun5i_a13_pinctrl_data = {
  1368. .pins = sun5i_a13_pins,
  1369. .npins = ARRAY_SIZE(sun5i_a13_pins),
  1370. };
  1371. #endif /* __PINCTRL_SUNXI_PINS_H */