i8259.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533
  1. /*
  2. * 8259 interrupt controller emulation
  3. *
  4. * Copyright (c) 2003-2004 Fabrice Bellard
  5. * Copyright (c) 2007 Intel Corporation
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a copy
  8. * of this software and associated documentation files (the "Software"), to deal
  9. * in the Software without restriction, including without limitation the rights
  10. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  11. * copies of the Software, and to permit persons to whom the Software is
  12. * furnished to do so, subject to the following conditions:
  13. *
  14. * The above copyright notice and this permission notice shall be included in
  15. * all copies or substantial portions of the Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  19. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  20. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  21. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  22. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  23. * THE SOFTWARE.
  24. * Authors:
  25. * Yaozu (Eddie) Dong <Eddie.dong@intel.com>
  26. * Port from Qemu.
  27. */
  28. #include <linux/mm.h>
  29. #include <linux/bitops.h>
  30. #include "irq.h"
  31. #include <linux/kvm_host.h>
  32. static void pic_lock(struct kvm_pic *s)
  33. {
  34. spin_lock(&s->lock);
  35. }
  36. static void pic_unlock(struct kvm_pic *s)
  37. {
  38. struct kvm *kvm = s->kvm;
  39. unsigned acks = s->pending_acks;
  40. bool wakeup = s->wakeup_needed;
  41. struct kvm_vcpu *vcpu;
  42. s->pending_acks = 0;
  43. s->wakeup_needed = false;
  44. spin_unlock(&s->lock);
  45. while (acks) {
  46. kvm_notify_acked_irq(kvm, SELECT_PIC(__ffs(acks)),
  47. __ffs(acks));
  48. acks &= acks - 1;
  49. }
  50. if (wakeup) {
  51. vcpu = s->kvm->vcpus[0];
  52. if (vcpu)
  53. kvm_vcpu_kick(vcpu);
  54. }
  55. }
  56. static void pic_clear_isr(struct kvm_kpic_state *s, int irq)
  57. {
  58. s->isr &= ~(1 << irq);
  59. s->isr_ack |= (1 << irq);
  60. }
  61. void kvm_pic_clear_isr_ack(struct kvm *kvm)
  62. {
  63. struct kvm_pic *s = pic_irqchip(kvm);
  64. s->pics[0].isr_ack = 0xff;
  65. s->pics[1].isr_ack = 0xff;
  66. }
  67. /*
  68. * set irq level. If an edge is detected, then the IRR is set to 1
  69. */
  70. static inline void pic_set_irq1(struct kvm_kpic_state *s, int irq, int level)
  71. {
  72. int mask;
  73. mask = 1 << irq;
  74. if (s->elcr & mask) /* level triggered */
  75. if (level) {
  76. s->irr |= mask;
  77. s->last_irr |= mask;
  78. } else {
  79. s->irr &= ~mask;
  80. s->last_irr &= ~mask;
  81. }
  82. else /* edge triggered */
  83. if (level) {
  84. if ((s->last_irr & mask) == 0)
  85. s->irr |= mask;
  86. s->last_irr |= mask;
  87. } else
  88. s->last_irr &= ~mask;
  89. }
  90. /*
  91. * return the highest priority found in mask (highest = smallest
  92. * number). Return 8 if no irq
  93. */
  94. static inline int get_priority(struct kvm_kpic_state *s, int mask)
  95. {
  96. int priority;
  97. if (mask == 0)
  98. return 8;
  99. priority = 0;
  100. while ((mask & (1 << ((priority + s->priority_add) & 7))) == 0)
  101. priority++;
  102. return priority;
  103. }
  104. /*
  105. * return the pic wanted interrupt. return -1 if none
  106. */
  107. static int pic_get_irq(struct kvm_kpic_state *s)
  108. {
  109. int mask, cur_priority, priority;
  110. mask = s->irr & ~s->imr;
  111. priority = get_priority(s, mask);
  112. if (priority == 8)
  113. return -1;
  114. /*
  115. * compute current priority. If special fully nested mode on the
  116. * master, the IRQ coming from the slave is not taken into account
  117. * for the priority computation.
  118. */
  119. mask = s->isr;
  120. if (s->special_fully_nested_mode && s == &s->pics_state->pics[0])
  121. mask &= ~(1 << 2);
  122. cur_priority = get_priority(s, mask);
  123. if (priority < cur_priority)
  124. /*
  125. * higher priority found: an irq should be generated
  126. */
  127. return (priority + s->priority_add) & 7;
  128. else
  129. return -1;
  130. }
  131. /*
  132. * raise irq to CPU if necessary. must be called every time the active
  133. * irq may change
  134. */
  135. static void pic_update_irq(struct kvm_pic *s)
  136. {
  137. int irq2, irq;
  138. irq2 = pic_get_irq(&s->pics[1]);
  139. if (irq2 >= 0) {
  140. /*
  141. * if irq request by slave pic, signal master PIC
  142. */
  143. pic_set_irq1(&s->pics[0], 2, 1);
  144. pic_set_irq1(&s->pics[0], 2, 0);
  145. }
  146. irq = pic_get_irq(&s->pics[0]);
  147. if (irq >= 0)
  148. s->irq_request(s->irq_request_opaque, 1);
  149. else
  150. s->irq_request(s->irq_request_opaque, 0);
  151. }
  152. void kvm_pic_update_irq(struct kvm_pic *s)
  153. {
  154. pic_lock(s);
  155. pic_update_irq(s);
  156. pic_unlock(s);
  157. }
  158. void kvm_pic_set_irq(void *opaque, int irq, int level)
  159. {
  160. struct kvm_pic *s = opaque;
  161. pic_lock(s);
  162. if (irq >= 0 && irq < PIC_NUM_PINS) {
  163. pic_set_irq1(&s->pics[irq >> 3], irq & 7, level);
  164. pic_update_irq(s);
  165. }
  166. pic_unlock(s);
  167. }
  168. /*
  169. * acknowledge interrupt 'irq'
  170. */
  171. static inline void pic_intack(struct kvm_kpic_state *s, int irq)
  172. {
  173. s->isr |= 1 << irq;
  174. if (s->auto_eoi) {
  175. if (s->rotate_on_auto_eoi)
  176. s->priority_add = (irq + 1) & 7;
  177. pic_clear_isr(s, irq);
  178. }
  179. /*
  180. * We don't clear a level sensitive interrupt here
  181. */
  182. if (!(s->elcr & (1 << irq)))
  183. s->irr &= ~(1 << irq);
  184. }
  185. int kvm_pic_read_irq(struct kvm *kvm)
  186. {
  187. int irq, irq2, intno;
  188. struct kvm_pic *s = pic_irqchip(kvm);
  189. pic_lock(s);
  190. irq = pic_get_irq(&s->pics[0]);
  191. if (irq >= 0) {
  192. pic_intack(&s->pics[0], irq);
  193. if (irq == 2) {
  194. irq2 = pic_get_irq(&s->pics[1]);
  195. if (irq2 >= 0)
  196. pic_intack(&s->pics[1], irq2);
  197. else
  198. /*
  199. * spurious IRQ on slave controller
  200. */
  201. irq2 = 7;
  202. intno = s->pics[1].irq_base + irq2;
  203. irq = irq2 + 8;
  204. } else
  205. intno = s->pics[0].irq_base + irq;
  206. } else {
  207. /*
  208. * spurious IRQ on host controller
  209. */
  210. irq = 7;
  211. intno = s->pics[0].irq_base + irq;
  212. }
  213. pic_update_irq(s);
  214. pic_unlock(s);
  215. kvm_notify_acked_irq(kvm, SELECT_PIC(irq), irq);
  216. return intno;
  217. }
  218. void kvm_pic_reset(struct kvm_kpic_state *s)
  219. {
  220. int irq, irqbase, n;
  221. struct kvm *kvm = s->pics_state->irq_request_opaque;
  222. struct kvm_vcpu *vcpu0 = kvm->vcpus[0];
  223. if (s == &s->pics_state->pics[0])
  224. irqbase = 0;
  225. else
  226. irqbase = 8;
  227. for (irq = 0; irq < PIC_NUM_PINS/2; irq++) {
  228. if (vcpu0 && kvm_apic_accept_pic_intr(vcpu0))
  229. if (s->irr & (1 << irq) || s->isr & (1 << irq)) {
  230. n = irq + irqbase;
  231. s->pics_state->pending_acks |= 1 << n;
  232. }
  233. }
  234. s->last_irr = 0;
  235. s->irr = 0;
  236. s->imr = 0;
  237. s->isr = 0;
  238. s->isr_ack = 0xff;
  239. s->priority_add = 0;
  240. s->irq_base = 0;
  241. s->read_reg_select = 0;
  242. s->poll = 0;
  243. s->special_mask = 0;
  244. s->init_state = 0;
  245. s->auto_eoi = 0;
  246. s->rotate_on_auto_eoi = 0;
  247. s->special_fully_nested_mode = 0;
  248. s->init4 = 0;
  249. }
  250. static void pic_ioport_write(void *opaque, u32 addr, u32 val)
  251. {
  252. struct kvm_kpic_state *s = opaque;
  253. int priority, cmd, irq;
  254. addr &= 1;
  255. if (addr == 0) {
  256. if (val & 0x10) {
  257. kvm_pic_reset(s); /* init */
  258. /*
  259. * deassert a pending interrupt
  260. */
  261. s->pics_state->irq_request(s->pics_state->
  262. irq_request_opaque, 0);
  263. s->init_state = 1;
  264. s->init4 = val & 1;
  265. if (val & 0x02)
  266. printk(KERN_ERR "single mode not supported");
  267. if (val & 0x08)
  268. printk(KERN_ERR
  269. "level sensitive irq not supported");
  270. } else if (val & 0x08) {
  271. if (val & 0x04)
  272. s->poll = 1;
  273. if (val & 0x02)
  274. s->read_reg_select = val & 1;
  275. if (val & 0x40)
  276. s->special_mask = (val >> 5) & 1;
  277. } else {
  278. cmd = val >> 5;
  279. switch (cmd) {
  280. case 0:
  281. case 4:
  282. s->rotate_on_auto_eoi = cmd >> 2;
  283. break;
  284. case 1: /* end of interrupt */
  285. case 5:
  286. priority = get_priority(s, s->isr);
  287. if (priority != 8) {
  288. irq = (priority + s->priority_add) & 7;
  289. pic_clear_isr(s, irq);
  290. if (cmd == 5)
  291. s->priority_add = (irq + 1) & 7;
  292. pic_update_irq(s->pics_state);
  293. }
  294. break;
  295. case 3:
  296. irq = val & 7;
  297. pic_clear_isr(s, irq);
  298. pic_update_irq(s->pics_state);
  299. break;
  300. case 6:
  301. s->priority_add = (val + 1) & 7;
  302. pic_update_irq(s->pics_state);
  303. break;
  304. case 7:
  305. irq = val & 7;
  306. s->priority_add = (irq + 1) & 7;
  307. pic_clear_isr(s, irq);
  308. pic_update_irq(s->pics_state);
  309. break;
  310. default:
  311. break; /* no operation */
  312. }
  313. }
  314. } else
  315. switch (s->init_state) {
  316. case 0: /* normal mode */
  317. s->imr = val;
  318. pic_update_irq(s->pics_state);
  319. break;
  320. case 1:
  321. s->irq_base = val & 0xf8;
  322. s->init_state = 2;
  323. break;
  324. case 2:
  325. if (s->init4)
  326. s->init_state = 3;
  327. else
  328. s->init_state = 0;
  329. break;
  330. case 3:
  331. s->special_fully_nested_mode = (val >> 4) & 1;
  332. s->auto_eoi = (val >> 1) & 1;
  333. s->init_state = 0;
  334. break;
  335. }
  336. }
  337. static u32 pic_poll_read(struct kvm_kpic_state *s, u32 addr1)
  338. {
  339. int ret;
  340. ret = pic_get_irq(s);
  341. if (ret >= 0) {
  342. if (addr1 >> 7) {
  343. s->pics_state->pics[0].isr &= ~(1 << 2);
  344. s->pics_state->pics[0].irr &= ~(1 << 2);
  345. }
  346. s->irr &= ~(1 << ret);
  347. pic_clear_isr(s, ret);
  348. if (addr1 >> 7 || ret != 2)
  349. pic_update_irq(s->pics_state);
  350. } else {
  351. ret = 0x07;
  352. pic_update_irq(s->pics_state);
  353. }
  354. return ret;
  355. }
  356. static u32 pic_ioport_read(void *opaque, u32 addr1)
  357. {
  358. struct kvm_kpic_state *s = opaque;
  359. unsigned int addr;
  360. int ret;
  361. addr = addr1;
  362. addr &= 1;
  363. if (s->poll) {
  364. ret = pic_poll_read(s, addr1);
  365. s->poll = 0;
  366. } else
  367. if (addr == 0)
  368. if (s->read_reg_select)
  369. ret = s->isr;
  370. else
  371. ret = s->irr;
  372. else
  373. ret = s->imr;
  374. return ret;
  375. }
  376. static void elcr_ioport_write(void *opaque, u32 addr, u32 val)
  377. {
  378. struct kvm_kpic_state *s = opaque;
  379. s->elcr = val & s->elcr_mask;
  380. }
  381. static u32 elcr_ioport_read(void *opaque, u32 addr1)
  382. {
  383. struct kvm_kpic_state *s = opaque;
  384. return s->elcr;
  385. }
  386. static int picdev_in_range(struct kvm_io_device *this, gpa_t addr,
  387. int len, int is_write)
  388. {
  389. switch (addr) {
  390. case 0x20:
  391. case 0x21:
  392. case 0xa0:
  393. case 0xa1:
  394. case 0x4d0:
  395. case 0x4d1:
  396. return 1;
  397. default:
  398. return 0;
  399. }
  400. }
  401. static void picdev_write(struct kvm_io_device *this,
  402. gpa_t addr, int len, const void *val)
  403. {
  404. struct kvm_pic *s = this->private;
  405. unsigned char data = *(unsigned char *)val;
  406. if (len != 1) {
  407. if (printk_ratelimit())
  408. printk(KERN_ERR "PIC: non byte write\n");
  409. return;
  410. }
  411. pic_lock(s);
  412. switch (addr) {
  413. case 0x20:
  414. case 0x21:
  415. case 0xa0:
  416. case 0xa1:
  417. pic_ioport_write(&s->pics[addr >> 7], addr, data);
  418. break;
  419. case 0x4d0:
  420. case 0x4d1:
  421. elcr_ioport_write(&s->pics[addr & 1], addr, data);
  422. break;
  423. }
  424. pic_unlock(s);
  425. }
  426. static void picdev_read(struct kvm_io_device *this,
  427. gpa_t addr, int len, void *val)
  428. {
  429. struct kvm_pic *s = this->private;
  430. unsigned char data = 0;
  431. if (len != 1) {
  432. if (printk_ratelimit())
  433. printk(KERN_ERR "PIC: non byte read\n");
  434. return;
  435. }
  436. pic_lock(s);
  437. switch (addr) {
  438. case 0x20:
  439. case 0x21:
  440. case 0xa0:
  441. case 0xa1:
  442. data = pic_ioport_read(&s->pics[addr >> 7], addr);
  443. break;
  444. case 0x4d0:
  445. case 0x4d1:
  446. data = elcr_ioport_read(&s->pics[addr & 1], addr);
  447. break;
  448. }
  449. *(unsigned char *)val = data;
  450. pic_unlock(s);
  451. }
  452. /*
  453. * callback when PIC0 irq status changed
  454. */
  455. static void pic_irq_request(void *opaque, int level)
  456. {
  457. struct kvm *kvm = opaque;
  458. struct kvm_vcpu *vcpu = kvm->vcpus[0];
  459. struct kvm_pic *s = pic_irqchip(kvm);
  460. int irq = pic_get_irq(&s->pics[0]);
  461. s->output = level;
  462. if (vcpu && level && (s->pics[0].isr_ack & (1 << irq))) {
  463. s->pics[0].isr_ack &= ~(1 << irq);
  464. s->wakeup_needed = true;
  465. }
  466. }
  467. struct kvm_pic *kvm_create_pic(struct kvm *kvm)
  468. {
  469. struct kvm_pic *s;
  470. s = kzalloc(sizeof(struct kvm_pic), GFP_KERNEL);
  471. if (!s)
  472. return NULL;
  473. spin_lock_init(&s->lock);
  474. s->kvm = kvm;
  475. s->pics[0].elcr_mask = 0xf8;
  476. s->pics[1].elcr_mask = 0xde;
  477. s->irq_request = pic_irq_request;
  478. s->irq_request_opaque = kvm;
  479. s->pics[0].pics_state = s;
  480. s->pics[1].pics_state = s;
  481. /*
  482. * Initialize PIO device
  483. */
  484. s->dev.read = picdev_read;
  485. s->dev.write = picdev_write;
  486. s->dev.in_range = picdev_in_range;
  487. s->dev.private = s;
  488. kvm_io_bus_register_dev(&kvm->pio_bus, &s->dev);
  489. return s;
  490. }