radeon_object.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640
  1. /*
  2. * Copyright 2009 Jerome Glisse.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sub license, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  14. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  15. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  16. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  17. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  18. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  19. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  20. *
  21. * The above copyright notice and this permission notice (including the
  22. * next paragraph) shall be included in all copies or substantial portions
  23. * of the Software.
  24. *
  25. */
  26. /*
  27. * Authors:
  28. * Jerome Glisse <glisse@freedesktop.org>
  29. * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
  30. * Dave Airlie
  31. */
  32. #include <linux/list.h>
  33. #include <linux/slab.h>
  34. #include <drm/drmP.h>
  35. #include <drm/radeon_drm.h>
  36. #include "radeon.h"
  37. #include "radeon_trace.h"
  38. int radeon_ttm_init(struct radeon_device *rdev);
  39. void radeon_ttm_fini(struct radeon_device *rdev);
  40. static void radeon_bo_clear_surface_reg(struct radeon_bo *bo);
  41. /*
  42. * To exclude mutual BO access we rely on bo_reserve exclusion, as all
  43. * function are calling it.
  44. */
  45. void radeon_bo_clear_va(struct radeon_bo *bo)
  46. {
  47. struct radeon_bo_va *bo_va, *tmp;
  48. list_for_each_entry_safe(bo_va, tmp, &bo->va, bo_list) {
  49. /* remove from all vm address space */
  50. radeon_vm_bo_rmv(bo->rdev, bo_va);
  51. }
  52. }
  53. static void radeon_ttm_bo_destroy(struct ttm_buffer_object *tbo)
  54. {
  55. struct radeon_bo *bo;
  56. bo = container_of(tbo, struct radeon_bo, tbo);
  57. mutex_lock(&bo->rdev->gem.mutex);
  58. list_del_init(&bo->list);
  59. mutex_unlock(&bo->rdev->gem.mutex);
  60. radeon_bo_clear_surface_reg(bo);
  61. radeon_bo_clear_va(bo);
  62. drm_gem_object_release(&bo->gem_base);
  63. kfree(bo);
  64. }
  65. bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo)
  66. {
  67. if (bo->destroy == &radeon_ttm_bo_destroy)
  68. return true;
  69. return false;
  70. }
  71. void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain)
  72. {
  73. u32 c = 0;
  74. rbo->placement.fpfn = 0;
  75. rbo->placement.lpfn = 0;
  76. rbo->placement.placement = rbo->placements;
  77. rbo->placement.busy_placement = rbo->placements;
  78. if (domain & RADEON_GEM_DOMAIN_VRAM)
  79. rbo->placements[c++] = TTM_PL_FLAG_WC | TTM_PL_FLAG_UNCACHED |
  80. TTM_PL_FLAG_VRAM;
  81. if (domain & RADEON_GEM_DOMAIN_GTT) {
  82. if (rbo->rdev->flags & RADEON_IS_AGP) {
  83. rbo->placements[c++] = TTM_PL_FLAG_WC | TTM_PL_FLAG_TT;
  84. } else {
  85. rbo->placements[c++] = TTM_PL_FLAG_CACHED | TTM_PL_FLAG_TT;
  86. }
  87. }
  88. if (domain & RADEON_GEM_DOMAIN_CPU) {
  89. if (rbo->rdev->flags & RADEON_IS_AGP) {
  90. rbo->placements[c++] = TTM_PL_FLAG_WC | TTM_PL_FLAG_SYSTEM;
  91. } else {
  92. rbo->placements[c++] = TTM_PL_FLAG_CACHED | TTM_PL_FLAG_SYSTEM;
  93. }
  94. }
  95. if (!c)
  96. rbo->placements[c++] = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM;
  97. rbo->placement.num_placement = c;
  98. rbo->placement.num_busy_placement = c;
  99. }
  100. int radeon_bo_create(struct radeon_device *rdev,
  101. unsigned long size, int byte_align, bool kernel, u32 domain,
  102. struct sg_table *sg, struct radeon_bo **bo_ptr)
  103. {
  104. struct radeon_bo *bo;
  105. enum ttm_bo_type type;
  106. unsigned long page_align = roundup(byte_align, PAGE_SIZE) >> PAGE_SHIFT;
  107. size_t acc_size;
  108. int r;
  109. size = ALIGN(size, PAGE_SIZE);
  110. rdev->mman.bdev.dev_mapping = rdev->ddev->dev_mapping;
  111. if (kernel) {
  112. type = ttm_bo_type_kernel;
  113. } else if (sg) {
  114. type = ttm_bo_type_sg;
  115. } else {
  116. type = ttm_bo_type_device;
  117. }
  118. *bo_ptr = NULL;
  119. acc_size = ttm_bo_dma_acc_size(&rdev->mman.bdev, size,
  120. sizeof(struct radeon_bo));
  121. bo = kzalloc(sizeof(struct radeon_bo), GFP_KERNEL);
  122. if (bo == NULL)
  123. return -ENOMEM;
  124. r = drm_gem_object_init(rdev->ddev, &bo->gem_base, size);
  125. if (unlikely(r)) {
  126. kfree(bo);
  127. return r;
  128. }
  129. bo->rdev = rdev;
  130. bo->gem_base.driver_private = NULL;
  131. bo->surface_reg = -1;
  132. INIT_LIST_HEAD(&bo->list);
  133. INIT_LIST_HEAD(&bo->va);
  134. radeon_ttm_placement_from_domain(bo, domain);
  135. /* Kernel allocation are uninterruptible */
  136. down_read(&rdev->pm.mclk_lock);
  137. r = ttm_bo_init(&rdev->mman.bdev, &bo->tbo, size, type,
  138. &bo->placement, page_align, !kernel, NULL,
  139. acc_size, sg, &radeon_ttm_bo_destroy);
  140. up_read(&rdev->pm.mclk_lock);
  141. if (unlikely(r != 0)) {
  142. return r;
  143. }
  144. *bo_ptr = bo;
  145. trace_radeon_bo_create(bo);
  146. return 0;
  147. }
  148. int radeon_bo_kmap(struct radeon_bo *bo, void **ptr)
  149. {
  150. bool is_iomem;
  151. int r;
  152. if (bo->kptr) {
  153. if (ptr) {
  154. *ptr = bo->kptr;
  155. }
  156. return 0;
  157. }
  158. r = ttm_bo_kmap(&bo->tbo, 0, bo->tbo.num_pages, &bo->kmap);
  159. if (r) {
  160. return r;
  161. }
  162. bo->kptr = ttm_kmap_obj_virtual(&bo->kmap, &is_iomem);
  163. if (ptr) {
  164. *ptr = bo->kptr;
  165. }
  166. radeon_bo_check_tiling(bo, 0, 0);
  167. return 0;
  168. }
  169. void radeon_bo_kunmap(struct radeon_bo *bo)
  170. {
  171. if (bo->kptr == NULL)
  172. return;
  173. bo->kptr = NULL;
  174. radeon_bo_check_tiling(bo, 0, 0);
  175. ttm_bo_kunmap(&bo->kmap);
  176. }
  177. void radeon_bo_unref(struct radeon_bo **bo)
  178. {
  179. struct ttm_buffer_object *tbo;
  180. struct radeon_device *rdev;
  181. if ((*bo) == NULL)
  182. return;
  183. rdev = (*bo)->rdev;
  184. tbo = &((*bo)->tbo);
  185. down_read(&rdev->pm.mclk_lock);
  186. ttm_bo_unref(&tbo);
  187. up_read(&rdev->pm.mclk_lock);
  188. if (tbo == NULL)
  189. *bo = NULL;
  190. }
  191. int radeon_bo_pin_restricted(struct radeon_bo *bo, u32 domain, u64 max_offset,
  192. u64 *gpu_addr)
  193. {
  194. int r, i;
  195. if (bo->pin_count) {
  196. bo->pin_count++;
  197. if (gpu_addr)
  198. *gpu_addr = radeon_bo_gpu_offset(bo);
  199. if (max_offset != 0) {
  200. u64 domain_start;
  201. if (domain == RADEON_GEM_DOMAIN_VRAM)
  202. domain_start = bo->rdev->mc.vram_start;
  203. else
  204. domain_start = bo->rdev->mc.gtt_start;
  205. WARN_ON_ONCE(max_offset <
  206. (radeon_bo_gpu_offset(bo) - domain_start));
  207. }
  208. return 0;
  209. }
  210. radeon_ttm_placement_from_domain(bo, domain);
  211. if (domain == RADEON_GEM_DOMAIN_VRAM) {
  212. /* force to pin into visible video ram */
  213. bo->placement.lpfn = bo->rdev->mc.visible_vram_size >> PAGE_SHIFT;
  214. }
  215. if (max_offset) {
  216. u64 lpfn = max_offset >> PAGE_SHIFT;
  217. if (!bo->placement.lpfn)
  218. bo->placement.lpfn = bo->rdev->mc.gtt_size >> PAGE_SHIFT;
  219. if (lpfn < bo->placement.lpfn)
  220. bo->placement.lpfn = lpfn;
  221. }
  222. for (i = 0; i < bo->placement.num_placement; i++)
  223. bo->placements[i] |= TTM_PL_FLAG_NO_EVICT;
  224. r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false);
  225. if (likely(r == 0)) {
  226. bo->pin_count = 1;
  227. if (gpu_addr != NULL)
  228. *gpu_addr = radeon_bo_gpu_offset(bo);
  229. }
  230. if (unlikely(r != 0))
  231. dev_err(bo->rdev->dev, "%p pin failed\n", bo);
  232. return r;
  233. }
  234. int radeon_bo_pin(struct radeon_bo *bo, u32 domain, u64 *gpu_addr)
  235. {
  236. return radeon_bo_pin_restricted(bo, domain, 0, gpu_addr);
  237. }
  238. int radeon_bo_unpin(struct radeon_bo *bo)
  239. {
  240. int r, i;
  241. if (!bo->pin_count) {
  242. dev_warn(bo->rdev->dev, "%p unpin not necessary\n", bo);
  243. return 0;
  244. }
  245. bo->pin_count--;
  246. if (bo->pin_count)
  247. return 0;
  248. for (i = 0; i < bo->placement.num_placement; i++)
  249. bo->placements[i] &= ~TTM_PL_FLAG_NO_EVICT;
  250. r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false);
  251. if (unlikely(r != 0))
  252. dev_err(bo->rdev->dev, "%p validate failed for unpin\n", bo);
  253. return r;
  254. }
  255. int radeon_bo_evict_vram(struct radeon_device *rdev)
  256. {
  257. /* late 2.6.33 fix IGP hibernate - we need pm ops to do this correct */
  258. if (0 && (rdev->flags & RADEON_IS_IGP)) {
  259. if (rdev->mc.igp_sideport_enabled == false)
  260. /* Useless to evict on IGP chips */
  261. return 0;
  262. }
  263. return ttm_bo_evict_mm(&rdev->mman.bdev, TTM_PL_VRAM);
  264. }
  265. void radeon_bo_force_delete(struct radeon_device *rdev)
  266. {
  267. struct radeon_bo *bo, *n;
  268. if (list_empty(&rdev->gem.objects)) {
  269. return;
  270. }
  271. dev_err(rdev->dev, "Userspace still has active objects !\n");
  272. list_for_each_entry_safe(bo, n, &rdev->gem.objects, list) {
  273. mutex_lock(&rdev->ddev->struct_mutex);
  274. dev_err(rdev->dev, "%p %p %lu %lu force free\n",
  275. &bo->gem_base, bo, (unsigned long)bo->gem_base.size,
  276. *((unsigned long *)&bo->gem_base.refcount));
  277. mutex_lock(&bo->rdev->gem.mutex);
  278. list_del_init(&bo->list);
  279. mutex_unlock(&bo->rdev->gem.mutex);
  280. /* this should unref the ttm bo */
  281. drm_gem_object_unreference(&bo->gem_base);
  282. mutex_unlock(&rdev->ddev->struct_mutex);
  283. }
  284. }
  285. int radeon_bo_init(struct radeon_device *rdev)
  286. {
  287. /* Add an MTRR for the VRAM */
  288. if (!rdev->fastfb_working) {
  289. rdev->mc.vram_mtrr = mtrr_add(rdev->mc.aper_base, rdev->mc.aper_size,
  290. MTRR_TYPE_WRCOMB, 1);
  291. }
  292. DRM_INFO("Detected VRAM RAM=%lluM, BAR=%lluM\n",
  293. rdev->mc.mc_vram_size >> 20,
  294. (unsigned long long)rdev->mc.aper_size >> 20);
  295. DRM_INFO("RAM width %dbits %cDR\n",
  296. rdev->mc.vram_width, rdev->mc.vram_is_ddr ? 'D' : 'S');
  297. return radeon_ttm_init(rdev);
  298. }
  299. void radeon_bo_fini(struct radeon_device *rdev)
  300. {
  301. radeon_ttm_fini(rdev);
  302. }
  303. void radeon_bo_list_add_object(struct radeon_bo_list *lobj,
  304. struct list_head *head)
  305. {
  306. if (lobj->written) {
  307. list_add(&lobj->tv.head, head);
  308. } else {
  309. list_add_tail(&lobj->tv.head, head);
  310. }
  311. }
  312. int radeon_bo_list_validate(struct list_head *head)
  313. {
  314. struct radeon_bo_list *lobj;
  315. struct radeon_bo *bo;
  316. u32 domain;
  317. int r;
  318. r = ttm_eu_reserve_buffers(head);
  319. if (unlikely(r != 0)) {
  320. return r;
  321. }
  322. list_for_each_entry(lobj, head, tv.head) {
  323. bo = lobj->bo;
  324. if (!bo->pin_count) {
  325. domain = lobj->domain;
  326. retry:
  327. radeon_ttm_placement_from_domain(bo, domain);
  328. r = ttm_bo_validate(&bo->tbo, &bo->placement,
  329. true, false);
  330. if (unlikely(r)) {
  331. if (r != -ERESTARTSYS && domain != lobj->alt_domain) {
  332. domain = lobj->alt_domain;
  333. goto retry;
  334. }
  335. return r;
  336. }
  337. }
  338. lobj->gpu_offset = radeon_bo_gpu_offset(bo);
  339. lobj->tiling_flags = bo->tiling_flags;
  340. }
  341. return 0;
  342. }
  343. int radeon_bo_fbdev_mmap(struct radeon_bo *bo,
  344. struct vm_area_struct *vma)
  345. {
  346. return ttm_fbdev_mmap(vma, &bo->tbo);
  347. }
  348. int radeon_bo_get_surface_reg(struct radeon_bo *bo)
  349. {
  350. struct radeon_device *rdev = bo->rdev;
  351. struct radeon_surface_reg *reg;
  352. struct radeon_bo *old_object;
  353. int steal;
  354. int i;
  355. BUG_ON(!radeon_bo_is_reserved(bo));
  356. if (!bo->tiling_flags)
  357. return 0;
  358. if (bo->surface_reg >= 0) {
  359. reg = &rdev->surface_regs[bo->surface_reg];
  360. i = bo->surface_reg;
  361. goto out;
  362. }
  363. steal = -1;
  364. for (i = 0; i < RADEON_GEM_MAX_SURFACES; i++) {
  365. reg = &rdev->surface_regs[i];
  366. if (!reg->bo)
  367. break;
  368. old_object = reg->bo;
  369. if (old_object->pin_count == 0)
  370. steal = i;
  371. }
  372. /* if we are all out */
  373. if (i == RADEON_GEM_MAX_SURFACES) {
  374. if (steal == -1)
  375. return -ENOMEM;
  376. /* find someone with a surface reg and nuke their BO */
  377. reg = &rdev->surface_regs[steal];
  378. old_object = reg->bo;
  379. /* blow away the mapping */
  380. DRM_DEBUG("stealing surface reg %d from %p\n", steal, old_object);
  381. ttm_bo_unmap_virtual(&old_object->tbo);
  382. old_object->surface_reg = -1;
  383. i = steal;
  384. }
  385. bo->surface_reg = i;
  386. reg->bo = bo;
  387. out:
  388. radeon_set_surface_reg(rdev, i, bo->tiling_flags, bo->pitch,
  389. bo->tbo.mem.start << PAGE_SHIFT,
  390. bo->tbo.num_pages << PAGE_SHIFT);
  391. return 0;
  392. }
  393. static void radeon_bo_clear_surface_reg(struct radeon_bo *bo)
  394. {
  395. struct radeon_device *rdev = bo->rdev;
  396. struct radeon_surface_reg *reg;
  397. if (bo->surface_reg == -1)
  398. return;
  399. reg = &rdev->surface_regs[bo->surface_reg];
  400. radeon_clear_surface_reg(rdev, bo->surface_reg);
  401. reg->bo = NULL;
  402. bo->surface_reg = -1;
  403. }
  404. int radeon_bo_set_tiling_flags(struct radeon_bo *bo,
  405. uint32_t tiling_flags, uint32_t pitch)
  406. {
  407. struct radeon_device *rdev = bo->rdev;
  408. int r;
  409. if (rdev->family >= CHIP_CEDAR) {
  410. unsigned bankw, bankh, mtaspect, tilesplit, stilesplit;
  411. bankw = (tiling_flags >> RADEON_TILING_EG_BANKW_SHIFT) & RADEON_TILING_EG_BANKW_MASK;
  412. bankh = (tiling_flags >> RADEON_TILING_EG_BANKH_SHIFT) & RADEON_TILING_EG_BANKH_MASK;
  413. mtaspect = (tiling_flags >> RADEON_TILING_EG_MACRO_TILE_ASPECT_SHIFT) & RADEON_TILING_EG_MACRO_TILE_ASPECT_MASK;
  414. tilesplit = (tiling_flags >> RADEON_TILING_EG_TILE_SPLIT_SHIFT) & RADEON_TILING_EG_TILE_SPLIT_MASK;
  415. stilesplit = (tiling_flags >> RADEON_TILING_EG_STENCIL_TILE_SPLIT_SHIFT) & RADEON_TILING_EG_STENCIL_TILE_SPLIT_MASK;
  416. switch (bankw) {
  417. case 0:
  418. case 1:
  419. case 2:
  420. case 4:
  421. case 8:
  422. break;
  423. default:
  424. return -EINVAL;
  425. }
  426. switch (bankh) {
  427. case 0:
  428. case 1:
  429. case 2:
  430. case 4:
  431. case 8:
  432. break;
  433. default:
  434. return -EINVAL;
  435. }
  436. switch (mtaspect) {
  437. case 0:
  438. case 1:
  439. case 2:
  440. case 4:
  441. case 8:
  442. break;
  443. default:
  444. return -EINVAL;
  445. }
  446. if (tilesplit > 6) {
  447. return -EINVAL;
  448. }
  449. if (stilesplit > 6) {
  450. return -EINVAL;
  451. }
  452. }
  453. r = radeon_bo_reserve(bo, false);
  454. if (unlikely(r != 0))
  455. return r;
  456. bo->tiling_flags = tiling_flags;
  457. bo->pitch = pitch;
  458. radeon_bo_unreserve(bo);
  459. return 0;
  460. }
  461. void radeon_bo_get_tiling_flags(struct radeon_bo *bo,
  462. uint32_t *tiling_flags,
  463. uint32_t *pitch)
  464. {
  465. BUG_ON(!radeon_bo_is_reserved(bo));
  466. if (tiling_flags)
  467. *tiling_flags = bo->tiling_flags;
  468. if (pitch)
  469. *pitch = bo->pitch;
  470. }
  471. int radeon_bo_check_tiling(struct radeon_bo *bo, bool has_moved,
  472. bool force_drop)
  473. {
  474. BUG_ON(!radeon_bo_is_reserved(bo) && !force_drop);
  475. if (!(bo->tiling_flags & RADEON_TILING_SURFACE))
  476. return 0;
  477. if (force_drop) {
  478. radeon_bo_clear_surface_reg(bo);
  479. return 0;
  480. }
  481. if (bo->tbo.mem.mem_type != TTM_PL_VRAM) {
  482. if (!has_moved)
  483. return 0;
  484. if (bo->surface_reg >= 0)
  485. radeon_bo_clear_surface_reg(bo);
  486. return 0;
  487. }
  488. if ((bo->surface_reg >= 0) && !has_moved)
  489. return 0;
  490. return radeon_bo_get_surface_reg(bo);
  491. }
  492. void radeon_bo_move_notify(struct ttm_buffer_object *bo,
  493. struct ttm_mem_reg *mem)
  494. {
  495. struct radeon_bo *rbo;
  496. if (!radeon_ttm_bo_is_radeon_bo(bo))
  497. return;
  498. rbo = container_of(bo, struct radeon_bo, tbo);
  499. radeon_bo_check_tiling(rbo, 0, 1);
  500. radeon_vm_bo_invalidate(rbo->rdev, rbo);
  501. }
  502. int radeon_bo_fault_reserve_notify(struct ttm_buffer_object *bo)
  503. {
  504. struct radeon_device *rdev;
  505. struct radeon_bo *rbo;
  506. unsigned long offset, size;
  507. int r;
  508. if (!radeon_ttm_bo_is_radeon_bo(bo))
  509. return 0;
  510. rbo = container_of(bo, struct radeon_bo, tbo);
  511. radeon_bo_check_tiling(rbo, 0, 0);
  512. rdev = rbo->rdev;
  513. if (bo->mem.mem_type == TTM_PL_VRAM) {
  514. size = bo->mem.num_pages << PAGE_SHIFT;
  515. offset = bo->mem.start << PAGE_SHIFT;
  516. if ((offset + size) > rdev->mc.visible_vram_size) {
  517. /* hurrah the memory is not visible ! */
  518. radeon_ttm_placement_from_domain(rbo, RADEON_GEM_DOMAIN_VRAM);
  519. rbo->placement.lpfn = rdev->mc.visible_vram_size >> PAGE_SHIFT;
  520. r = ttm_bo_validate(bo, &rbo->placement, false, false);
  521. if (unlikely(r != 0))
  522. return r;
  523. offset = bo->mem.start << PAGE_SHIFT;
  524. /* this should not happen */
  525. if ((offset + size) > rdev->mc.visible_vram_size)
  526. return -EINVAL;
  527. }
  528. }
  529. return 0;
  530. }
  531. int radeon_bo_wait(struct radeon_bo *bo, u32 *mem_type, bool no_wait)
  532. {
  533. int r;
  534. r = ttm_bo_reserve(&bo->tbo, true, no_wait, false, 0);
  535. if (unlikely(r != 0))
  536. return r;
  537. spin_lock(&bo->tbo.bdev->fence_lock);
  538. if (mem_type)
  539. *mem_type = bo->tbo.mem.mem_type;
  540. if (bo->tbo.sync_obj)
  541. r = ttm_bo_wait(&bo->tbo, true, true, no_wait);
  542. spin_unlock(&bo->tbo.bdev->fence_lock);
  543. ttm_bo_unreserve(&bo->tbo);
  544. return r;
  545. }
  546. /**
  547. * radeon_bo_reserve - reserve bo
  548. * @bo: bo structure
  549. * @no_intr: don't return -ERESTARTSYS on pending signal
  550. *
  551. * Returns:
  552. * -ERESTARTSYS: A wait for the buffer to become unreserved was interrupted by
  553. * a signal. Release all buffer reservations and return to user-space.
  554. */
  555. int radeon_bo_reserve(struct radeon_bo *bo, bool no_intr)
  556. {
  557. int r;
  558. r = ttm_bo_reserve(&bo->tbo, !no_intr, false, false, 0);
  559. if (unlikely(r != 0)) {
  560. if (r != -ERESTARTSYS)
  561. dev_err(bo->rdev->dev, "%p reserve failed\n", bo);
  562. return r;
  563. }
  564. return 0;
  565. }