scc_pata.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953
  1. /*
  2. * Support for IDE interfaces on Celleb platform
  3. *
  4. * (C) Copyright 2006 TOSHIBA CORPORATION
  5. *
  6. * This code is based on drivers/ide/pci/siimage.c:
  7. * Copyright (C) 2001-2002 Andre Hedrick <andre@linux-ide.org>
  8. * Copyright (C) 2003 Red Hat
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2 of the License, or
  13. * (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License along
  21. * with this program; if not, write to the Free Software Foundation, Inc.,
  22. * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA.
  23. */
  24. #include <linux/types.h>
  25. #include <linux/module.h>
  26. #include <linux/pci.h>
  27. #include <linux/delay.h>
  28. #include <linux/ide.h>
  29. #include <linux/init.h>
  30. #define PCI_DEVICE_ID_TOSHIBA_SCC_ATA 0x01b4
  31. #define SCC_PATA_NAME "scc IDE"
  32. #define TDVHSEL_MASTER 0x00000001
  33. #define TDVHSEL_SLAVE 0x00000004
  34. #define MODE_JCUSFEN 0x00000080
  35. #define CCKCTRL_ATARESET 0x00040000
  36. #define CCKCTRL_BUFCNT 0x00020000
  37. #define CCKCTRL_CRST 0x00010000
  38. #define CCKCTRL_OCLKEN 0x00000100
  39. #define CCKCTRL_ATACLKOEN 0x00000002
  40. #define CCKCTRL_LCLKEN 0x00000001
  41. #define QCHCD_IOS_SS 0x00000001
  42. #define QCHSD_STPDIAG 0x00020000
  43. #define INTMASK_MSK 0xD1000012
  44. #define INTSTS_SERROR 0x80000000
  45. #define INTSTS_PRERR 0x40000000
  46. #define INTSTS_RERR 0x10000000
  47. #define INTSTS_ICERR 0x01000000
  48. #define INTSTS_BMSINT 0x00000010
  49. #define INTSTS_BMHE 0x00000008
  50. #define INTSTS_IOIRQS 0x00000004
  51. #define INTSTS_INTRQ 0x00000002
  52. #define INTSTS_ACTEINT 0x00000001
  53. #define ECMODE_VALUE 0x01
  54. static struct scc_ports {
  55. unsigned long ctl, dma;
  56. struct ide_host *host; /* for removing port from system */
  57. } scc_ports[MAX_HWIFS];
  58. /* PIO transfer mode table */
  59. /* JCHST */
  60. static unsigned long JCHSTtbl[2][7] = {
  61. {0x0E, 0x05, 0x02, 0x03, 0x02, 0x00, 0x00}, /* 100MHz */
  62. {0x13, 0x07, 0x04, 0x04, 0x03, 0x00, 0x00} /* 133MHz */
  63. };
  64. /* JCHHT */
  65. static unsigned long JCHHTtbl[2][7] = {
  66. {0x0E, 0x02, 0x02, 0x02, 0x02, 0x00, 0x00}, /* 100MHz */
  67. {0x13, 0x03, 0x03, 0x03, 0x03, 0x00, 0x00} /* 133MHz */
  68. };
  69. /* JCHCT */
  70. static unsigned long JCHCTtbl[2][7] = {
  71. {0x1D, 0x1D, 0x1C, 0x0B, 0x06, 0x00, 0x00}, /* 100MHz */
  72. {0x27, 0x26, 0x26, 0x0E, 0x09, 0x00, 0x00} /* 133MHz */
  73. };
  74. /* DMA transfer mode table */
  75. /* JCHDCTM/JCHDCTS */
  76. static unsigned long JCHDCTxtbl[2][7] = {
  77. {0x0A, 0x06, 0x04, 0x03, 0x01, 0x00, 0x00}, /* 100MHz */
  78. {0x0E, 0x09, 0x06, 0x04, 0x02, 0x01, 0x00} /* 133MHz */
  79. };
  80. /* JCSTWTM/JCSTWTS */
  81. static unsigned long JCSTWTxtbl[2][7] = {
  82. {0x06, 0x04, 0x03, 0x02, 0x02, 0x02, 0x00}, /* 100MHz */
  83. {0x09, 0x06, 0x04, 0x02, 0x02, 0x02, 0x02} /* 133MHz */
  84. };
  85. /* JCTSS */
  86. static unsigned long JCTSStbl[2][7] = {
  87. {0x05, 0x05, 0x05, 0x05, 0x05, 0x05, 0x00}, /* 100MHz */
  88. {0x05, 0x05, 0x05, 0x05, 0x05, 0x05, 0x05} /* 133MHz */
  89. };
  90. /* JCENVT */
  91. static unsigned long JCENVTtbl[2][7] = {
  92. {0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x00}, /* 100MHz */
  93. {0x02, 0x02, 0x02, 0x02, 0x02, 0x02, 0x02} /* 133MHz */
  94. };
  95. /* JCACTSELS/JCACTSELM */
  96. static unsigned long JCACTSELtbl[2][7] = {
  97. {0x00, 0x00, 0x00, 0x00, 0x01, 0x01, 0x00}, /* 100MHz */
  98. {0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x01} /* 133MHz */
  99. };
  100. static u8 scc_ide_inb(unsigned long port)
  101. {
  102. u32 data = in_be32((void*)port);
  103. return (u8)data;
  104. }
  105. static void scc_exec_command(ide_hwif_t *hwif, u8 cmd)
  106. {
  107. out_be32((void *)hwif->io_ports.command_addr, cmd);
  108. eieio();
  109. in_be32((void *)(hwif->dma_base + 0x01c));
  110. eieio();
  111. }
  112. static u8 scc_read_status(ide_hwif_t *hwif)
  113. {
  114. return (u8)in_be32((void *)hwif->io_ports.status_addr);
  115. }
  116. static u8 scc_read_altstatus(ide_hwif_t *hwif)
  117. {
  118. return (u8)in_be32((void *)hwif->io_ports.ctl_addr);
  119. }
  120. static u8 scc_dma_sff_read_status(ide_hwif_t *hwif)
  121. {
  122. return (u8)in_be32((void *)(hwif->dma_base + 4));
  123. }
  124. static void scc_set_irq(ide_hwif_t *hwif, int on)
  125. {
  126. u8 ctl = ATA_DEVCTL_OBS;
  127. if (on == 4) { /* hack for SRST */
  128. ctl |= 4;
  129. on &= ~4;
  130. }
  131. ctl |= on ? 0 : 2;
  132. out_be32((void *)hwif->io_ports.ctl_addr, ctl);
  133. eieio();
  134. in_be32((void *)(hwif->dma_base + 0x01c));
  135. eieio();
  136. }
  137. static void scc_ide_insw(unsigned long port, void *addr, u32 count)
  138. {
  139. u16 *ptr = (u16 *)addr;
  140. while (count--) {
  141. *ptr++ = le16_to_cpu(in_be32((void*)port));
  142. }
  143. }
  144. static void scc_ide_insl(unsigned long port, void *addr, u32 count)
  145. {
  146. u16 *ptr = (u16 *)addr;
  147. while (count--) {
  148. *ptr++ = le16_to_cpu(in_be32((void*)port));
  149. *ptr++ = le16_to_cpu(in_be32((void*)port));
  150. }
  151. }
  152. static void scc_ide_outb(u8 addr, unsigned long port)
  153. {
  154. out_be32((void*)port, addr);
  155. }
  156. static void
  157. scc_ide_outsw(unsigned long port, void *addr, u32 count)
  158. {
  159. u16 *ptr = (u16 *)addr;
  160. while (count--) {
  161. out_be32((void*)port, cpu_to_le16(*ptr++));
  162. }
  163. }
  164. static void
  165. scc_ide_outsl(unsigned long port, void *addr, u32 count)
  166. {
  167. u16 *ptr = (u16 *)addr;
  168. while (count--) {
  169. out_be32((void*)port, cpu_to_le16(*ptr++));
  170. out_be32((void*)port, cpu_to_le16(*ptr++));
  171. }
  172. }
  173. /**
  174. * scc_set_pio_mode - set host controller for PIO mode
  175. * @drive: drive
  176. * @pio: PIO mode number
  177. *
  178. * Load the timing settings for this device mode into the
  179. * controller.
  180. */
  181. static void scc_set_pio_mode(ide_drive_t *drive, const u8 pio)
  182. {
  183. ide_hwif_t *hwif = drive->hwif;
  184. struct scc_ports *ports = ide_get_hwifdata(hwif);
  185. unsigned long ctl_base = ports->ctl;
  186. unsigned long cckctrl_port = ctl_base + 0xff0;
  187. unsigned long piosht_port = ctl_base + 0x000;
  188. unsigned long pioct_port = ctl_base + 0x004;
  189. unsigned long reg;
  190. int offset;
  191. reg = in_be32((void __iomem *)cckctrl_port);
  192. if (reg & CCKCTRL_ATACLKOEN) {
  193. offset = 1; /* 133MHz */
  194. } else {
  195. offset = 0; /* 100MHz */
  196. }
  197. reg = JCHSTtbl[offset][pio] << 16 | JCHHTtbl[offset][pio];
  198. out_be32((void __iomem *)piosht_port, reg);
  199. reg = JCHCTtbl[offset][pio];
  200. out_be32((void __iomem *)pioct_port, reg);
  201. }
  202. /**
  203. * scc_set_dma_mode - set host controller for DMA mode
  204. * @drive: drive
  205. * @speed: DMA mode
  206. *
  207. * Load the timing settings for this device mode into the
  208. * controller.
  209. */
  210. static void scc_set_dma_mode(ide_drive_t *drive, const u8 speed)
  211. {
  212. ide_hwif_t *hwif = drive->hwif;
  213. struct scc_ports *ports = ide_get_hwifdata(hwif);
  214. unsigned long ctl_base = ports->ctl;
  215. unsigned long cckctrl_port = ctl_base + 0xff0;
  216. unsigned long mdmact_port = ctl_base + 0x008;
  217. unsigned long mcrcst_port = ctl_base + 0x00c;
  218. unsigned long sdmact_port = ctl_base + 0x010;
  219. unsigned long scrcst_port = ctl_base + 0x014;
  220. unsigned long udenvt_port = ctl_base + 0x018;
  221. unsigned long tdvhsel_port = ctl_base + 0x020;
  222. int is_slave = drive->dn & 1;
  223. int offset, idx;
  224. unsigned long reg;
  225. unsigned long jcactsel;
  226. reg = in_be32((void __iomem *)cckctrl_port);
  227. if (reg & CCKCTRL_ATACLKOEN) {
  228. offset = 1; /* 133MHz */
  229. } else {
  230. offset = 0; /* 100MHz */
  231. }
  232. idx = speed - XFER_UDMA_0;
  233. jcactsel = JCACTSELtbl[offset][idx];
  234. if (is_slave) {
  235. out_be32((void __iomem *)sdmact_port, JCHDCTxtbl[offset][idx]);
  236. out_be32((void __iomem *)scrcst_port, JCSTWTxtbl[offset][idx]);
  237. jcactsel = jcactsel << 2;
  238. out_be32((void __iomem *)tdvhsel_port, (in_be32((void __iomem *)tdvhsel_port) & ~TDVHSEL_SLAVE) | jcactsel);
  239. } else {
  240. out_be32((void __iomem *)mdmact_port, JCHDCTxtbl[offset][idx]);
  241. out_be32((void __iomem *)mcrcst_port, JCSTWTxtbl[offset][idx]);
  242. out_be32((void __iomem *)tdvhsel_port, (in_be32((void __iomem *)tdvhsel_port) & ~TDVHSEL_MASTER) | jcactsel);
  243. }
  244. reg = JCTSStbl[offset][idx] << 16 | JCENVTtbl[offset][idx];
  245. out_be32((void __iomem *)udenvt_port, reg);
  246. }
  247. static void scc_dma_host_set(ide_drive_t *drive, int on)
  248. {
  249. ide_hwif_t *hwif = drive->hwif;
  250. u8 unit = drive->dn & 1;
  251. u8 dma_stat = scc_dma_sff_read_status(hwif);
  252. if (on)
  253. dma_stat |= (1 << (5 + unit));
  254. else
  255. dma_stat &= ~(1 << (5 + unit));
  256. scc_ide_outb(dma_stat, hwif->dma_base + 4);
  257. }
  258. /**
  259. * scc_dma_setup - begin a DMA phase
  260. * @drive: target device
  261. * @cmd: command
  262. *
  263. * Build an IDE DMA PRD (IDE speak for scatter gather table)
  264. * and then set up the DMA transfer registers.
  265. *
  266. * Returns 0 on success. If a PIO fallback is required then 1
  267. * is returned.
  268. */
  269. static int scc_dma_setup(ide_drive_t *drive, struct ide_cmd *cmd)
  270. {
  271. ide_hwif_t *hwif = drive->hwif;
  272. u32 rw = (cmd->tf_flags & IDE_TFLAG_WRITE) ? 0 : ATA_DMA_WR;
  273. u8 dma_stat;
  274. /* fall back to pio! */
  275. if (ide_build_dmatable(drive, cmd) == 0) {
  276. ide_map_sg(drive, cmd);
  277. return 1;
  278. }
  279. /* PRD table */
  280. out_be32((void __iomem *)(hwif->dma_base + 8), hwif->dmatable_dma);
  281. /* specify r/w */
  282. out_be32((void __iomem *)hwif->dma_base, rw);
  283. /* read DMA status for INTR & ERROR flags */
  284. dma_stat = scc_dma_sff_read_status(hwif);
  285. /* clear INTR & ERROR flags */
  286. out_be32((void __iomem *)(hwif->dma_base + 4), dma_stat | 6);
  287. drive->waiting_for_dma = 1;
  288. return 0;
  289. }
  290. static void scc_dma_start(ide_drive_t *drive)
  291. {
  292. ide_hwif_t *hwif = drive->hwif;
  293. u8 dma_cmd = scc_ide_inb(hwif->dma_base);
  294. /* start DMA */
  295. scc_ide_outb(dma_cmd | 1, hwif->dma_base);
  296. wmb();
  297. }
  298. static int __scc_dma_end(ide_drive_t *drive)
  299. {
  300. ide_hwif_t *hwif = drive->hwif;
  301. u8 dma_stat, dma_cmd;
  302. drive->waiting_for_dma = 0;
  303. /* get DMA command mode */
  304. dma_cmd = scc_ide_inb(hwif->dma_base);
  305. /* stop DMA */
  306. scc_ide_outb(dma_cmd & ~1, hwif->dma_base);
  307. /* get DMA status */
  308. dma_stat = scc_dma_sff_read_status(hwif);
  309. /* clear the INTR & ERROR bits */
  310. scc_ide_outb(dma_stat | 6, hwif->dma_base + 4);
  311. /* verify good DMA status */
  312. wmb();
  313. return (dma_stat & 7) != 4 ? (0x10 | dma_stat) : 0;
  314. }
  315. /**
  316. * scc_dma_end - Stop DMA
  317. * @drive: IDE drive
  318. *
  319. * Check and clear INT Status register.
  320. * Then call __scc_dma_end().
  321. */
  322. static int scc_dma_end(ide_drive_t *drive)
  323. {
  324. ide_hwif_t *hwif = drive->hwif;
  325. void __iomem *dma_base = (void __iomem *)hwif->dma_base;
  326. unsigned long intsts_port = hwif->dma_base + 0x014;
  327. u32 reg;
  328. int dma_stat, data_loss = 0;
  329. static int retry = 0;
  330. /* errata A308 workaround: Step5 (check data loss) */
  331. /* We don't check non ide_disk because it is limited to UDMA4 */
  332. if (!(in_be32((void __iomem *)hwif->io_ports.ctl_addr)
  333. & ATA_ERR) &&
  334. drive->media == ide_disk && drive->current_speed > XFER_UDMA_4) {
  335. reg = in_be32((void __iomem *)intsts_port);
  336. if (!(reg & INTSTS_ACTEINT)) {
  337. printk(KERN_WARNING "%s: operation failed (transfer data loss)\n",
  338. drive->name);
  339. data_loss = 1;
  340. if (retry++) {
  341. struct request *rq = hwif->rq;
  342. ide_drive_t *drive;
  343. int i;
  344. /* ERROR_RESET and drive->crc_count are needed
  345. * to reduce DMA transfer mode in retry process.
  346. */
  347. if (rq)
  348. rq->errors |= ERROR_RESET;
  349. ide_port_for_each_dev(i, drive, hwif)
  350. drive->crc_count++;
  351. }
  352. }
  353. }
  354. while (1) {
  355. reg = in_be32((void __iomem *)intsts_port);
  356. if (reg & INTSTS_SERROR) {
  357. printk(KERN_WARNING "%s: SERROR\n", SCC_PATA_NAME);
  358. out_be32((void __iomem *)intsts_port, INTSTS_SERROR|INTSTS_BMSINT);
  359. out_be32(dma_base, in_be32(dma_base) & ~QCHCD_IOS_SS);
  360. continue;
  361. }
  362. if (reg & INTSTS_PRERR) {
  363. u32 maea0, maec0;
  364. unsigned long ctl_base = hwif->config_data;
  365. maea0 = in_be32((void __iomem *)(ctl_base + 0xF50));
  366. maec0 = in_be32((void __iomem *)(ctl_base + 0xF54));
  367. printk(KERN_WARNING "%s: PRERR [addr:%x cmd:%x]\n", SCC_PATA_NAME, maea0, maec0);
  368. out_be32((void __iomem *)intsts_port, INTSTS_PRERR|INTSTS_BMSINT);
  369. out_be32(dma_base, in_be32(dma_base) & ~QCHCD_IOS_SS);
  370. continue;
  371. }
  372. if (reg & INTSTS_RERR) {
  373. printk(KERN_WARNING "%s: Response Error\n", SCC_PATA_NAME);
  374. out_be32((void __iomem *)intsts_port, INTSTS_RERR|INTSTS_BMSINT);
  375. out_be32(dma_base, in_be32(dma_base) & ~QCHCD_IOS_SS);
  376. continue;
  377. }
  378. if (reg & INTSTS_ICERR) {
  379. out_be32(dma_base, in_be32(dma_base) & ~QCHCD_IOS_SS);
  380. printk(KERN_WARNING "%s: Illegal Configuration\n", SCC_PATA_NAME);
  381. out_be32((void __iomem *)intsts_port, INTSTS_ICERR|INTSTS_BMSINT);
  382. continue;
  383. }
  384. if (reg & INTSTS_BMSINT) {
  385. printk(KERN_WARNING "%s: Internal Bus Error\n", SCC_PATA_NAME);
  386. out_be32((void __iomem *)intsts_port, INTSTS_BMSINT);
  387. ide_do_reset(drive);
  388. continue;
  389. }
  390. if (reg & INTSTS_BMHE) {
  391. out_be32((void __iomem *)intsts_port, INTSTS_BMHE);
  392. continue;
  393. }
  394. if (reg & INTSTS_ACTEINT) {
  395. out_be32((void __iomem *)intsts_port, INTSTS_ACTEINT);
  396. continue;
  397. }
  398. if (reg & INTSTS_IOIRQS) {
  399. out_be32((void __iomem *)intsts_port, INTSTS_IOIRQS);
  400. continue;
  401. }
  402. break;
  403. }
  404. dma_stat = __scc_dma_end(drive);
  405. if (data_loss)
  406. dma_stat |= 2; /* emulate DMA error (to retry command) */
  407. return dma_stat;
  408. }
  409. /* returns 1 if dma irq issued, 0 otherwise */
  410. static int scc_dma_test_irq(ide_drive_t *drive)
  411. {
  412. ide_hwif_t *hwif = drive->hwif;
  413. u32 int_stat = in_be32((void __iomem *)hwif->dma_base + 0x014);
  414. /* SCC errata A252,A308 workaround: Step4 */
  415. if ((in_be32((void __iomem *)hwif->io_ports.ctl_addr)
  416. & ATA_ERR) &&
  417. (int_stat & INTSTS_INTRQ))
  418. return 1;
  419. /* SCC errata A308 workaround: Step5 (polling IOIRQS) */
  420. if (int_stat & INTSTS_IOIRQS)
  421. return 1;
  422. return 0;
  423. }
  424. static u8 scc_udma_filter(ide_drive_t *drive)
  425. {
  426. ide_hwif_t *hwif = drive->hwif;
  427. u8 mask = hwif->ultra_mask;
  428. /* errata A308 workaround: limit non ide_disk drive to UDMA4 */
  429. if ((drive->media != ide_disk) && (mask & 0xE0)) {
  430. printk(KERN_INFO "%s: limit %s to UDMA4\n",
  431. SCC_PATA_NAME, drive->name);
  432. mask = ATA_UDMA4;
  433. }
  434. return mask;
  435. }
  436. /**
  437. * setup_mmio_scc - map CTRL/BMID region
  438. * @dev: PCI device we are configuring
  439. * @name: device name
  440. *
  441. */
  442. static int setup_mmio_scc (struct pci_dev *dev, const char *name)
  443. {
  444. void __iomem *ctl_addr;
  445. void __iomem *dma_addr;
  446. int i, ret;
  447. for (i = 0; i < MAX_HWIFS; i++) {
  448. if (scc_ports[i].ctl == 0)
  449. break;
  450. }
  451. if (i >= MAX_HWIFS)
  452. return -ENOMEM;
  453. ret = pci_request_selected_regions(dev, (1 << 2) - 1, name);
  454. if (ret < 0) {
  455. printk(KERN_ERR "%s: can't reserve resources\n", name);
  456. return ret;
  457. }
  458. ctl_addr = pci_ioremap_bar(dev, 0);
  459. if (!ctl_addr)
  460. goto fail_0;
  461. dma_addr = pci_ioremap_bar(dev, 1);
  462. if (!dma_addr)
  463. goto fail_1;
  464. pci_set_master(dev);
  465. scc_ports[i].ctl = (unsigned long)ctl_addr;
  466. scc_ports[i].dma = (unsigned long)dma_addr;
  467. pci_set_drvdata(dev, (void *) &scc_ports[i]);
  468. return 1;
  469. fail_1:
  470. iounmap(ctl_addr);
  471. fail_0:
  472. return -ENOMEM;
  473. }
  474. static int scc_ide_setup_pci_device(struct pci_dev *dev,
  475. const struct ide_port_info *d)
  476. {
  477. struct scc_ports *ports = pci_get_drvdata(dev);
  478. struct ide_host *host;
  479. hw_regs_t hw, *hws[] = { &hw, NULL, NULL, NULL };
  480. int i, rc;
  481. memset(&hw, 0, sizeof(hw));
  482. for (i = 0; i <= 8; i++)
  483. hw.io_ports_array[i] = ports->dma + 0x20 + i * 4;
  484. hw.irq = dev->irq;
  485. hw.dev = &dev->dev;
  486. hw.chipset = ide_pci;
  487. rc = ide_host_add(d, hws, &host);
  488. if (rc)
  489. return rc;
  490. ports->host = host;
  491. return 0;
  492. }
  493. /**
  494. * init_setup_scc - set up an SCC PATA Controller
  495. * @dev: PCI device
  496. * @d: IDE port info
  497. *
  498. * Perform the initial set up for this device.
  499. */
  500. static int __devinit init_setup_scc(struct pci_dev *dev,
  501. const struct ide_port_info *d)
  502. {
  503. unsigned long ctl_base;
  504. unsigned long dma_base;
  505. unsigned long cckctrl_port;
  506. unsigned long intmask_port;
  507. unsigned long mode_port;
  508. unsigned long ecmode_port;
  509. u32 reg = 0;
  510. struct scc_ports *ports;
  511. int rc;
  512. rc = pci_enable_device(dev);
  513. if (rc)
  514. goto end;
  515. rc = setup_mmio_scc(dev, d->name);
  516. if (rc < 0)
  517. goto end;
  518. ports = pci_get_drvdata(dev);
  519. ctl_base = ports->ctl;
  520. dma_base = ports->dma;
  521. cckctrl_port = ctl_base + 0xff0;
  522. intmask_port = dma_base + 0x010;
  523. mode_port = ctl_base + 0x024;
  524. ecmode_port = ctl_base + 0xf00;
  525. /* controller initialization */
  526. reg = 0;
  527. out_be32((void*)cckctrl_port, reg);
  528. reg |= CCKCTRL_ATACLKOEN;
  529. out_be32((void*)cckctrl_port, reg);
  530. reg |= CCKCTRL_LCLKEN | CCKCTRL_OCLKEN;
  531. out_be32((void*)cckctrl_port, reg);
  532. reg |= CCKCTRL_CRST;
  533. out_be32((void*)cckctrl_port, reg);
  534. for (;;) {
  535. reg = in_be32((void*)cckctrl_port);
  536. if (reg & CCKCTRL_CRST)
  537. break;
  538. udelay(5000);
  539. }
  540. reg |= CCKCTRL_ATARESET;
  541. out_be32((void*)cckctrl_port, reg);
  542. out_be32((void*)ecmode_port, ECMODE_VALUE);
  543. out_be32((void*)mode_port, MODE_JCUSFEN);
  544. out_be32((void*)intmask_port, INTMASK_MSK);
  545. rc = scc_ide_setup_pci_device(dev, d);
  546. end:
  547. return rc;
  548. }
  549. static void scc_tf_load(ide_drive_t *drive, struct ide_cmd *cmd)
  550. {
  551. struct ide_io_ports *io_ports = &drive->hwif->io_ports;
  552. struct ide_taskfile *tf = &cmd->tf;
  553. u8 HIHI = (cmd->tf_flags & IDE_TFLAG_LBA48) ? 0xE0 : 0xEF;
  554. if (cmd->ftf_flags & IDE_FTFLAG_FLAGGED)
  555. HIHI = 0xFF;
  556. if (cmd->ftf_flags & IDE_FTFLAG_OUT_DATA)
  557. out_be32((void *)io_ports->data_addr,
  558. (tf->hob_data << 8) | tf->data);
  559. if (cmd->tf_flags & IDE_TFLAG_OUT_HOB_FEATURE)
  560. scc_ide_outb(tf->hob_feature, io_ports->feature_addr);
  561. if (cmd->tf_flags & IDE_TFLAG_OUT_HOB_NSECT)
  562. scc_ide_outb(tf->hob_nsect, io_ports->nsect_addr);
  563. if (cmd->tf_flags & IDE_TFLAG_OUT_HOB_LBAL)
  564. scc_ide_outb(tf->hob_lbal, io_ports->lbal_addr);
  565. if (cmd->tf_flags & IDE_TFLAG_OUT_HOB_LBAM)
  566. scc_ide_outb(tf->hob_lbam, io_ports->lbam_addr);
  567. if (cmd->tf_flags & IDE_TFLAG_OUT_HOB_LBAH)
  568. scc_ide_outb(tf->hob_lbah, io_ports->lbah_addr);
  569. if (cmd->tf_flags & IDE_TFLAG_OUT_FEATURE)
  570. scc_ide_outb(tf->feature, io_ports->feature_addr);
  571. if (cmd->tf_flags & IDE_TFLAG_OUT_NSECT)
  572. scc_ide_outb(tf->nsect, io_ports->nsect_addr);
  573. if (cmd->tf_flags & IDE_TFLAG_OUT_LBAL)
  574. scc_ide_outb(tf->lbal, io_ports->lbal_addr);
  575. if (cmd->tf_flags & IDE_TFLAG_OUT_LBAM)
  576. scc_ide_outb(tf->lbam, io_ports->lbam_addr);
  577. if (cmd->tf_flags & IDE_TFLAG_OUT_LBAH)
  578. scc_ide_outb(tf->lbah, io_ports->lbah_addr);
  579. if (cmd->tf_flags & IDE_TFLAG_OUT_DEVICE)
  580. scc_ide_outb((tf->device & HIHI) | drive->select,
  581. io_ports->device_addr);
  582. }
  583. static void scc_tf_read(ide_drive_t *drive, struct ide_cmd *cmd)
  584. {
  585. struct ide_io_ports *io_ports = &drive->hwif->io_ports;
  586. struct ide_taskfile *tf = &cmd->tf;
  587. if (cmd->ftf_flags & IDE_FTFLAG_IN_DATA) {
  588. u16 data = (u16)in_be32((void *)io_ports->data_addr);
  589. tf->data = data & 0xff;
  590. tf->hob_data = (data >> 8) & 0xff;
  591. }
  592. /* be sure we're looking at the low order bits */
  593. scc_ide_outb(ATA_DEVCTL_OBS & ~0x80, io_ports->ctl_addr);
  594. if (cmd->tf_flags & IDE_TFLAG_IN_FEATURE)
  595. tf->feature = scc_ide_inb(io_ports->feature_addr);
  596. if (cmd->tf_flags & IDE_TFLAG_IN_NSECT)
  597. tf->nsect = scc_ide_inb(io_ports->nsect_addr);
  598. if (cmd->tf_flags & IDE_TFLAG_IN_LBAL)
  599. tf->lbal = scc_ide_inb(io_ports->lbal_addr);
  600. if (cmd->tf_flags & IDE_TFLAG_IN_LBAM)
  601. tf->lbam = scc_ide_inb(io_ports->lbam_addr);
  602. if (cmd->tf_flags & IDE_TFLAG_IN_LBAH)
  603. tf->lbah = scc_ide_inb(io_ports->lbah_addr);
  604. if (cmd->tf_flags & IDE_TFLAG_IN_DEVICE)
  605. tf->device = scc_ide_inb(io_ports->device_addr);
  606. if (cmd->tf_flags & IDE_TFLAG_LBA48) {
  607. scc_ide_outb(ATA_DEVCTL_OBS | 0x80, io_ports->ctl_addr);
  608. if (cmd->tf_flags & IDE_TFLAG_IN_HOB_FEATURE)
  609. tf->hob_feature = scc_ide_inb(io_ports->feature_addr);
  610. if (cmd->tf_flags & IDE_TFLAG_IN_HOB_NSECT)
  611. tf->hob_nsect = scc_ide_inb(io_ports->nsect_addr);
  612. if (cmd->tf_flags & IDE_TFLAG_IN_HOB_LBAL)
  613. tf->hob_lbal = scc_ide_inb(io_ports->lbal_addr);
  614. if (cmd->tf_flags & IDE_TFLAG_IN_HOB_LBAM)
  615. tf->hob_lbam = scc_ide_inb(io_ports->lbam_addr);
  616. if (cmd->tf_flags & IDE_TFLAG_IN_HOB_LBAH)
  617. tf->hob_lbah = scc_ide_inb(io_ports->lbah_addr);
  618. }
  619. }
  620. static void scc_input_data(ide_drive_t *drive, struct ide_cmd *cmd,
  621. void *buf, unsigned int len)
  622. {
  623. unsigned long data_addr = drive->hwif->io_ports.data_addr;
  624. len++;
  625. if (drive->io_32bit) {
  626. scc_ide_insl(data_addr, buf, len / 4);
  627. if ((len & 3) >= 2)
  628. scc_ide_insw(data_addr, (u8 *)buf + (len & ~3), 1);
  629. } else
  630. scc_ide_insw(data_addr, buf, len / 2);
  631. }
  632. static void scc_output_data(ide_drive_t *drive, struct ide_cmd *cmd,
  633. void *buf, unsigned int len)
  634. {
  635. unsigned long data_addr = drive->hwif->io_ports.data_addr;
  636. len++;
  637. if (drive->io_32bit) {
  638. scc_ide_outsl(data_addr, buf, len / 4);
  639. if ((len & 3) >= 2)
  640. scc_ide_outsw(data_addr, (u8 *)buf + (len & ~3), 1);
  641. } else
  642. scc_ide_outsw(data_addr, buf, len / 2);
  643. }
  644. /**
  645. * init_mmio_iops_scc - set up the iops for MMIO
  646. * @hwif: interface to set up
  647. *
  648. */
  649. static void __devinit init_mmio_iops_scc(ide_hwif_t *hwif)
  650. {
  651. struct pci_dev *dev = to_pci_dev(hwif->dev);
  652. struct scc_ports *ports = pci_get_drvdata(dev);
  653. unsigned long dma_base = ports->dma;
  654. ide_set_hwifdata(hwif, ports);
  655. hwif->dma_base = dma_base;
  656. hwif->config_data = ports->ctl;
  657. }
  658. /**
  659. * init_iops_scc - set up iops
  660. * @hwif: interface to set up
  661. *
  662. * Do the basic setup for the SCC hardware interface
  663. * and then do the MMIO setup.
  664. */
  665. static void __devinit init_iops_scc(ide_hwif_t *hwif)
  666. {
  667. struct pci_dev *dev = to_pci_dev(hwif->dev);
  668. hwif->hwif_data = NULL;
  669. if (pci_get_drvdata(dev) == NULL)
  670. return;
  671. init_mmio_iops_scc(hwif);
  672. }
  673. static int __devinit scc_init_dma(ide_hwif_t *hwif,
  674. const struct ide_port_info *d)
  675. {
  676. return ide_allocate_dma_engine(hwif);
  677. }
  678. static u8 scc_cable_detect(ide_hwif_t *hwif)
  679. {
  680. return ATA_CBL_PATA80;
  681. }
  682. /**
  683. * init_hwif_scc - set up hwif
  684. * @hwif: interface to set up
  685. *
  686. * We do the basic set up of the interface structure. The SCC
  687. * requires several custom handlers so we override the default
  688. * ide DMA handlers appropriately.
  689. */
  690. static void __devinit init_hwif_scc(ide_hwif_t *hwif)
  691. {
  692. /* PTERADD */
  693. out_be32((void __iomem *)(hwif->dma_base + 0x018), hwif->dmatable_dma);
  694. if (in_be32((void __iomem *)(hwif->config_data + 0xff0)) & CCKCTRL_ATACLKOEN)
  695. hwif->ultra_mask = ATA_UDMA6; /* 133MHz */
  696. else
  697. hwif->ultra_mask = ATA_UDMA5; /* 100MHz */
  698. }
  699. static const struct ide_tp_ops scc_tp_ops = {
  700. .exec_command = scc_exec_command,
  701. .read_status = scc_read_status,
  702. .read_altstatus = scc_read_altstatus,
  703. .set_irq = scc_set_irq,
  704. .tf_load = scc_tf_load,
  705. .tf_read = scc_tf_read,
  706. .input_data = scc_input_data,
  707. .output_data = scc_output_data,
  708. };
  709. static const struct ide_port_ops scc_port_ops = {
  710. .set_pio_mode = scc_set_pio_mode,
  711. .set_dma_mode = scc_set_dma_mode,
  712. .udma_filter = scc_udma_filter,
  713. .cable_detect = scc_cable_detect,
  714. };
  715. static const struct ide_dma_ops scc_dma_ops = {
  716. .dma_host_set = scc_dma_host_set,
  717. .dma_setup = scc_dma_setup,
  718. .dma_start = scc_dma_start,
  719. .dma_end = scc_dma_end,
  720. .dma_test_irq = scc_dma_test_irq,
  721. .dma_lost_irq = ide_dma_lost_irq,
  722. .dma_timer_expiry = ide_dma_sff_timer_expiry,
  723. .dma_sff_read_status = scc_dma_sff_read_status,
  724. };
  725. static const struct ide_port_info scc_chipset __devinitdata = {
  726. .name = "sccIDE",
  727. .init_iops = init_iops_scc,
  728. .init_dma = scc_init_dma,
  729. .init_hwif = init_hwif_scc,
  730. .tp_ops = &scc_tp_ops,
  731. .port_ops = &scc_port_ops,
  732. .dma_ops = &scc_dma_ops,
  733. .host_flags = IDE_HFLAG_SINGLE,
  734. .irq_flags = IRQF_SHARED,
  735. .pio_mask = ATA_PIO4,
  736. };
  737. /**
  738. * scc_init_one - pci layer discovery entry
  739. * @dev: PCI device
  740. * @id: ident table entry
  741. *
  742. * Called by the PCI code when it finds an SCC PATA controller.
  743. * We then use the IDE PCI generic helper to do most of the work.
  744. */
  745. static int __devinit scc_init_one(struct pci_dev *dev, const struct pci_device_id *id)
  746. {
  747. return init_setup_scc(dev, &scc_chipset);
  748. }
  749. /**
  750. * scc_remove - pci layer remove entry
  751. * @dev: PCI device
  752. *
  753. * Called by the PCI code when it removes an SCC PATA controller.
  754. */
  755. static void __devexit scc_remove(struct pci_dev *dev)
  756. {
  757. struct scc_ports *ports = pci_get_drvdata(dev);
  758. struct ide_host *host = ports->host;
  759. ide_host_remove(host);
  760. iounmap((void*)ports->dma);
  761. iounmap((void*)ports->ctl);
  762. pci_release_selected_regions(dev, (1 << 2) - 1);
  763. memset(ports, 0, sizeof(*ports));
  764. }
  765. static const struct pci_device_id scc_pci_tbl[] = {
  766. { PCI_VDEVICE(TOSHIBA_2, PCI_DEVICE_ID_TOSHIBA_SCC_ATA), 0 },
  767. { 0, },
  768. };
  769. MODULE_DEVICE_TABLE(pci, scc_pci_tbl);
  770. static struct pci_driver scc_pci_driver = {
  771. .name = "SCC IDE",
  772. .id_table = scc_pci_tbl,
  773. .probe = scc_init_one,
  774. .remove = __devexit_p(scc_remove),
  775. };
  776. static int scc_ide_init(void)
  777. {
  778. return ide_pci_register_driver(&scc_pci_driver);
  779. }
  780. module_init(scc_ide_init);
  781. /* -- No exit code?
  782. static void scc_ide_exit(void)
  783. {
  784. ide_pci_unregister_driver(&scc_pci_driver);
  785. }
  786. module_exit(scc_ide_exit);
  787. */
  788. MODULE_DESCRIPTION("PCI driver module for Toshiba SCC IDE");
  789. MODULE_LICENSE("GPL");