io.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527
  1. /*
  2. * linux/arch/arm/mach-omap2/io.c
  3. *
  4. * OMAP2 I/O mapping code
  5. *
  6. * Copyright (C) 2005 Nokia Corporation
  7. * Copyright (C) 2007-2009 Texas Instruments
  8. *
  9. * Author:
  10. * Juha Yrjola <juha.yrjola@nokia.com>
  11. * Syed Khasim <x0khasim@ti.com>
  12. *
  13. * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
  14. *
  15. * This program is free software; you can redistribute it and/or modify
  16. * it under the terms of the GNU General Public License version 2 as
  17. * published by the Free Software Foundation.
  18. */
  19. #include <linux/module.h>
  20. #include <linux/kernel.h>
  21. #include <linux/init.h>
  22. #include <linux/io.h>
  23. #include <linux/clk.h>
  24. #include <asm/tlb.h>
  25. #include <asm/mach/map.h>
  26. #include <plat/sram.h>
  27. #include <plat/sdrc.h>
  28. #include <plat/serial.h>
  29. #include <plat/omap-pm.h>
  30. #include <plat/omap_hwmod.h>
  31. #include <plat/multi.h>
  32. #include <plat/dma.h>
  33. #include "iomap.h"
  34. #include "voltage.h"
  35. #include "powerdomain.h"
  36. #include "clockdomain.h"
  37. #include "common.h"
  38. #include "clock.h"
  39. #include "clock2xxx.h"
  40. #include "clock3xxx.h"
  41. #include "clock44xx.h"
  42. /*
  43. * The machine specific code may provide the extra mapping besides the
  44. * default mapping provided here.
  45. */
  46. #if defined(CONFIG_SOC_OMAP2420) || defined(CONFIG_SOC_OMAP2430)
  47. static struct map_desc omap24xx_io_desc[] __initdata = {
  48. {
  49. .virtual = L3_24XX_VIRT,
  50. .pfn = __phys_to_pfn(L3_24XX_PHYS),
  51. .length = L3_24XX_SIZE,
  52. .type = MT_DEVICE
  53. },
  54. {
  55. .virtual = L4_24XX_VIRT,
  56. .pfn = __phys_to_pfn(L4_24XX_PHYS),
  57. .length = L4_24XX_SIZE,
  58. .type = MT_DEVICE
  59. },
  60. };
  61. #ifdef CONFIG_SOC_OMAP2420
  62. static struct map_desc omap242x_io_desc[] __initdata = {
  63. {
  64. .virtual = DSP_MEM_2420_VIRT,
  65. .pfn = __phys_to_pfn(DSP_MEM_2420_PHYS),
  66. .length = DSP_MEM_2420_SIZE,
  67. .type = MT_DEVICE
  68. },
  69. {
  70. .virtual = DSP_IPI_2420_VIRT,
  71. .pfn = __phys_to_pfn(DSP_IPI_2420_PHYS),
  72. .length = DSP_IPI_2420_SIZE,
  73. .type = MT_DEVICE
  74. },
  75. {
  76. .virtual = DSP_MMU_2420_VIRT,
  77. .pfn = __phys_to_pfn(DSP_MMU_2420_PHYS),
  78. .length = DSP_MMU_2420_SIZE,
  79. .type = MT_DEVICE
  80. },
  81. };
  82. #endif
  83. #ifdef CONFIG_SOC_OMAP2430
  84. static struct map_desc omap243x_io_desc[] __initdata = {
  85. {
  86. .virtual = L4_WK_243X_VIRT,
  87. .pfn = __phys_to_pfn(L4_WK_243X_PHYS),
  88. .length = L4_WK_243X_SIZE,
  89. .type = MT_DEVICE
  90. },
  91. {
  92. .virtual = OMAP243X_GPMC_VIRT,
  93. .pfn = __phys_to_pfn(OMAP243X_GPMC_PHYS),
  94. .length = OMAP243X_GPMC_SIZE,
  95. .type = MT_DEVICE
  96. },
  97. {
  98. .virtual = OMAP243X_SDRC_VIRT,
  99. .pfn = __phys_to_pfn(OMAP243X_SDRC_PHYS),
  100. .length = OMAP243X_SDRC_SIZE,
  101. .type = MT_DEVICE
  102. },
  103. {
  104. .virtual = OMAP243X_SMS_VIRT,
  105. .pfn = __phys_to_pfn(OMAP243X_SMS_PHYS),
  106. .length = OMAP243X_SMS_SIZE,
  107. .type = MT_DEVICE
  108. },
  109. };
  110. #endif
  111. #endif
  112. #ifdef CONFIG_ARCH_OMAP3
  113. static struct map_desc omap34xx_io_desc[] __initdata = {
  114. {
  115. .virtual = L3_34XX_VIRT,
  116. .pfn = __phys_to_pfn(L3_34XX_PHYS),
  117. .length = L3_34XX_SIZE,
  118. .type = MT_DEVICE
  119. },
  120. {
  121. .virtual = L4_34XX_VIRT,
  122. .pfn = __phys_to_pfn(L4_34XX_PHYS),
  123. .length = L4_34XX_SIZE,
  124. .type = MT_DEVICE
  125. },
  126. {
  127. .virtual = OMAP34XX_GPMC_VIRT,
  128. .pfn = __phys_to_pfn(OMAP34XX_GPMC_PHYS),
  129. .length = OMAP34XX_GPMC_SIZE,
  130. .type = MT_DEVICE
  131. },
  132. {
  133. .virtual = OMAP343X_SMS_VIRT,
  134. .pfn = __phys_to_pfn(OMAP343X_SMS_PHYS),
  135. .length = OMAP343X_SMS_SIZE,
  136. .type = MT_DEVICE
  137. },
  138. {
  139. .virtual = OMAP343X_SDRC_VIRT,
  140. .pfn = __phys_to_pfn(OMAP343X_SDRC_PHYS),
  141. .length = OMAP343X_SDRC_SIZE,
  142. .type = MT_DEVICE
  143. },
  144. {
  145. .virtual = L4_PER_34XX_VIRT,
  146. .pfn = __phys_to_pfn(L4_PER_34XX_PHYS),
  147. .length = L4_PER_34XX_SIZE,
  148. .type = MT_DEVICE
  149. },
  150. {
  151. .virtual = L4_EMU_34XX_VIRT,
  152. .pfn = __phys_to_pfn(L4_EMU_34XX_PHYS),
  153. .length = L4_EMU_34XX_SIZE,
  154. .type = MT_DEVICE
  155. },
  156. #if defined(CONFIG_DEBUG_LL) && \
  157. (defined(CONFIG_MACH_OMAP_ZOOM2) || defined(CONFIG_MACH_OMAP_ZOOM3))
  158. {
  159. .virtual = ZOOM_UART_VIRT,
  160. .pfn = __phys_to_pfn(ZOOM_UART_BASE),
  161. .length = SZ_1M,
  162. .type = MT_DEVICE
  163. },
  164. #endif
  165. };
  166. #endif
  167. #ifdef CONFIG_SOC_TI81XX
  168. static struct map_desc omapti81xx_io_desc[] __initdata = {
  169. {
  170. .virtual = L4_34XX_VIRT,
  171. .pfn = __phys_to_pfn(L4_34XX_PHYS),
  172. .length = L4_34XX_SIZE,
  173. .type = MT_DEVICE
  174. }
  175. };
  176. #endif
  177. #ifdef CONFIG_SOC_AM33XX
  178. static struct map_desc omapam33xx_io_desc[] __initdata = {
  179. {
  180. .virtual = L4_34XX_VIRT,
  181. .pfn = __phys_to_pfn(L4_34XX_PHYS),
  182. .length = L4_34XX_SIZE,
  183. .type = MT_DEVICE
  184. },
  185. {
  186. .virtual = L4_WK_AM33XX_VIRT,
  187. .pfn = __phys_to_pfn(L4_WK_AM33XX_PHYS),
  188. .length = L4_WK_AM33XX_SIZE,
  189. .type = MT_DEVICE
  190. }
  191. };
  192. #endif
  193. #ifdef CONFIG_ARCH_OMAP4
  194. static struct map_desc omap44xx_io_desc[] __initdata = {
  195. {
  196. .virtual = L3_44XX_VIRT,
  197. .pfn = __phys_to_pfn(L3_44XX_PHYS),
  198. .length = L3_44XX_SIZE,
  199. .type = MT_DEVICE,
  200. },
  201. {
  202. .virtual = L4_44XX_VIRT,
  203. .pfn = __phys_to_pfn(L4_44XX_PHYS),
  204. .length = L4_44XX_SIZE,
  205. .type = MT_DEVICE,
  206. },
  207. {
  208. .virtual = L4_PER_44XX_VIRT,
  209. .pfn = __phys_to_pfn(L4_PER_44XX_PHYS),
  210. .length = L4_PER_44XX_SIZE,
  211. .type = MT_DEVICE,
  212. },
  213. #ifdef CONFIG_OMAP4_ERRATA_I688
  214. {
  215. .virtual = OMAP4_SRAM_VA,
  216. .pfn = __phys_to_pfn(OMAP4_SRAM_PA),
  217. .length = PAGE_SIZE,
  218. .type = MT_MEMORY_SO,
  219. },
  220. #endif
  221. };
  222. #endif
  223. #ifdef CONFIG_SOC_OMAP2420
  224. void __init omap242x_map_common_io(void)
  225. {
  226. iotable_init(omap24xx_io_desc, ARRAY_SIZE(omap24xx_io_desc));
  227. iotable_init(omap242x_io_desc, ARRAY_SIZE(omap242x_io_desc));
  228. }
  229. #endif
  230. #ifdef CONFIG_SOC_OMAP2430
  231. void __init omap243x_map_common_io(void)
  232. {
  233. iotable_init(omap24xx_io_desc, ARRAY_SIZE(omap24xx_io_desc));
  234. iotable_init(omap243x_io_desc, ARRAY_SIZE(omap243x_io_desc));
  235. }
  236. #endif
  237. #ifdef CONFIG_ARCH_OMAP3
  238. void __init omap34xx_map_common_io(void)
  239. {
  240. iotable_init(omap34xx_io_desc, ARRAY_SIZE(omap34xx_io_desc));
  241. }
  242. #endif
  243. #ifdef CONFIG_SOC_TI81XX
  244. void __init omapti81xx_map_common_io(void)
  245. {
  246. iotable_init(omapti81xx_io_desc, ARRAY_SIZE(omapti81xx_io_desc));
  247. }
  248. #endif
  249. #ifdef CONFIG_SOC_AM33XX
  250. void __init omapam33xx_map_common_io(void)
  251. {
  252. iotable_init(omapam33xx_io_desc, ARRAY_SIZE(omapam33xx_io_desc));
  253. }
  254. #endif
  255. #ifdef CONFIG_ARCH_OMAP4
  256. void __init omap44xx_map_common_io(void)
  257. {
  258. iotable_init(omap44xx_io_desc, ARRAY_SIZE(omap44xx_io_desc));
  259. omap_barriers_init();
  260. }
  261. #endif
  262. /*
  263. * omap2_init_reprogram_sdrc - reprogram SDRC timing parameters
  264. *
  265. * Sets the CORE DPLL3 M2 divider to the same value that it's at
  266. * currently. This has the effect of setting the SDRC SDRAM AC timing
  267. * registers to the values currently defined by the kernel. Currently
  268. * only defined for OMAP3; will return 0 if called on OMAP2. Returns
  269. * -EINVAL if the dpll3_m2_ck cannot be found, 0 if called on OMAP2,
  270. * or passes along the return value of clk_set_rate().
  271. */
  272. static int __init _omap2_init_reprogram_sdrc(void)
  273. {
  274. struct clk *dpll3_m2_ck;
  275. int v = -EINVAL;
  276. long rate;
  277. if (!cpu_is_omap34xx())
  278. return 0;
  279. dpll3_m2_ck = clk_get(NULL, "dpll3_m2_ck");
  280. if (IS_ERR(dpll3_m2_ck))
  281. return -EINVAL;
  282. rate = clk_get_rate(dpll3_m2_ck);
  283. pr_info("Reprogramming SDRC clock to %ld Hz\n", rate);
  284. v = clk_set_rate(dpll3_m2_ck, rate);
  285. if (v)
  286. pr_err("dpll3_m2_clk rate change failed: %d\n", v);
  287. clk_put(dpll3_m2_ck);
  288. return v;
  289. }
  290. static int _set_hwmod_postsetup_state(struct omap_hwmod *oh, void *data)
  291. {
  292. return omap_hwmod_set_postsetup_state(oh, *(u8 *)data);
  293. }
  294. static void __init omap_common_init_early(void)
  295. {
  296. omap_init_consistent_dma_size();
  297. }
  298. static void __init omap_hwmod_init_postsetup(void)
  299. {
  300. u8 postsetup_state;
  301. /* Set the default postsetup state for all hwmods */
  302. #ifdef CONFIG_PM_RUNTIME
  303. postsetup_state = _HWMOD_STATE_IDLE;
  304. #else
  305. postsetup_state = _HWMOD_STATE_ENABLED;
  306. #endif
  307. omap_hwmod_for_each(_set_hwmod_postsetup_state, &postsetup_state);
  308. omap_pm_if_early_init();
  309. }
  310. #ifdef CONFIG_SOC_OMAP2420
  311. void __init omap2420_init_early(void)
  312. {
  313. omap2_set_globals_242x();
  314. omap2xxx_check_revision();
  315. omap_common_init_early();
  316. omap2xxx_voltagedomains_init();
  317. omap242x_powerdomains_init();
  318. omap242x_clockdomains_init();
  319. omap2420_hwmod_init();
  320. omap_hwmod_init_postsetup();
  321. omap2420_clk_init();
  322. }
  323. void __init omap2420_init_late(void)
  324. {
  325. omap_mux_late_init();
  326. omap2_common_pm_late_init();
  327. omap2_pm_init();
  328. }
  329. #endif
  330. #ifdef CONFIG_SOC_OMAP2430
  331. void __init omap2430_init_early(void)
  332. {
  333. omap2_set_globals_243x();
  334. omap2xxx_check_revision();
  335. omap_common_init_early();
  336. omap2xxx_voltagedomains_init();
  337. omap243x_powerdomains_init();
  338. omap243x_clockdomains_init();
  339. omap2430_hwmod_init();
  340. omap_hwmod_init_postsetup();
  341. omap2430_clk_init();
  342. }
  343. void __init omap2430_init_late(void)
  344. {
  345. omap_mux_late_init();
  346. omap2_common_pm_late_init();
  347. omap2_pm_init();
  348. }
  349. #endif
  350. /*
  351. * Currently only board-omap3beagle.c should call this because of the
  352. * same machine_id for 34xx and 36xx beagle.. Will get fixed with DT.
  353. */
  354. #ifdef CONFIG_ARCH_OMAP3
  355. void __init omap3_init_early(void)
  356. {
  357. omap2_set_globals_3xxx();
  358. omap3xxx_check_revision();
  359. omap3xxx_check_features();
  360. omap_common_init_early();
  361. omap3xxx_voltagedomains_init();
  362. omap3xxx_powerdomains_init();
  363. omap3xxx_clockdomains_init();
  364. omap3xxx_hwmod_init();
  365. omap_hwmod_init_postsetup();
  366. omap3xxx_clk_init();
  367. }
  368. void __init omap3430_init_early(void)
  369. {
  370. omap3_init_early();
  371. }
  372. void __init omap35xx_init_early(void)
  373. {
  374. omap3_init_early();
  375. }
  376. void __init omap3630_init_early(void)
  377. {
  378. omap3_init_early();
  379. }
  380. void __init am35xx_init_early(void)
  381. {
  382. omap3_init_early();
  383. }
  384. void __init ti81xx_init_early(void)
  385. {
  386. omap2_set_globals_ti81xx();
  387. omap3xxx_check_revision();
  388. ti81xx_check_features();
  389. omap_common_init_early();
  390. omap3xxx_voltagedomains_init();
  391. omap3xxx_powerdomains_init();
  392. omap3xxx_clockdomains_init();
  393. omap3xxx_hwmod_init();
  394. omap_hwmod_init_postsetup();
  395. omap3xxx_clk_init();
  396. }
  397. void __init omap3_init_late(void)
  398. {
  399. omap_mux_late_init();
  400. omap2_common_pm_late_init();
  401. omap3_pm_init();
  402. }
  403. void __init omap3430_init_late(void)
  404. {
  405. omap_mux_late_init();
  406. omap2_common_pm_late_init();
  407. omap3_pm_init();
  408. }
  409. void __init omap35xx_init_late(void)
  410. {
  411. omap_mux_late_init();
  412. omap2_common_pm_late_init();
  413. omap3_pm_init();
  414. }
  415. void __init omap3630_init_late(void)
  416. {
  417. omap_mux_late_init();
  418. omap2_common_pm_late_init();
  419. omap3_pm_init();
  420. }
  421. void __init am35xx_init_late(void)
  422. {
  423. omap_mux_late_init();
  424. omap2_common_pm_late_init();
  425. omap3_pm_init();
  426. }
  427. void __init ti81xx_init_late(void)
  428. {
  429. omap_mux_late_init();
  430. omap2_common_pm_late_init();
  431. omap3_pm_init();
  432. }
  433. #endif
  434. #ifdef CONFIG_SOC_AM33XX
  435. void __init am33xx_init_early(void)
  436. {
  437. omap2_set_globals_am33xx();
  438. omap3xxx_check_revision();
  439. ti81xx_check_features();
  440. omap_common_init_early();
  441. am33xx_voltagedomains_init();
  442. am33xx_powerdomains_init();
  443. am33xx_clockdomains_init();
  444. am33xx_clk_init();
  445. }
  446. #endif
  447. #ifdef CONFIG_ARCH_OMAP4
  448. void __init omap4430_init_early(void)
  449. {
  450. omap2_set_globals_443x();
  451. omap4xxx_check_revision();
  452. omap4xxx_check_features();
  453. omap_common_init_early();
  454. omap44xx_voltagedomains_init();
  455. omap44xx_powerdomains_init();
  456. omap44xx_clockdomains_init();
  457. omap44xx_hwmod_init();
  458. omap_hwmod_init_postsetup();
  459. omap4xxx_clk_init();
  460. }
  461. void __init omap4430_init_late(void)
  462. {
  463. omap_mux_late_init();
  464. omap2_common_pm_late_init();
  465. omap4_pm_init();
  466. }
  467. #endif
  468. void __init omap_sdrc_init(struct omap_sdrc_params *sdrc_cs0,
  469. struct omap_sdrc_params *sdrc_cs1)
  470. {
  471. omap_sram_init();
  472. if (cpu_is_omap24xx() || omap3_has_sdrc()) {
  473. omap2_sdrc_init(sdrc_cs0, sdrc_cs1);
  474. _omap2_init_reprogram_sdrc();
  475. }
  476. }