setup.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979
  1. /*
  2. * linux/arch/sh/boards/se/7724/setup.c
  3. *
  4. * Copyright (C) 2009 Renesas Solutions Corp.
  5. *
  6. * Kuninori Morimoto <morimoto.kuninori@renesas.com>
  7. *
  8. * This file is subject to the terms and conditions of the GNU General Public
  9. * License. See the file "COPYING" in the main directory of this archive
  10. * for more details.
  11. */
  12. #include <linux/init.h>
  13. #include <linux/device.h>
  14. #include <linux/interrupt.h>
  15. #include <linux/platform_device.h>
  16. #include <linux/mfd/sh_mobile_sdhi.h>
  17. #include <linux/mtd/physmap.h>
  18. #include <linux/delay.h>
  19. #include <linux/smc91x.h>
  20. #include <linux/gpio.h>
  21. #include <linux/input.h>
  22. #include <linux/input/sh_keysc.h>
  23. #include <linux/usb/r8a66597.h>
  24. #include <video/sh_mobile_lcdc.h>
  25. #include <media/sh_mobile_ceu.h>
  26. #include <sound/sh_fsi.h>
  27. #include <asm/io.h>
  28. #include <asm/heartbeat.h>
  29. #include <asm/sh_eth.h>
  30. #include <asm/clock.h>
  31. #include <asm/suspend.h>
  32. #include <cpu/sh7724.h>
  33. #include <mach-se/mach/se7724.h>
  34. /*
  35. * SWx 1234 5678
  36. * ------------------------------------
  37. * SW31 : 1001 1100 : default
  38. * SW32 : 0111 1111 : use on board flash
  39. *
  40. * SW41 : abxx xxxx -> a = 0 : Analog monitor
  41. * 1 : Digital monitor
  42. * b = 0 : VGA
  43. * 1 : 720p
  44. */
  45. /*
  46. * about 720p
  47. *
  48. * When you use 1280 x 720 lcdc output,
  49. * you should change OSC6 lcdc clock from 25.175MHz to 74.25MHz,
  50. * and change SW41 to use 720p
  51. */
  52. /*
  53. * about sound
  54. *
  55. * This setup.c supports FSI slave mode.
  56. * Please change J20, J21, J22 pin to 1-2 connection.
  57. */
  58. /* Heartbeat */
  59. static struct resource heartbeat_resource = {
  60. .start = PA_LED,
  61. .end = PA_LED,
  62. .flags = IORESOURCE_MEM | IORESOURCE_MEM_16BIT,
  63. };
  64. static struct platform_device heartbeat_device = {
  65. .name = "heartbeat",
  66. .id = -1,
  67. .num_resources = 1,
  68. .resource = &heartbeat_resource,
  69. };
  70. /* LAN91C111 */
  71. static struct smc91x_platdata smc91x_info = {
  72. .flags = SMC91X_USE_16BIT | SMC91X_NOWAIT,
  73. };
  74. static struct resource smc91x_eth_resources[] = {
  75. [0] = {
  76. .name = "SMC91C111" ,
  77. .start = 0x1a300300,
  78. .end = 0x1a30030f,
  79. .flags = IORESOURCE_MEM,
  80. },
  81. [1] = {
  82. .start = IRQ0_SMC,
  83. .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_HIGHLEVEL,
  84. },
  85. };
  86. static struct platform_device smc91x_eth_device = {
  87. .name = "smc91x",
  88. .num_resources = ARRAY_SIZE(smc91x_eth_resources),
  89. .resource = smc91x_eth_resources,
  90. .dev = {
  91. .platform_data = &smc91x_info,
  92. },
  93. };
  94. /* MTD */
  95. static struct mtd_partition nor_flash_partitions[] = {
  96. {
  97. .name = "uboot",
  98. .offset = 0,
  99. .size = (1 * 1024 * 1024),
  100. .mask_flags = MTD_WRITEABLE, /* Read-only */
  101. }, {
  102. .name = "kernel",
  103. .offset = MTDPART_OFS_APPEND,
  104. .size = (2 * 1024 * 1024),
  105. }, {
  106. .name = "free-area",
  107. .offset = MTDPART_OFS_APPEND,
  108. .size = MTDPART_SIZ_FULL,
  109. },
  110. };
  111. static struct physmap_flash_data nor_flash_data = {
  112. .width = 2,
  113. .parts = nor_flash_partitions,
  114. .nr_parts = ARRAY_SIZE(nor_flash_partitions),
  115. };
  116. static struct resource nor_flash_resources[] = {
  117. [0] = {
  118. .name = "NOR Flash",
  119. .start = 0x00000000,
  120. .end = 0x01ffffff,
  121. .flags = IORESOURCE_MEM,
  122. }
  123. };
  124. static struct platform_device nor_flash_device = {
  125. .name = "physmap-flash",
  126. .resource = nor_flash_resources,
  127. .num_resources = ARRAY_SIZE(nor_flash_resources),
  128. .dev = {
  129. .platform_data = &nor_flash_data,
  130. },
  131. };
  132. /* LCDC */
  133. const static struct fb_videomode lcdc_720p_modes[] = {
  134. {
  135. .name = "LB070WV1",
  136. .sync = 0, /* hsync and vsync are active low */
  137. .xres = 1280;
  138. .yres = 720;
  139. .left_margin = 220;
  140. .right_margin = 110;
  141. .hsync_len = 40;
  142. .upper_margin = 20;
  143. .lower_margin = 5;
  144. .vsync_len = 5;
  145. },
  146. };
  147. const static struct fb_videomode lcdc_vga_modes[] = {
  148. {
  149. .name = "LB070WV1",
  150. .sync = 0, /* hsync and vsync are active low */
  151. .xres = 640;
  152. .yres = 480;
  153. .left_margin = 105;
  154. .right_margin = 50;
  155. .hsync_len = 96;
  156. .upper_margin = 33;
  157. .lower_margin = 10;
  158. .vsync_len = 2;
  159. },
  160. };
  161. static struct sh_mobile_lcdc_info lcdc_info = {
  162. .clock_source = LCDC_CLK_EXTERNAL,
  163. .ch[0] = {
  164. .chan = LCDC_CHAN_MAINLCD,
  165. .bpp = 16,
  166. .clock_divider = 1,
  167. .lcd_size_cfg = { /* 7.0 inch */
  168. .width = 152,
  169. .height = 91,
  170. },
  171. .board_cfg = {
  172. },
  173. }
  174. };
  175. static struct resource lcdc_resources[] = {
  176. [0] = {
  177. .name = "LCDC",
  178. .start = 0xfe940000,
  179. .end = 0xfe942fff,
  180. .flags = IORESOURCE_MEM,
  181. },
  182. [1] = {
  183. .start = 106,
  184. .flags = IORESOURCE_IRQ,
  185. },
  186. };
  187. static struct platform_device lcdc_device = {
  188. .name = "sh_mobile_lcdc_fb",
  189. .num_resources = ARRAY_SIZE(lcdc_resources),
  190. .resource = lcdc_resources,
  191. .dev = {
  192. .platform_data = &lcdc_info,
  193. },
  194. .archdata = {
  195. .hwblk_id = HWBLK_LCDC,
  196. },
  197. };
  198. /* CEU0 */
  199. static struct sh_mobile_ceu_info sh_mobile_ceu0_info = {
  200. .flags = SH_CEU_FLAG_USE_8BIT_BUS,
  201. };
  202. static struct resource ceu0_resources[] = {
  203. [0] = {
  204. .name = "CEU0",
  205. .start = 0xfe910000,
  206. .end = 0xfe91009f,
  207. .flags = IORESOURCE_MEM,
  208. },
  209. [1] = {
  210. .start = 52,
  211. .flags = IORESOURCE_IRQ,
  212. },
  213. [2] = {
  214. /* place holder for contiguous memory */
  215. },
  216. };
  217. static struct platform_device ceu0_device = {
  218. .name = "sh_mobile_ceu",
  219. .id = 0, /* "ceu0" clock */
  220. .num_resources = ARRAY_SIZE(ceu0_resources),
  221. .resource = ceu0_resources,
  222. .dev = {
  223. .platform_data = &sh_mobile_ceu0_info,
  224. },
  225. .archdata = {
  226. .hwblk_id = HWBLK_CEU0,
  227. },
  228. };
  229. /* CEU1 */
  230. static struct sh_mobile_ceu_info sh_mobile_ceu1_info = {
  231. .flags = SH_CEU_FLAG_USE_8BIT_BUS,
  232. };
  233. static struct resource ceu1_resources[] = {
  234. [0] = {
  235. .name = "CEU1",
  236. .start = 0xfe914000,
  237. .end = 0xfe91409f,
  238. .flags = IORESOURCE_MEM,
  239. },
  240. [1] = {
  241. .start = 63,
  242. .flags = IORESOURCE_IRQ,
  243. },
  244. [2] = {
  245. /* place holder for contiguous memory */
  246. },
  247. };
  248. static struct platform_device ceu1_device = {
  249. .name = "sh_mobile_ceu",
  250. .id = 1, /* "ceu1" clock */
  251. .num_resources = ARRAY_SIZE(ceu1_resources),
  252. .resource = ceu1_resources,
  253. .dev = {
  254. .platform_data = &sh_mobile_ceu1_info,
  255. },
  256. .archdata = {
  257. .hwblk_id = HWBLK_CEU1,
  258. },
  259. };
  260. /* FSI */
  261. /*
  262. * FSI-A use external clock which came from ak464x.
  263. * So, we should change parent of fsi
  264. */
  265. #define FCLKACR 0xa4150008
  266. static void fsimck_init(struct clk *clk)
  267. {
  268. u32 status = __raw_readl(clk->enable_reg);
  269. /* use external clock */
  270. status &= ~0x000000ff;
  271. status |= 0x00000080;
  272. __raw_writel(status, clk->enable_reg);
  273. }
  274. static struct clk_ops fsimck_clk_ops = {
  275. .init = fsimck_init,
  276. };
  277. static struct clk fsimcka_clk = {
  278. .ops = &fsimck_clk_ops,
  279. .enable_reg = (void __iomem *)FCLKACR,
  280. .rate = 0, /* unknown */
  281. };
  282. /* change J20, J21, J22 pin to 1-2 connection to use slave mode */
  283. static struct sh_fsi_platform_info fsi_info = {
  284. .porta_flags = SH_FSI_BRS_INV |
  285. SH_FSI_OUT_SLAVE_MODE |
  286. SH_FSI_IN_SLAVE_MODE |
  287. SH_FSI_OFMT(PCM) |
  288. SH_FSI_IFMT(PCM),
  289. };
  290. static struct resource fsi_resources[] = {
  291. [0] = {
  292. .name = "FSI",
  293. .start = 0xFE3C0000,
  294. .end = 0xFE3C021d,
  295. .flags = IORESOURCE_MEM,
  296. },
  297. [1] = {
  298. .start = 108,
  299. .flags = IORESOURCE_IRQ,
  300. },
  301. };
  302. static struct platform_device fsi_device = {
  303. .name = "sh_fsi",
  304. .id = 0,
  305. .num_resources = ARRAY_SIZE(fsi_resources),
  306. .resource = fsi_resources,
  307. .dev = {
  308. .platform_data = &fsi_info,
  309. },
  310. .archdata = {
  311. .hwblk_id = HWBLK_SPU, /* FSI needs SPU hwblk */
  312. },
  313. };
  314. /* KEYSC in SoC (Needs SW33-2 set to ON) */
  315. static struct sh_keysc_info keysc_info = {
  316. .mode = SH_KEYSC_MODE_1,
  317. .scan_timing = 3,
  318. .delay = 50,
  319. .keycodes = {
  320. KEY_1, KEY_2, KEY_3, KEY_4, KEY_5,
  321. KEY_6, KEY_7, KEY_8, KEY_9, KEY_A,
  322. KEY_B, KEY_C, KEY_D, KEY_E, KEY_F,
  323. KEY_G, KEY_H, KEY_I, KEY_K, KEY_L,
  324. KEY_M, KEY_N, KEY_O, KEY_P, KEY_Q,
  325. KEY_R, KEY_S, KEY_T, KEY_U, KEY_V,
  326. },
  327. };
  328. static struct resource keysc_resources[] = {
  329. [0] = {
  330. .name = "KEYSC",
  331. .start = 0x044b0000,
  332. .end = 0x044b000f,
  333. .flags = IORESOURCE_MEM,
  334. },
  335. [1] = {
  336. .start = 79,
  337. .flags = IORESOURCE_IRQ,
  338. },
  339. };
  340. static struct platform_device keysc_device = {
  341. .name = "sh_keysc",
  342. .id = 0, /* "keysc0" clock */
  343. .num_resources = ARRAY_SIZE(keysc_resources),
  344. .resource = keysc_resources,
  345. .dev = {
  346. .platform_data = &keysc_info,
  347. },
  348. .archdata = {
  349. .hwblk_id = HWBLK_KEYSC,
  350. },
  351. };
  352. /* SH Eth */
  353. static struct resource sh_eth_resources[] = {
  354. [0] = {
  355. .start = SH_ETH_ADDR,
  356. .end = SH_ETH_ADDR + 0x1FC,
  357. .flags = IORESOURCE_MEM,
  358. },
  359. [1] = {
  360. .start = 91,
  361. .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_HIGHLEVEL,
  362. },
  363. };
  364. static struct sh_eth_plat_data sh_eth_plat = {
  365. .phy = 0x1f, /* SMSC LAN8187 */
  366. .edmac_endian = EDMAC_LITTLE_ENDIAN,
  367. };
  368. static struct platform_device sh_eth_device = {
  369. .name = "sh-eth",
  370. .id = 0,
  371. .dev = {
  372. .platform_data = &sh_eth_plat,
  373. },
  374. .num_resources = ARRAY_SIZE(sh_eth_resources),
  375. .resource = sh_eth_resources,
  376. .archdata = {
  377. .hwblk_id = HWBLK_ETHER,
  378. },
  379. };
  380. static struct r8a66597_platdata sh7724_usb0_host_data = {
  381. .on_chip = 1,
  382. };
  383. static struct resource sh7724_usb0_host_resources[] = {
  384. [0] = {
  385. .start = 0xa4d80000,
  386. .end = 0xa4d80124 - 1,
  387. .flags = IORESOURCE_MEM,
  388. },
  389. [1] = {
  390. .start = 65,
  391. .end = 65,
  392. .flags = IORESOURCE_IRQ | IRQF_TRIGGER_LOW,
  393. },
  394. };
  395. static struct platform_device sh7724_usb0_host_device = {
  396. .name = "r8a66597_hcd",
  397. .id = 0,
  398. .dev = {
  399. .dma_mask = NULL, /* not use dma */
  400. .coherent_dma_mask = 0xffffffff,
  401. .platform_data = &sh7724_usb0_host_data,
  402. },
  403. .num_resources = ARRAY_SIZE(sh7724_usb0_host_resources),
  404. .resource = sh7724_usb0_host_resources,
  405. .archdata = {
  406. .hwblk_id = HWBLK_USB0,
  407. },
  408. };
  409. static struct r8a66597_platdata sh7724_usb1_gadget_data = {
  410. .on_chip = 1,
  411. };
  412. static struct resource sh7724_usb1_gadget_resources[] = {
  413. [0] = {
  414. .start = 0xa4d90000,
  415. .end = 0xa4d90123,
  416. .flags = IORESOURCE_MEM,
  417. },
  418. [1] = {
  419. .start = 66,
  420. .end = 66,
  421. .flags = IORESOURCE_IRQ | IRQF_TRIGGER_LOW,
  422. },
  423. };
  424. static struct platform_device sh7724_usb1_gadget_device = {
  425. .name = "r8a66597_udc",
  426. .id = 1, /* USB1 */
  427. .dev = {
  428. .dma_mask = NULL, /* not use dma */
  429. .coherent_dma_mask = 0xffffffff,
  430. .platform_data = &sh7724_usb1_gadget_data,
  431. },
  432. .num_resources = ARRAY_SIZE(sh7724_usb1_gadget_resources),
  433. .resource = sh7724_usb1_gadget_resources,
  434. };
  435. static struct resource sdhi0_cn7_resources[] = {
  436. [0] = {
  437. .name = "SDHI0",
  438. .start = 0x04ce0000,
  439. .end = 0x04ce01ff,
  440. .flags = IORESOURCE_MEM,
  441. },
  442. [1] = {
  443. .start = 100,
  444. .flags = IORESOURCE_IRQ,
  445. },
  446. };
  447. static struct sh_mobile_sdhi_info sh7724_sdhi0_data = {
  448. .dma_slave_tx = SHDMA_SLAVE_SDHI0_TX,
  449. .dma_slave_rx = SHDMA_SLAVE_SDHI0_RX,
  450. };
  451. static struct platform_device sdhi0_cn7_device = {
  452. .name = "sh_mobile_sdhi",
  453. .id = 0,
  454. .num_resources = ARRAY_SIZE(sdhi0_cn7_resources),
  455. .resource = sdhi0_cn7_resources,
  456. .dev = {
  457. .platform_data = &sh7724_sdhi0_data,
  458. },
  459. .archdata = {
  460. .hwblk_id = HWBLK_SDHI0,
  461. },
  462. };
  463. static struct resource sdhi1_cn8_resources[] = {
  464. [0] = {
  465. .name = "SDHI1",
  466. .start = 0x04cf0000,
  467. .end = 0x04cf01ff,
  468. .flags = IORESOURCE_MEM,
  469. },
  470. [1] = {
  471. .start = 23,
  472. .flags = IORESOURCE_IRQ,
  473. },
  474. };
  475. static struct sh_mobile_sdhi_info sh7724_sdhi1_data = {
  476. .dma_slave_tx = SHDMA_SLAVE_SDHI1_TX,
  477. .dma_slave_rx = SHDMA_SLAVE_SDHI1_RX,
  478. };
  479. static struct platform_device sdhi1_cn8_device = {
  480. .name = "sh_mobile_sdhi",
  481. .id = 1,
  482. .num_resources = ARRAY_SIZE(sdhi1_cn8_resources),
  483. .resource = sdhi1_cn8_resources,
  484. .dev = {
  485. .platform_data = &sh7724_sdhi1_data,
  486. },
  487. .archdata = {
  488. .hwblk_id = HWBLK_SDHI1,
  489. },
  490. };
  491. /* IrDA */
  492. static struct resource irda_resources[] = {
  493. [0] = {
  494. .name = "IrDA",
  495. .start = 0xA45D0000,
  496. .end = 0xA45D0049,
  497. .flags = IORESOURCE_MEM,
  498. },
  499. [1] = {
  500. .start = 20,
  501. .flags = IORESOURCE_IRQ,
  502. },
  503. };
  504. static struct platform_device irda_device = {
  505. .name = "sh_sir",
  506. .num_resources = ARRAY_SIZE(irda_resources),
  507. .resource = irda_resources,
  508. };
  509. #include <media/ak881x.h>
  510. #include <media/sh_vou.h>
  511. static struct ak881x_pdata ak881x_pdata = {
  512. .flags = AK881X_IF_MODE_SLAVE,
  513. };
  514. static struct i2c_board_info ak8813 = {
  515. /* With open J18 jumper address is 0x21 */
  516. I2C_BOARD_INFO("ak8813", 0x20),
  517. .platform_data = &ak881x_pdata,
  518. };
  519. static struct sh_vou_pdata sh_vou_pdata = {
  520. .bus_fmt = SH_VOU_BUS_8BIT,
  521. .flags = SH_VOU_HSYNC_LOW | SH_VOU_VSYNC_LOW,
  522. .board_info = &ak8813,
  523. .i2c_adap = 0,
  524. .module_name = "ak881x",
  525. };
  526. static struct resource sh_vou_resources[] = {
  527. [0] = {
  528. .start = 0xfe960000,
  529. .end = 0xfe962043,
  530. .flags = IORESOURCE_MEM,
  531. },
  532. [1] = {
  533. .start = 55,
  534. .flags = IORESOURCE_IRQ,
  535. },
  536. };
  537. static struct platform_device vou_device = {
  538. .name = "sh-vou",
  539. .id = -1,
  540. .num_resources = ARRAY_SIZE(sh_vou_resources),
  541. .resource = sh_vou_resources,
  542. .dev = {
  543. .platform_data = &sh_vou_pdata,
  544. },
  545. .archdata = {
  546. .hwblk_id = HWBLK_VOU,
  547. },
  548. };
  549. static struct platform_device *ms7724se_devices[] __initdata = {
  550. &heartbeat_device,
  551. &smc91x_eth_device,
  552. &lcdc_device,
  553. &nor_flash_device,
  554. &ceu0_device,
  555. &ceu1_device,
  556. &keysc_device,
  557. &sh_eth_device,
  558. &sh7724_usb0_host_device,
  559. &sh7724_usb1_gadget_device,
  560. &fsi_device,
  561. &sdhi0_cn7_device,
  562. &sdhi1_cn8_device,
  563. &irda_device,
  564. &vou_device,
  565. };
  566. /* I2C device */
  567. static struct i2c_board_info i2c0_devices[] = {
  568. {
  569. I2C_BOARD_INFO("ak4642", 0x12),
  570. },
  571. };
  572. #define EEPROM_OP 0xBA206000
  573. #define EEPROM_ADR 0xBA206004
  574. #define EEPROM_DATA 0xBA20600C
  575. #define EEPROM_STAT 0xBA206010
  576. #define EEPROM_STRT 0xBA206014
  577. static int __init sh_eth_is_eeprom_ready(void)
  578. {
  579. int t = 10000;
  580. while (t--) {
  581. if (!__raw_readw(EEPROM_STAT))
  582. return 1;
  583. udelay(1);
  584. }
  585. printk(KERN_ERR "ms7724se can not access to eeprom\n");
  586. return 0;
  587. }
  588. static void __init sh_eth_init(void)
  589. {
  590. int i;
  591. u16 mac;
  592. /* check EEPROM status */
  593. if (!sh_eth_is_eeprom_ready())
  594. return;
  595. /* read MAC addr from EEPROM */
  596. for (i = 0 ; i < 3 ; i++) {
  597. __raw_writew(0x0, EEPROM_OP); /* read */
  598. __raw_writew(i*2, EEPROM_ADR);
  599. __raw_writew(0x1, EEPROM_STRT);
  600. if (!sh_eth_is_eeprom_ready())
  601. return;
  602. mac = __raw_readw(EEPROM_DATA);
  603. sh_eth_plat.mac_addr[i << 1] = mac & 0xff;
  604. sh_eth_plat.mac_addr[(i << 1) + 1] = mac >> 8;
  605. }
  606. }
  607. #define SW4140 0xBA201000
  608. #define FPGA_OUT 0xBA200400
  609. #define PORT_HIZA 0xA4050158
  610. #define PORT_MSELCRB 0xA4050182
  611. #define SW41_A 0x0100
  612. #define SW41_B 0x0200
  613. #define SW41_C 0x0400
  614. #define SW41_D 0x0800
  615. #define SW41_E 0x1000
  616. #define SW41_F 0x2000
  617. #define SW41_G 0x4000
  618. #define SW41_H 0x8000
  619. extern char ms7724se_sdram_enter_start;
  620. extern char ms7724se_sdram_enter_end;
  621. extern char ms7724se_sdram_leave_start;
  622. extern char ms7724se_sdram_leave_end;
  623. static int __init arch_setup(void)
  624. {
  625. /* enable I2C device */
  626. i2c_register_board_info(0, i2c0_devices,
  627. ARRAY_SIZE(i2c0_devices));
  628. return 0;
  629. }
  630. arch_initcall(arch_setup);
  631. static int __init devices_setup(void)
  632. {
  633. u16 sw = __raw_readw(SW4140); /* select camera, monitor */
  634. struct clk *clk;
  635. u16 fpga_out;
  636. /* register board specific self-refresh code */
  637. sh_mobile_register_self_refresh(SUSP_SH_STANDBY | SUSP_SH_SF |
  638. SUSP_SH_RSTANDBY,
  639. &ms7724se_sdram_enter_start,
  640. &ms7724se_sdram_enter_end,
  641. &ms7724se_sdram_leave_start,
  642. &ms7724se_sdram_leave_end);
  643. /* Reset Release */
  644. fpga_out = __raw_readw(FPGA_OUT);
  645. /* bit4: NTSC_PDN, bit5: NTSC_RESET */
  646. fpga_out &= ~((1 << 1) | /* LAN */
  647. (1 << 4) | /* AK8813 PDN */
  648. (1 << 5) | /* AK8813 RESET */
  649. (1 << 6) | /* VIDEO DAC */
  650. (1 << 7) | /* AK4643 */
  651. (1 << 8) | /* IrDA */
  652. (1 << 12) | /* USB0 */
  653. (1 << 14)); /* RMII */
  654. __raw_writew(fpga_out | (1 << 4), FPGA_OUT);
  655. udelay(10);
  656. /* AK8813 RESET */
  657. __raw_writew(fpga_out | (1 << 5), FPGA_OUT);
  658. udelay(10);
  659. __raw_writew(fpga_out, FPGA_OUT);
  660. /* turn on USB clocks, use external clock */
  661. __raw_writew((__raw_readw(PORT_MSELCRB) & ~0xc000) | 0x8000, PORT_MSELCRB);
  662. /* Let LED9 show STATUS2 */
  663. gpio_request(GPIO_FN_STATUS2, NULL);
  664. /* Lit LED10 show STATUS0 */
  665. gpio_request(GPIO_FN_STATUS0, NULL);
  666. /* Lit LED11 show PDSTATUS */
  667. gpio_request(GPIO_FN_PDSTATUS, NULL);
  668. /* enable USB0 port */
  669. __raw_writew(0x0600, 0xa40501d4);
  670. /* enable USB1 port */
  671. __raw_writew(0x0600, 0xa4050192);
  672. /* enable IRQ 0,1,2 */
  673. gpio_request(GPIO_FN_INTC_IRQ0, NULL);
  674. gpio_request(GPIO_FN_INTC_IRQ1, NULL);
  675. gpio_request(GPIO_FN_INTC_IRQ2, NULL);
  676. /* enable SCIFA3 */
  677. gpio_request(GPIO_FN_SCIF3_I_SCK, NULL);
  678. gpio_request(GPIO_FN_SCIF3_I_RXD, NULL);
  679. gpio_request(GPIO_FN_SCIF3_I_TXD, NULL);
  680. gpio_request(GPIO_FN_SCIF3_I_CTS, NULL);
  681. gpio_request(GPIO_FN_SCIF3_I_RTS, NULL);
  682. /* enable LCDC */
  683. gpio_request(GPIO_FN_LCDD23, NULL);
  684. gpio_request(GPIO_FN_LCDD22, NULL);
  685. gpio_request(GPIO_FN_LCDD21, NULL);
  686. gpio_request(GPIO_FN_LCDD20, NULL);
  687. gpio_request(GPIO_FN_LCDD19, NULL);
  688. gpio_request(GPIO_FN_LCDD18, NULL);
  689. gpio_request(GPIO_FN_LCDD17, NULL);
  690. gpio_request(GPIO_FN_LCDD16, NULL);
  691. gpio_request(GPIO_FN_LCDD15, NULL);
  692. gpio_request(GPIO_FN_LCDD14, NULL);
  693. gpio_request(GPIO_FN_LCDD13, NULL);
  694. gpio_request(GPIO_FN_LCDD12, NULL);
  695. gpio_request(GPIO_FN_LCDD11, NULL);
  696. gpio_request(GPIO_FN_LCDD10, NULL);
  697. gpio_request(GPIO_FN_LCDD9, NULL);
  698. gpio_request(GPIO_FN_LCDD8, NULL);
  699. gpio_request(GPIO_FN_LCDD7, NULL);
  700. gpio_request(GPIO_FN_LCDD6, NULL);
  701. gpio_request(GPIO_FN_LCDD5, NULL);
  702. gpio_request(GPIO_FN_LCDD4, NULL);
  703. gpio_request(GPIO_FN_LCDD3, NULL);
  704. gpio_request(GPIO_FN_LCDD2, NULL);
  705. gpio_request(GPIO_FN_LCDD1, NULL);
  706. gpio_request(GPIO_FN_LCDD0, NULL);
  707. gpio_request(GPIO_FN_LCDDISP, NULL);
  708. gpio_request(GPIO_FN_LCDHSYN, NULL);
  709. gpio_request(GPIO_FN_LCDDCK, NULL);
  710. gpio_request(GPIO_FN_LCDVSYN, NULL);
  711. gpio_request(GPIO_FN_LCDDON, NULL);
  712. gpio_request(GPIO_FN_LCDVEPWC, NULL);
  713. gpio_request(GPIO_FN_LCDVCPWC, NULL);
  714. gpio_request(GPIO_FN_LCDRD, NULL);
  715. gpio_request(GPIO_FN_LCDLCLK, NULL);
  716. __raw_writew((__raw_readw(PORT_HIZA) & ~0x0001), PORT_HIZA);
  717. /* enable CEU0 */
  718. gpio_request(GPIO_FN_VIO0_D15, NULL);
  719. gpio_request(GPIO_FN_VIO0_D14, NULL);
  720. gpio_request(GPIO_FN_VIO0_D13, NULL);
  721. gpio_request(GPIO_FN_VIO0_D12, NULL);
  722. gpio_request(GPIO_FN_VIO0_D11, NULL);
  723. gpio_request(GPIO_FN_VIO0_D10, NULL);
  724. gpio_request(GPIO_FN_VIO0_D9, NULL);
  725. gpio_request(GPIO_FN_VIO0_D8, NULL);
  726. gpio_request(GPIO_FN_VIO0_D7, NULL);
  727. gpio_request(GPIO_FN_VIO0_D6, NULL);
  728. gpio_request(GPIO_FN_VIO0_D5, NULL);
  729. gpio_request(GPIO_FN_VIO0_D4, NULL);
  730. gpio_request(GPIO_FN_VIO0_D3, NULL);
  731. gpio_request(GPIO_FN_VIO0_D2, NULL);
  732. gpio_request(GPIO_FN_VIO0_D1, NULL);
  733. gpio_request(GPIO_FN_VIO0_D0, NULL);
  734. gpio_request(GPIO_FN_VIO0_VD, NULL);
  735. gpio_request(GPIO_FN_VIO0_CLK, NULL);
  736. gpio_request(GPIO_FN_VIO0_FLD, NULL);
  737. gpio_request(GPIO_FN_VIO0_HD, NULL);
  738. platform_resource_setup_memory(&ceu0_device, "ceu0", 4 << 20);
  739. /* enable CEU1 */
  740. gpio_request(GPIO_FN_VIO1_D7, NULL);
  741. gpio_request(GPIO_FN_VIO1_D6, NULL);
  742. gpio_request(GPIO_FN_VIO1_D5, NULL);
  743. gpio_request(GPIO_FN_VIO1_D4, NULL);
  744. gpio_request(GPIO_FN_VIO1_D3, NULL);
  745. gpio_request(GPIO_FN_VIO1_D2, NULL);
  746. gpio_request(GPIO_FN_VIO1_D1, NULL);
  747. gpio_request(GPIO_FN_VIO1_D0, NULL);
  748. gpio_request(GPIO_FN_VIO1_FLD, NULL);
  749. gpio_request(GPIO_FN_VIO1_HD, NULL);
  750. gpio_request(GPIO_FN_VIO1_VD, NULL);
  751. gpio_request(GPIO_FN_VIO1_CLK, NULL);
  752. platform_resource_setup_memory(&ceu1_device, "ceu1", 4 << 20);
  753. /* KEYSC */
  754. gpio_request(GPIO_FN_KEYOUT5_IN5, NULL);
  755. gpio_request(GPIO_FN_KEYOUT4_IN6, NULL);
  756. gpio_request(GPIO_FN_KEYIN4, NULL);
  757. gpio_request(GPIO_FN_KEYIN3, NULL);
  758. gpio_request(GPIO_FN_KEYIN2, NULL);
  759. gpio_request(GPIO_FN_KEYIN1, NULL);
  760. gpio_request(GPIO_FN_KEYIN0, NULL);
  761. gpio_request(GPIO_FN_KEYOUT3, NULL);
  762. gpio_request(GPIO_FN_KEYOUT2, NULL);
  763. gpio_request(GPIO_FN_KEYOUT1, NULL);
  764. gpio_request(GPIO_FN_KEYOUT0, NULL);
  765. /* enable FSI */
  766. gpio_request(GPIO_FN_FSIMCKB, NULL);
  767. gpio_request(GPIO_FN_FSIMCKA, NULL);
  768. gpio_request(GPIO_FN_FSIOASD, NULL);
  769. gpio_request(GPIO_FN_FSIIABCK, NULL);
  770. gpio_request(GPIO_FN_FSIIALRCK, NULL);
  771. gpio_request(GPIO_FN_FSIOABCK, NULL);
  772. gpio_request(GPIO_FN_FSIOALRCK, NULL);
  773. gpio_request(GPIO_FN_CLKAUDIOAO, NULL);
  774. gpio_request(GPIO_FN_FSIIBSD, NULL);
  775. gpio_request(GPIO_FN_FSIOBSD, NULL);
  776. gpio_request(GPIO_FN_FSIIBBCK, NULL);
  777. gpio_request(GPIO_FN_FSIIBLRCK, NULL);
  778. gpio_request(GPIO_FN_FSIOBBCK, NULL);
  779. gpio_request(GPIO_FN_FSIOBLRCK, NULL);
  780. gpio_request(GPIO_FN_CLKAUDIOBO, NULL);
  781. gpio_request(GPIO_FN_FSIIASD, NULL);
  782. /* set SPU2 clock to 83.4 MHz */
  783. clk = clk_get(NULL, "spu_clk");
  784. if (clk) {
  785. clk_set_rate(clk, clk_round_rate(clk, 83333333));
  786. clk_put(clk);
  787. }
  788. /* change parent of FSI A */
  789. clk = clk_get(NULL, "fsia_clk");
  790. if (clk) {
  791. clk_register(&fsimcka_clk);
  792. clk_set_parent(clk, &fsimcka_clk);
  793. clk_set_rate(clk, 11000);
  794. clk_set_rate(&fsimcka_clk, 11000);
  795. clk_put(clk);
  796. }
  797. /* SDHI0 connected to cn7 */
  798. gpio_request(GPIO_FN_SDHI0CD, NULL);
  799. gpio_request(GPIO_FN_SDHI0WP, NULL);
  800. gpio_request(GPIO_FN_SDHI0D3, NULL);
  801. gpio_request(GPIO_FN_SDHI0D2, NULL);
  802. gpio_request(GPIO_FN_SDHI0D1, NULL);
  803. gpio_request(GPIO_FN_SDHI0D0, NULL);
  804. gpio_request(GPIO_FN_SDHI0CMD, NULL);
  805. gpio_request(GPIO_FN_SDHI0CLK, NULL);
  806. /* SDHI1 connected to cn8 */
  807. gpio_request(GPIO_FN_SDHI1CD, NULL);
  808. gpio_request(GPIO_FN_SDHI1WP, NULL);
  809. gpio_request(GPIO_FN_SDHI1D3, NULL);
  810. gpio_request(GPIO_FN_SDHI1D2, NULL);
  811. gpio_request(GPIO_FN_SDHI1D1, NULL);
  812. gpio_request(GPIO_FN_SDHI1D0, NULL);
  813. gpio_request(GPIO_FN_SDHI1CMD, NULL);
  814. gpio_request(GPIO_FN_SDHI1CLK, NULL);
  815. /* enable IrDA */
  816. gpio_request(GPIO_FN_IRDA_OUT, NULL);
  817. gpio_request(GPIO_FN_IRDA_IN, NULL);
  818. /*
  819. * enable SH-Eth
  820. *
  821. * please remove J33 pin from your board !!
  822. *
  823. * ms7724 board should not use GPIO_FN_LNKSTA pin
  824. * So, This time PTX5 is set to input pin
  825. */
  826. gpio_request(GPIO_FN_RMII_RXD0, NULL);
  827. gpio_request(GPIO_FN_RMII_RXD1, NULL);
  828. gpio_request(GPIO_FN_RMII_TXD0, NULL);
  829. gpio_request(GPIO_FN_RMII_TXD1, NULL);
  830. gpio_request(GPIO_FN_RMII_REF_CLK, NULL);
  831. gpio_request(GPIO_FN_RMII_TX_EN, NULL);
  832. gpio_request(GPIO_FN_RMII_RX_ER, NULL);
  833. gpio_request(GPIO_FN_RMII_CRS_DV, NULL);
  834. gpio_request(GPIO_FN_MDIO, NULL);
  835. gpio_request(GPIO_FN_MDC, NULL);
  836. gpio_request(GPIO_PTX5, NULL);
  837. gpio_direction_input(GPIO_PTX5);
  838. sh_eth_init();
  839. if (sw & SW41_B) {
  840. /* 720p */
  841. lcdc_info.ch[0].lcd_cfg = lcdc_720p_modes;
  842. lcdc_info.ch[0].num_cfg = ARRAY_SIZE(lcdc_720p_modes);
  843. } else {
  844. /* VGA */
  845. lcdc_info.ch[0].lcd_cfg = lcdc_vga_modes;
  846. lcdc_info.ch[0].num_cfg = ARRAY_SIZE(lcdc_vga_modes);
  847. }
  848. if (sw & SW41_A) {
  849. /* Digital monitor */
  850. lcdc_info.ch[0].interface_type = RGB18;
  851. lcdc_info.ch[0].flags = 0;
  852. } else {
  853. /* Analog monitor */
  854. lcdc_info.ch[0].interface_type = RGB24;
  855. lcdc_info.ch[0].flags = LCDC_FLAGS_DWPOL;
  856. }
  857. /* VOU */
  858. gpio_request(GPIO_FN_DV_D15, NULL);
  859. gpio_request(GPIO_FN_DV_D14, NULL);
  860. gpio_request(GPIO_FN_DV_D13, NULL);
  861. gpio_request(GPIO_FN_DV_D12, NULL);
  862. gpio_request(GPIO_FN_DV_D11, NULL);
  863. gpio_request(GPIO_FN_DV_D10, NULL);
  864. gpio_request(GPIO_FN_DV_D9, NULL);
  865. gpio_request(GPIO_FN_DV_D8, NULL);
  866. gpio_request(GPIO_FN_DV_CLKI, NULL);
  867. gpio_request(GPIO_FN_DV_CLK, NULL);
  868. gpio_request(GPIO_FN_DV_VSYNC, NULL);
  869. gpio_request(GPIO_FN_DV_HSYNC, NULL);
  870. return platform_add_devices(ms7724se_devices,
  871. ARRAY_SIZE(ms7724se_devices));
  872. }
  873. device_initcall(devices_setup);
  874. static struct sh_machine_vector mv_ms7724se __initmv = {
  875. .mv_name = "ms7724se",
  876. .mv_init_irq = init_se7724_IRQ,
  877. .mv_nr_irqs = SE7724_FPGA_IRQ_BASE + SE7724_FPGA_IRQ_NR,
  878. };