imx53.dtsi 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747
  1. /*
  2. * Copyright 2011 Freescale Semiconductor, Inc.
  3. * Copyright 2011 Linaro Ltd.
  4. *
  5. * The code contained herein is licensed under the GNU General Public
  6. * License. You may obtain a copy of the GNU General Public License
  7. * Version 2 or later at the following locations:
  8. *
  9. * http://www.opensource.org/licenses/gpl-license.html
  10. * http://www.gnu.org/copyleft/gpl.html
  11. */
  12. #include "skeleton.dtsi"
  13. #include "imx53-pinfunc.h"
  14. / {
  15. aliases {
  16. serial0 = &uart1;
  17. serial1 = &uart2;
  18. serial2 = &uart3;
  19. serial3 = &uart4;
  20. serial4 = &uart5;
  21. gpio0 = &gpio1;
  22. gpio1 = &gpio2;
  23. gpio2 = &gpio3;
  24. gpio3 = &gpio4;
  25. gpio4 = &gpio5;
  26. gpio5 = &gpio6;
  27. gpio6 = &gpio7;
  28. };
  29. tzic: tz-interrupt-controller@0fffc000 {
  30. compatible = "fsl,imx53-tzic", "fsl,tzic";
  31. interrupt-controller;
  32. #interrupt-cells = <1>;
  33. reg = <0x0fffc000 0x4000>;
  34. };
  35. clocks {
  36. #address-cells = <1>;
  37. #size-cells = <0>;
  38. ckil {
  39. compatible = "fsl,imx-ckil", "fixed-clock";
  40. clock-frequency = <32768>;
  41. };
  42. ckih1 {
  43. compatible = "fsl,imx-ckih1", "fixed-clock";
  44. clock-frequency = <22579200>;
  45. };
  46. ckih2 {
  47. compatible = "fsl,imx-ckih2", "fixed-clock";
  48. clock-frequency = <0>;
  49. };
  50. osc {
  51. compatible = "fsl,imx-osc", "fixed-clock";
  52. clock-frequency = <24000000>;
  53. };
  54. };
  55. soc {
  56. #address-cells = <1>;
  57. #size-cells = <1>;
  58. compatible = "simple-bus";
  59. interrupt-parent = <&tzic>;
  60. ranges;
  61. ipu: ipu@18000000 {
  62. #crtc-cells = <1>;
  63. compatible = "fsl,imx53-ipu";
  64. reg = <0x18000000 0x080000000>;
  65. interrupts = <11 10>;
  66. clocks = <&clks 59>, <&clks 110>, <&clks 61>;
  67. clock-names = "bus", "di0", "di1";
  68. };
  69. aips@50000000 { /* AIPS1 */
  70. compatible = "fsl,aips-bus", "simple-bus";
  71. #address-cells = <1>;
  72. #size-cells = <1>;
  73. reg = <0x50000000 0x10000000>;
  74. ranges;
  75. spba@50000000 {
  76. compatible = "fsl,spba-bus", "simple-bus";
  77. #address-cells = <1>;
  78. #size-cells = <1>;
  79. reg = <0x50000000 0x40000>;
  80. ranges;
  81. esdhc1: esdhc@50004000 {
  82. compatible = "fsl,imx53-esdhc";
  83. reg = <0x50004000 0x4000>;
  84. interrupts = <1>;
  85. clocks = <&clks 44>, <&clks 0>, <&clks 71>;
  86. clock-names = "ipg", "ahb", "per";
  87. bus-width = <4>;
  88. status = "disabled";
  89. };
  90. esdhc2: esdhc@50008000 {
  91. compatible = "fsl,imx53-esdhc";
  92. reg = <0x50008000 0x4000>;
  93. interrupts = <2>;
  94. clocks = <&clks 45>, <&clks 0>, <&clks 72>;
  95. clock-names = "ipg", "ahb", "per";
  96. bus-width = <4>;
  97. status = "disabled";
  98. };
  99. uart3: serial@5000c000 {
  100. compatible = "fsl,imx53-uart", "fsl,imx21-uart";
  101. reg = <0x5000c000 0x4000>;
  102. interrupts = <33>;
  103. clocks = <&clks 32>, <&clks 33>;
  104. clock-names = "ipg", "per";
  105. status = "disabled";
  106. };
  107. ecspi1: ecspi@50010000 {
  108. #address-cells = <1>;
  109. #size-cells = <0>;
  110. compatible = "fsl,imx53-ecspi", "fsl,imx51-ecspi";
  111. reg = <0x50010000 0x4000>;
  112. interrupts = <36>;
  113. clocks = <&clks 51>, <&clks 52>;
  114. clock-names = "ipg", "per";
  115. status = "disabled";
  116. };
  117. ssi2: ssi@50014000 {
  118. compatible = "fsl,imx53-ssi", "fsl,imx21-ssi";
  119. reg = <0x50014000 0x4000>;
  120. interrupts = <30>;
  121. clocks = <&clks 49>;
  122. fsl,fifo-depth = <15>;
  123. fsl,ssi-dma-events = <25 24 23 22>; /* TX0 RX0 TX1 RX1 */
  124. status = "disabled";
  125. };
  126. esdhc3: esdhc@50020000 {
  127. compatible = "fsl,imx53-esdhc";
  128. reg = <0x50020000 0x4000>;
  129. interrupts = <3>;
  130. clocks = <&clks 46>, <&clks 0>, <&clks 73>;
  131. clock-names = "ipg", "ahb", "per";
  132. bus-width = <4>;
  133. status = "disabled";
  134. };
  135. esdhc4: esdhc@50024000 {
  136. compatible = "fsl,imx53-esdhc";
  137. reg = <0x50024000 0x4000>;
  138. interrupts = <4>;
  139. clocks = <&clks 47>, <&clks 0>, <&clks 74>;
  140. clock-names = "ipg", "ahb", "per";
  141. bus-width = <4>;
  142. status = "disabled";
  143. };
  144. };
  145. usbotg: usb@53f80000 {
  146. compatible = "fsl,imx53-usb", "fsl,imx27-usb";
  147. reg = <0x53f80000 0x0200>;
  148. interrupts = <18>;
  149. status = "disabled";
  150. };
  151. usbh1: usb@53f80200 {
  152. compatible = "fsl,imx53-usb", "fsl,imx27-usb";
  153. reg = <0x53f80200 0x0200>;
  154. interrupts = <14>;
  155. status = "disabled";
  156. };
  157. usbh2: usb@53f80400 {
  158. compatible = "fsl,imx53-usb", "fsl,imx27-usb";
  159. reg = <0x53f80400 0x0200>;
  160. interrupts = <16>;
  161. status = "disabled";
  162. };
  163. usbh3: usb@53f80600 {
  164. compatible = "fsl,imx53-usb", "fsl,imx27-usb";
  165. reg = <0x53f80600 0x0200>;
  166. interrupts = <17>;
  167. status = "disabled";
  168. };
  169. gpio1: gpio@53f84000 {
  170. compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
  171. reg = <0x53f84000 0x4000>;
  172. interrupts = <50 51>;
  173. gpio-controller;
  174. #gpio-cells = <2>;
  175. interrupt-controller;
  176. #interrupt-cells = <2>;
  177. };
  178. gpio2: gpio@53f88000 {
  179. compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
  180. reg = <0x53f88000 0x4000>;
  181. interrupts = <52 53>;
  182. gpio-controller;
  183. #gpio-cells = <2>;
  184. interrupt-controller;
  185. #interrupt-cells = <2>;
  186. };
  187. gpio3: gpio@53f8c000 {
  188. compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
  189. reg = <0x53f8c000 0x4000>;
  190. interrupts = <54 55>;
  191. gpio-controller;
  192. #gpio-cells = <2>;
  193. interrupt-controller;
  194. #interrupt-cells = <2>;
  195. };
  196. gpio4: gpio@53f90000 {
  197. compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
  198. reg = <0x53f90000 0x4000>;
  199. interrupts = <56 57>;
  200. gpio-controller;
  201. #gpio-cells = <2>;
  202. interrupt-controller;
  203. #interrupt-cells = <2>;
  204. };
  205. wdog1: wdog@53f98000 {
  206. compatible = "fsl,imx53-wdt", "fsl,imx21-wdt";
  207. reg = <0x53f98000 0x4000>;
  208. interrupts = <58>;
  209. clocks = <&clks 0>;
  210. };
  211. wdog2: wdog@53f9c000 {
  212. compatible = "fsl,imx53-wdt", "fsl,imx21-wdt";
  213. reg = <0x53f9c000 0x4000>;
  214. interrupts = <59>;
  215. clocks = <&clks 0>;
  216. status = "disabled";
  217. };
  218. gpt: timer@53fa0000 {
  219. compatible = "fsl,imx53-gpt", "fsl,imx31-gpt";
  220. reg = <0x53fa0000 0x4000>;
  221. interrupts = <39>;
  222. clocks = <&clks 36>, <&clks 41>;
  223. clock-names = "ipg", "per";
  224. };
  225. iomuxc: iomuxc@53fa8000 {
  226. compatible = "fsl,imx53-iomuxc";
  227. reg = <0x53fa8000 0x4000>;
  228. audmux {
  229. pinctrl_audmux_1: audmuxgrp-1 {
  230. fsl,pins = <
  231. MX53_PAD_KEY_COL0__AUDMUX_AUD5_TXC 0x80000000
  232. MX53_PAD_KEY_ROW0__AUDMUX_AUD5_TXD 0x80000000
  233. MX53_PAD_KEY_COL1__AUDMUX_AUD5_TXFS 0x80000000
  234. MX53_PAD_KEY_ROW1__AUDMUX_AUD5_RXD 0x80000000
  235. >;
  236. };
  237. };
  238. fec {
  239. pinctrl_fec_1: fecgrp-1 {
  240. fsl,pins = <
  241. MX53_PAD_FEC_MDC__FEC_MDC 0x80000000
  242. MX53_PAD_FEC_MDIO__FEC_MDIO 0x80000000
  243. MX53_PAD_FEC_REF_CLK__FEC_TX_CLK 0x80000000
  244. MX53_PAD_FEC_RX_ER__FEC_RX_ER 0x80000000
  245. MX53_PAD_FEC_CRS_DV__FEC_RX_DV 0x80000000
  246. MX53_PAD_FEC_RXD1__FEC_RDATA_1 0x80000000
  247. MX53_PAD_FEC_RXD0__FEC_RDATA_0 0x80000000
  248. MX53_PAD_FEC_TX_EN__FEC_TX_EN 0x80000000
  249. MX53_PAD_FEC_TXD1__FEC_TDATA_1 0x80000000
  250. MX53_PAD_FEC_TXD0__FEC_TDATA_0 0x80000000
  251. >;
  252. };
  253. };
  254. csi {
  255. pinctrl_csi_1: csigrp-1 {
  256. fsl,pins = <
  257. MX53_PAD_CSI0_DATA_EN__IPU_CSI0_DATA_EN 0x1d5
  258. MX53_PAD_CSI0_VSYNC__IPU_CSI0_VSYNC 0x1d5
  259. MX53_PAD_CSI0_MCLK__IPU_CSI0_HSYNC 0x1d5
  260. MX53_PAD_CSI0_PIXCLK__IPU_CSI0_PIXCLK 0x1d5
  261. MX53_PAD_CSI0_DAT19__IPU_CSI0_D_19 0x1d5
  262. MX53_PAD_CSI0_DAT18__IPU_CSI0_D_18 0x1d5
  263. MX53_PAD_CSI0_DAT17__IPU_CSI0_D_17 0x1d5
  264. MX53_PAD_CSI0_DAT16__IPU_CSI0_D_16 0x1d5
  265. MX53_PAD_CSI0_DAT15__IPU_CSI0_D_15 0x1d5
  266. MX53_PAD_CSI0_DAT14__IPU_CSI0_D_14 0x1d5
  267. MX53_PAD_CSI0_DAT13__IPU_CSI0_D_13 0x1d5
  268. MX53_PAD_CSI0_DAT12__IPU_CSI0_D_12 0x1d5
  269. MX53_PAD_CSI0_DAT11__IPU_CSI0_D_11 0x1d5
  270. MX53_PAD_CSI0_DAT10__IPU_CSI0_D_10 0x1d5
  271. MX53_PAD_CSI0_DAT9__IPU_CSI0_D_9 0x1d5
  272. MX53_PAD_CSI0_DAT8__IPU_CSI0_D_8 0x1d5
  273. MX53_PAD_CSI0_DAT7__IPU_CSI0_D_7 0x1d5
  274. MX53_PAD_CSI0_DAT6__IPU_CSI0_D_6 0x1d5
  275. MX53_PAD_CSI0_DAT5__IPU_CSI0_D_5 0x1d5
  276. MX53_PAD_CSI0_DAT4__IPU_CSI0_D_4 0x1d5
  277. MX53_PAD_CSI0_PIXCLK__IPU_CSI0_PIXCLK 0x1d5
  278. >;
  279. };
  280. };
  281. cspi {
  282. pinctrl_cspi_1: cspigrp-1 {
  283. fsl,pins = <
  284. MX53_PAD_SD1_DATA0__CSPI_MISO 0x1d5
  285. MX53_PAD_SD1_CMD__CSPI_MOSI 0x1d5
  286. MX53_PAD_SD1_CLK__CSPI_SCLK 0x1d5
  287. >;
  288. };
  289. };
  290. ecspi1 {
  291. pinctrl_ecspi1_1: ecspi1grp-1 {
  292. fsl,pins = <
  293. MX53_PAD_EIM_D16__ECSPI1_SCLK 0x80000000
  294. MX53_PAD_EIM_D17__ECSPI1_MISO 0x80000000
  295. MX53_PAD_EIM_D18__ECSPI1_MOSI 0x80000000
  296. >;
  297. };
  298. };
  299. esdhc1 {
  300. pinctrl_esdhc1_1: esdhc1grp-1 {
  301. fsl,pins = <
  302. MX53_PAD_SD1_DATA0__ESDHC1_DAT0 0x1d5
  303. MX53_PAD_SD1_DATA1__ESDHC1_DAT1 0x1d5
  304. MX53_PAD_SD1_DATA2__ESDHC1_DAT2 0x1d5
  305. MX53_PAD_SD1_DATA3__ESDHC1_DAT3 0x1d5
  306. MX53_PAD_SD1_CMD__ESDHC1_CMD 0x1d5
  307. MX53_PAD_SD1_CLK__ESDHC1_CLK 0x1d5
  308. >;
  309. };
  310. pinctrl_esdhc1_2: esdhc1grp-2 {
  311. fsl,pins = <
  312. MX53_PAD_SD1_DATA0__ESDHC1_DAT0 0x1d5
  313. MX53_PAD_SD1_DATA1__ESDHC1_DAT1 0x1d5
  314. MX53_PAD_SD1_DATA2__ESDHC1_DAT2 0x1d5
  315. MX53_PAD_SD1_DATA3__ESDHC1_DAT3 0x1d5
  316. MX53_PAD_PATA_DATA8__ESDHC1_DAT4 0x1d5
  317. MX53_PAD_PATA_DATA9__ESDHC1_DAT5 0x1d5
  318. MX53_PAD_PATA_DATA10__ESDHC1_DAT6 0x1d5
  319. MX53_PAD_PATA_DATA11__ESDHC1_DAT7 0x1d5
  320. MX53_PAD_SD1_CMD__ESDHC1_CMD 0x1d5
  321. MX53_PAD_SD1_CLK__ESDHC1_CLK 0x1d5
  322. >;
  323. };
  324. };
  325. esdhc2 {
  326. pinctrl_esdhc2_1: esdhc2grp-1 {
  327. fsl,pins = <
  328. MX53_PAD_SD2_CMD__ESDHC2_CMD 0x1d5
  329. MX53_PAD_SD2_CLK__ESDHC2_CLK 0x1d5
  330. MX53_PAD_SD2_DATA0__ESDHC2_DAT0 0x1d5
  331. MX53_PAD_SD2_DATA1__ESDHC2_DAT1 0x1d5
  332. MX53_PAD_SD2_DATA2__ESDHC2_DAT2 0x1d5
  333. MX53_PAD_SD2_DATA3__ESDHC2_DAT3 0x1d5
  334. >;
  335. };
  336. };
  337. esdhc3 {
  338. pinctrl_esdhc3_1: esdhc3grp-1 {
  339. fsl,pins = <
  340. MX53_PAD_PATA_DATA8__ESDHC3_DAT0 0x1d5
  341. MX53_PAD_PATA_DATA9__ESDHC3_DAT1 0x1d5
  342. MX53_PAD_PATA_DATA10__ESDHC3_DAT2 0x1d5
  343. MX53_PAD_PATA_DATA11__ESDHC3_DAT3 0x1d5
  344. MX53_PAD_PATA_DATA0__ESDHC3_DAT4 0x1d5
  345. MX53_PAD_PATA_DATA1__ESDHC3_DAT5 0x1d5
  346. MX53_PAD_PATA_DATA2__ESDHC3_DAT6 0x1d5
  347. MX53_PAD_PATA_DATA3__ESDHC3_DAT7 0x1d5
  348. MX53_PAD_PATA_RESET_B__ESDHC3_CMD 0x1d5
  349. MX53_PAD_PATA_IORDY__ESDHC3_CLK 0x1d5
  350. >;
  351. };
  352. };
  353. can1 {
  354. pinctrl_can1_1: can1grp-1 {
  355. fsl,pins = <
  356. MX53_PAD_PATA_INTRQ__CAN1_TXCAN 0x80000000
  357. MX53_PAD_PATA_DIOR__CAN1_RXCAN 0x80000000
  358. >;
  359. };
  360. pinctrl_can1_2: can1grp-2 {
  361. fsl,pins = <
  362. MX53_PAD_KEY_COL2__CAN1_TXCAN 0x80000000
  363. MX53_PAD_KEY_ROW2__CAN1_RXCAN 0x80000000
  364. >;
  365. };
  366. };
  367. can2 {
  368. pinctrl_can2_1: can2grp-1 {
  369. fsl,pins = <
  370. MX53_PAD_KEY_COL4__CAN2_TXCAN 0x80000000
  371. MX53_PAD_KEY_ROW4__CAN2_RXCAN 0x80000000
  372. >;
  373. };
  374. };
  375. i2c1 {
  376. pinctrl_i2c1_1: i2c1grp-1 {
  377. fsl,pins = <
  378. MX53_PAD_CSI0_DAT8__I2C1_SDA 0xc0000000
  379. MX53_PAD_CSI0_DAT9__I2C1_SCL 0xc0000000
  380. >;
  381. };
  382. };
  383. i2c2 {
  384. pinctrl_i2c2_1: i2c2grp-1 {
  385. fsl,pins = <
  386. MX53_PAD_KEY_ROW3__I2C2_SDA 0xc0000000
  387. MX53_PAD_KEY_COL3__I2C2_SCL 0xc0000000
  388. >;
  389. };
  390. };
  391. i2c3 {
  392. pinctrl_i2c3_1: i2c3grp-1 {
  393. fsl,pins = <
  394. MX53_PAD_GPIO_6__I2C3_SDA 0xc0000000
  395. MX53_PAD_GPIO_5__I2C3_SCL 0xc0000000
  396. >;
  397. };
  398. };
  399. owire {
  400. pinctrl_owire_1: owiregrp-1 {
  401. fsl,pins = <
  402. MX53_PAD_GPIO_18__OWIRE_LINE 0x80000000
  403. >;
  404. };
  405. };
  406. uart1 {
  407. pinctrl_uart1_1: uart1grp-1 {
  408. fsl,pins = <
  409. MX53_PAD_CSI0_DAT10__UART1_TXD_MUX 0x1c5
  410. MX53_PAD_CSI0_DAT11__UART1_RXD_MUX 0x1c5
  411. >;
  412. };
  413. pinctrl_uart1_2: uart1grp-2 {
  414. fsl,pins = <
  415. MX53_PAD_PATA_DIOW__UART1_TXD_MUX 0x1c5
  416. MX53_PAD_PATA_DMACK__UART1_RXD_MUX 0x1c5
  417. >;
  418. };
  419. };
  420. uart2 {
  421. pinctrl_uart2_1: uart2grp-1 {
  422. fsl,pins = <
  423. MX53_PAD_PATA_BUFFER_EN__UART2_RXD_MUX 0x1c5
  424. MX53_PAD_PATA_DMARQ__UART2_TXD_MUX 0x1c5
  425. >;
  426. };
  427. };
  428. uart3 {
  429. pinctrl_uart3_1: uart3grp-1 {
  430. fsl,pins = <
  431. MX53_PAD_PATA_CS_0__UART3_TXD_MUX 0x1c5
  432. MX53_PAD_PATA_CS_1__UART3_RXD_MUX 0x1c5
  433. MX53_PAD_PATA_DA_1__UART3_CTS 0x1c5
  434. MX53_PAD_PATA_DA_2__UART3_RTS 0x1c5
  435. >;
  436. };
  437. pinctrl_uart3_2: uart3grp-2 {
  438. fsl,pins = <
  439. MX53_PAD_PATA_CS_0__UART3_TXD_MUX 0x1c5
  440. MX53_PAD_PATA_CS_1__UART3_RXD_MUX 0x1c5
  441. >;
  442. };
  443. };
  444. uart4 {
  445. pinctrl_uart4_1: uart4grp-1 {
  446. fsl,pins = <
  447. MX53_PAD_KEY_COL0__UART4_TXD_MUX 0x1c5
  448. MX53_PAD_KEY_ROW0__UART4_RXD_MUX 0x1c5
  449. >;
  450. };
  451. };
  452. uart5 {
  453. pinctrl_uart5_1: uart5grp-1 {
  454. fsl,pins = <
  455. MX53_PAD_KEY_COL1__UART5_TXD_MUX 0x1c5
  456. MX53_PAD_KEY_ROW1__UART5_RXD_MUX 0x1c5
  457. >;
  458. };
  459. };
  460. };
  461. pwm1: pwm@53fb4000 {
  462. #pwm-cells = <2>;
  463. compatible = "fsl,imx53-pwm", "fsl,imx27-pwm";
  464. reg = <0x53fb4000 0x4000>;
  465. clocks = <&clks 37>, <&clks 38>;
  466. clock-names = "ipg", "per";
  467. interrupts = <61>;
  468. };
  469. pwm2: pwm@53fb8000 {
  470. #pwm-cells = <2>;
  471. compatible = "fsl,imx53-pwm", "fsl,imx27-pwm";
  472. reg = <0x53fb8000 0x4000>;
  473. clocks = <&clks 39>, <&clks 40>;
  474. clock-names = "ipg", "per";
  475. interrupts = <94>;
  476. };
  477. uart1: serial@53fbc000 {
  478. compatible = "fsl,imx53-uart", "fsl,imx21-uart";
  479. reg = <0x53fbc000 0x4000>;
  480. interrupts = <31>;
  481. clocks = <&clks 28>, <&clks 29>;
  482. clock-names = "ipg", "per";
  483. status = "disabled";
  484. };
  485. uart2: serial@53fc0000 {
  486. compatible = "fsl,imx53-uart", "fsl,imx21-uart";
  487. reg = <0x53fc0000 0x4000>;
  488. interrupts = <32>;
  489. clocks = <&clks 30>, <&clks 31>;
  490. clock-names = "ipg", "per";
  491. status = "disabled";
  492. };
  493. can1: can@53fc8000 {
  494. compatible = "fsl,imx53-flexcan", "fsl,p1010-flexcan";
  495. reg = <0x53fc8000 0x4000>;
  496. interrupts = <82>;
  497. clocks = <&clks 158>, <&clks 157>;
  498. clock-names = "ipg", "per";
  499. status = "disabled";
  500. };
  501. can2: can@53fcc000 {
  502. compatible = "fsl,imx53-flexcan", "fsl,p1010-flexcan";
  503. reg = <0x53fcc000 0x4000>;
  504. interrupts = <83>;
  505. clocks = <&clks 87>, <&clks 86>;
  506. clock-names = "ipg", "per";
  507. status = "disabled";
  508. };
  509. clks: ccm@53fd4000{
  510. compatible = "fsl,imx53-ccm";
  511. reg = <0x53fd4000 0x4000>;
  512. interrupts = <0 71 0x04 0 72 0x04>;
  513. #clock-cells = <1>;
  514. };
  515. gpio5: gpio@53fdc000 {
  516. compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
  517. reg = <0x53fdc000 0x4000>;
  518. interrupts = <103 104>;
  519. gpio-controller;
  520. #gpio-cells = <2>;
  521. interrupt-controller;
  522. #interrupt-cells = <2>;
  523. };
  524. gpio6: gpio@53fe0000 {
  525. compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
  526. reg = <0x53fe0000 0x4000>;
  527. interrupts = <105 106>;
  528. gpio-controller;
  529. #gpio-cells = <2>;
  530. interrupt-controller;
  531. #interrupt-cells = <2>;
  532. };
  533. gpio7: gpio@53fe4000 {
  534. compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
  535. reg = <0x53fe4000 0x4000>;
  536. interrupts = <107 108>;
  537. gpio-controller;
  538. #gpio-cells = <2>;
  539. interrupt-controller;
  540. #interrupt-cells = <2>;
  541. };
  542. i2c3: i2c@53fec000 {
  543. #address-cells = <1>;
  544. #size-cells = <0>;
  545. compatible = "fsl,imx53-i2c", "fsl,imx21-i2c";
  546. reg = <0x53fec000 0x4000>;
  547. interrupts = <64>;
  548. clocks = <&clks 88>;
  549. status = "disabled";
  550. };
  551. uart4: serial@53ff0000 {
  552. compatible = "fsl,imx53-uart", "fsl,imx21-uart";
  553. reg = <0x53ff0000 0x4000>;
  554. interrupts = <13>;
  555. clocks = <&clks 65>, <&clks 66>;
  556. clock-names = "ipg", "per";
  557. status = "disabled";
  558. };
  559. };
  560. aips@60000000 { /* AIPS2 */
  561. compatible = "fsl,aips-bus", "simple-bus";
  562. #address-cells = <1>;
  563. #size-cells = <1>;
  564. reg = <0x60000000 0x10000000>;
  565. ranges;
  566. uart5: serial@63f90000 {
  567. compatible = "fsl,imx53-uart", "fsl,imx21-uart";
  568. reg = <0x63f90000 0x4000>;
  569. interrupts = <86>;
  570. clocks = <&clks 67>, <&clks 68>;
  571. clock-names = "ipg", "per";
  572. status = "disabled";
  573. };
  574. owire: owire@63fa4000 {
  575. compatible = "fsl,imx53-owire", "fsl,imx21-owire";
  576. reg = <0x63fa4000 0x4000>;
  577. clocks = <&clks 159>;
  578. status = "disabled";
  579. };
  580. ecspi2: ecspi@63fac000 {
  581. #address-cells = <1>;
  582. #size-cells = <0>;
  583. compatible = "fsl,imx53-ecspi", "fsl,imx51-ecspi";
  584. reg = <0x63fac000 0x4000>;
  585. interrupts = <37>;
  586. clocks = <&clks 53>, <&clks 54>;
  587. clock-names = "ipg", "per";
  588. status = "disabled";
  589. };
  590. sdma: sdma@63fb0000 {
  591. compatible = "fsl,imx53-sdma", "fsl,imx35-sdma";
  592. reg = <0x63fb0000 0x4000>;
  593. interrupts = <6>;
  594. clocks = <&clks 56>, <&clks 56>;
  595. clock-names = "ipg", "ahb";
  596. fsl,sdma-ram-script-name = "imx/sdma/sdma-imx53.bin";
  597. };
  598. cspi: cspi@63fc0000 {
  599. #address-cells = <1>;
  600. #size-cells = <0>;
  601. compatible = "fsl,imx53-cspi", "fsl,imx35-cspi";
  602. reg = <0x63fc0000 0x4000>;
  603. interrupts = <38>;
  604. clocks = <&clks 55>, <&clks 0>;
  605. clock-names = "ipg", "per";
  606. status = "disabled";
  607. };
  608. i2c2: i2c@63fc4000 {
  609. #address-cells = <1>;
  610. #size-cells = <0>;
  611. compatible = "fsl,imx53-i2c", "fsl,imx21-i2c";
  612. reg = <0x63fc4000 0x4000>;
  613. interrupts = <63>;
  614. clocks = <&clks 35>;
  615. status = "disabled";
  616. };
  617. i2c1: i2c@63fc8000 {
  618. #address-cells = <1>;
  619. #size-cells = <0>;
  620. compatible = "fsl,imx53-i2c", "fsl,imx21-i2c";
  621. reg = <0x63fc8000 0x4000>;
  622. interrupts = <62>;
  623. clocks = <&clks 34>;
  624. status = "disabled";
  625. };
  626. ssi1: ssi@63fcc000 {
  627. compatible = "fsl,imx53-ssi", "fsl,imx21-ssi";
  628. reg = <0x63fcc000 0x4000>;
  629. interrupts = <29>;
  630. clocks = <&clks 48>;
  631. fsl,fifo-depth = <15>;
  632. fsl,ssi-dma-events = <29 28 27 26>; /* TX0 RX0 TX1 RX1 */
  633. status = "disabled";
  634. };
  635. audmux: audmux@63fd0000 {
  636. compatible = "fsl,imx53-audmux", "fsl,imx31-audmux";
  637. reg = <0x63fd0000 0x4000>;
  638. status = "disabled";
  639. };
  640. nfc: nand@63fdb000 {
  641. compatible = "fsl,imx53-nand";
  642. reg = <0x63fdb000 0x1000 0xf7ff0000 0x10000>;
  643. interrupts = <8>;
  644. clocks = <&clks 60>;
  645. status = "disabled";
  646. };
  647. ssi3: ssi@63fe8000 {
  648. compatible = "fsl,imx53-ssi", "fsl,imx21-ssi";
  649. reg = <0x63fe8000 0x4000>;
  650. interrupts = <96>;
  651. clocks = <&clks 50>;
  652. fsl,fifo-depth = <15>;
  653. fsl,ssi-dma-events = <47 46 45 44>; /* TX0 RX0 TX1 RX1 */
  654. status = "disabled";
  655. };
  656. fec: ethernet@63fec000 {
  657. compatible = "fsl,imx53-fec", "fsl,imx25-fec";
  658. reg = <0x63fec000 0x4000>;
  659. interrupts = <87>;
  660. clocks = <&clks 42>, <&clks 42>, <&clks 42>;
  661. clock-names = "ipg", "ahb", "ptp";
  662. status = "disabled";
  663. };
  664. };
  665. };
  666. };