imx51.dtsi 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642
  1. /*
  2. * Copyright 2011 Freescale Semiconductor, Inc.
  3. * Copyright 2011 Linaro Ltd.
  4. *
  5. * The code contained herein is licensed under the GNU General Public
  6. * License. You may obtain a copy of the GNU General Public License
  7. * Version 2 or later at the following locations:
  8. *
  9. * http://www.opensource.org/licenses/gpl-license.html
  10. * http://www.gnu.org/copyleft/gpl.html
  11. */
  12. #include "skeleton.dtsi"
  13. #include "imx51-pinfunc.h"
  14. / {
  15. aliases {
  16. serial0 = &uart1;
  17. serial1 = &uart2;
  18. serial2 = &uart3;
  19. gpio0 = &gpio1;
  20. gpio1 = &gpio2;
  21. gpio2 = &gpio3;
  22. gpio3 = &gpio4;
  23. };
  24. tzic: tz-interrupt-controller@e0000000 {
  25. compatible = "fsl,imx51-tzic", "fsl,tzic";
  26. interrupt-controller;
  27. #interrupt-cells = <1>;
  28. reg = <0xe0000000 0x4000>;
  29. };
  30. clocks {
  31. #address-cells = <1>;
  32. #size-cells = <0>;
  33. ckil {
  34. compatible = "fsl,imx-ckil", "fixed-clock";
  35. clock-frequency = <32768>;
  36. };
  37. ckih1 {
  38. compatible = "fsl,imx-ckih1", "fixed-clock";
  39. clock-frequency = <22579200>;
  40. };
  41. ckih2 {
  42. compatible = "fsl,imx-ckih2", "fixed-clock";
  43. clock-frequency = <0>;
  44. };
  45. osc {
  46. compatible = "fsl,imx-osc", "fixed-clock";
  47. clock-frequency = <24000000>;
  48. };
  49. };
  50. soc {
  51. #address-cells = <1>;
  52. #size-cells = <1>;
  53. compatible = "simple-bus";
  54. interrupt-parent = <&tzic>;
  55. ranges;
  56. ipu: ipu@40000000 {
  57. #crtc-cells = <1>;
  58. compatible = "fsl,imx51-ipu";
  59. reg = <0x40000000 0x20000000>;
  60. interrupts = <11 10>;
  61. clocks = <&clks 59>, <&clks 110>, <&clks 61>;
  62. clock-names = "bus", "di0", "di1";
  63. };
  64. aips@70000000 { /* AIPS1 */
  65. compatible = "fsl,aips-bus", "simple-bus";
  66. #address-cells = <1>;
  67. #size-cells = <1>;
  68. reg = <0x70000000 0x10000000>;
  69. ranges;
  70. spba@70000000 {
  71. compatible = "fsl,spba-bus", "simple-bus";
  72. #address-cells = <1>;
  73. #size-cells = <1>;
  74. reg = <0x70000000 0x40000>;
  75. ranges;
  76. esdhc1: esdhc@70004000 {
  77. compatible = "fsl,imx51-esdhc";
  78. reg = <0x70004000 0x4000>;
  79. interrupts = <1>;
  80. clocks = <&clks 44>, <&clks 0>, <&clks 71>;
  81. clock-names = "ipg", "ahb", "per";
  82. status = "disabled";
  83. };
  84. esdhc2: esdhc@70008000 {
  85. compatible = "fsl,imx51-esdhc";
  86. reg = <0x70008000 0x4000>;
  87. interrupts = <2>;
  88. clocks = <&clks 45>, <&clks 0>, <&clks 72>;
  89. clock-names = "ipg", "ahb", "per";
  90. bus-width = <4>;
  91. status = "disabled";
  92. };
  93. uart3: serial@7000c000 {
  94. compatible = "fsl,imx51-uart", "fsl,imx21-uart";
  95. reg = <0x7000c000 0x4000>;
  96. interrupts = <33>;
  97. clocks = <&clks 32>, <&clks 33>;
  98. clock-names = "ipg", "per";
  99. status = "disabled";
  100. };
  101. ecspi1: ecspi@70010000 {
  102. #address-cells = <1>;
  103. #size-cells = <0>;
  104. compatible = "fsl,imx51-ecspi";
  105. reg = <0x70010000 0x4000>;
  106. interrupts = <36>;
  107. clocks = <&clks 51>, <&clks 52>;
  108. clock-names = "ipg", "per";
  109. status = "disabled";
  110. };
  111. ssi2: ssi@70014000 {
  112. compatible = "fsl,imx51-ssi", "fsl,imx21-ssi";
  113. reg = <0x70014000 0x4000>;
  114. interrupts = <30>;
  115. clocks = <&clks 49>;
  116. fsl,fifo-depth = <15>;
  117. fsl,ssi-dma-events = <25 24 23 22>; /* TX0 RX0 TX1 RX1 */
  118. status = "disabled";
  119. };
  120. esdhc3: esdhc@70020000 {
  121. compatible = "fsl,imx51-esdhc";
  122. reg = <0x70020000 0x4000>;
  123. interrupts = <3>;
  124. clocks = <&clks 46>, <&clks 0>, <&clks 73>;
  125. clock-names = "ipg", "ahb", "per";
  126. bus-width = <4>;
  127. status = "disabled";
  128. };
  129. esdhc4: esdhc@70024000 {
  130. compatible = "fsl,imx51-esdhc";
  131. reg = <0x70024000 0x4000>;
  132. interrupts = <4>;
  133. clocks = <&clks 47>, <&clks 0>, <&clks 74>;
  134. clock-names = "ipg", "ahb", "per";
  135. bus-width = <4>;
  136. status = "disabled";
  137. };
  138. };
  139. usbotg: usb@73f80000 {
  140. compatible = "fsl,imx51-usb", "fsl,imx27-usb";
  141. reg = <0x73f80000 0x0200>;
  142. interrupts = <18>;
  143. status = "disabled";
  144. };
  145. usbh1: usb@73f80200 {
  146. compatible = "fsl,imx51-usb", "fsl,imx27-usb";
  147. reg = <0x73f80200 0x0200>;
  148. interrupts = <14>;
  149. status = "disabled";
  150. };
  151. usbh2: usb@73f80400 {
  152. compatible = "fsl,imx51-usb", "fsl,imx27-usb";
  153. reg = <0x73f80400 0x0200>;
  154. interrupts = <16>;
  155. status = "disabled";
  156. };
  157. usbh3: usb@73f80600 {
  158. compatible = "fsl,imx51-usb", "fsl,imx27-usb";
  159. reg = <0x73f80600 0x0200>;
  160. interrupts = <17>;
  161. status = "disabled";
  162. };
  163. gpio1: gpio@73f84000 {
  164. compatible = "fsl,imx51-gpio", "fsl,imx35-gpio";
  165. reg = <0x73f84000 0x4000>;
  166. interrupts = <50 51>;
  167. gpio-controller;
  168. #gpio-cells = <2>;
  169. interrupt-controller;
  170. #interrupt-cells = <2>;
  171. };
  172. gpio2: gpio@73f88000 {
  173. compatible = "fsl,imx51-gpio", "fsl,imx35-gpio";
  174. reg = <0x73f88000 0x4000>;
  175. interrupts = <52 53>;
  176. gpio-controller;
  177. #gpio-cells = <2>;
  178. interrupt-controller;
  179. #interrupt-cells = <2>;
  180. };
  181. gpio3: gpio@73f8c000 {
  182. compatible = "fsl,imx51-gpio", "fsl,imx35-gpio";
  183. reg = <0x73f8c000 0x4000>;
  184. interrupts = <54 55>;
  185. gpio-controller;
  186. #gpio-cells = <2>;
  187. interrupt-controller;
  188. #interrupt-cells = <2>;
  189. };
  190. gpio4: gpio@73f90000 {
  191. compatible = "fsl,imx51-gpio", "fsl,imx35-gpio";
  192. reg = <0x73f90000 0x4000>;
  193. interrupts = <56 57>;
  194. gpio-controller;
  195. #gpio-cells = <2>;
  196. interrupt-controller;
  197. #interrupt-cells = <2>;
  198. };
  199. kpp: kpp@73f94000 {
  200. compatible = "fsl,imx51-kpp", "fsl,imx21-kpp";
  201. reg = <0x73f94000 0x4000>;
  202. interrupts = <60>;
  203. clocks = <&clks 0>;
  204. status = "disabled";
  205. };
  206. wdog1: wdog@73f98000 {
  207. compatible = "fsl,imx51-wdt", "fsl,imx21-wdt";
  208. reg = <0x73f98000 0x4000>;
  209. interrupts = <58>;
  210. clocks = <&clks 0>;
  211. };
  212. wdog2: wdog@73f9c000 {
  213. compatible = "fsl,imx51-wdt", "fsl,imx21-wdt";
  214. reg = <0x73f9c000 0x4000>;
  215. interrupts = <59>;
  216. clocks = <&clks 0>;
  217. status = "disabled";
  218. };
  219. gpt: timer@73fa0000 {
  220. compatible = "fsl,imx51-gpt", "fsl,imx31-gpt";
  221. reg = <0x73fa0000 0x4000>;
  222. interrupts = <39>;
  223. clocks = <&clks 36>, <&clks 41>;
  224. clock-names = "ipg", "per";
  225. };
  226. iomuxc: iomuxc@73fa8000 {
  227. compatible = "fsl,imx51-iomuxc";
  228. reg = <0x73fa8000 0x4000>;
  229. audmux {
  230. pinctrl_audmux_1: audmuxgrp-1 {
  231. fsl,pins = <
  232. MX51_PAD_AUD3_BB_TXD__AUD3_TXD 0x80000000
  233. MX51_PAD_AUD3_BB_RXD__AUD3_RXD 0x80000000
  234. MX51_PAD_AUD3_BB_CK__AUD3_TXC 0x80000000
  235. MX51_PAD_AUD3_BB_FS__AUD3_TXFS 0x80000000
  236. >;
  237. };
  238. };
  239. fec {
  240. pinctrl_fec_1: fecgrp-1 {
  241. fsl,pins = <
  242. MX51_PAD_EIM_EB2__FEC_MDIO 0x80000000
  243. MX51_PAD_EIM_EB3__FEC_RDATA1 0x80000000
  244. MX51_PAD_EIM_CS2__FEC_RDATA2 0x80000000
  245. MX51_PAD_EIM_CS3__FEC_RDATA3 0x80000000
  246. MX51_PAD_EIM_CS4__FEC_RX_ER 0x80000000
  247. MX51_PAD_EIM_CS5__FEC_CRS 0x80000000
  248. MX51_PAD_NANDF_RB2__FEC_COL 0x80000000
  249. MX51_PAD_NANDF_RB3__FEC_RX_CLK 0x80000000
  250. MX51_PAD_NANDF_D9__FEC_RDATA0 0x80000000
  251. MX51_PAD_NANDF_D8__FEC_TDATA0 0x80000000
  252. MX51_PAD_NANDF_CS2__FEC_TX_ER 0x80000000
  253. MX51_PAD_NANDF_CS3__FEC_MDC 0x80000000
  254. MX51_PAD_NANDF_CS4__FEC_TDATA1 0x80000000
  255. MX51_PAD_NANDF_CS5__FEC_TDATA2 0x80000000
  256. MX51_PAD_NANDF_CS6__FEC_TDATA3 0x80000000
  257. MX51_PAD_NANDF_CS7__FEC_TX_EN 0x80000000
  258. MX51_PAD_NANDF_RDY_INT__FEC_TX_CLK 0x80000000
  259. >;
  260. };
  261. pinctrl_fec_2: fecgrp-2 {
  262. fsl,pins = <
  263. MX51_PAD_DI_GP3__FEC_TX_ER 0x80000000
  264. MX51_PAD_DI2_PIN4__FEC_CRS 0x80000000
  265. MX51_PAD_DI2_PIN2__FEC_MDC 0x80000000
  266. MX51_PAD_DI2_PIN3__FEC_MDIO 0x80000000
  267. MX51_PAD_DI2_DISP_CLK__FEC_RDATA1 0x80000000
  268. MX51_PAD_DI_GP4__FEC_RDATA2 0x80000000
  269. MX51_PAD_DISP2_DAT0__FEC_RDATA3 0x80000000
  270. MX51_PAD_DISP2_DAT1__FEC_RX_ER 0x80000000
  271. MX51_PAD_DISP2_DAT6__FEC_TDATA1 0x80000000
  272. MX51_PAD_DISP2_DAT7__FEC_TDATA2 0x80000000
  273. MX51_PAD_DISP2_DAT8__FEC_TDATA3 0x80000000
  274. MX51_PAD_DISP2_DAT9__FEC_TX_EN 0x80000000
  275. MX51_PAD_DISP2_DAT10__FEC_COL 0x80000000
  276. MX51_PAD_DISP2_DAT11__FEC_RX_CLK 0x80000000
  277. MX51_PAD_DISP2_DAT12__FEC_RX_DV 0x80000000
  278. MX51_PAD_DISP2_DAT13__FEC_TX_CLK 0x80000000
  279. MX51_PAD_DISP2_DAT14__FEC_RDATA0 0x80000000
  280. MX51_PAD_DISP2_DAT15__FEC_TDATA0 0x80000000
  281. >;
  282. };
  283. };
  284. ecspi1 {
  285. pinctrl_ecspi1_1: ecspi1grp-1 {
  286. fsl,pins = <
  287. MX51_PAD_CSPI1_MISO__ECSPI1_MISO 0x185
  288. MX51_PAD_CSPI1_MOSI__ECSPI1_MOSI 0x185
  289. MX51_PAD_CSPI1_SCLK__ECSPI1_SCLK 0x185
  290. >;
  291. };
  292. };
  293. ecspi2 {
  294. pinctrl_ecspi2_1: ecspi2grp-1 {
  295. fsl,pins = <
  296. MX51_PAD_NANDF_RB3__ECSPI2_MISO 0x185
  297. MX51_PAD_NANDF_D15__ECSPI2_MOSI 0x185
  298. MX51_PAD_NANDF_RB2__ECSPI2_SCLK 0x185
  299. >;
  300. };
  301. };
  302. esdhc1 {
  303. pinctrl_esdhc1_1: esdhc1grp-1 {
  304. fsl,pins = <
  305. MX51_PAD_SD1_CMD__SD1_CMD 0x400020d5
  306. MX51_PAD_SD1_CLK__SD1_CLK 0x20d5
  307. MX51_PAD_SD1_DATA0__SD1_DATA0 0x20d5
  308. MX51_PAD_SD1_DATA1__SD1_DATA1 0x20d5
  309. MX51_PAD_SD1_DATA2__SD1_DATA2 0x20d5
  310. MX51_PAD_SD1_DATA3__SD1_DATA3 0x20d5
  311. >;
  312. };
  313. };
  314. esdhc2 {
  315. pinctrl_esdhc2_1: esdhc2grp-1 {
  316. fsl,pins = <
  317. MX51_PAD_SD2_CMD__SD2_CMD 0x400020d5
  318. MX51_PAD_SD2_CLK__SD2_CLK 0x20d5
  319. MX51_PAD_SD2_DATA0__SD2_DATA0 0x20d5
  320. MX51_PAD_SD2_DATA1__SD2_DATA1 0x20d5
  321. MX51_PAD_SD2_DATA2__SD2_DATA2 0x20d5
  322. MX51_PAD_SD2_DATA3__SD2_DATA3 0x20d5
  323. >;
  324. };
  325. };
  326. i2c2 {
  327. pinctrl_i2c2_1: i2c2grp-1 {
  328. fsl,pins = <
  329. MX51_PAD_KEY_COL4__I2C2_SCL 0x400001ed
  330. MX51_PAD_KEY_COL5__I2C2_SDA 0x400001ed
  331. >;
  332. };
  333. pinctrl_i2c2_2: i2c2grp-2 {
  334. fsl,pins = <
  335. MX51_PAD_EIM_D27__I2C2_SCL 0x400001ed
  336. MX51_PAD_EIM_D24__I2C2_SDA 0x400001ed
  337. >;
  338. };
  339. };
  340. ipu_disp1 {
  341. pinctrl_ipu_disp1_1: ipudisp1grp-1 {
  342. fsl,pins = <
  343. MX51_PAD_DISP1_DAT0__DISP1_DAT0 0x5
  344. MX51_PAD_DISP1_DAT1__DISP1_DAT1 0x5
  345. MX51_PAD_DISP1_DAT2__DISP1_DAT2 0x5
  346. MX51_PAD_DISP1_DAT3__DISP1_DAT3 0x5
  347. MX51_PAD_DISP1_DAT4__DISP1_DAT4 0x5
  348. MX51_PAD_DISP1_DAT5__DISP1_DAT5 0x5
  349. MX51_PAD_DISP1_DAT6__DISP1_DAT6 0x5
  350. MX51_PAD_DISP1_DAT7__DISP1_DAT7 0x5
  351. MX51_PAD_DISP1_DAT8__DISP1_DAT8 0x5
  352. MX51_PAD_DISP1_DAT9__DISP1_DAT9 0x5
  353. MX51_PAD_DISP1_DAT10__DISP1_DAT10 0x5
  354. MX51_PAD_DISP1_DAT11__DISP1_DAT11 0x5
  355. MX51_PAD_DISP1_DAT12__DISP1_DAT12 0x5
  356. MX51_PAD_DISP1_DAT13__DISP1_DAT13 0x5
  357. MX51_PAD_DISP1_DAT14__DISP1_DAT14 0x5
  358. MX51_PAD_DISP1_DAT15__DISP1_DAT15 0x5
  359. MX51_PAD_DISP1_DAT16__DISP1_DAT16 0x5
  360. MX51_PAD_DISP1_DAT17__DISP1_DAT17 0x5
  361. MX51_PAD_DISP1_DAT18__DISP1_DAT18 0x5
  362. MX51_PAD_DISP1_DAT19__DISP1_DAT19 0x5
  363. MX51_PAD_DISP1_DAT20__DISP1_DAT20 0x5
  364. MX51_PAD_DISP1_DAT21__DISP1_DAT21 0x5
  365. MX51_PAD_DISP1_DAT22__DISP1_DAT22 0x5
  366. MX51_PAD_DISP1_DAT23__DISP1_DAT23 0x5
  367. MX51_PAD_DI1_PIN2__DI1_PIN2 0x5 /* hsync */
  368. MX51_PAD_DI1_PIN3__DI1_PIN3 0x5 /* vsync */
  369. >;
  370. };
  371. };
  372. ipu_disp2 {
  373. pinctrl_ipu_disp2_1: ipudisp2grp-1 {
  374. fsl,pins = <
  375. MX51_PAD_DISP2_DAT0__DISP2_DAT0 0x5
  376. MX51_PAD_DISP2_DAT1__DISP2_DAT1 0x5
  377. MX51_PAD_DISP2_DAT2__DISP2_DAT2 0x5
  378. MX51_PAD_DISP2_DAT3__DISP2_DAT3 0x5
  379. MX51_PAD_DISP2_DAT4__DISP2_DAT4 0x5
  380. MX51_PAD_DISP2_DAT5__DISP2_DAT5 0x5
  381. MX51_PAD_DISP2_DAT6__DISP2_DAT6 0x5
  382. MX51_PAD_DISP2_DAT7__DISP2_DAT7 0x5
  383. MX51_PAD_DISP2_DAT8__DISP2_DAT8 0x5
  384. MX51_PAD_DISP2_DAT9__DISP2_DAT9 0x5
  385. MX51_PAD_DISP2_DAT10__DISP2_DAT10 0x5
  386. MX51_PAD_DISP2_DAT11__DISP2_DAT11 0x5
  387. MX51_PAD_DISP2_DAT12__DISP2_DAT12 0x5
  388. MX51_PAD_DISP2_DAT13__DISP2_DAT13 0x5
  389. MX51_PAD_DISP2_DAT14__DISP2_DAT14 0x5
  390. MX51_PAD_DISP2_DAT15__DISP2_DAT15 0x5
  391. MX51_PAD_DI2_PIN2__DI2_PIN2 0x5 /* hsync */
  392. MX51_PAD_DI2_PIN3__DI2_PIN3 0x5 /* vsync */
  393. MX51_PAD_DI2_DISP_CLK__DI2_DISP_CLK 0x5
  394. MX51_PAD_DI_GP4__DI2_PIN15 0x5
  395. >;
  396. };
  397. };
  398. uart1 {
  399. pinctrl_uart1_1: uart1grp-1 {
  400. fsl,pins = <
  401. MX51_PAD_UART1_RXD__UART1_RXD 0x1c5
  402. MX51_PAD_UART1_TXD__UART1_TXD 0x1c5
  403. MX51_PAD_UART1_RTS__UART1_RTS 0x1c5
  404. MX51_PAD_UART1_CTS__UART1_CTS 0x1c5
  405. >;
  406. };
  407. };
  408. uart2 {
  409. pinctrl_uart2_1: uart2grp-1 {
  410. fsl,pins = <
  411. MX51_PAD_UART2_RXD__UART2_RXD 0x1c5
  412. MX51_PAD_UART2_TXD__UART2_TXD 0x1c5
  413. >;
  414. };
  415. };
  416. uart3 {
  417. pinctrl_uart3_1: uart3grp-1 {
  418. fsl,pins = <
  419. MX51_PAD_EIM_D25__UART3_RXD 0x1c5
  420. MX51_PAD_EIM_D26__UART3_TXD 0x1c5
  421. MX51_PAD_EIM_D27__UART3_RTS 0x1c5
  422. MX51_PAD_EIM_D24__UART3_CTS 0x1c5
  423. >;
  424. };
  425. pinctrl_uart3_2: uart3grp-2 {
  426. fsl,pins = <
  427. MX51_PAD_UART3_RXD__UART3_RXD 0x1c5
  428. MX51_PAD_UART3_TXD__UART3_TXD 0x1c5
  429. >;
  430. };
  431. };
  432. kpp {
  433. pinctrl_kpp_1: kppgrp-1 {
  434. fsl,pins = <
  435. MX51_PAD_KEY_ROW0__KEY_ROW0 0xe0
  436. MX51_PAD_KEY_ROW1__KEY_ROW1 0xe0
  437. MX51_PAD_KEY_ROW2__KEY_ROW2 0xe0
  438. MX51_PAD_KEY_ROW3__KEY_ROW3 0xe0
  439. MX51_PAD_KEY_COL0__KEY_COL0 0xe8
  440. MX51_PAD_KEY_COL1__KEY_COL1 0xe8
  441. MX51_PAD_KEY_COL2__KEY_COL2 0xe8
  442. MX51_PAD_KEY_COL3__KEY_COL3 0xe8
  443. >;
  444. };
  445. };
  446. };
  447. pwm1: pwm@73fb4000 {
  448. #pwm-cells = <2>;
  449. compatible = "fsl,imx51-pwm", "fsl,imx27-pwm";
  450. reg = <0x73fb4000 0x4000>;
  451. clocks = <&clks 37>, <&clks 38>;
  452. clock-names = "ipg", "per";
  453. interrupts = <61>;
  454. };
  455. pwm2: pwm@73fb8000 {
  456. #pwm-cells = <2>;
  457. compatible = "fsl,imx51-pwm", "fsl,imx27-pwm";
  458. reg = <0x73fb8000 0x4000>;
  459. clocks = <&clks 39>, <&clks 40>;
  460. clock-names = "ipg", "per";
  461. interrupts = <94>;
  462. };
  463. uart1: serial@73fbc000 {
  464. compatible = "fsl,imx51-uart", "fsl,imx21-uart";
  465. reg = <0x73fbc000 0x4000>;
  466. interrupts = <31>;
  467. clocks = <&clks 28>, <&clks 29>;
  468. clock-names = "ipg", "per";
  469. status = "disabled";
  470. };
  471. uart2: serial@73fc0000 {
  472. compatible = "fsl,imx51-uart", "fsl,imx21-uart";
  473. reg = <0x73fc0000 0x4000>;
  474. interrupts = <32>;
  475. clocks = <&clks 30>, <&clks 31>;
  476. clock-names = "ipg", "per";
  477. status = "disabled";
  478. };
  479. clks: ccm@73fd4000{
  480. compatible = "fsl,imx51-ccm";
  481. reg = <0x73fd4000 0x4000>;
  482. interrupts = <0 71 0x04 0 72 0x04>;
  483. #clock-cells = <1>;
  484. };
  485. };
  486. aips@80000000 { /* AIPS2 */
  487. compatible = "fsl,aips-bus", "simple-bus";
  488. #address-cells = <1>;
  489. #size-cells = <1>;
  490. reg = <0x80000000 0x10000000>;
  491. ranges;
  492. ecspi2: ecspi@83fac000 {
  493. #address-cells = <1>;
  494. #size-cells = <0>;
  495. compatible = "fsl,imx51-ecspi";
  496. reg = <0x83fac000 0x4000>;
  497. interrupts = <37>;
  498. clocks = <&clks 53>, <&clks 54>;
  499. clock-names = "ipg", "per";
  500. status = "disabled";
  501. };
  502. sdma: sdma@83fb0000 {
  503. compatible = "fsl,imx51-sdma", "fsl,imx35-sdma";
  504. reg = <0x83fb0000 0x4000>;
  505. interrupts = <6>;
  506. clocks = <&clks 56>, <&clks 56>;
  507. clock-names = "ipg", "ahb";
  508. fsl,sdma-ram-script-name = "imx/sdma/sdma-imx51.bin";
  509. };
  510. cspi: cspi@83fc0000 {
  511. #address-cells = <1>;
  512. #size-cells = <0>;
  513. compatible = "fsl,imx51-cspi", "fsl,imx35-cspi";
  514. reg = <0x83fc0000 0x4000>;
  515. interrupts = <38>;
  516. clocks = <&clks 55>, <&clks 0>;
  517. clock-names = "ipg", "per";
  518. status = "disabled";
  519. };
  520. i2c2: i2c@83fc4000 {
  521. #address-cells = <1>;
  522. #size-cells = <0>;
  523. compatible = "fsl,imx51-i2c", "fsl,imx21-i2c";
  524. reg = <0x83fc4000 0x4000>;
  525. interrupts = <63>;
  526. clocks = <&clks 35>;
  527. status = "disabled";
  528. };
  529. i2c1: i2c@83fc8000 {
  530. #address-cells = <1>;
  531. #size-cells = <0>;
  532. compatible = "fsl,imx51-i2c", "fsl,imx21-i2c";
  533. reg = <0x83fc8000 0x4000>;
  534. interrupts = <62>;
  535. clocks = <&clks 34>;
  536. status = "disabled";
  537. };
  538. ssi1: ssi@83fcc000 {
  539. compatible = "fsl,imx51-ssi", "fsl,imx21-ssi";
  540. reg = <0x83fcc000 0x4000>;
  541. interrupts = <29>;
  542. clocks = <&clks 48>;
  543. fsl,fifo-depth = <15>;
  544. fsl,ssi-dma-events = <29 28 27 26>; /* TX0 RX0 TX1 RX1 */
  545. status = "disabled";
  546. };
  547. audmux: audmux@83fd0000 {
  548. compatible = "fsl,imx51-audmux", "fsl,imx31-audmux";
  549. reg = <0x83fd0000 0x4000>;
  550. status = "disabled";
  551. };
  552. nfc: nand@83fdb000 {
  553. compatible = "fsl,imx51-nand";
  554. reg = <0x83fdb000 0x1000 0xcfff0000 0x10000>;
  555. interrupts = <8>;
  556. clocks = <&clks 60>;
  557. status = "disabled";
  558. };
  559. ssi3: ssi@83fe8000 {
  560. compatible = "fsl,imx51-ssi", "fsl,imx21-ssi";
  561. reg = <0x83fe8000 0x4000>;
  562. interrupts = <96>;
  563. clocks = <&clks 50>;
  564. fsl,fifo-depth = <15>;
  565. fsl,ssi-dma-events = <47 46 37 35>; /* TX0 RX0 TX1 RX1 */
  566. status = "disabled";
  567. };
  568. fec: ethernet@83fec000 {
  569. compatible = "fsl,imx51-fec", "fsl,imx27-fec";
  570. reg = <0x83fec000 0x4000>;
  571. interrupts = <87>;
  572. clocks = <&clks 42>, <&clks 42>, <&clks 42>;
  573. clock-names = "ipg", "ahb", "ptp";
  574. status = "disabled";
  575. };
  576. };
  577. };
  578. };