max3107.c 37 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442
  1. /*
  2. * max3107.c - spi uart protocol driver for Maxim 3107
  3. * Based on max3100.c
  4. * by Christian Pellegrin <chripell@evolware.org>
  5. * and max3110.c
  6. * by Feng Tang <feng.tang@intel.com>
  7. *
  8. * Copyright (C) Aavamobile 2009
  9. *
  10. * ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License as published by
  14. * the Free Software Foundation; either version 2 of the License, or
  15. * (at your option) any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; if not, write to the Free Software
  24. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  25. *
  26. * ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
  27. *
  28. */
  29. #include <linux/delay.h>
  30. #include <linux/device.h>
  31. #include <linux/serial_core.h>
  32. #include <linux/serial.h>
  33. #include <linux/spi/spi.h>
  34. #include <linux/freezer.h>
  35. #include <linux/platform_device.h>
  36. #include <linux/gpio.h>
  37. #include <linux/sfi.h>
  38. #include <asm/mrst.h>
  39. #include "max3107.h"
  40. struct baud_table {
  41. int baud;
  42. u32 new_brg;
  43. };
  44. struct max3107_port {
  45. /* UART port structure */
  46. struct uart_port port;
  47. /* SPI device structure */
  48. struct spi_device *spi;
  49. /* GPIO chip stucture */
  50. struct gpio_chip chip;
  51. /* Workqueue that does all the magic */
  52. struct workqueue_struct *workqueue;
  53. struct work_struct work;
  54. /* Lock for shared data */
  55. spinlock_t data_lock;
  56. /* Device configuration */
  57. int ext_clk; /* 1 if external clock used */
  58. int loopback; /* Current loopback mode state */
  59. int baud; /* Current baud rate */
  60. /* State flags */
  61. int suspended; /* Indicates suspend mode */
  62. int tx_fifo_empty; /* Flag for TX FIFO state */
  63. int rx_enabled; /* Flag for receiver state */
  64. int tx_enabled; /* Flag for transmitter state */
  65. u16 irqen_reg; /* Current IRQ enable register value */
  66. /* Shared data */
  67. u16 mode1_reg; /* Current mode1 register value*/
  68. int mode1_commit; /* Flag for setting new mode1 register value */
  69. u16 lcr_reg; /* Current LCR register value */
  70. int lcr_commit; /* Flag for setting new LCR register value */
  71. u32 brg_cfg; /* Current Baud rate generator config */
  72. int brg_commit; /* Flag for setting new baud rate generator
  73. * config
  74. */
  75. struct baud_table *baud_tbl;
  76. int handle_irq; /* Indicates that IRQ should be handled */
  77. /* Rx buffer and str*/
  78. u16 *rxbuf;
  79. u8 *rxstr;
  80. /* Tx buffer*/
  81. u16 *txbuf;
  82. };
  83. /* Platform data structure */
  84. struct max3107_plat {
  85. /* Loopback mode enable */
  86. int loopback;
  87. /* External clock enable */
  88. int ext_clk;
  89. /* HW suspend function */
  90. void (*max3107_hw_suspend) (struct max3107_port *s, int suspend);
  91. /* Polling mode enable */
  92. int polled_mode;
  93. /* Polling period if polling mode enabled */
  94. int poll_time;
  95. };
  96. static struct baud_table brg13_ext[] = {
  97. { 300, MAX3107_BRG13_B300 },
  98. { 600, MAX3107_BRG13_B600 },
  99. { 1200, MAX3107_BRG13_B1200 },
  100. { 2400, MAX3107_BRG13_B2400 },
  101. { 4800, MAX3107_BRG13_B4800 },
  102. { 9600, MAX3107_BRG13_B9600 },
  103. { 19200, MAX3107_BRG13_B19200 },
  104. { 57600, MAX3107_BRG13_B57600 },
  105. { 115200, MAX3107_BRG13_B115200 },
  106. { 230400, MAX3107_BRG13_B230400 },
  107. { 460800, MAX3107_BRG13_B460800 },
  108. { 921600, MAX3107_BRG13_B921600 },
  109. { 0, 0 }
  110. };
  111. static struct baud_table brg26_ext[] = {
  112. { 300, MAX3107_BRG26_B300 },
  113. { 600, MAX3107_BRG26_B600 },
  114. { 1200, MAX3107_BRG26_B1200 },
  115. { 2400, MAX3107_BRG26_B2400 },
  116. { 4800, MAX3107_BRG26_B4800 },
  117. { 9600, MAX3107_BRG26_B9600 },
  118. { 19200, MAX3107_BRG26_B19200 },
  119. { 57600, MAX3107_BRG26_B57600 },
  120. { 115200, MAX3107_BRG26_B115200 },
  121. { 230400, MAX3107_BRG26_B230400 },
  122. { 460800, MAX3107_BRG26_B460800 },
  123. { 921600, MAX3107_BRG26_B921600 },
  124. { 0, 0 }
  125. };
  126. static struct baud_table brg13_int[] = {
  127. { 300, MAX3107_BRG13_IB300 },
  128. { 600, MAX3107_BRG13_IB600 },
  129. { 1200, MAX3107_BRG13_IB1200 },
  130. { 2400, MAX3107_BRG13_IB2400 },
  131. { 4800, MAX3107_BRG13_IB4800 },
  132. { 9600, MAX3107_BRG13_IB9600 },
  133. { 19200, MAX3107_BRG13_IB19200 },
  134. { 57600, MAX3107_BRG13_IB57600 },
  135. { 115200, MAX3107_BRG13_IB115200 },
  136. { 230400, MAX3107_BRG13_IB230400 },
  137. { 460800, MAX3107_BRG13_IB460800 },
  138. { 921600, MAX3107_BRG13_IB921600 },
  139. { 0, 0 }
  140. };
  141. static u32 get_new_brg(int baud, struct max3107_port *s)
  142. {
  143. int i;
  144. struct baud_table *baud_tbl = s->baud_tbl;
  145. for (i = 0; i < 13; i++) {
  146. if (baud == baud_tbl[i].baud)
  147. return baud_tbl[i].new_brg;
  148. }
  149. return 0;
  150. }
  151. /* Perform SPI transfer for write/read of device register(s) */
  152. static int max3107_rw(struct max3107_port *s, u8 *tx, u8 *rx, int len)
  153. {
  154. struct spi_message spi_msg;
  155. struct spi_transfer spi_xfer;
  156. /* Initialize SPI ,message */
  157. spi_message_init(&spi_msg);
  158. /* Initialize SPI transfer */
  159. memset(&spi_xfer, 0, sizeof spi_xfer);
  160. spi_xfer.len = len;
  161. spi_xfer.tx_buf = tx;
  162. spi_xfer.rx_buf = rx;
  163. spi_xfer.speed_hz = MAX3107_SPI_SPEED;
  164. /* Add SPI transfer to SPI message */
  165. spi_message_add_tail(&spi_xfer, &spi_msg);
  166. #ifdef DBG_TRACE_SPI_DATA
  167. {
  168. int i;
  169. pr_info("tx len %d:\n", spi_xfer.len);
  170. for (i = 0 ; i < spi_xfer.len && i < 32 ; i++)
  171. pr_info(" %x", ((u8 *)spi_xfer.tx_buf)[i]);
  172. pr_info("\n");
  173. }
  174. #endif
  175. /* Perform synchronous SPI transfer */
  176. if (spi_sync(s->spi, &spi_msg)) {
  177. dev_err(&s->spi->dev, "spi_sync failure\n");
  178. return -EIO;
  179. }
  180. #ifdef DBG_TRACE_SPI_DATA
  181. if (spi_xfer.rx_buf) {
  182. int i;
  183. pr_info("rx len %d:\n", spi_xfer.len);
  184. for (i = 0 ; i < spi_xfer.len && i < 32 ; i++)
  185. pr_info(" %x", ((u8 *)spi_xfer.rx_buf)[i]);
  186. pr_info("\n");
  187. }
  188. #endif
  189. return 0;
  190. }
  191. /* Puts received data to circular buffer */
  192. static void put_data_to_circ_buf(struct max3107_port *s, unsigned char *data,
  193. int len)
  194. {
  195. struct uart_port *port = &s->port;
  196. struct tty_struct *tty;
  197. if (!port->state)
  198. return;
  199. tty = port->state->port.tty;
  200. if (!tty)
  201. return;
  202. /* Insert received data */
  203. tty_insert_flip_string(tty, data, len);
  204. /* Update RX counter */
  205. port->icount.rx += len;
  206. }
  207. /* Handle data receiving */
  208. static void max3107_handlerx(struct max3107_port *s, u16 rxlvl)
  209. {
  210. int i;
  211. int j;
  212. int len; /* SPI transfer buffer length */
  213. u16 *buf;
  214. u8 *valid_str;
  215. if (!s->rx_enabled)
  216. /* RX is disabled */
  217. return;
  218. if (rxlvl == 0) {
  219. /* RX fifo is empty */
  220. return;
  221. } else if (rxlvl >= MAX3107_RX_FIFO_SIZE) {
  222. dev_warn(&s->spi->dev, "Possible RX FIFO overrun %d\n", rxlvl);
  223. /* Ensure sanity of RX level */
  224. rxlvl = MAX3107_RX_FIFO_SIZE;
  225. }
  226. if ((s->rxbuf == 0) || (s->rxstr == 0)) {
  227. dev_warn(&s->spi->dev, "Rx buffer/str isn't ready\n");
  228. return;
  229. }
  230. buf = s->rxbuf;
  231. valid_str = s->rxstr;
  232. while (rxlvl) {
  233. pr_debug("rxlvl %d\n", rxlvl);
  234. /* Clear buffer */
  235. memset(buf, 0, sizeof(u16) * (MAX3107_RX_FIFO_SIZE + 2));
  236. len = 0;
  237. if (s->irqen_reg & MAX3107_IRQ_RXFIFO_BIT) {
  238. /* First disable RX FIFO interrupt */
  239. pr_debug("Disabling RX INT\n");
  240. buf[0] = (MAX3107_WRITE_BIT | MAX3107_IRQEN_REG);
  241. s->irqen_reg &= ~MAX3107_IRQ_RXFIFO_BIT;
  242. buf[0] |= s->irqen_reg;
  243. len++;
  244. }
  245. /* Just increase the length by amount of words in FIFO since
  246. * buffer was zeroed and SPI transfer of 0x0000 means reading
  247. * from RX FIFO
  248. */
  249. len += rxlvl;
  250. /* Append RX level query */
  251. buf[len] = MAX3107_RXFIFOLVL_REG;
  252. len++;
  253. /* Perform the SPI transfer */
  254. if (max3107_rw(s, (u8 *)buf, (u8 *)buf, len * 2)) {
  255. dev_err(&s->spi->dev, "SPI transfer for RX h failed\n");
  256. return;
  257. }
  258. /* Skip RX FIFO interrupt disabling word if it was added */
  259. j = ((len - 1) - rxlvl);
  260. /* Read received words */
  261. for (i = 0; i < rxlvl; i++, j++)
  262. valid_str[i] = (u8)buf[j];
  263. put_data_to_circ_buf(s, valid_str, rxlvl);
  264. /* Get new RX level */
  265. rxlvl = (buf[len - 1] & MAX3107_SPI_RX_DATA_MASK);
  266. }
  267. if (s->rx_enabled) {
  268. /* RX still enabled, re-enable RX FIFO interrupt */
  269. pr_debug("Enabling RX INT\n");
  270. buf[0] = (MAX3107_WRITE_BIT | MAX3107_IRQEN_REG);
  271. s->irqen_reg |= MAX3107_IRQ_RXFIFO_BIT;
  272. buf[0] |= s->irqen_reg;
  273. if (max3107_rw(s, (u8 *)buf, NULL, 2))
  274. dev_err(&s->spi->dev, "RX FIFO INT enabling failed\n");
  275. }
  276. /* Push the received data to receivers */
  277. if (s->port.state->port.tty)
  278. tty_flip_buffer_push(s->port.state->port.tty);
  279. }
  280. /* Handle data sending */
  281. static void max3107_handletx(struct max3107_port *s)
  282. {
  283. struct circ_buf *xmit = &s->port.state->xmit;
  284. int i;
  285. unsigned long flags;
  286. int len; /* SPI transfer buffer length */
  287. u16 *buf;
  288. if (!s->tx_fifo_empty)
  289. /* Don't send more data before previous data is sent */
  290. return;
  291. if (uart_circ_empty(xmit) || uart_tx_stopped(&s->port))
  292. /* No data to send or TX is stopped */
  293. return;
  294. if (!s->txbuf) {
  295. dev_warn(&s->spi->dev, "Txbuf isn't ready\n");
  296. return;
  297. }
  298. buf = s->txbuf;
  299. /* Get length of data pending in circular buffer */
  300. len = uart_circ_chars_pending(xmit);
  301. if (len) {
  302. /* Limit to size of TX FIFO */
  303. if (len > MAX3107_TX_FIFO_SIZE)
  304. len = MAX3107_TX_FIFO_SIZE;
  305. pr_debug("txlen %d\n", len);
  306. /* Update TX counter */
  307. s->port.icount.tx += len;
  308. /* TX FIFO will no longer be empty */
  309. s->tx_fifo_empty = 0;
  310. i = 0;
  311. if (s->irqen_reg & MAX3107_IRQ_TXEMPTY_BIT) {
  312. /* First disable TX empty interrupt */
  313. pr_debug("Disabling TE INT\n");
  314. buf[i] = (MAX3107_WRITE_BIT | MAX3107_IRQEN_REG);
  315. s->irqen_reg &= ~MAX3107_IRQ_TXEMPTY_BIT;
  316. buf[i] |= s->irqen_reg;
  317. i++;
  318. len++;
  319. }
  320. /* Add data to send */
  321. spin_lock_irqsave(&s->port.lock, flags);
  322. for ( ; i < len ; i++) {
  323. buf[i] = (MAX3107_WRITE_BIT | MAX3107_THR_REG);
  324. buf[i] |= ((u16)xmit->buf[xmit->tail] &
  325. MAX3107_SPI_TX_DATA_MASK);
  326. xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
  327. }
  328. spin_unlock_irqrestore(&s->port.lock, flags);
  329. if (!(s->irqen_reg & MAX3107_IRQ_TXEMPTY_BIT)) {
  330. /* Enable TX empty interrupt */
  331. pr_debug("Enabling TE INT\n");
  332. buf[i] = (MAX3107_WRITE_BIT | MAX3107_IRQEN_REG);
  333. s->irqen_reg |= MAX3107_IRQ_TXEMPTY_BIT;
  334. buf[i] |= s->irqen_reg;
  335. i++;
  336. len++;
  337. }
  338. if (!s->tx_enabled) {
  339. /* Enable TX */
  340. pr_debug("Enable TX\n");
  341. buf[i] = (MAX3107_WRITE_BIT | MAX3107_MODE1_REG);
  342. spin_lock_irqsave(&s->data_lock, flags);
  343. s->mode1_reg &= ~MAX3107_MODE1_TXDIS_BIT;
  344. buf[i] |= s->mode1_reg;
  345. spin_unlock_irqrestore(&s->data_lock, flags);
  346. s->tx_enabled = 1;
  347. i++;
  348. len++;
  349. }
  350. /* Perform the SPI transfer */
  351. if (max3107_rw(s, (u8 *)buf, NULL, len*2)) {
  352. dev_err(&s->spi->dev,
  353. "SPI transfer TX handling failed\n");
  354. return;
  355. }
  356. }
  357. /* Indicate wake up if circular buffer is getting low on data */
  358. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  359. uart_write_wakeup(&s->port);
  360. }
  361. /* Handle interrupts
  362. * Also reads and returns current RX FIFO level
  363. */
  364. static u16 handle_interrupt(struct max3107_port *s)
  365. {
  366. u16 buf[4]; /* Buffer for SPI transfers */
  367. u8 irq_status;
  368. u16 rx_level;
  369. unsigned long flags;
  370. /* Read IRQ status register */
  371. buf[0] = MAX3107_IRQSTS_REG;
  372. /* Read status IRQ status register */
  373. buf[1] = MAX3107_STS_IRQSTS_REG;
  374. /* Read LSR IRQ status register */
  375. buf[2] = MAX3107_LSR_IRQSTS_REG;
  376. /* Query RX level */
  377. buf[3] = MAX3107_RXFIFOLVL_REG;
  378. if (max3107_rw(s, (u8 *)buf, (u8 *)buf, 8)) {
  379. dev_err(&s->spi->dev,
  380. "SPI transfer for INTR handling failed\n");
  381. return 0;
  382. }
  383. irq_status = (u8)buf[0];
  384. pr_debug("IRQSTS %x\n", irq_status);
  385. rx_level = (buf[3] & MAX3107_SPI_RX_DATA_MASK);
  386. if (irq_status & MAX3107_IRQ_LSR_BIT) {
  387. /* LSR interrupt */
  388. if (buf[2] & MAX3107_LSR_RXTO_BIT)
  389. /* RX timeout interrupt,
  390. * handled by normal RX handling
  391. */
  392. pr_debug("RX TO INT\n");
  393. }
  394. if (irq_status & MAX3107_IRQ_TXEMPTY_BIT) {
  395. /* Tx empty interrupt,
  396. * disable TX and set tx_fifo_empty flag
  397. */
  398. pr_debug("TE INT, disabling TX\n");
  399. buf[0] = (MAX3107_WRITE_BIT | MAX3107_MODE1_REG);
  400. spin_lock_irqsave(&s->data_lock, flags);
  401. s->mode1_reg |= MAX3107_MODE1_TXDIS_BIT;
  402. buf[0] |= s->mode1_reg;
  403. spin_unlock_irqrestore(&s->data_lock, flags);
  404. if (max3107_rw(s, (u8 *)buf, NULL, 2))
  405. dev_err(&s->spi->dev, "SPI transfer TX dis failed\n");
  406. s->tx_enabled = 0;
  407. s->tx_fifo_empty = 1;
  408. }
  409. if (irq_status & MAX3107_IRQ_RXFIFO_BIT)
  410. /* RX FIFO interrupt,
  411. * handled by normal RX handling
  412. */
  413. pr_debug("RFIFO INT\n");
  414. /* Return RX level */
  415. return rx_level;
  416. }
  417. /* Trigger work thread*/
  418. static void max3107_dowork(struct max3107_port *s)
  419. {
  420. if (!work_pending(&s->work) && !freezing(current) && !s->suspended)
  421. queue_work(s->workqueue, &s->work);
  422. else
  423. dev_warn(&s->spi->dev, "interrup isn't serviced normally!\n");
  424. }
  425. /* Work thread */
  426. static void max3107_work(struct work_struct *w)
  427. {
  428. struct max3107_port *s = container_of(w, struct max3107_port, work);
  429. u16 rxlvl = 0;
  430. int len; /* SPI transfer buffer length */
  431. u16 buf[5]; /* Buffer for SPI transfers */
  432. unsigned long flags;
  433. /* Start by reading current RX FIFO level */
  434. buf[0] = MAX3107_RXFIFOLVL_REG;
  435. if (max3107_rw(s, (u8 *)buf, (u8 *)buf, 2)) {
  436. dev_err(&s->spi->dev, "SPI transfer RX lev failed\n");
  437. rxlvl = 0;
  438. } else {
  439. rxlvl = (buf[0] & MAX3107_SPI_RX_DATA_MASK);
  440. }
  441. do {
  442. pr_debug("rxlvl %d\n", rxlvl);
  443. /* Handle RX */
  444. max3107_handlerx(s, rxlvl);
  445. rxlvl = 0;
  446. if (s->handle_irq) {
  447. /* Handle pending interrupts
  448. * We also get new RX FIFO level since new data may
  449. * have been received while pushing received data to
  450. * receivers
  451. */
  452. s->handle_irq = 0;
  453. rxlvl = handle_interrupt(s);
  454. }
  455. /* Handle TX */
  456. max3107_handletx(s);
  457. /* Handle configuration changes */
  458. len = 0;
  459. spin_lock_irqsave(&s->data_lock, flags);
  460. if (s->mode1_commit) {
  461. pr_debug("mode1_commit\n");
  462. buf[len] = (MAX3107_WRITE_BIT | MAX3107_MODE1_REG);
  463. buf[len++] |= s->mode1_reg;
  464. s->mode1_commit = 0;
  465. }
  466. if (s->lcr_commit) {
  467. pr_debug("lcr_commit\n");
  468. buf[len] = (MAX3107_WRITE_BIT | MAX3107_LCR_REG);
  469. buf[len++] |= s->lcr_reg;
  470. s->lcr_commit = 0;
  471. }
  472. if (s->brg_commit) {
  473. pr_debug("brg_commit\n");
  474. buf[len] = (MAX3107_WRITE_BIT | MAX3107_BRGDIVMSB_REG);
  475. buf[len++] |= ((s->brg_cfg >> 16) &
  476. MAX3107_SPI_TX_DATA_MASK);
  477. buf[len] = (MAX3107_WRITE_BIT | MAX3107_BRGDIVLSB_REG);
  478. buf[len++] |= ((s->brg_cfg >> 8) &
  479. MAX3107_SPI_TX_DATA_MASK);
  480. buf[len] = (MAX3107_WRITE_BIT | MAX3107_BRGCFG_REG);
  481. buf[len++] |= ((s->brg_cfg) & 0xff);
  482. s->brg_commit = 0;
  483. }
  484. spin_unlock_irqrestore(&s->data_lock, flags);
  485. if (len > 0) {
  486. if (max3107_rw(s, (u8 *)buf, NULL, len * 2))
  487. dev_err(&s->spi->dev,
  488. "SPI transfer config failed\n");
  489. }
  490. /* Reloop if interrupt handling indicated data in RX FIFO */
  491. } while (rxlvl);
  492. }
  493. /* Set sleep mode */
  494. static void max3107_set_sleep(struct max3107_port *s, int mode)
  495. {
  496. u16 buf[1]; /* Buffer for SPI transfer */
  497. unsigned long flags;
  498. pr_debug("enter, mode %d\n", mode);
  499. buf[0] = (MAX3107_WRITE_BIT | MAX3107_MODE1_REG);
  500. spin_lock_irqsave(&s->data_lock, flags);
  501. switch (mode) {
  502. case MAX3107_DISABLE_FORCED_SLEEP:
  503. s->mode1_reg &= ~MAX3107_MODE1_FORCESLEEP_BIT;
  504. break;
  505. case MAX3107_ENABLE_FORCED_SLEEP:
  506. s->mode1_reg |= MAX3107_MODE1_FORCESLEEP_BIT;
  507. break;
  508. case MAX3107_DISABLE_AUTOSLEEP:
  509. s->mode1_reg &= ~MAX3107_MODE1_AUTOSLEEP_BIT;
  510. break;
  511. case MAX3107_ENABLE_AUTOSLEEP:
  512. s->mode1_reg |= MAX3107_MODE1_AUTOSLEEP_BIT;
  513. break;
  514. default:
  515. spin_unlock_irqrestore(&s->data_lock, flags);
  516. dev_warn(&s->spi->dev, "invalid sleep mode\n");
  517. return;
  518. }
  519. buf[0] |= s->mode1_reg;
  520. spin_unlock_irqrestore(&s->data_lock, flags);
  521. if (max3107_rw(s, (u8 *)buf, NULL, 2))
  522. dev_err(&s->spi->dev, "SPI transfer sleep mode failed\n");
  523. if (mode == MAX3107_DISABLE_AUTOSLEEP ||
  524. mode == MAX3107_DISABLE_FORCED_SLEEP)
  525. msleep(MAX3107_WAKEUP_DELAY);
  526. }
  527. /* Perform full register initialization */
  528. static void max3107_register_init(struct max3107_port *s)
  529. {
  530. u16 buf[11]; /* Buffer for SPI transfers */
  531. /* 1. Configure baud rate, 9600 as default */
  532. s->baud = 9600;
  533. /* the below is default*/
  534. if (s->ext_clk) {
  535. s->brg_cfg = MAX3107_BRG26_B9600;
  536. s->baud_tbl = (struct baud_table *)brg26_ext;
  537. } else {
  538. s->brg_cfg = MAX3107_BRG13_IB9600;
  539. s->baud_tbl = (struct baud_table *)brg13_int;
  540. }
  541. #if 0
  542. /*override for AAVA SC specific*/
  543. if (mrst_platform_id() == MRST_PLATFORM_AAVA_SC) {
  544. if (get_koski_build_id() <= KOSKI_EV2)
  545. if (s->ext_clk) {
  546. s->brg_cfg = MAX3107_BRG13_B9600;
  547. s->baud_tbl = (struct baud_table *)brg13_ext;
  548. }
  549. }
  550. #endif
  551. buf[0] = (MAX3107_WRITE_BIT | MAX3107_BRGDIVMSB_REG)
  552. | ((s->brg_cfg >> 16) & MAX3107_SPI_TX_DATA_MASK);
  553. buf[1] = (MAX3107_WRITE_BIT | MAX3107_BRGDIVLSB_REG)
  554. | ((s->brg_cfg >> 8) & MAX3107_SPI_TX_DATA_MASK);
  555. buf[2] = (MAX3107_WRITE_BIT | MAX3107_BRGCFG_REG)
  556. | ((s->brg_cfg) & 0xff);
  557. /* 2. Configure LCR register, 8N1 mode by default */
  558. s->lcr_reg = MAX3107_LCR_WORD_LEN_8;
  559. buf[3] = (MAX3107_WRITE_BIT | MAX3107_LCR_REG)
  560. | s->lcr_reg;
  561. /* 3. Configure MODE 1 register */
  562. s->mode1_reg = 0;
  563. /* Enable IRQ pin */
  564. s->mode1_reg |= MAX3107_MODE1_IRQSEL_BIT;
  565. /* Disable TX */
  566. s->mode1_reg |= MAX3107_MODE1_TXDIS_BIT;
  567. s->tx_enabled = 0;
  568. /* RX is enabled */
  569. s->rx_enabled = 1;
  570. buf[4] = (MAX3107_WRITE_BIT | MAX3107_MODE1_REG)
  571. | s->mode1_reg;
  572. /* 4. Configure MODE 2 register */
  573. buf[5] = (MAX3107_WRITE_BIT | MAX3107_MODE2_REG);
  574. if (s->loopback) {
  575. /* Enable loopback */
  576. buf[5] |= MAX3107_MODE2_LOOPBACK_BIT;
  577. }
  578. /* Reset FIFOs */
  579. buf[5] |= MAX3107_MODE2_FIFORST_BIT;
  580. s->tx_fifo_empty = 1;
  581. /* 5. Configure FIFO trigger level register */
  582. buf[6] = (MAX3107_WRITE_BIT | MAX3107_FIFOTRIGLVL_REG);
  583. /* RX FIFO trigger for 16 words, TX FIFO trigger not used */
  584. buf[6] |= (MAX3107_FIFOTRIGLVL_RX(16) | MAX3107_FIFOTRIGLVL_TX(0));
  585. /* 6. Configure flow control levels */
  586. buf[7] = (MAX3107_WRITE_BIT | MAX3107_FLOWLVL_REG);
  587. /* Flow control halt level 96, resume level 48 */
  588. buf[7] |= (MAX3107_FLOWLVL_RES(48) | MAX3107_FLOWLVL_HALT(96));
  589. /* 7. Configure flow control */
  590. buf[8] = (MAX3107_WRITE_BIT | MAX3107_FLOWCTRL_REG);
  591. /* Enable auto CTS and auto RTS flow control */
  592. buf[8] |= (MAX3107_FLOWCTRL_AUTOCTS_BIT | MAX3107_FLOWCTRL_AUTORTS_BIT);
  593. /* 8. Configure RX timeout register */
  594. buf[9] = (MAX3107_WRITE_BIT | MAX3107_RXTO_REG);
  595. /* Timeout after 48 character intervals */
  596. buf[9] |= 0x0030;
  597. /* 9. Configure LSR interrupt enable register */
  598. buf[10] = (MAX3107_WRITE_BIT | MAX3107_LSR_IRQEN_REG);
  599. /* Enable RX timeout interrupt */
  600. buf[10] |= MAX3107_LSR_RXTO_BIT;
  601. /* Perform SPI transfer */
  602. if (max3107_rw(s, (u8 *)buf, NULL, 22))
  603. dev_err(&s->spi->dev, "SPI transfer for init failed\n");
  604. /* 10. Clear IRQ status register by reading it */
  605. buf[0] = MAX3107_IRQSTS_REG;
  606. /* 11. Configure interrupt enable register */
  607. /* Enable LSR interrupt */
  608. s->irqen_reg = MAX3107_IRQ_LSR_BIT;
  609. /* Enable RX FIFO interrupt */
  610. s->irqen_reg |= MAX3107_IRQ_RXFIFO_BIT;
  611. buf[1] = (MAX3107_WRITE_BIT | MAX3107_IRQEN_REG)
  612. | s->irqen_reg;
  613. /* 12. Clear FIFO reset that was set in step 6 */
  614. buf[2] = (MAX3107_WRITE_BIT | MAX3107_MODE2_REG);
  615. if (s->loopback) {
  616. /* Keep loopback enabled */
  617. buf[2] |= MAX3107_MODE2_LOOPBACK_BIT;
  618. }
  619. /* Perform SPI transfer */
  620. if (max3107_rw(s, (u8 *)buf, (u8 *)buf, 6))
  621. dev_err(&s->spi->dev, "SPI transfer for init failed\n");
  622. }
  623. /* IRQ handler */
  624. static irqreturn_t max3107_irq(int irqno, void *dev_id)
  625. {
  626. struct max3107_port *s = dev_id;
  627. if (irqno != s->spi->irq) {
  628. /* Unexpected IRQ */
  629. return IRQ_NONE;
  630. }
  631. /* Indicate irq */
  632. s->handle_irq = 1;
  633. /* Trigger work thread */
  634. max3107_dowork(s);
  635. return IRQ_HANDLED;
  636. }
  637. /* HW suspension function
  638. *
  639. * Currently autosleep is used to decrease current consumption, alternative
  640. * approach would be to set the chip to reset mode if UART is not being
  641. * used but that would mess the GPIOs
  642. *
  643. */
  644. static void max3107_hw_susp(struct max3107_port *s, int suspend)
  645. {
  646. pr_debug("enter, suspend %d\n", suspend);
  647. if (suspend) {
  648. /* Suspend requested,
  649. * enable autosleep to decrease current consumption
  650. */
  651. s->suspended = 1;
  652. max3107_set_sleep(s, MAX3107_ENABLE_AUTOSLEEP);
  653. } else {
  654. /* Resume requested,
  655. * disable autosleep
  656. */
  657. s->suspended = 0;
  658. max3107_set_sleep(s, MAX3107_DISABLE_AUTOSLEEP);
  659. }
  660. }
  661. /* Modem status IRQ enabling */
  662. static void max3107_enable_ms(struct uart_port *port)
  663. {
  664. /* Modem status not supported */
  665. }
  666. /* Data send function */
  667. static void max3107_start_tx(struct uart_port *port)
  668. {
  669. struct max3107_port *s = container_of(port, struct max3107_port, port);
  670. /* Trigger work thread for sending data */
  671. max3107_dowork(s);
  672. }
  673. /* Function for checking that there is no pending transfers */
  674. static unsigned int max3107_tx_empty(struct uart_port *port)
  675. {
  676. struct max3107_port *s = container_of(port, struct max3107_port, port);
  677. pr_debug("returning %d\n",
  678. (s->tx_fifo_empty && uart_circ_empty(&s->port.state->xmit)));
  679. return s->tx_fifo_empty && uart_circ_empty(&s->port.state->xmit);
  680. }
  681. /* Function for stopping RX */
  682. static void max3107_stop_rx(struct uart_port *port)
  683. {
  684. struct max3107_port *s = container_of(port, struct max3107_port, port);
  685. unsigned long flags;
  686. /* Set RX disabled in MODE 1 register */
  687. spin_lock_irqsave(&s->data_lock, flags);
  688. s->mode1_reg |= MAX3107_MODE1_RXDIS_BIT;
  689. s->mode1_commit = 1;
  690. spin_unlock_irqrestore(&s->data_lock, flags);
  691. /* Set RX disabled */
  692. s->rx_enabled = 0;
  693. /* Trigger work thread for doing the actual configuration change */
  694. max3107_dowork(s);
  695. }
  696. /* Function for returning control pin states */
  697. static unsigned int max3107_get_mctrl(struct uart_port *port)
  698. {
  699. /* DCD and DSR are not wired and CTS/RTS is handled automatically
  700. * so just indicate DSR and CAR asserted
  701. */
  702. return TIOCM_DSR | TIOCM_CAR;
  703. }
  704. /* Function for setting control pin states */
  705. static void max3107_set_mctrl(struct uart_port *port, unsigned int mctrl)
  706. {
  707. /* DCD and DSR are not wired and CTS/RTS is hadnled automatically
  708. * so do nothing
  709. */
  710. }
  711. /* Function for configuring UART parameters */
  712. static void max3107_set_termios(struct uart_port *port,
  713. struct ktermios *termios,
  714. struct ktermios *old)
  715. {
  716. struct max3107_port *s = container_of(port, struct max3107_port, port);
  717. struct tty_struct *tty;
  718. int baud;
  719. u16 new_lcr = 0;
  720. u32 new_brg = 0;
  721. unsigned long flags;
  722. if (!port->state)
  723. return;
  724. tty = port->state->port.tty;
  725. if (!tty)
  726. return;
  727. /* Get new LCR register values */
  728. /* Word size */
  729. if ((termios->c_cflag & CSIZE) == CS7)
  730. new_lcr |= MAX3107_LCR_WORD_LEN_7;
  731. else
  732. new_lcr |= MAX3107_LCR_WORD_LEN_8;
  733. /* Parity */
  734. if (termios->c_cflag & PARENB) {
  735. new_lcr |= MAX3107_LCR_PARITY_BIT;
  736. if (!(termios->c_cflag & PARODD))
  737. new_lcr |= MAX3107_LCR_EVENPARITY_BIT;
  738. }
  739. /* Stop bits */
  740. if (termios->c_cflag & CSTOPB) {
  741. /* 2 stop bits */
  742. new_lcr |= MAX3107_LCR_STOPLEN_BIT;
  743. }
  744. /* Mask termios capabilities we don't support */
  745. termios->c_cflag &= ~CMSPAR;
  746. /* Set status ignore mask */
  747. s->port.ignore_status_mask = 0;
  748. if (termios->c_iflag & IGNPAR)
  749. s->port.ignore_status_mask |= MAX3107_ALL_ERRORS;
  750. /* Set low latency to immediately handle pushed data */
  751. s->port.state->port.tty->low_latency = 1;
  752. /* Get new baud rate generator configuration */
  753. baud = tty_get_baud_rate(tty);
  754. spin_lock_irqsave(&s->data_lock, flags);
  755. new_brg = get_new_brg(baud, s);
  756. /* if can't find the corrent config, use previous */
  757. if (!new_brg) {
  758. baud = s->baud;
  759. new_brg = s->brg_cfg;
  760. }
  761. spin_unlock_irqrestore(&s->data_lock, flags);
  762. tty_termios_encode_baud_rate(termios, baud, baud);
  763. s->baud = baud;
  764. /* Update timeout according to new baud rate */
  765. uart_update_timeout(port, termios->c_cflag, baud);
  766. spin_lock_irqsave(&s->data_lock, flags);
  767. if (s->lcr_reg != new_lcr) {
  768. s->lcr_reg = new_lcr;
  769. s->lcr_commit = 1;
  770. }
  771. if (s->brg_cfg != new_brg) {
  772. s->brg_cfg = new_brg;
  773. s->brg_commit = 1;
  774. }
  775. spin_unlock_irqrestore(&s->data_lock, flags);
  776. /* Trigger work thread for doing the actual configuration change */
  777. max3107_dowork(s);
  778. }
  779. /* Port shutdown function */
  780. static void max3107_shutdown(struct uart_port *port)
  781. {
  782. struct max3107_port *s = container_of(port, struct max3107_port, port);
  783. if (s->suspended) {
  784. /* Resume HW */
  785. max3107_hw_susp(s, 0);
  786. }
  787. /* Free the interrupt */
  788. free_irq(s->spi->irq, s);
  789. if (s->workqueue) {
  790. /* Flush and destroy work queue */
  791. flush_workqueue(s->workqueue);
  792. destroy_workqueue(s->workqueue);
  793. s->workqueue = NULL;
  794. }
  795. /* Suspend HW */
  796. max3107_hw_susp(s, 1);
  797. }
  798. /* Port startup function */
  799. static int max3107_startup(struct uart_port *port)
  800. {
  801. struct max3107_port *s = container_of(port, struct max3107_port, port);
  802. /* Initialize work queue */
  803. s->workqueue = create_freezeable_workqueue("max3107");
  804. if (!s->workqueue) {
  805. dev_err(&s->spi->dev, "Workqueue creation failed\n");
  806. return -EBUSY;
  807. }
  808. INIT_WORK(&s->work, max3107_work);
  809. /* Setup IRQ */
  810. if (request_irq(s->spi->irq, max3107_irq, IRQF_TRIGGER_FALLING,
  811. "max3107", s)) {
  812. dev_err(&s->spi->dev, "IRQ reguest failed\n");
  813. destroy_workqueue(s->workqueue);
  814. s->workqueue = NULL;
  815. return -EBUSY;
  816. }
  817. /* Resume HW */
  818. max3107_hw_susp(s, 0);
  819. /* Init registers */
  820. max3107_register_init(s);
  821. return 0;
  822. }
  823. /* Port type function */
  824. static const char *max3107_type(struct uart_port *port)
  825. {
  826. struct max3107_port *s = container_of(port, struct max3107_port, port);
  827. return s->spi->modalias;
  828. }
  829. /* Port release function */
  830. static void max3107_release_port(struct uart_port *port)
  831. {
  832. /* Do nothing */
  833. }
  834. /* Port request function */
  835. static int max3107_request_port(struct uart_port *port)
  836. {
  837. /* Do nothing */
  838. return 0;
  839. }
  840. /* Port config function */
  841. static void max3107_config_port(struct uart_port *port, int flags)
  842. {
  843. struct max3107_port *s = container_of(port, struct max3107_port, port);
  844. /* Use PORT_MAX3100 since we are at least int the same series */
  845. s->port.type = PORT_MAX3100;
  846. }
  847. /* Port verify function */
  848. static int max3107_verify_port(struct uart_port *port,
  849. struct serial_struct *ser)
  850. {
  851. if (ser->type == PORT_UNKNOWN || ser->type == PORT_MAX3100)
  852. return 0;
  853. return -EINVAL;
  854. }
  855. /* Port stop TX function */
  856. static void max3107_stop_tx(struct uart_port *port)
  857. {
  858. /* Do nothing */
  859. }
  860. /* Port break control function */
  861. static void max3107_break_ctl(struct uart_port *port, int break_state)
  862. {
  863. /* We don't support break control, do nothing */
  864. }
  865. /* GPIO direction to input function */
  866. static int max3107_gpio_direction_in(struct gpio_chip *chip, unsigned offset)
  867. {
  868. struct max3107_port *s = container_of(chip, struct max3107_port, chip);
  869. u16 buf[1]; /* Buffer for SPI transfer */
  870. if (offset >= MAX3107_GPIO_COUNT) {
  871. dev_err(&s->spi->dev, "Invalid GPIO\n");
  872. return -EINVAL;
  873. }
  874. /* Read current GPIO configuration register */
  875. buf[0] = MAX3107_GPIOCFG_REG;
  876. /* Perform SPI transfer */
  877. if (max3107_rw(s, (u8 *)buf, (u8 *)buf, 2)) {
  878. dev_err(&s->spi->dev, "SPI transfer GPIO read failed\n");
  879. return -EIO;
  880. }
  881. buf[0] &= MAX3107_SPI_RX_DATA_MASK;
  882. /* Set GPIO to input */
  883. buf[0] &= ~(0x0001 << offset);
  884. /* Write new GPIO configuration register value */
  885. buf[0] |= (MAX3107_WRITE_BIT | MAX3107_GPIOCFG_REG);
  886. /* Perform SPI transfer */
  887. if (max3107_rw(s, (u8 *)buf, NULL, 2)) {
  888. dev_err(&s->spi->dev, "SPI transfer GPIO write failed\n");
  889. return -EIO;
  890. }
  891. return 0;
  892. }
  893. /* GPIO direction to output function */
  894. static int max3107_gpio_direction_out(struct gpio_chip *chip, unsigned offset,
  895. int value)
  896. {
  897. struct max3107_port *s = container_of(chip, struct max3107_port, chip);
  898. u16 buf[2]; /* Buffer for SPI transfers */
  899. if (offset >= MAX3107_GPIO_COUNT) {
  900. dev_err(&s->spi->dev, "Invalid GPIO\n");
  901. return -EINVAL;
  902. }
  903. /* Read current GPIO configuration and data registers */
  904. buf[0] = MAX3107_GPIOCFG_REG;
  905. buf[1] = MAX3107_GPIODATA_REG;
  906. /* Perform SPI transfer */
  907. if (max3107_rw(s, (u8 *)buf, (u8 *)buf, 4)) {
  908. dev_err(&s->spi->dev, "SPI transfer gpio failed\n");
  909. return -EIO;
  910. }
  911. buf[0] &= MAX3107_SPI_RX_DATA_MASK;
  912. buf[1] &= MAX3107_SPI_RX_DATA_MASK;
  913. /* Set GPIO to output */
  914. buf[0] |= (0x0001 << offset);
  915. /* Set value */
  916. if (value)
  917. buf[1] |= (0x0001 << offset);
  918. else
  919. buf[1] &= ~(0x0001 << offset);
  920. /* Write new GPIO configuration and data register values */
  921. buf[0] |= (MAX3107_WRITE_BIT | MAX3107_GPIOCFG_REG);
  922. buf[1] |= (MAX3107_WRITE_BIT | MAX3107_GPIODATA_REG);
  923. /* Perform SPI transfer */
  924. if (max3107_rw(s, (u8 *)buf, NULL, 4)) {
  925. dev_err(&s->spi->dev,
  926. "SPI transfer for GPIO conf data w failed\n");
  927. return -EIO;
  928. }
  929. return 0;
  930. }
  931. /* GPIO value query function */
  932. static int max3107_gpio_get(struct gpio_chip *chip, unsigned offset)
  933. {
  934. struct max3107_port *s = container_of(chip, struct max3107_port, chip);
  935. u16 buf[1]; /* Buffer for SPI transfer */
  936. if (offset >= MAX3107_GPIO_COUNT) {
  937. dev_err(&s->spi->dev, "Invalid GPIO\n");
  938. return -EINVAL;
  939. }
  940. /* Read current GPIO data register */
  941. buf[0] = MAX3107_GPIODATA_REG;
  942. /* Perform SPI transfer */
  943. if (max3107_rw(s, (u8 *)buf, (u8 *)buf, 2)) {
  944. dev_err(&s->spi->dev, "SPI transfer GPIO data r failed\n");
  945. return -EIO;
  946. }
  947. buf[0] &= MAX3107_SPI_RX_DATA_MASK;
  948. /* Return value */
  949. return buf[0] & (0x0001 << offset);
  950. }
  951. /* GPIO value set function */
  952. static void max3107_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
  953. {
  954. struct max3107_port *s = container_of(chip, struct max3107_port, chip);
  955. u16 buf[2]; /* Buffer for SPI transfers */
  956. if (offset >= MAX3107_GPIO_COUNT) {
  957. dev_err(&s->spi->dev, "Invalid GPIO\n");
  958. return;
  959. }
  960. /* Read current GPIO configuration registers*/
  961. buf[0] = MAX3107_GPIODATA_REG;
  962. buf[1] = MAX3107_GPIOCFG_REG;
  963. /* Perform SPI transfer */
  964. if (max3107_rw(s, (u8 *)buf, (u8 *)buf, 4)) {
  965. dev_err(&s->spi->dev,
  966. "SPI transfer for GPIO data and config read failed\n");
  967. return;
  968. }
  969. buf[0] &= MAX3107_SPI_RX_DATA_MASK;
  970. buf[1] &= MAX3107_SPI_RX_DATA_MASK;
  971. if (!(buf[1] & (0x0001 << offset))) {
  972. /* Configured as input, can't set value */
  973. dev_warn(&s->spi->dev,
  974. "Trying to set value for input GPIO\n");
  975. return;
  976. }
  977. /* Set value */
  978. if (value)
  979. buf[0] |= (0x0001 << offset);
  980. else
  981. buf[0] &= ~(0x0001 << offset);
  982. /* Write new GPIO data register value */
  983. buf[0] |= (MAX3107_WRITE_BIT | MAX3107_GPIODATA_REG);
  984. /* Perform SPI transfer */
  985. if (max3107_rw(s, (u8 *)buf, NULL, 2))
  986. dev_err(&s->spi->dev, "SPI transfer GPIO data w failed\n");
  987. }
  988. /* Platform data */
  989. static struct max3107_plat max3107_plat_data = {
  990. .loopback = 0,
  991. .ext_clk = 1,
  992. .max3107_hw_suspend = &max3107_hw_susp,
  993. .polled_mode = 0,
  994. .poll_time = 0,
  995. };
  996. /* Port functions */
  997. static struct uart_ops max3107_ops = {
  998. .tx_empty = max3107_tx_empty,
  999. .set_mctrl = max3107_set_mctrl,
  1000. .get_mctrl = max3107_get_mctrl,
  1001. .stop_tx = max3107_stop_tx,
  1002. .start_tx = max3107_start_tx,
  1003. .stop_rx = max3107_stop_rx,
  1004. .enable_ms = max3107_enable_ms,
  1005. .break_ctl = max3107_break_ctl,
  1006. .startup = max3107_startup,
  1007. .shutdown = max3107_shutdown,
  1008. .set_termios = max3107_set_termios,
  1009. .type = max3107_type,
  1010. .release_port = max3107_release_port,
  1011. .request_port = max3107_request_port,
  1012. .config_port = max3107_config_port,
  1013. .verify_port = max3107_verify_port,
  1014. };
  1015. /* UART driver data */
  1016. static struct uart_driver max3107_uart_driver = {
  1017. .owner = THIS_MODULE,
  1018. .driver_name = "ttyMAX",
  1019. .dev_name = "ttyMAX",
  1020. .nr = 1,
  1021. };
  1022. /* GPIO chip data */
  1023. static struct gpio_chip max3107_gpio_chip = {
  1024. .owner = THIS_MODULE,
  1025. .direction_input = max3107_gpio_direction_in,
  1026. .direction_output = max3107_gpio_direction_out,
  1027. .get = max3107_gpio_get,
  1028. .set = max3107_gpio_set,
  1029. .can_sleep = 1,
  1030. .base = MAX3107_GPIO_BASE,
  1031. .ngpio = MAX3107_GPIO_COUNT,
  1032. };
  1033. /* Device probe function */
  1034. static int __devinit max3107_probe(struct spi_device *spi)
  1035. {
  1036. struct max3107_port *s;
  1037. struct max3107_plat *pdata = &max3107_plat_data;
  1038. u16 buf[2]; /* Buffer for SPI transfers */
  1039. int retval;
  1040. pr_info("enter max3107 probe\n");
  1041. /* Reset the chip */
  1042. if (gpio_request(MAX3107_RESET_GPIO, "max3107")) {
  1043. pr_err("Requesting RESET GPIO failed\n");
  1044. return -EIO;
  1045. }
  1046. if (gpio_direction_output(MAX3107_RESET_GPIO, 0)) {
  1047. pr_err("Setting RESET GPIO to 0 failed\n");
  1048. gpio_free(MAX3107_RESET_GPIO);
  1049. return -EIO;
  1050. }
  1051. msleep(MAX3107_RESET_DELAY);
  1052. if (gpio_direction_output(MAX3107_RESET_GPIO, 1)) {
  1053. pr_err("Setting RESET GPIO to 1 failed\n");
  1054. gpio_free(MAX3107_RESET_GPIO);
  1055. return -EIO;
  1056. }
  1057. gpio_free(MAX3107_RESET_GPIO);
  1058. msleep(MAX3107_WAKEUP_DELAY);
  1059. /* Allocate port structure */
  1060. s = kzalloc(sizeof(*s), GFP_KERNEL);
  1061. if (!s) {
  1062. pr_err("Allocating port structure failed\n");
  1063. return -ENOMEM;
  1064. }
  1065. /* SPI Rx buffer
  1066. * +2 for RX FIFO interrupt
  1067. * disabling and RX level query
  1068. */
  1069. s->rxbuf = kzalloc(sizeof(u16) * (MAX3107_RX_FIFO_SIZE+2), GFP_KERNEL);
  1070. if (!s->rxbuf) {
  1071. pr_err("Allocating RX buffer failed\n");
  1072. return -ENOMEM;
  1073. }
  1074. s->rxstr = kzalloc(sizeof(u8) * MAX3107_RX_FIFO_SIZE, GFP_KERNEL);
  1075. if (!s->rxstr) {
  1076. pr_err("Allocating RX buffer failed\n");
  1077. return -ENOMEM;
  1078. }
  1079. /* SPI Tx buffer
  1080. * SPI transfer buffer
  1081. * +3 for TX FIFO empty
  1082. * interrupt disabling and
  1083. * enabling and TX enabling
  1084. */
  1085. s->txbuf = kzalloc(sizeof(u16) * MAX3107_TX_FIFO_SIZE + 3, GFP_KERNEL);
  1086. if (!s->txbuf) {
  1087. pr_err("Allocating TX buffer failed\n");
  1088. return -ENOMEM;
  1089. }
  1090. /* Initialize shared data lock */
  1091. spin_lock_init(&s->data_lock);
  1092. /* SPI intializations */
  1093. dev_set_drvdata(&spi->dev, s);
  1094. spi->mode = SPI_MODE_0;
  1095. spi->dev.platform_data = pdata;
  1096. spi->bits_per_word = 16;
  1097. s->ext_clk = pdata->ext_clk;
  1098. s->loopback = pdata->loopback;
  1099. spi_setup(spi);
  1100. s->spi = spi;
  1101. /* Check REV ID to ensure we are talking to what we expect */
  1102. buf[0] = MAX3107_REVID_REG;
  1103. if (max3107_rw(s, (u8 *)buf, (u8 *)buf, 2)) {
  1104. dev_err(&s->spi->dev, "SPI transfer for REVID read failed\n");
  1105. return -EIO;
  1106. }
  1107. if ((buf[0] & MAX3107_SPI_RX_DATA_MASK) != MAX3107_REVID1 &&
  1108. (buf[0] & MAX3107_SPI_RX_DATA_MASK) != MAX3107_REVID2) {
  1109. dev_err(&s->spi->dev, "REVID %x does not match\n",
  1110. (buf[0] & MAX3107_SPI_RX_DATA_MASK));
  1111. return -ENODEV;
  1112. }
  1113. /* Disable all interrupts */
  1114. buf[0] = (MAX3107_WRITE_BIT | MAX3107_IRQEN_REG | 0x0000);
  1115. buf[0] |= 0x0000;
  1116. /* Configure clock source */
  1117. buf[1] = (MAX3107_WRITE_BIT | MAX3107_CLKSRC_REG);
  1118. if (s->ext_clk) {
  1119. /* External clock */
  1120. buf[1] |= MAX3107_CLKSRC_EXTCLK_BIT;
  1121. }
  1122. /* PLL bypass ON */
  1123. buf[1] |= MAX3107_CLKSRC_PLLBYP_BIT;
  1124. /* Perform SPI transfer */
  1125. if (max3107_rw(s, (u8 *)buf, NULL, 4)) {
  1126. dev_err(&s->spi->dev, "SPI transfer for init failed\n");
  1127. return -EIO;
  1128. }
  1129. /* Register UART driver */
  1130. retval = uart_register_driver(&max3107_uart_driver);
  1131. if (retval) {
  1132. dev_err(&s->spi->dev, "Registering UART driver failed\n");
  1133. return retval;
  1134. }
  1135. /* Initialize UART port data */
  1136. s->port.fifosize = 128;
  1137. s->port.ops = &max3107_ops;
  1138. s->port.line = 0;
  1139. s->port.dev = &spi->dev;
  1140. s->port.uartclk = 9600;
  1141. s->port.flags = UPF_SKIP_TEST | UPF_BOOT_AUTOCONF;
  1142. s->port.irq = s->spi->irq;
  1143. /* Use PORT_MAX3100 since we are at least in the same series */
  1144. s->port.type = PORT_MAX3100;
  1145. /* Add UART port */
  1146. retval = uart_add_one_port(&max3107_uart_driver, &s->port);
  1147. if (retval < 0) {
  1148. dev_err(&s->spi->dev, "Adding UART port failed\n");
  1149. return retval;
  1150. }
  1151. /* Initialize GPIO chip data */
  1152. s->chip = max3107_gpio_chip;
  1153. s->chip.label = spi->modalias;
  1154. s->chip.dev = &spi->dev;
  1155. /* Add GPIO chip */
  1156. retval = gpiochip_add(&s->chip);
  1157. if (retval) {
  1158. dev_err(&s->spi->dev, "Adding GPIO chip failed\n");
  1159. return retval;
  1160. }
  1161. /* Temporary fix for EV2 boot problems, set modem reset to 0 */
  1162. max3107_gpio_direction_out(&s->chip, 3, 0);
  1163. /* Go to suspend mode */
  1164. max3107_hw_susp(s, 1);
  1165. return 0;
  1166. }
  1167. /* Driver remove function */
  1168. static int __devexit max3107_remove(struct spi_device *spi)
  1169. {
  1170. struct max3107_port *s = dev_get_drvdata(&spi->dev);
  1171. pr_info("enter max3107 remove\n");
  1172. /* Remove GPIO chip */
  1173. if (gpiochip_remove(&s->chip))
  1174. dev_warn(&s->spi->dev, "Removing GPIO chip failed\n");
  1175. /* Remove port */
  1176. if (uart_remove_one_port(&max3107_uart_driver, &s->port))
  1177. dev_warn(&s->spi->dev, "Removing UART port failed\n");
  1178. /* Unregister UART driver */
  1179. uart_unregister_driver(&max3107_uart_driver);
  1180. /* Free TxRx buffer */
  1181. kfree(s->rxbuf);
  1182. kfree(s->rxstr);
  1183. kfree(s->txbuf);
  1184. /* Free port structure */
  1185. kfree(s);
  1186. return 0;
  1187. }
  1188. /* Driver suspend function */
  1189. static int max3107_suspend(struct spi_device *spi, pm_message_t state)
  1190. {
  1191. #ifdef CONFIG_PM
  1192. struct max3107_port *s = dev_get_drvdata(&spi->dev);
  1193. pr_debug("enter suspend\n");
  1194. /* Suspend UART port */
  1195. uart_suspend_port(&max3107_uart_driver, &s->port);
  1196. /* Go to suspend mode */
  1197. max3107_hw_susp(s, 1);
  1198. #endif /* CONFIG_PM */
  1199. return 0;
  1200. }
  1201. /* Driver resume function */
  1202. static int max3107_resume(struct spi_device *spi)
  1203. {
  1204. #ifdef CONFIG_PM
  1205. struct max3107_port *s = dev_get_drvdata(&spi->dev);
  1206. pr_debug("enter resume\n");
  1207. /* Resume from suspend */
  1208. max3107_hw_susp(s, 0);
  1209. /* Resume UART port */
  1210. uart_resume_port(&max3107_uart_driver, &s->port);
  1211. #endif /* CONFIG_PM */
  1212. return 0;
  1213. }
  1214. /* Spi driver data */
  1215. static struct spi_driver max3107_driver = {
  1216. .driver = {
  1217. .name = "max3107",
  1218. .bus = &spi_bus_type,
  1219. .owner = THIS_MODULE,
  1220. },
  1221. .probe = max3107_probe,
  1222. .remove = __devexit_p(max3107_remove),
  1223. .suspend = max3107_suspend,
  1224. .resume = max3107_resume,
  1225. };
  1226. /* Driver init function */
  1227. static int __init max3107_init(void)
  1228. {
  1229. pr_info("enter max3107 init\n");
  1230. return spi_register_driver(&max3107_driver);
  1231. }
  1232. /* Driver exit function */
  1233. static void __exit max3107_exit(void)
  1234. {
  1235. pr_info("enter max3107 exit\n");
  1236. spi_unregister_driver(&max3107_driver);
  1237. }
  1238. module_init(max3107_init);
  1239. module_exit(max3107_exit);
  1240. MODULE_DESCRIPTION("MAX3107 driver");
  1241. MODULE_AUTHOR("Aavamobile");
  1242. MODULE_ALIAS("max3107-spi-uart");
  1243. MODULE_LICENSE("GPLv2");