ipr.h 49 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934
  1. /*
  2. * ipr.h -- driver for IBM Power Linux RAID adapters
  3. *
  4. * Written By: Brian King <brking@us.ibm.com>, IBM Corporation
  5. *
  6. * Copyright (C) 2003, 2004 IBM Corporation
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  21. *
  22. * Alan Cox <alan@lxorguk.ukuu.org.uk> - Removed several careless u32/dma_addr_t errors
  23. * that broke 64bit platforms.
  24. */
  25. #ifndef _IPR_H
  26. #define _IPR_H
  27. #include <asm/unaligned.h>
  28. #include <linux/types.h>
  29. #include <linux/completion.h>
  30. #include <linux/libata.h>
  31. #include <linux/list.h>
  32. #include <linux/kref.h>
  33. #include <linux/blk-iopoll.h>
  34. #include <scsi/scsi.h>
  35. #include <scsi/scsi_cmnd.h>
  36. /*
  37. * Literals
  38. */
  39. #define IPR_DRIVER_VERSION "2.6.0"
  40. #define IPR_DRIVER_DATE "(November 16, 2012)"
  41. /*
  42. * IPR_MAX_CMD_PER_LUN: This defines the maximum number of outstanding
  43. * ops per device for devices not running tagged command queuing.
  44. * This can be adjusted at runtime through sysfs device attributes.
  45. */
  46. #define IPR_MAX_CMD_PER_LUN 6
  47. #define IPR_MAX_CMD_PER_ATA_LUN 1
  48. /*
  49. * IPR_NUM_BASE_CMD_BLKS: This defines the maximum number of
  50. * ops the mid-layer can send to the adapter.
  51. */
  52. #define IPR_NUM_BASE_CMD_BLKS (ioa_cfg->max_cmds)
  53. #define PCI_DEVICE_ID_IBM_OBSIDIAN_E 0x0339
  54. #define PCI_DEVICE_ID_IBM_CROC_FPGA_E2 0x033D
  55. #define PCI_DEVICE_ID_IBM_CROCODILE 0x034A
  56. #define IPR_SUBS_DEV_ID_2780 0x0264
  57. #define IPR_SUBS_DEV_ID_5702 0x0266
  58. #define IPR_SUBS_DEV_ID_5703 0x0278
  59. #define IPR_SUBS_DEV_ID_572E 0x028D
  60. #define IPR_SUBS_DEV_ID_573E 0x02D3
  61. #define IPR_SUBS_DEV_ID_573D 0x02D4
  62. #define IPR_SUBS_DEV_ID_571A 0x02C0
  63. #define IPR_SUBS_DEV_ID_571B 0x02BE
  64. #define IPR_SUBS_DEV_ID_571E 0x02BF
  65. #define IPR_SUBS_DEV_ID_571F 0x02D5
  66. #define IPR_SUBS_DEV_ID_572A 0x02C1
  67. #define IPR_SUBS_DEV_ID_572B 0x02C2
  68. #define IPR_SUBS_DEV_ID_572F 0x02C3
  69. #define IPR_SUBS_DEV_ID_574E 0x030A
  70. #define IPR_SUBS_DEV_ID_575B 0x030D
  71. #define IPR_SUBS_DEV_ID_575C 0x0338
  72. #define IPR_SUBS_DEV_ID_57B3 0x033A
  73. #define IPR_SUBS_DEV_ID_57B7 0x0360
  74. #define IPR_SUBS_DEV_ID_57B8 0x02C2
  75. #define IPR_SUBS_DEV_ID_57B4 0x033B
  76. #define IPR_SUBS_DEV_ID_57B2 0x035F
  77. #define IPR_SUBS_DEV_ID_57C0 0x0352
  78. #define IPR_SUBS_DEV_ID_57C3 0x0353
  79. #define IPR_SUBS_DEV_ID_57C4 0x0354
  80. #define IPR_SUBS_DEV_ID_57C6 0x0357
  81. #define IPR_SUBS_DEV_ID_57CC 0x035C
  82. #define IPR_SUBS_DEV_ID_57B5 0x033C
  83. #define IPR_SUBS_DEV_ID_57CE 0x035E
  84. #define IPR_SUBS_DEV_ID_57B1 0x0355
  85. #define IPR_SUBS_DEV_ID_574D 0x0356
  86. #define IPR_SUBS_DEV_ID_57C8 0x035D
  87. #define IPR_SUBS_DEV_ID_57D5 0x03FB
  88. #define IPR_SUBS_DEV_ID_57D6 0x03FC
  89. #define IPR_SUBS_DEV_ID_57D7 0x03FF
  90. #define IPR_SUBS_DEV_ID_57D8 0x03FE
  91. #define IPR_NAME "ipr"
  92. /*
  93. * Return codes
  94. */
  95. #define IPR_RC_JOB_CONTINUE 1
  96. #define IPR_RC_JOB_RETURN 2
  97. /*
  98. * IOASCs
  99. */
  100. #define IPR_IOASC_NR_INIT_CMD_REQUIRED 0x02040200
  101. #define IPR_IOASC_NR_IOA_RESET_REQUIRED 0x02048000
  102. #define IPR_IOASC_SYNC_REQUIRED 0x023f0000
  103. #define IPR_IOASC_MED_DO_NOT_REALLOC 0x03110C00
  104. #define IPR_IOASC_HW_SEL_TIMEOUT 0x04050000
  105. #define IPR_IOASC_HW_DEV_BUS_STATUS 0x04448500
  106. #define IPR_IOASC_IOASC_MASK 0xFFFFFF00
  107. #define IPR_IOASC_SCSI_STATUS_MASK 0x000000FF
  108. #define IPR_IOASC_IR_INVALID_REQ_TYPE_OR_PKT 0x05240000
  109. #define IPR_IOASC_IR_RESOURCE_HANDLE 0x05250000
  110. #define IPR_IOASC_IR_NO_CMDS_TO_2ND_IOA 0x05258100
  111. #define IPR_IOASA_IR_DUAL_IOA_DISABLED 0x052C8000
  112. #define IPR_IOASC_BUS_WAS_RESET 0x06290000
  113. #define IPR_IOASC_BUS_WAS_RESET_BY_OTHER 0x06298000
  114. #define IPR_IOASC_ABORTED_CMD_TERM_BY_HOST 0x0B5A0000
  115. #define IPR_FIRST_DRIVER_IOASC 0x10000000
  116. #define IPR_IOASC_IOA_WAS_RESET 0x10000001
  117. #define IPR_IOASC_PCI_ACCESS_ERROR 0x10000002
  118. /* Driver data flags */
  119. #define IPR_USE_LONG_TRANSOP_TIMEOUT 0x00000001
  120. #define IPR_USE_PCI_WARM_RESET 0x00000002
  121. #define IPR_DEFAULT_MAX_ERROR_DUMP 984
  122. #define IPR_NUM_LOG_HCAMS 2
  123. #define IPR_NUM_CFG_CHG_HCAMS 2
  124. #define IPR_NUM_HCAMS (IPR_NUM_LOG_HCAMS + IPR_NUM_CFG_CHG_HCAMS)
  125. #define IPR_MAX_SIS64_TARGETS_PER_BUS 1024
  126. #define IPR_MAX_SIS64_LUNS_PER_TARGET 0xffffffff
  127. #define IPR_MAX_NUM_TARGETS_PER_BUS 256
  128. #define IPR_MAX_NUM_LUNS_PER_TARGET 256
  129. #define IPR_MAX_NUM_VSET_LUNS_PER_TARGET 8
  130. #define IPR_VSET_BUS 0xff
  131. #define IPR_IOA_BUS 0xff
  132. #define IPR_IOA_TARGET 0xff
  133. #define IPR_IOA_LUN 0xff
  134. #define IPR_MAX_NUM_BUSES 16
  135. #define IPR_MAX_BUS_TO_SCAN IPR_MAX_NUM_BUSES
  136. #define IPR_NUM_RESET_RELOAD_RETRIES 3
  137. /* We need resources for HCAMS, IOA reset, IOA bringdown, and ERP */
  138. #define IPR_NUM_INTERNAL_CMD_BLKS (IPR_NUM_HCAMS + \
  139. ((IPR_NUM_RESET_RELOAD_RETRIES + 1) * 2) + 4)
  140. #define IPR_MAX_COMMANDS 100
  141. #define IPR_NUM_CMD_BLKS (IPR_NUM_BASE_CMD_BLKS + \
  142. IPR_NUM_INTERNAL_CMD_BLKS)
  143. #define IPR_MAX_PHYSICAL_DEVS 192
  144. #define IPR_DEFAULT_SIS64_DEVS 1024
  145. #define IPR_MAX_SIS64_DEVS 4096
  146. #define IPR_MAX_SGLIST 64
  147. #define IPR_IOA_MAX_SECTORS 32767
  148. #define IPR_VSET_MAX_SECTORS 512
  149. #define IPR_MAX_CDB_LEN 16
  150. #define IPR_MAX_HRRQ_RETRIES 3
  151. #define IPR_DEFAULT_BUS_WIDTH 16
  152. #define IPR_80MBs_SCSI_RATE ((80 * 10) / (IPR_DEFAULT_BUS_WIDTH / 8))
  153. #define IPR_U160_SCSI_RATE ((160 * 10) / (IPR_DEFAULT_BUS_WIDTH / 8))
  154. #define IPR_U320_SCSI_RATE ((320 * 10) / (IPR_DEFAULT_BUS_WIDTH / 8))
  155. #define IPR_MAX_SCSI_RATE(width) ((320 * 10) / ((width) / 8))
  156. #define IPR_IOA_RES_HANDLE 0xffffffff
  157. #define IPR_INVALID_RES_HANDLE 0
  158. #define IPR_IOA_RES_ADDR 0x00ffffff
  159. /*
  160. * Adapter Commands
  161. */
  162. #define IPR_QUERY_RSRC_STATE 0xC2
  163. #define IPR_RESET_DEVICE 0xC3
  164. #define IPR_RESET_TYPE_SELECT 0x80
  165. #define IPR_LUN_RESET 0x40
  166. #define IPR_TARGET_RESET 0x20
  167. #define IPR_BUS_RESET 0x10
  168. #define IPR_ATA_PHY_RESET 0x80
  169. #define IPR_ID_HOST_RR_Q 0xC4
  170. #define IPR_QUERY_IOA_CONFIG 0xC5
  171. #define IPR_CANCEL_ALL_REQUESTS 0xCE
  172. #define IPR_HOST_CONTROLLED_ASYNC 0xCF
  173. #define IPR_HCAM_CDB_OP_CODE_CONFIG_CHANGE 0x01
  174. #define IPR_HCAM_CDB_OP_CODE_LOG_DATA 0x02
  175. #define IPR_SET_SUPPORTED_DEVICES 0xFB
  176. #define IPR_SET_ALL_SUPPORTED_DEVICES 0x80
  177. #define IPR_IOA_SHUTDOWN 0xF7
  178. #define IPR_WR_BUF_DOWNLOAD_AND_SAVE 0x05
  179. /*
  180. * Timeouts
  181. */
  182. #define IPR_SHUTDOWN_TIMEOUT (ipr_fastfail ? 60 * HZ : 10 * 60 * HZ)
  183. #define IPR_VSET_RW_TIMEOUT (ipr_fastfail ? 30 * HZ : 2 * 60 * HZ)
  184. #define IPR_ABBREV_SHUTDOWN_TIMEOUT (10 * HZ)
  185. #define IPR_DUAL_IOA_ABBR_SHUTDOWN_TO (2 * 60 * HZ)
  186. #define IPR_DEVICE_RESET_TIMEOUT (ipr_fastfail ? 10 * HZ : 30 * HZ)
  187. #define IPR_CANCEL_ALL_TIMEOUT (ipr_fastfail ? 10 * HZ : 30 * HZ)
  188. #define IPR_ABORT_TASK_TIMEOUT (ipr_fastfail ? 10 * HZ : 30 * HZ)
  189. #define IPR_INTERNAL_TIMEOUT (ipr_fastfail ? 10 * HZ : 30 * HZ)
  190. #define IPR_WRITE_BUFFER_TIMEOUT (30 * 60 * HZ)
  191. #define IPR_SET_SUP_DEVICE_TIMEOUT (2 * 60 * HZ)
  192. #define IPR_REQUEST_SENSE_TIMEOUT (10 * HZ)
  193. #define IPR_OPERATIONAL_TIMEOUT (5 * 60)
  194. #define IPR_LONG_OPERATIONAL_TIMEOUT (12 * 60)
  195. #define IPR_WAIT_FOR_RESET_TIMEOUT (2 * HZ)
  196. #define IPR_CHECK_FOR_RESET_TIMEOUT (HZ / 10)
  197. #define IPR_WAIT_FOR_BIST_TIMEOUT (2 * HZ)
  198. #define IPR_PCI_RESET_TIMEOUT (HZ / 2)
  199. #define IPR_SIS32_DUMP_TIMEOUT (15 * HZ)
  200. #define IPR_SIS64_DUMP_TIMEOUT (40 * HZ)
  201. #define IPR_DUMP_DELAY_SECONDS 4
  202. #define IPR_DUMP_DELAY_TIMEOUT (IPR_DUMP_DELAY_SECONDS * HZ)
  203. /*
  204. * SCSI Literals
  205. */
  206. #define IPR_VENDOR_ID_LEN 8
  207. #define IPR_PROD_ID_LEN 16
  208. #define IPR_SERIAL_NUM_LEN 8
  209. /*
  210. * Hardware literals
  211. */
  212. #define IPR_FMT2_MBX_ADDR_MASK 0x0fffffff
  213. #define IPR_FMT2_MBX_BAR_SEL_MASK 0xf0000000
  214. #define IPR_FMT2_MKR_BAR_SEL_SHIFT 28
  215. #define IPR_GET_FMT2_BAR_SEL(mbx) \
  216. (((mbx) & IPR_FMT2_MBX_BAR_SEL_MASK) >> IPR_FMT2_MKR_BAR_SEL_SHIFT)
  217. #define IPR_SDT_FMT2_BAR0_SEL 0x0
  218. #define IPR_SDT_FMT2_BAR1_SEL 0x1
  219. #define IPR_SDT_FMT2_BAR2_SEL 0x2
  220. #define IPR_SDT_FMT2_BAR3_SEL 0x3
  221. #define IPR_SDT_FMT2_BAR4_SEL 0x4
  222. #define IPR_SDT_FMT2_BAR5_SEL 0x5
  223. #define IPR_SDT_FMT2_EXP_ROM_SEL 0x8
  224. #define IPR_FMT2_SDT_READY_TO_USE 0xC4D4E3F2
  225. #define IPR_FMT3_SDT_READY_TO_USE 0xC4D4E3F3
  226. #define IPR_DOORBELL 0x82800000
  227. #define IPR_RUNTIME_RESET 0x40000000
  228. #define IPR_IPL_INIT_MIN_STAGE_TIME 5
  229. #define IPR_IPL_INIT_DEFAULT_STAGE_TIME 15
  230. #define IPR_IPL_INIT_STAGE_UNKNOWN 0x0
  231. #define IPR_IPL_INIT_STAGE_TRANSOP 0xB0000000
  232. #define IPR_IPL_INIT_STAGE_MASK 0xff000000
  233. #define IPR_IPL_INIT_STAGE_TIME_MASK 0x0000ffff
  234. #define IPR_PCII_IPL_STAGE_CHANGE (0x80000000 >> 0)
  235. #define IPR_PCII_IOA_TRANS_TO_OPER (0x80000000 >> 0)
  236. #define IPR_PCII_IOARCB_XFER_FAILED (0x80000000 >> 3)
  237. #define IPR_PCII_IOA_UNIT_CHECKED (0x80000000 >> 4)
  238. #define IPR_PCII_NO_HOST_RRQ (0x80000000 >> 5)
  239. #define IPR_PCII_CRITICAL_OPERATION (0x80000000 >> 6)
  240. #define IPR_PCII_IO_DEBUG_ACKNOWLEDGE (0x80000000 >> 7)
  241. #define IPR_PCII_IOARRIN_LOST (0x80000000 >> 27)
  242. #define IPR_PCII_MMIO_ERROR (0x80000000 >> 28)
  243. #define IPR_PCII_PROC_ERR_STATE (0x80000000 >> 29)
  244. #define IPR_PCII_HRRQ_UPDATED (0x80000000 >> 30)
  245. #define IPR_PCII_CORE_ISSUED_RST_REQ (0x80000000 >> 31)
  246. #define IPR_PCII_ERROR_INTERRUPTS \
  247. (IPR_PCII_IOARCB_XFER_FAILED | IPR_PCII_IOA_UNIT_CHECKED | \
  248. IPR_PCII_NO_HOST_RRQ | IPR_PCII_IOARRIN_LOST | IPR_PCII_MMIO_ERROR)
  249. #define IPR_PCII_OPER_INTERRUPTS \
  250. (IPR_PCII_ERROR_INTERRUPTS | IPR_PCII_HRRQ_UPDATED | IPR_PCII_IOA_TRANS_TO_OPER)
  251. #define IPR_UPROCI_RESET_ALERT (0x80000000 >> 7)
  252. #define IPR_UPROCI_IO_DEBUG_ALERT (0x80000000 >> 9)
  253. #define IPR_UPROCI_SIS64_START_BIST (0x80000000 >> 23)
  254. #define IPR_LDUMP_MAX_LONG_ACK_DELAY_IN_USEC 200000 /* 200 ms */
  255. #define IPR_LDUMP_MAX_SHORT_ACK_DELAY_IN_USEC 200000 /* 200 ms */
  256. /*
  257. * Dump literals
  258. */
  259. #define IPR_FMT2_MAX_IOA_DUMP_SIZE (4 * 1024 * 1024)
  260. #define IPR_FMT3_MAX_IOA_DUMP_SIZE (32 * 1024 * 1024)
  261. #define IPR_FMT2_NUM_SDT_ENTRIES 511
  262. #define IPR_FMT3_NUM_SDT_ENTRIES 0xFFF
  263. #define IPR_FMT2_MAX_NUM_DUMP_PAGES ((IPR_FMT2_MAX_IOA_DUMP_SIZE / PAGE_SIZE) + 1)
  264. #define IPR_FMT3_MAX_NUM_DUMP_PAGES ((IPR_FMT3_MAX_IOA_DUMP_SIZE / PAGE_SIZE) + 1)
  265. /*
  266. * Misc literals
  267. */
  268. #define IPR_NUM_IOADL_ENTRIES IPR_MAX_SGLIST
  269. #define IPR_MAX_MSIX_VECTORS 0x5
  270. #define IPR_MAX_HRRQ_NUM 0x10
  271. #define IPR_INIT_HRRQ 0x0
  272. /*
  273. * Adapter interface types
  274. */
  275. struct ipr_res_addr {
  276. u8 reserved;
  277. u8 bus;
  278. u8 target;
  279. u8 lun;
  280. #define IPR_GET_PHYS_LOC(res_addr) \
  281. (((res_addr).bus << 16) | ((res_addr).target << 8) | (res_addr).lun)
  282. }__attribute__((packed, aligned (4)));
  283. struct ipr_std_inq_vpids {
  284. u8 vendor_id[IPR_VENDOR_ID_LEN];
  285. u8 product_id[IPR_PROD_ID_LEN];
  286. }__attribute__((packed));
  287. struct ipr_vpd {
  288. struct ipr_std_inq_vpids vpids;
  289. u8 sn[IPR_SERIAL_NUM_LEN];
  290. }__attribute__((packed));
  291. struct ipr_ext_vpd {
  292. struct ipr_vpd vpd;
  293. __be32 wwid[2];
  294. }__attribute__((packed));
  295. struct ipr_ext_vpd64 {
  296. struct ipr_vpd vpd;
  297. __be32 wwid[4];
  298. }__attribute__((packed));
  299. struct ipr_std_inq_data {
  300. u8 peri_qual_dev_type;
  301. #define IPR_STD_INQ_PERI_QUAL(peri) ((peri) >> 5)
  302. #define IPR_STD_INQ_PERI_DEV_TYPE(peri) ((peri) & 0x1F)
  303. u8 removeable_medium_rsvd;
  304. #define IPR_STD_INQ_REMOVEABLE_MEDIUM 0x80
  305. #define IPR_IS_DASD_DEVICE(std_inq) \
  306. ((IPR_STD_INQ_PERI_DEV_TYPE((std_inq).peri_qual_dev_type) == TYPE_DISK) && \
  307. !(((std_inq).removeable_medium_rsvd) & IPR_STD_INQ_REMOVEABLE_MEDIUM))
  308. #define IPR_IS_SES_DEVICE(std_inq) \
  309. (IPR_STD_INQ_PERI_DEV_TYPE((std_inq).peri_qual_dev_type) == TYPE_ENCLOSURE)
  310. u8 version;
  311. u8 aen_naca_fmt;
  312. u8 additional_len;
  313. u8 sccs_rsvd;
  314. u8 bq_enc_multi;
  315. u8 sync_cmdq_flags;
  316. struct ipr_std_inq_vpids vpids;
  317. u8 ros_rsvd_ram_rsvd[4];
  318. u8 serial_num[IPR_SERIAL_NUM_LEN];
  319. }__attribute__ ((packed));
  320. #define IPR_RES_TYPE_AF_DASD 0x00
  321. #define IPR_RES_TYPE_GENERIC_SCSI 0x01
  322. #define IPR_RES_TYPE_VOLUME_SET 0x02
  323. #define IPR_RES_TYPE_REMOTE_AF_DASD 0x03
  324. #define IPR_RES_TYPE_GENERIC_ATA 0x04
  325. #define IPR_RES_TYPE_ARRAY 0x05
  326. #define IPR_RES_TYPE_IOAFP 0xff
  327. struct ipr_config_table_entry {
  328. u8 proto;
  329. #define IPR_PROTO_SATA 0x02
  330. #define IPR_PROTO_SATA_ATAPI 0x03
  331. #define IPR_PROTO_SAS_STP 0x06
  332. #define IPR_PROTO_SAS_STP_ATAPI 0x07
  333. u8 array_id;
  334. u8 flags;
  335. #define IPR_IS_IOA_RESOURCE 0x80
  336. u8 rsvd_subtype;
  337. #define IPR_QUEUEING_MODEL(res) ((((res)->flags) & 0x70) >> 4)
  338. #define IPR_QUEUE_FROZEN_MODEL 0
  339. #define IPR_QUEUE_NACA_MODEL 1
  340. struct ipr_res_addr res_addr;
  341. __be32 res_handle;
  342. __be32 lun_wwn[2];
  343. struct ipr_std_inq_data std_inq_data;
  344. }__attribute__ ((packed, aligned (4)));
  345. struct ipr_config_table_entry64 {
  346. u8 res_type;
  347. u8 proto;
  348. u8 vset_num;
  349. u8 array_id;
  350. __be16 flags;
  351. __be16 res_flags;
  352. #define IPR_QUEUEING_MODEL64(res) ((((res)->res_flags) & 0x7000) >> 12)
  353. __be32 res_handle;
  354. u8 dev_id_type;
  355. u8 reserved[3];
  356. __be64 dev_id;
  357. __be64 lun;
  358. __be64 lun_wwn[2];
  359. #define IPR_MAX_RES_PATH_LENGTH 48
  360. __be64 res_path;
  361. struct ipr_std_inq_data std_inq_data;
  362. u8 reserved2[4];
  363. __be64 reserved3[2];
  364. u8 reserved4[8];
  365. }__attribute__ ((packed, aligned (8)));
  366. struct ipr_config_table_hdr {
  367. u8 num_entries;
  368. u8 flags;
  369. #define IPR_UCODE_DOWNLOAD_REQ 0x10
  370. __be16 reserved;
  371. }__attribute__((packed, aligned (4)));
  372. struct ipr_config_table_hdr64 {
  373. __be16 num_entries;
  374. __be16 reserved;
  375. u8 flags;
  376. u8 reserved2[11];
  377. }__attribute__((packed, aligned (4)));
  378. struct ipr_config_table {
  379. struct ipr_config_table_hdr hdr;
  380. struct ipr_config_table_entry dev[0];
  381. }__attribute__((packed, aligned (4)));
  382. struct ipr_config_table64 {
  383. struct ipr_config_table_hdr64 hdr64;
  384. struct ipr_config_table_entry64 dev[0];
  385. }__attribute__((packed, aligned (8)));
  386. struct ipr_config_table_entry_wrapper {
  387. union {
  388. struct ipr_config_table_entry *cfgte;
  389. struct ipr_config_table_entry64 *cfgte64;
  390. } u;
  391. };
  392. struct ipr_hostrcb_cfg_ch_not {
  393. union {
  394. struct ipr_config_table_entry cfgte;
  395. struct ipr_config_table_entry64 cfgte64;
  396. } u;
  397. u8 reserved[936];
  398. }__attribute__((packed, aligned (4)));
  399. struct ipr_supported_device {
  400. __be16 data_length;
  401. u8 reserved;
  402. u8 num_records;
  403. struct ipr_std_inq_vpids vpids;
  404. u8 reserved2[16];
  405. }__attribute__((packed, aligned (4)));
  406. struct ipr_hrr_queue {
  407. struct ipr_ioa_cfg *ioa_cfg;
  408. __be32 *host_rrq;
  409. dma_addr_t host_rrq_dma;
  410. #define IPR_HRRQ_REQ_RESP_HANDLE_MASK 0xfffffffc
  411. #define IPR_HRRQ_RESP_BIT_SET 0x00000002
  412. #define IPR_HRRQ_TOGGLE_BIT 0x00000001
  413. #define IPR_HRRQ_REQ_RESP_HANDLE_SHIFT 2
  414. #define IPR_ID_HRRQ_SELE_ENABLE 0x02
  415. volatile __be32 *hrrq_start;
  416. volatile __be32 *hrrq_end;
  417. volatile __be32 *hrrq_curr;
  418. struct list_head hrrq_free_q;
  419. struct list_head hrrq_pending_q;
  420. spinlock_t _lock;
  421. spinlock_t *lock;
  422. volatile u32 toggle_bit;
  423. u32 size;
  424. u32 min_cmd_id;
  425. u32 max_cmd_id;
  426. u8 allow_interrupts:1;
  427. u8 ioa_is_dead:1;
  428. u8 allow_cmds:1;
  429. struct blk_iopoll iopoll;
  430. };
  431. /* Command packet structure */
  432. struct ipr_cmd_pkt {
  433. u8 reserved; /* Reserved by IOA */
  434. u8 hrrq_id;
  435. u8 request_type;
  436. #define IPR_RQTYPE_SCSICDB 0x00
  437. #define IPR_RQTYPE_IOACMD 0x01
  438. #define IPR_RQTYPE_HCAM 0x02
  439. #define IPR_RQTYPE_ATA_PASSTHRU 0x04
  440. u8 reserved2;
  441. u8 flags_hi;
  442. #define IPR_FLAGS_HI_WRITE_NOT_READ 0x80
  443. #define IPR_FLAGS_HI_NO_ULEN_CHK 0x20
  444. #define IPR_FLAGS_HI_SYNC_OVERRIDE 0x10
  445. #define IPR_FLAGS_HI_SYNC_COMPLETE 0x08
  446. #define IPR_FLAGS_HI_NO_LINK_DESC 0x04
  447. u8 flags_lo;
  448. #define IPR_FLAGS_LO_ALIGNED_BFR 0x20
  449. #define IPR_FLAGS_LO_DELAY_AFTER_RST 0x10
  450. #define IPR_FLAGS_LO_UNTAGGED_TASK 0x00
  451. #define IPR_FLAGS_LO_SIMPLE_TASK 0x02
  452. #define IPR_FLAGS_LO_ORDERED_TASK 0x04
  453. #define IPR_FLAGS_LO_HEAD_OF_Q_TASK 0x06
  454. #define IPR_FLAGS_LO_ACA_TASK 0x08
  455. u8 cdb[16];
  456. __be16 timeout;
  457. }__attribute__ ((packed, aligned(4)));
  458. struct ipr_ioarcb_ata_regs { /* 22 bytes */
  459. u8 flags;
  460. #define IPR_ATA_FLAG_PACKET_CMD 0x80
  461. #define IPR_ATA_FLAG_XFER_TYPE_DMA 0x40
  462. #define IPR_ATA_FLAG_STATUS_ON_GOOD_COMPLETION 0x20
  463. u8 reserved[3];
  464. __be16 data;
  465. u8 feature;
  466. u8 nsect;
  467. u8 lbal;
  468. u8 lbam;
  469. u8 lbah;
  470. u8 device;
  471. u8 command;
  472. u8 reserved2[3];
  473. u8 hob_feature;
  474. u8 hob_nsect;
  475. u8 hob_lbal;
  476. u8 hob_lbam;
  477. u8 hob_lbah;
  478. u8 ctl;
  479. }__attribute__ ((packed, aligned(4)));
  480. struct ipr_ioadl_desc {
  481. __be32 flags_and_data_len;
  482. #define IPR_IOADL_FLAGS_MASK 0xff000000
  483. #define IPR_IOADL_GET_FLAGS(x) (be32_to_cpu(x) & IPR_IOADL_FLAGS_MASK)
  484. #define IPR_IOADL_DATA_LEN_MASK 0x00ffffff
  485. #define IPR_IOADL_GET_DATA_LEN(x) (be32_to_cpu(x) & IPR_IOADL_DATA_LEN_MASK)
  486. #define IPR_IOADL_FLAGS_READ 0x48000000
  487. #define IPR_IOADL_FLAGS_READ_LAST 0x49000000
  488. #define IPR_IOADL_FLAGS_WRITE 0x68000000
  489. #define IPR_IOADL_FLAGS_WRITE_LAST 0x69000000
  490. #define IPR_IOADL_FLAGS_LAST 0x01000000
  491. __be32 address;
  492. }__attribute__((packed, aligned (8)));
  493. struct ipr_ioadl64_desc {
  494. __be32 flags;
  495. __be32 data_len;
  496. __be64 address;
  497. }__attribute__((packed, aligned (16)));
  498. struct ipr_ata64_ioadl {
  499. struct ipr_ioarcb_ata_regs regs;
  500. u16 reserved[5];
  501. struct ipr_ioadl64_desc ioadl64[IPR_NUM_IOADL_ENTRIES];
  502. }__attribute__((packed, aligned (16)));
  503. struct ipr_ioarcb_add_data {
  504. union {
  505. struct ipr_ioarcb_ata_regs regs;
  506. struct ipr_ioadl_desc ioadl[5];
  507. __be32 add_cmd_parms[10];
  508. } u;
  509. }__attribute__ ((packed, aligned (4)));
  510. struct ipr_ioarcb_sis64_add_addr_ecb {
  511. __be64 ioasa_host_pci_addr;
  512. __be64 data_ioadl_addr;
  513. __be64 reserved;
  514. __be32 ext_control_buf[4];
  515. }__attribute__((packed, aligned (8)));
  516. /* IOA Request Control Block 128 bytes */
  517. struct ipr_ioarcb {
  518. union {
  519. __be32 ioarcb_host_pci_addr;
  520. __be64 ioarcb_host_pci_addr64;
  521. } a;
  522. __be32 res_handle;
  523. __be32 host_response_handle;
  524. __be32 reserved1;
  525. __be32 reserved2;
  526. __be32 reserved3;
  527. __be32 data_transfer_length;
  528. __be32 read_data_transfer_length;
  529. __be32 write_ioadl_addr;
  530. __be32 ioadl_len;
  531. __be32 read_ioadl_addr;
  532. __be32 read_ioadl_len;
  533. __be32 ioasa_host_pci_addr;
  534. __be16 ioasa_len;
  535. __be16 reserved4;
  536. struct ipr_cmd_pkt cmd_pkt;
  537. __be16 add_cmd_parms_offset;
  538. __be16 add_cmd_parms_len;
  539. union {
  540. struct ipr_ioarcb_add_data add_data;
  541. struct ipr_ioarcb_sis64_add_addr_ecb sis64_addr_data;
  542. } u;
  543. }__attribute__((packed, aligned (4)));
  544. struct ipr_ioasa_vset {
  545. __be32 failing_lba_hi;
  546. __be32 failing_lba_lo;
  547. __be32 reserved;
  548. }__attribute__((packed, aligned (4)));
  549. struct ipr_ioasa_af_dasd {
  550. __be32 failing_lba;
  551. __be32 reserved[2];
  552. }__attribute__((packed, aligned (4)));
  553. struct ipr_ioasa_gpdd {
  554. u8 end_state;
  555. u8 bus_phase;
  556. __be16 reserved;
  557. __be32 ioa_data[2];
  558. }__attribute__((packed, aligned (4)));
  559. struct ipr_ioasa_gata {
  560. u8 error;
  561. u8 nsect; /* Interrupt reason */
  562. u8 lbal;
  563. u8 lbam;
  564. u8 lbah;
  565. u8 device;
  566. u8 status;
  567. u8 alt_status; /* ATA CTL */
  568. u8 hob_nsect;
  569. u8 hob_lbal;
  570. u8 hob_lbam;
  571. u8 hob_lbah;
  572. }__attribute__((packed, aligned (4)));
  573. struct ipr_auto_sense {
  574. __be16 auto_sense_len;
  575. __be16 ioa_data_len;
  576. __be32 data[SCSI_SENSE_BUFFERSIZE/sizeof(__be32)];
  577. };
  578. struct ipr_ioasa_hdr {
  579. __be32 ioasc;
  580. #define IPR_IOASC_SENSE_KEY(ioasc) ((ioasc) >> 24)
  581. #define IPR_IOASC_SENSE_CODE(ioasc) (((ioasc) & 0x00ff0000) >> 16)
  582. #define IPR_IOASC_SENSE_QUAL(ioasc) (((ioasc) & 0x0000ff00) >> 8)
  583. #define IPR_IOASC_SENSE_STATUS(ioasc) ((ioasc) & 0x000000ff)
  584. __be16 ret_stat_len; /* Length of the returned IOASA */
  585. __be16 avail_stat_len; /* Total Length of status available. */
  586. __be32 residual_data_len; /* number of bytes in the host data */
  587. /* buffers that were not used by the IOARCB command. */
  588. __be32 ilid;
  589. #define IPR_NO_ILID 0
  590. #define IPR_DRIVER_ILID 0xffffffff
  591. __be32 fd_ioasc;
  592. __be32 fd_phys_locator;
  593. __be32 fd_res_handle;
  594. __be32 ioasc_specific; /* status code specific field */
  595. #define IPR_ADDITIONAL_STATUS_FMT 0x80000000
  596. #define IPR_AUTOSENSE_VALID 0x40000000
  597. #define IPR_ATA_DEVICE_WAS_RESET 0x20000000
  598. #define IPR_IOASC_SPECIFIC_MASK 0x00ffffff
  599. #define IPR_FIELD_POINTER_VALID (0x80000000 >> 8)
  600. #define IPR_FIELD_POINTER_MASK 0x0000ffff
  601. }__attribute__((packed, aligned (4)));
  602. struct ipr_ioasa {
  603. struct ipr_ioasa_hdr hdr;
  604. union {
  605. struct ipr_ioasa_vset vset;
  606. struct ipr_ioasa_af_dasd dasd;
  607. struct ipr_ioasa_gpdd gpdd;
  608. struct ipr_ioasa_gata gata;
  609. } u;
  610. struct ipr_auto_sense auto_sense;
  611. }__attribute__((packed, aligned (4)));
  612. struct ipr_ioasa64 {
  613. struct ipr_ioasa_hdr hdr;
  614. u8 fd_res_path[8];
  615. union {
  616. struct ipr_ioasa_vset vset;
  617. struct ipr_ioasa_af_dasd dasd;
  618. struct ipr_ioasa_gpdd gpdd;
  619. struct ipr_ioasa_gata gata;
  620. } u;
  621. struct ipr_auto_sense auto_sense;
  622. }__attribute__((packed, aligned (4)));
  623. struct ipr_mode_parm_hdr {
  624. u8 length;
  625. u8 medium_type;
  626. u8 device_spec_parms;
  627. u8 block_desc_len;
  628. }__attribute__((packed));
  629. struct ipr_mode_pages {
  630. struct ipr_mode_parm_hdr hdr;
  631. u8 data[255 - sizeof(struct ipr_mode_parm_hdr)];
  632. }__attribute__((packed));
  633. struct ipr_mode_page_hdr {
  634. u8 ps_page_code;
  635. #define IPR_MODE_PAGE_PS 0x80
  636. #define IPR_GET_MODE_PAGE_CODE(hdr) ((hdr)->ps_page_code & 0x3F)
  637. u8 page_length;
  638. }__attribute__ ((packed));
  639. struct ipr_dev_bus_entry {
  640. struct ipr_res_addr res_addr;
  641. u8 flags;
  642. #define IPR_SCSI_ATTR_ENABLE_QAS 0x80
  643. #define IPR_SCSI_ATTR_DISABLE_QAS 0x40
  644. #define IPR_SCSI_ATTR_QAS_MASK 0xC0
  645. #define IPR_SCSI_ATTR_ENABLE_TM 0x20
  646. #define IPR_SCSI_ATTR_NO_TERM_PWR 0x10
  647. #define IPR_SCSI_ATTR_TM_SUPPORTED 0x08
  648. #define IPR_SCSI_ATTR_LVD_TO_SE_NOT_ALLOWED 0x04
  649. u8 scsi_id;
  650. u8 bus_width;
  651. u8 extended_reset_delay;
  652. #define IPR_EXTENDED_RESET_DELAY 7
  653. __be32 max_xfer_rate;
  654. u8 spinup_delay;
  655. u8 reserved3;
  656. __be16 reserved4;
  657. }__attribute__((packed, aligned (4)));
  658. struct ipr_mode_page28 {
  659. struct ipr_mode_page_hdr hdr;
  660. u8 num_entries;
  661. u8 entry_length;
  662. struct ipr_dev_bus_entry bus[0];
  663. }__attribute__((packed));
  664. struct ipr_mode_page24 {
  665. struct ipr_mode_page_hdr hdr;
  666. u8 flags;
  667. #define IPR_ENABLE_DUAL_IOA_AF 0x80
  668. }__attribute__((packed));
  669. struct ipr_ioa_vpd {
  670. struct ipr_std_inq_data std_inq_data;
  671. u8 ascii_part_num[12];
  672. u8 reserved[40];
  673. u8 ascii_plant_code[4];
  674. }__attribute__((packed));
  675. struct ipr_inquiry_page3 {
  676. u8 peri_qual_dev_type;
  677. u8 page_code;
  678. u8 reserved1;
  679. u8 page_length;
  680. u8 ascii_len;
  681. u8 reserved2[3];
  682. u8 load_id[4];
  683. u8 major_release;
  684. u8 card_type;
  685. u8 minor_release[2];
  686. u8 ptf_number[4];
  687. u8 patch_number[4];
  688. }__attribute__((packed));
  689. struct ipr_inquiry_cap {
  690. u8 peri_qual_dev_type;
  691. u8 page_code;
  692. u8 reserved1;
  693. u8 page_length;
  694. u8 ascii_len;
  695. u8 reserved2;
  696. u8 sis_version[2];
  697. u8 cap;
  698. #define IPR_CAP_DUAL_IOA_RAID 0x80
  699. u8 reserved3[15];
  700. }__attribute__((packed));
  701. #define IPR_INQUIRY_PAGE0_ENTRIES 20
  702. struct ipr_inquiry_page0 {
  703. u8 peri_qual_dev_type;
  704. u8 page_code;
  705. u8 reserved1;
  706. u8 len;
  707. u8 page[IPR_INQUIRY_PAGE0_ENTRIES];
  708. }__attribute__((packed));
  709. struct ipr_hostrcb_device_data_entry {
  710. struct ipr_vpd vpd;
  711. struct ipr_res_addr dev_res_addr;
  712. struct ipr_vpd new_vpd;
  713. struct ipr_vpd ioa_last_with_dev_vpd;
  714. struct ipr_vpd cfc_last_with_dev_vpd;
  715. __be32 ioa_data[5];
  716. }__attribute__((packed, aligned (4)));
  717. struct ipr_hostrcb_device_data_entry_enhanced {
  718. struct ipr_ext_vpd vpd;
  719. u8 ccin[4];
  720. struct ipr_res_addr dev_res_addr;
  721. struct ipr_ext_vpd new_vpd;
  722. u8 new_ccin[4];
  723. struct ipr_ext_vpd ioa_last_with_dev_vpd;
  724. struct ipr_ext_vpd cfc_last_with_dev_vpd;
  725. }__attribute__((packed, aligned (4)));
  726. struct ipr_hostrcb64_device_data_entry_enhanced {
  727. struct ipr_ext_vpd vpd;
  728. u8 ccin[4];
  729. u8 res_path[8];
  730. struct ipr_ext_vpd new_vpd;
  731. u8 new_ccin[4];
  732. struct ipr_ext_vpd ioa_last_with_dev_vpd;
  733. struct ipr_ext_vpd cfc_last_with_dev_vpd;
  734. }__attribute__((packed, aligned (4)));
  735. struct ipr_hostrcb_array_data_entry {
  736. struct ipr_vpd vpd;
  737. struct ipr_res_addr expected_dev_res_addr;
  738. struct ipr_res_addr dev_res_addr;
  739. }__attribute__((packed, aligned (4)));
  740. struct ipr_hostrcb64_array_data_entry {
  741. struct ipr_ext_vpd vpd;
  742. u8 ccin[4];
  743. u8 expected_res_path[8];
  744. u8 res_path[8];
  745. }__attribute__((packed, aligned (4)));
  746. struct ipr_hostrcb_array_data_entry_enhanced {
  747. struct ipr_ext_vpd vpd;
  748. u8 ccin[4];
  749. struct ipr_res_addr expected_dev_res_addr;
  750. struct ipr_res_addr dev_res_addr;
  751. }__attribute__((packed, aligned (4)));
  752. struct ipr_hostrcb_type_ff_error {
  753. __be32 ioa_data[758];
  754. }__attribute__((packed, aligned (4)));
  755. struct ipr_hostrcb_type_01_error {
  756. __be32 seek_counter;
  757. __be32 read_counter;
  758. u8 sense_data[32];
  759. __be32 ioa_data[236];
  760. }__attribute__((packed, aligned (4)));
  761. struct ipr_hostrcb_type_02_error {
  762. struct ipr_vpd ioa_vpd;
  763. struct ipr_vpd cfc_vpd;
  764. struct ipr_vpd ioa_last_attached_to_cfc_vpd;
  765. struct ipr_vpd cfc_last_attached_to_ioa_vpd;
  766. __be32 ioa_data[3];
  767. }__attribute__((packed, aligned (4)));
  768. struct ipr_hostrcb_type_12_error {
  769. struct ipr_ext_vpd ioa_vpd;
  770. struct ipr_ext_vpd cfc_vpd;
  771. struct ipr_ext_vpd ioa_last_attached_to_cfc_vpd;
  772. struct ipr_ext_vpd cfc_last_attached_to_ioa_vpd;
  773. __be32 ioa_data[3];
  774. }__attribute__((packed, aligned (4)));
  775. struct ipr_hostrcb_type_03_error {
  776. struct ipr_vpd ioa_vpd;
  777. struct ipr_vpd cfc_vpd;
  778. __be32 errors_detected;
  779. __be32 errors_logged;
  780. u8 ioa_data[12];
  781. struct ipr_hostrcb_device_data_entry dev[3];
  782. }__attribute__((packed, aligned (4)));
  783. struct ipr_hostrcb_type_13_error {
  784. struct ipr_ext_vpd ioa_vpd;
  785. struct ipr_ext_vpd cfc_vpd;
  786. __be32 errors_detected;
  787. __be32 errors_logged;
  788. struct ipr_hostrcb_device_data_entry_enhanced dev[3];
  789. }__attribute__((packed, aligned (4)));
  790. struct ipr_hostrcb_type_23_error {
  791. struct ipr_ext_vpd ioa_vpd;
  792. struct ipr_ext_vpd cfc_vpd;
  793. __be32 errors_detected;
  794. __be32 errors_logged;
  795. struct ipr_hostrcb64_device_data_entry_enhanced dev[3];
  796. }__attribute__((packed, aligned (4)));
  797. struct ipr_hostrcb_type_04_error {
  798. struct ipr_vpd ioa_vpd;
  799. struct ipr_vpd cfc_vpd;
  800. u8 ioa_data[12];
  801. struct ipr_hostrcb_array_data_entry array_member[10];
  802. __be32 exposed_mode_adn;
  803. __be32 array_id;
  804. struct ipr_vpd incomp_dev_vpd;
  805. __be32 ioa_data2;
  806. struct ipr_hostrcb_array_data_entry array_member2[8];
  807. struct ipr_res_addr last_func_vset_res_addr;
  808. u8 vset_serial_num[IPR_SERIAL_NUM_LEN];
  809. u8 protection_level[8];
  810. }__attribute__((packed, aligned (4)));
  811. struct ipr_hostrcb_type_14_error {
  812. struct ipr_ext_vpd ioa_vpd;
  813. struct ipr_ext_vpd cfc_vpd;
  814. __be32 exposed_mode_adn;
  815. __be32 array_id;
  816. struct ipr_res_addr last_func_vset_res_addr;
  817. u8 vset_serial_num[IPR_SERIAL_NUM_LEN];
  818. u8 protection_level[8];
  819. __be32 num_entries;
  820. struct ipr_hostrcb_array_data_entry_enhanced array_member[18];
  821. }__attribute__((packed, aligned (4)));
  822. struct ipr_hostrcb_type_24_error {
  823. struct ipr_ext_vpd ioa_vpd;
  824. struct ipr_ext_vpd cfc_vpd;
  825. u8 reserved[2];
  826. u8 exposed_mode_adn;
  827. #define IPR_INVALID_ARRAY_DEV_NUM 0xff
  828. u8 array_id;
  829. u8 last_res_path[8];
  830. u8 protection_level[8];
  831. struct ipr_ext_vpd64 array_vpd;
  832. u8 description[16];
  833. u8 reserved2[3];
  834. u8 num_entries;
  835. struct ipr_hostrcb64_array_data_entry array_member[32];
  836. }__attribute__((packed, aligned (4)));
  837. struct ipr_hostrcb_type_07_error {
  838. u8 failure_reason[64];
  839. struct ipr_vpd vpd;
  840. u32 data[222];
  841. }__attribute__((packed, aligned (4)));
  842. struct ipr_hostrcb_type_17_error {
  843. u8 failure_reason[64];
  844. struct ipr_ext_vpd vpd;
  845. u32 data[476];
  846. }__attribute__((packed, aligned (4)));
  847. struct ipr_hostrcb_config_element {
  848. u8 type_status;
  849. #define IPR_PATH_CFG_TYPE_MASK 0xF0
  850. #define IPR_PATH_CFG_NOT_EXIST 0x00
  851. #define IPR_PATH_CFG_IOA_PORT 0x10
  852. #define IPR_PATH_CFG_EXP_PORT 0x20
  853. #define IPR_PATH_CFG_DEVICE_PORT 0x30
  854. #define IPR_PATH_CFG_DEVICE_LUN 0x40
  855. #define IPR_PATH_CFG_STATUS_MASK 0x0F
  856. #define IPR_PATH_CFG_NO_PROB 0x00
  857. #define IPR_PATH_CFG_DEGRADED 0x01
  858. #define IPR_PATH_CFG_FAILED 0x02
  859. #define IPR_PATH_CFG_SUSPECT 0x03
  860. #define IPR_PATH_NOT_DETECTED 0x04
  861. #define IPR_PATH_INCORRECT_CONN 0x05
  862. u8 cascaded_expander;
  863. u8 phy;
  864. u8 link_rate;
  865. #define IPR_PHY_LINK_RATE_MASK 0x0F
  866. __be32 wwid[2];
  867. }__attribute__((packed, aligned (4)));
  868. struct ipr_hostrcb64_config_element {
  869. __be16 length;
  870. u8 descriptor_id;
  871. #define IPR_DESCRIPTOR_MASK 0xC0
  872. #define IPR_DESCRIPTOR_SIS64 0x00
  873. u8 reserved;
  874. u8 type_status;
  875. u8 reserved2[2];
  876. u8 link_rate;
  877. u8 res_path[8];
  878. __be32 wwid[2];
  879. }__attribute__((packed, aligned (8)));
  880. struct ipr_hostrcb_fabric_desc {
  881. __be16 length;
  882. u8 ioa_port;
  883. u8 cascaded_expander;
  884. u8 phy;
  885. u8 path_state;
  886. #define IPR_PATH_ACTIVE_MASK 0xC0
  887. #define IPR_PATH_NO_INFO 0x00
  888. #define IPR_PATH_ACTIVE 0x40
  889. #define IPR_PATH_NOT_ACTIVE 0x80
  890. #define IPR_PATH_STATE_MASK 0x0F
  891. #define IPR_PATH_STATE_NO_INFO 0x00
  892. #define IPR_PATH_HEALTHY 0x01
  893. #define IPR_PATH_DEGRADED 0x02
  894. #define IPR_PATH_FAILED 0x03
  895. __be16 num_entries;
  896. struct ipr_hostrcb_config_element elem[1];
  897. }__attribute__((packed, aligned (4)));
  898. struct ipr_hostrcb64_fabric_desc {
  899. __be16 length;
  900. u8 descriptor_id;
  901. u8 reserved[2];
  902. u8 path_state;
  903. u8 reserved2[2];
  904. u8 res_path[8];
  905. u8 reserved3[6];
  906. __be16 num_entries;
  907. struct ipr_hostrcb64_config_element elem[1];
  908. }__attribute__((packed, aligned (8)));
  909. #define for_each_hrrq(hrrq, ioa_cfg) \
  910. for (hrrq = (ioa_cfg)->hrrq; \
  911. hrrq < ((ioa_cfg)->hrrq + (ioa_cfg)->hrrq_num); hrrq++)
  912. #define for_each_fabric_cfg(fabric, cfg) \
  913. for (cfg = (fabric)->elem; \
  914. cfg < ((fabric)->elem + be16_to_cpu((fabric)->num_entries)); \
  915. cfg++)
  916. struct ipr_hostrcb_type_20_error {
  917. u8 failure_reason[64];
  918. u8 reserved[3];
  919. u8 num_entries;
  920. struct ipr_hostrcb_fabric_desc desc[1];
  921. }__attribute__((packed, aligned (4)));
  922. struct ipr_hostrcb_type_30_error {
  923. u8 failure_reason[64];
  924. u8 reserved[3];
  925. u8 num_entries;
  926. struct ipr_hostrcb64_fabric_desc desc[1];
  927. }__attribute__((packed, aligned (4)));
  928. struct ipr_hostrcb_error {
  929. __be32 fd_ioasc;
  930. struct ipr_res_addr fd_res_addr;
  931. __be32 fd_res_handle;
  932. __be32 prc;
  933. union {
  934. struct ipr_hostrcb_type_ff_error type_ff_error;
  935. struct ipr_hostrcb_type_01_error type_01_error;
  936. struct ipr_hostrcb_type_02_error type_02_error;
  937. struct ipr_hostrcb_type_03_error type_03_error;
  938. struct ipr_hostrcb_type_04_error type_04_error;
  939. struct ipr_hostrcb_type_07_error type_07_error;
  940. struct ipr_hostrcb_type_12_error type_12_error;
  941. struct ipr_hostrcb_type_13_error type_13_error;
  942. struct ipr_hostrcb_type_14_error type_14_error;
  943. struct ipr_hostrcb_type_17_error type_17_error;
  944. struct ipr_hostrcb_type_20_error type_20_error;
  945. } u;
  946. }__attribute__((packed, aligned (4)));
  947. struct ipr_hostrcb64_error {
  948. __be32 fd_ioasc;
  949. __be32 ioa_fw_level;
  950. __be32 fd_res_handle;
  951. __be32 prc;
  952. __be64 fd_dev_id;
  953. __be64 fd_lun;
  954. u8 fd_res_path[8];
  955. __be64 time_stamp;
  956. u8 reserved[16];
  957. union {
  958. struct ipr_hostrcb_type_ff_error type_ff_error;
  959. struct ipr_hostrcb_type_12_error type_12_error;
  960. struct ipr_hostrcb_type_17_error type_17_error;
  961. struct ipr_hostrcb_type_23_error type_23_error;
  962. struct ipr_hostrcb_type_24_error type_24_error;
  963. struct ipr_hostrcb_type_30_error type_30_error;
  964. } u;
  965. }__attribute__((packed, aligned (8)));
  966. struct ipr_hostrcb_raw {
  967. __be32 data[sizeof(struct ipr_hostrcb_error)/sizeof(__be32)];
  968. }__attribute__((packed, aligned (4)));
  969. struct ipr_hcam {
  970. u8 op_code;
  971. #define IPR_HOST_RCB_OP_CODE_CONFIG_CHANGE 0xE1
  972. #define IPR_HOST_RCB_OP_CODE_LOG_DATA 0xE2
  973. u8 notify_type;
  974. #define IPR_HOST_RCB_NOTIF_TYPE_EXISTING_CHANGED 0x00
  975. #define IPR_HOST_RCB_NOTIF_TYPE_NEW_ENTRY 0x01
  976. #define IPR_HOST_RCB_NOTIF_TYPE_REM_ENTRY 0x02
  977. #define IPR_HOST_RCB_NOTIF_TYPE_ERROR_LOG_ENTRY 0x10
  978. #define IPR_HOST_RCB_NOTIF_TYPE_INFORMATION_ENTRY 0x11
  979. u8 notifications_lost;
  980. #define IPR_HOST_RCB_NO_NOTIFICATIONS_LOST 0
  981. #define IPR_HOST_RCB_NOTIFICATIONS_LOST 0x80
  982. u8 flags;
  983. #define IPR_HOSTRCB_INTERNAL_OPER 0x80
  984. #define IPR_HOSTRCB_ERR_RESP_SENT 0x40
  985. u8 overlay_id;
  986. #define IPR_HOST_RCB_OVERLAY_ID_1 0x01
  987. #define IPR_HOST_RCB_OVERLAY_ID_2 0x02
  988. #define IPR_HOST_RCB_OVERLAY_ID_3 0x03
  989. #define IPR_HOST_RCB_OVERLAY_ID_4 0x04
  990. #define IPR_HOST_RCB_OVERLAY_ID_6 0x06
  991. #define IPR_HOST_RCB_OVERLAY_ID_7 0x07
  992. #define IPR_HOST_RCB_OVERLAY_ID_12 0x12
  993. #define IPR_HOST_RCB_OVERLAY_ID_13 0x13
  994. #define IPR_HOST_RCB_OVERLAY_ID_14 0x14
  995. #define IPR_HOST_RCB_OVERLAY_ID_16 0x16
  996. #define IPR_HOST_RCB_OVERLAY_ID_17 0x17
  997. #define IPR_HOST_RCB_OVERLAY_ID_20 0x20
  998. #define IPR_HOST_RCB_OVERLAY_ID_23 0x23
  999. #define IPR_HOST_RCB_OVERLAY_ID_24 0x24
  1000. #define IPR_HOST_RCB_OVERLAY_ID_26 0x26
  1001. #define IPR_HOST_RCB_OVERLAY_ID_30 0x30
  1002. #define IPR_HOST_RCB_OVERLAY_ID_DEFAULT 0xFF
  1003. u8 reserved1[3];
  1004. __be32 ilid;
  1005. __be32 time_since_last_ioa_reset;
  1006. __be32 reserved2;
  1007. __be32 length;
  1008. union {
  1009. struct ipr_hostrcb_error error;
  1010. struct ipr_hostrcb64_error error64;
  1011. struct ipr_hostrcb_cfg_ch_not ccn;
  1012. struct ipr_hostrcb_raw raw;
  1013. } u;
  1014. }__attribute__((packed, aligned (4)));
  1015. struct ipr_hostrcb {
  1016. struct ipr_hcam hcam;
  1017. dma_addr_t hostrcb_dma;
  1018. struct list_head queue;
  1019. struct ipr_ioa_cfg *ioa_cfg;
  1020. char rp_buffer[IPR_MAX_RES_PATH_LENGTH];
  1021. };
  1022. /* IPR smart dump table structures */
  1023. struct ipr_sdt_entry {
  1024. __be32 start_token;
  1025. __be32 end_token;
  1026. u8 reserved[4];
  1027. u8 flags;
  1028. #define IPR_SDT_ENDIAN 0x80
  1029. #define IPR_SDT_VALID_ENTRY 0x20
  1030. u8 resv;
  1031. __be16 priority;
  1032. }__attribute__((packed, aligned (4)));
  1033. struct ipr_sdt_header {
  1034. __be32 state;
  1035. __be32 num_entries;
  1036. __be32 num_entries_used;
  1037. __be32 dump_size;
  1038. }__attribute__((packed, aligned (4)));
  1039. struct ipr_sdt {
  1040. struct ipr_sdt_header hdr;
  1041. struct ipr_sdt_entry entry[IPR_FMT3_NUM_SDT_ENTRIES];
  1042. }__attribute__((packed, aligned (4)));
  1043. struct ipr_uc_sdt {
  1044. struct ipr_sdt_header hdr;
  1045. struct ipr_sdt_entry entry[1];
  1046. }__attribute__((packed, aligned (4)));
  1047. /*
  1048. * Driver types
  1049. */
  1050. struct ipr_bus_attributes {
  1051. u8 bus;
  1052. u8 qas_enabled;
  1053. u8 bus_width;
  1054. u8 reserved;
  1055. u32 max_xfer_rate;
  1056. };
  1057. struct ipr_sata_port {
  1058. struct ipr_ioa_cfg *ioa_cfg;
  1059. struct ata_port *ap;
  1060. struct ipr_resource_entry *res;
  1061. struct ipr_ioasa_gata ioasa;
  1062. };
  1063. struct ipr_resource_entry {
  1064. u8 needs_sync_complete:1;
  1065. u8 in_erp:1;
  1066. u8 add_to_ml:1;
  1067. u8 del_from_ml:1;
  1068. u8 resetting_device:1;
  1069. u32 bus; /* AKA channel */
  1070. u32 target; /* AKA id */
  1071. u32 lun;
  1072. #define IPR_ARRAY_VIRTUAL_BUS 0x1
  1073. #define IPR_VSET_VIRTUAL_BUS 0x2
  1074. #define IPR_IOAFP_VIRTUAL_BUS 0x3
  1075. #define IPR_GET_RES_PHYS_LOC(res) \
  1076. (((res)->bus << 24) | ((res)->target << 8) | (res)->lun)
  1077. u8 ata_class;
  1078. u8 flags;
  1079. __be16 res_flags;
  1080. u8 type;
  1081. u8 qmodel;
  1082. struct ipr_std_inq_data std_inq_data;
  1083. __be32 res_handle;
  1084. __be64 dev_id;
  1085. __be64 lun_wwn;
  1086. struct scsi_lun dev_lun;
  1087. u8 res_path[8];
  1088. struct ipr_ioa_cfg *ioa_cfg;
  1089. struct scsi_device *sdev;
  1090. struct ipr_sata_port *sata_port;
  1091. struct list_head queue;
  1092. }; /* struct ipr_resource_entry */
  1093. struct ipr_resource_hdr {
  1094. u16 num_entries;
  1095. u16 reserved;
  1096. };
  1097. struct ipr_misc_cbs {
  1098. struct ipr_ioa_vpd ioa_vpd;
  1099. struct ipr_inquiry_page0 page0_data;
  1100. struct ipr_inquiry_page3 page3_data;
  1101. struct ipr_inquiry_cap cap;
  1102. struct ipr_mode_pages mode_pages;
  1103. struct ipr_supported_device supp_dev;
  1104. };
  1105. struct ipr_interrupt_offsets {
  1106. unsigned long set_interrupt_mask_reg;
  1107. unsigned long clr_interrupt_mask_reg;
  1108. unsigned long clr_interrupt_mask_reg32;
  1109. unsigned long sense_interrupt_mask_reg;
  1110. unsigned long sense_interrupt_mask_reg32;
  1111. unsigned long clr_interrupt_reg;
  1112. unsigned long clr_interrupt_reg32;
  1113. unsigned long sense_interrupt_reg;
  1114. unsigned long sense_interrupt_reg32;
  1115. unsigned long ioarrin_reg;
  1116. unsigned long sense_uproc_interrupt_reg;
  1117. unsigned long sense_uproc_interrupt_reg32;
  1118. unsigned long set_uproc_interrupt_reg;
  1119. unsigned long set_uproc_interrupt_reg32;
  1120. unsigned long clr_uproc_interrupt_reg;
  1121. unsigned long clr_uproc_interrupt_reg32;
  1122. unsigned long init_feedback_reg;
  1123. unsigned long dump_addr_reg;
  1124. unsigned long dump_data_reg;
  1125. #define IPR_ENDIAN_SWAP_KEY 0x00080800
  1126. unsigned long endian_swap_reg;
  1127. };
  1128. struct ipr_interrupts {
  1129. void __iomem *set_interrupt_mask_reg;
  1130. void __iomem *clr_interrupt_mask_reg;
  1131. void __iomem *clr_interrupt_mask_reg32;
  1132. void __iomem *sense_interrupt_mask_reg;
  1133. void __iomem *sense_interrupt_mask_reg32;
  1134. void __iomem *clr_interrupt_reg;
  1135. void __iomem *clr_interrupt_reg32;
  1136. void __iomem *sense_interrupt_reg;
  1137. void __iomem *sense_interrupt_reg32;
  1138. void __iomem *ioarrin_reg;
  1139. void __iomem *sense_uproc_interrupt_reg;
  1140. void __iomem *sense_uproc_interrupt_reg32;
  1141. void __iomem *set_uproc_interrupt_reg;
  1142. void __iomem *set_uproc_interrupt_reg32;
  1143. void __iomem *clr_uproc_interrupt_reg;
  1144. void __iomem *clr_uproc_interrupt_reg32;
  1145. void __iomem *init_feedback_reg;
  1146. void __iomem *dump_addr_reg;
  1147. void __iomem *dump_data_reg;
  1148. void __iomem *endian_swap_reg;
  1149. };
  1150. struct ipr_chip_cfg_t {
  1151. u32 mailbox;
  1152. u16 max_cmds;
  1153. u8 cache_line_size;
  1154. u8 clear_isr;
  1155. u32 iopoll_weight;
  1156. struct ipr_interrupt_offsets regs;
  1157. };
  1158. struct ipr_chip_t {
  1159. u16 vendor;
  1160. u16 device;
  1161. u16 intr_type;
  1162. #define IPR_USE_LSI 0x00
  1163. #define IPR_USE_MSI 0x01
  1164. #define IPR_USE_MSIX 0x02
  1165. u16 sis_type;
  1166. #define IPR_SIS32 0x00
  1167. #define IPR_SIS64 0x01
  1168. u16 bist_method;
  1169. #define IPR_PCI_CFG 0x00
  1170. #define IPR_MMIO 0x01
  1171. const struct ipr_chip_cfg_t *cfg;
  1172. };
  1173. enum ipr_shutdown_type {
  1174. IPR_SHUTDOWN_NORMAL = 0x00,
  1175. IPR_SHUTDOWN_PREPARE_FOR_NORMAL = 0x40,
  1176. IPR_SHUTDOWN_ABBREV = 0x80,
  1177. IPR_SHUTDOWN_NONE = 0x100
  1178. };
  1179. struct ipr_trace_entry {
  1180. u32 time;
  1181. u8 op_code;
  1182. u8 ata_op_code;
  1183. u8 type;
  1184. #define IPR_TRACE_START 0x00
  1185. #define IPR_TRACE_FINISH 0xff
  1186. u8 cmd_index;
  1187. __be32 res_handle;
  1188. union {
  1189. u32 ioasc;
  1190. u32 add_data;
  1191. u32 res_addr;
  1192. } u;
  1193. };
  1194. struct ipr_sglist {
  1195. u32 order;
  1196. u32 num_sg;
  1197. u32 num_dma_sg;
  1198. u32 buffer_len;
  1199. struct scatterlist scatterlist[1];
  1200. };
  1201. enum ipr_sdt_state {
  1202. INACTIVE,
  1203. WAIT_FOR_DUMP,
  1204. GET_DUMP,
  1205. READ_DUMP,
  1206. ABORT_DUMP,
  1207. DUMP_OBTAINED
  1208. };
  1209. /* Per-controller data */
  1210. struct ipr_ioa_cfg {
  1211. char eye_catcher[8];
  1212. #define IPR_EYECATCHER "iprcfg"
  1213. struct list_head queue;
  1214. u8 in_reset_reload:1;
  1215. u8 in_ioa_bringdown:1;
  1216. u8 ioa_unit_checked:1;
  1217. u8 dump_taken:1;
  1218. u8 allow_ml_add_del:1;
  1219. u8 needs_hard_reset:1;
  1220. u8 dual_raid:1;
  1221. u8 needs_warm_reset:1;
  1222. u8 msi_received:1;
  1223. u8 sis64:1;
  1224. u8 dump_timeout:1;
  1225. u8 cfg_locked:1;
  1226. u8 clear_isr:1;
  1227. u8 revid;
  1228. /*
  1229. * Bitmaps for SIS64 generated target values
  1230. */
  1231. unsigned long *target_ids;
  1232. unsigned long *array_ids;
  1233. unsigned long *vset_ids;
  1234. u16 type; /* CCIN of the card */
  1235. u8 log_level;
  1236. #define IPR_MAX_LOG_LEVEL 4
  1237. #define IPR_DEFAULT_LOG_LEVEL 2
  1238. #define IPR_NUM_TRACE_INDEX_BITS 8
  1239. #define IPR_NUM_TRACE_ENTRIES (1 << IPR_NUM_TRACE_INDEX_BITS)
  1240. #define IPR_TRACE_SIZE (sizeof(struct ipr_trace_entry) * IPR_NUM_TRACE_ENTRIES)
  1241. char trace_start[8];
  1242. #define IPR_TRACE_START_LABEL "trace"
  1243. struct ipr_trace_entry *trace;
  1244. atomic_t trace_index;
  1245. char cfg_table_start[8];
  1246. #define IPR_CFG_TBL_START "cfg"
  1247. union {
  1248. struct ipr_config_table *cfg_table;
  1249. struct ipr_config_table64 *cfg_table64;
  1250. } u;
  1251. dma_addr_t cfg_table_dma;
  1252. u32 cfg_table_size;
  1253. u32 max_devs_supported;
  1254. char resource_table_label[8];
  1255. #define IPR_RES_TABLE_LABEL "res_tbl"
  1256. struct ipr_resource_entry *res_entries;
  1257. struct list_head free_res_q;
  1258. struct list_head used_res_q;
  1259. char ipr_hcam_label[8];
  1260. #define IPR_HCAM_LABEL "hcams"
  1261. struct ipr_hostrcb *hostrcb[IPR_NUM_HCAMS];
  1262. dma_addr_t hostrcb_dma[IPR_NUM_HCAMS];
  1263. struct list_head hostrcb_free_q;
  1264. struct list_head hostrcb_pending_q;
  1265. struct ipr_hrr_queue hrrq[IPR_MAX_HRRQ_NUM];
  1266. u32 hrrq_num;
  1267. atomic_t hrrq_index;
  1268. u16 identify_hrrq_index;
  1269. struct ipr_bus_attributes bus_attr[IPR_MAX_NUM_BUSES];
  1270. unsigned int transop_timeout;
  1271. const struct ipr_chip_cfg_t *chip_cfg;
  1272. const struct ipr_chip_t *ipr_chip;
  1273. void __iomem *hdw_dma_regs; /* iomapped PCI memory space */
  1274. unsigned long hdw_dma_regs_pci; /* raw PCI memory space */
  1275. void __iomem *ioa_mailbox;
  1276. struct ipr_interrupts regs;
  1277. u16 saved_pcix_cmd_reg;
  1278. u16 reset_retries;
  1279. u32 errors_logged;
  1280. u32 doorbell;
  1281. struct Scsi_Host *host;
  1282. struct pci_dev *pdev;
  1283. struct ipr_sglist *ucode_sglist;
  1284. u8 saved_mode_page_len;
  1285. struct work_struct work_q;
  1286. wait_queue_head_t reset_wait_q;
  1287. wait_queue_head_t msi_wait_q;
  1288. struct ipr_dump *dump;
  1289. enum ipr_sdt_state sdt_state;
  1290. struct ipr_misc_cbs *vpd_cbs;
  1291. dma_addr_t vpd_cbs_dma;
  1292. struct pci_pool *ipr_cmd_pool;
  1293. struct ipr_cmnd *reset_cmd;
  1294. int (*reset) (struct ipr_cmnd *);
  1295. struct ata_host ata_host;
  1296. char ipr_cmd_label[8];
  1297. #define IPR_CMD_LABEL "ipr_cmd"
  1298. u32 max_cmds;
  1299. struct ipr_cmnd **ipr_cmnd_list;
  1300. dma_addr_t *ipr_cmnd_list_dma;
  1301. u16 intr_flag;
  1302. unsigned int nvectors;
  1303. struct {
  1304. unsigned short vec;
  1305. char desc[22];
  1306. } vectors_info[IPR_MAX_MSIX_VECTORS];
  1307. u32 iopoll_weight;
  1308. }; /* struct ipr_ioa_cfg */
  1309. struct ipr_cmnd {
  1310. struct ipr_ioarcb ioarcb;
  1311. union {
  1312. struct ipr_ioadl_desc ioadl[IPR_NUM_IOADL_ENTRIES];
  1313. struct ipr_ioadl64_desc ioadl64[IPR_NUM_IOADL_ENTRIES];
  1314. struct ipr_ata64_ioadl ata_ioadl;
  1315. } i;
  1316. union {
  1317. struct ipr_ioasa ioasa;
  1318. struct ipr_ioasa64 ioasa64;
  1319. } s;
  1320. struct list_head queue;
  1321. struct scsi_cmnd *scsi_cmd;
  1322. struct ata_queued_cmd *qc;
  1323. struct completion completion;
  1324. struct timer_list timer;
  1325. void (*fast_done) (struct ipr_cmnd *);
  1326. void (*done) (struct ipr_cmnd *);
  1327. int (*job_step) (struct ipr_cmnd *);
  1328. int (*job_step_failed) (struct ipr_cmnd *);
  1329. u16 cmd_index;
  1330. u8 sense_buffer[SCSI_SENSE_BUFFERSIZE];
  1331. dma_addr_t sense_buffer_dma;
  1332. unsigned short dma_use_sg;
  1333. dma_addr_t dma_addr;
  1334. struct ipr_cmnd *sibling;
  1335. union {
  1336. enum ipr_shutdown_type shutdown_type;
  1337. struct ipr_hostrcb *hostrcb;
  1338. unsigned long time_left;
  1339. unsigned long scratch;
  1340. struct ipr_resource_entry *res;
  1341. struct scsi_device *sdev;
  1342. } u;
  1343. struct ipr_hrr_queue *hrrq;
  1344. struct ipr_ioa_cfg *ioa_cfg;
  1345. };
  1346. struct ipr_ses_table_entry {
  1347. char product_id[17];
  1348. char compare_product_id_byte[17];
  1349. u32 max_bus_speed_limit; /* MB/sec limit for this backplane */
  1350. };
  1351. struct ipr_dump_header {
  1352. u32 eye_catcher;
  1353. #define IPR_DUMP_EYE_CATCHER 0xC5D4E3F2
  1354. u32 len;
  1355. u32 num_entries;
  1356. u32 first_entry_offset;
  1357. u32 status;
  1358. #define IPR_DUMP_STATUS_SUCCESS 0
  1359. #define IPR_DUMP_STATUS_QUAL_SUCCESS 2
  1360. #define IPR_DUMP_STATUS_FAILED 0xffffffff
  1361. u32 os;
  1362. #define IPR_DUMP_OS_LINUX 0x4C4E5558
  1363. u32 driver_name;
  1364. #define IPR_DUMP_DRIVER_NAME 0x49505232
  1365. }__attribute__((packed, aligned (4)));
  1366. struct ipr_dump_entry_header {
  1367. u32 eye_catcher;
  1368. #define IPR_DUMP_EYE_CATCHER 0xC5D4E3F2
  1369. u32 len;
  1370. u32 num_elems;
  1371. u32 offset;
  1372. u32 data_type;
  1373. #define IPR_DUMP_DATA_TYPE_ASCII 0x41534349
  1374. #define IPR_DUMP_DATA_TYPE_BINARY 0x42494E41
  1375. u32 id;
  1376. #define IPR_DUMP_IOA_DUMP_ID 0x494F4131
  1377. #define IPR_DUMP_LOCATION_ID 0x4C4F4341
  1378. #define IPR_DUMP_TRACE_ID 0x54524143
  1379. #define IPR_DUMP_DRIVER_VERSION_ID 0x44525652
  1380. #define IPR_DUMP_DRIVER_TYPE_ID 0x54595045
  1381. #define IPR_DUMP_IOA_CTRL_BLK 0x494F4342
  1382. #define IPR_DUMP_PEND_OPS 0x414F5053
  1383. u32 status;
  1384. }__attribute__((packed, aligned (4)));
  1385. struct ipr_dump_location_entry {
  1386. struct ipr_dump_entry_header hdr;
  1387. u8 location[20];
  1388. }__attribute__((packed));
  1389. struct ipr_dump_trace_entry {
  1390. struct ipr_dump_entry_header hdr;
  1391. u32 trace[IPR_TRACE_SIZE / sizeof(u32)];
  1392. }__attribute__((packed, aligned (4)));
  1393. struct ipr_dump_version_entry {
  1394. struct ipr_dump_entry_header hdr;
  1395. u8 version[sizeof(IPR_DRIVER_VERSION)];
  1396. };
  1397. struct ipr_dump_ioa_type_entry {
  1398. struct ipr_dump_entry_header hdr;
  1399. u32 type;
  1400. u32 fw_version;
  1401. };
  1402. struct ipr_driver_dump {
  1403. struct ipr_dump_header hdr;
  1404. struct ipr_dump_version_entry version_entry;
  1405. struct ipr_dump_location_entry location_entry;
  1406. struct ipr_dump_ioa_type_entry ioa_type_entry;
  1407. struct ipr_dump_trace_entry trace_entry;
  1408. }__attribute__((packed));
  1409. struct ipr_ioa_dump {
  1410. struct ipr_dump_entry_header hdr;
  1411. struct ipr_sdt sdt;
  1412. __be32 **ioa_data;
  1413. u32 reserved;
  1414. u32 next_page_index;
  1415. u32 page_offset;
  1416. u32 format;
  1417. }__attribute__((packed, aligned (4)));
  1418. struct ipr_dump {
  1419. struct kref kref;
  1420. struct ipr_ioa_cfg *ioa_cfg;
  1421. struct ipr_driver_dump driver_dump;
  1422. struct ipr_ioa_dump ioa_dump;
  1423. };
  1424. struct ipr_error_table_t {
  1425. u32 ioasc;
  1426. int log_ioasa;
  1427. int log_hcam;
  1428. char *error;
  1429. };
  1430. struct ipr_software_inq_lid_info {
  1431. __be32 load_id;
  1432. __be32 timestamp[3];
  1433. }__attribute__((packed, aligned (4)));
  1434. struct ipr_ucode_image_header {
  1435. __be32 header_length;
  1436. __be32 lid_table_offset;
  1437. u8 major_release;
  1438. u8 card_type;
  1439. u8 minor_release[2];
  1440. u8 reserved[20];
  1441. char eyecatcher[16];
  1442. __be32 num_lids;
  1443. struct ipr_software_inq_lid_info lid[1];
  1444. }__attribute__((packed, aligned (4)));
  1445. /*
  1446. * Macros
  1447. */
  1448. #define IPR_DBG_CMD(CMD) if (ipr_debug) { CMD; }
  1449. #ifdef CONFIG_SCSI_IPR_TRACE
  1450. #define ipr_create_trace_file(kobj, attr) sysfs_create_bin_file(kobj, attr)
  1451. #define ipr_remove_trace_file(kobj, attr) sysfs_remove_bin_file(kobj, attr)
  1452. #else
  1453. #define ipr_create_trace_file(kobj, attr) 0
  1454. #define ipr_remove_trace_file(kobj, attr) do { } while(0)
  1455. #endif
  1456. #ifdef CONFIG_SCSI_IPR_DUMP
  1457. #define ipr_create_dump_file(kobj, attr) sysfs_create_bin_file(kobj, attr)
  1458. #define ipr_remove_dump_file(kobj, attr) sysfs_remove_bin_file(kobj, attr)
  1459. #else
  1460. #define ipr_create_dump_file(kobj, attr) 0
  1461. #define ipr_remove_dump_file(kobj, attr) do { } while(0)
  1462. #endif
  1463. /*
  1464. * Error logging macros
  1465. */
  1466. #define ipr_err(...) printk(KERN_ERR IPR_NAME ": "__VA_ARGS__)
  1467. #define ipr_info(...) printk(KERN_INFO IPR_NAME ": "__VA_ARGS__)
  1468. #define ipr_dbg(...) IPR_DBG_CMD(printk(KERN_INFO IPR_NAME ": "__VA_ARGS__))
  1469. #define ipr_res_printk(level, ioa_cfg, bus, target, lun, fmt, ...) \
  1470. printk(level IPR_NAME ": %d:%d:%d:%d: " fmt, (ioa_cfg)->host->host_no, \
  1471. bus, target, lun, ##__VA_ARGS__)
  1472. #define ipr_res_err(ioa_cfg, res, fmt, ...) \
  1473. ipr_res_printk(KERN_ERR, ioa_cfg, (res)->bus, (res)->target, (res)->lun, fmt, ##__VA_ARGS__)
  1474. #define ipr_ra_printk(level, ioa_cfg, ra, fmt, ...) \
  1475. printk(level IPR_NAME ": %d:%d:%d:%d: " fmt, (ioa_cfg)->host->host_no, \
  1476. (ra).bus, (ra).target, (ra).lun, ##__VA_ARGS__)
  1477. #define ipr_ra_err(ioa_cfg, ra, fmt, ...) \
  1478. ipr_ra_printk(KERN_ERR, ioa_cfg, ra, fmt, ##__VA_ARGS__)
  1479. #define ipr_phys_res_err(ioa_cfg, res, fmt, ...) \
  1480. { \
  1481. if ((res).bus >= IPR_MAX_NUM_BUSES) { \
  1482. ipr_err(fmt": unknown\n", ##__VA_ARGS__); \
  1483. } else { \
  1484. ipr_err(fmt": %d:%d:%d:%d\n", \
  1485. ##__VA_ARGS__, (ioa_cfg)->host->host_no, \
  1486. (res).bus, (res).target, (res).lun); \
  1487. } \
  1488. }
  1489. #define ipr_hcam_err(hostrcb, fmt, ...) \
  1490. { \
  1491. if (ipr_is_device(hostrcb)) { \
  1492. if ((hostrcb)->ioa_cfg->sis64) { \
  1493. printk(KERN_ERR IPR_NAME ": %s: " fmt, \
  1494. ipr_format_res_path(hostrcb->ioa_cfg, \
  1495. hostrcb->hcam.u.error64.fd_res_path, \
  1496. hostrcb->rp_buffer, \
  1497. sizeof(hostrcb->rp_buffer)), \
  1498. __VA_ARGS__); \
  1499. } else { \
  1500. ipr_ra_err((hostrcb)->ioa_cfg, \
  1501. (hostrcb)->hcam.u.error.fd_res_addr, \
  1502. fmt, __VA_ARGS__); \
  1503. } \
  1504. } else { \
  1505. dev_err(&(hostrcb)->ioa_cfg->pdev->dev, fmt, __VA_ARGS__); \
  1506. } \
  1507. }
  1508. #define ipr_trace ipr_dbg("%s: %s: Line: %d\n",\
  1509. __FILE__, __func__, __LINE__)
  1510. #define ENTER IPR_DBG_CMD(printk(KERN_INFO IPR_NAME": Entering %s\n", __func__))
  1511. #define LEAVE IPR_DBG_CMD(printk(KERN_INFO IPR_NAME": Leaving %s\n", __func__))
  1512. #define ipr_err_separator \
  1513. ipr_err("----------------------------------------------------------\n")
  1514. /*
  1515. * Inlines
  1516. */
  1517. /**
  1518. * ipr_is_ioa_resource - Determine if a resource is the IOA
  1519. * @res: resource entry struct
  1520. *
  1521. * Return value:
  1522. * 1 if IOA / 0 if not IOA
  1523. **/
  1524. static inline int ipr_is_ioa_resource(struct ipr_resource_entry *res)
  1525. {
  1526. return res->type == IPR_RES_TYPE_IOAFP;
  1527. }
  1528. /**
  1529. * ipr_is_af_dasd_device - Determine if a resource is an AF DASD
  1530. * @res: resource entry struct
  1531. *
  1532. * Return value:
  1533. * 1 if AF DASD / 0 if not AF DASD
  1534. **/
  1535. static inline int ipr_is_af_dasd_device(struct ipr_resource_entry *res)
  1536. {
  1537. return res->type == IPR_RES_TYPE_AF_DASD ||
  1538. res->type == IPR_RES_TYPE_REMOTE_AF_DASD;
  1539. }
  1540. /**
  1541. * ipr_is_vset_device - Determine if a resource is a VSET
  1542. * @res: resource entry struct
  1543. *
  1544. * Return value:
  1545. * 1 if VSET / 0 if not VSET
  1546. **/
  1547. static inline int ipr_is_vset_device(struct ipr_resource_entry *res)
  1548. {
  1549. return res->type == IPR_RES_TYPE_VOLUME_SET;
  1550. }
  1551. /**
  1552. * ipr_is_gscsi - Determine if a resource is a generic scsi resource
  1553. * @res: resource entry struct
  1554. *
  1555. * Return value:
  1556. * 1 if GSCSI / 0 if not GSCSI
  1557. **/
  1558. static inline int ipr_is_gscsi(struct ipr_resource_entry *res)
  1559. {
  1560. return res->type == IPR_RES_TYPE_GENERIC_SCSI;
  1561. }
  1562. /**
  1563. * ipr_is_scsi_disk - Determine if a resource is a SCSI disk
  1564. * @res: resource entry struct
  1565. *
  1566. * Return value:
  1567. * 1 if SCSI disk / 0 if not SCSI disk
  1568. **/
  1569. static inline int ipr_is_scsi_disk(struct ipr_resource_entry *res)
  1570. {
  1571. if (ipr_is_af_dasd_device(res) ||
  1572. (ipr_is_gscsi(res) && IPR_IS_DASD_DEVICE(res->std_inq_data)))
  1573. return 1;
  1574. else
  1575. return 0;
  1576. }
  1577. /**
  1578. * ipr_is_gata - Determine if a resource is a generic ATA resource
  1579. * @res: resource entry struct
  1580. *
  1581. * Return value:
  1582. * 1 if GATA / 0 if not GATA
  1583. **/
  1584. static inline int ipr_is_gata(struct ipr_resource_entry *res)
  1585. {
  1586. return res->type == IPR_RES_TYPE_GENERIC_ATA;
  1587. }
  1588. /**
  1589. * ipr_is_naca_model - Determine if a resource is using NACA queueing model
  1590. * @res: resource entry struct
  1591. *
  1592. * Return value:
  1593. * 1 if NACA queueing model / 0 if not NACA queueing model
  1594. **/
  1595. static inline int ipr_is_naca_model(struct ipr_resource_entry *res)
  1596. {
  1597. if (ipr_is_gscsi(res) && res->qmodel == IPR_QUEUE_NACA_MODEL)
  1598. return 1;
  1599. return 0;
  1600. }
  1601. /**
  1602. * ipr_is_device - Determine if the hostrcb structure is related to a device
  1603. * @hostrcb: host resource control blocks struct
  1604. *
  1605. * Return value:
  1606. * 1 if AF / 0 if not AF
  1607. **/
  1608. static inline int ipr_is_device(struct ipr_hostrcb *hostrcb)
  1609. {
  1610. struct ipr_res_addr *res_addr;
  1611. u8 *res_path;
  1612. if (hostrcb->ioa_cfg->sis64) {
  1613. res_path = &hostrcb->hcam.u.error64.fd_res_path[0];
  1614. if ((res_path[0] == 0x00 || res_path[0] == 0x80 ||
  1615. res_path[0] == 0x81) && res_path[2] != 0xFF)
  1616. return 1;
  1617. } else {
  1618. res_addr = &hostrcb->hcam.u.error.fd_res_addr;
  1619. if ((res_addr->bus < IPR_MAX_NUM_BUSES) &&
  1620. (res_addr->target < (IPR_MAX_NUM_TARGETS_PER_BUS - 1)))
  1621. return 1;
  1622. }
  1623. return 0;
  1624. }
  1625. /**
  1626. * ipr_sdt_is_fmt2 - Determine if a SDT address is in format 2
  1627. * @sdt_word: SDT address
  1628. *
  1629. * Return value:
  1630. * 1 if format 2 / 0 if not
  1631. **/
  1632. static inline int ipr_sdt_is_fmt2(u32 sdt_word)
  1633. {
  1634. u32 bar_sel = IPR_GET_FMT2_BAR_SEL(sdt_word);
  1635. switch (bar_sel) {
  1636. case IPR_SDT_FMT2_BAR0_SEL:
  1637. case IPR_SDT_FMT2_BAR1_SEL:
  1638. case IPR_SDT_FMT2_BAR2_SEL:
  1639. case IPR_SDT_FMT2_BAR3_SEL:
  1640. case IPR_SDT_FMT2_BAR4_SEL:
  1641. case IPR_SDT_FMT2_BAR5_SEL:
  1642. case IPR_SDT_FMT2_EXP_ROM_SEL:
  1643. return 1;
  1644. };
  1645. return 0;
  1646. }
  1647. #ifndef writeq
  1648. static inline void writeq(u64 val, void __iomem *addr)
  1649. {
  1650. writel(((u32) (val >> 32)), addr);
  1651. writel(((u32) (val)), (addr + 4));
  1652. }
  1653. #endif
  1654. #endif /* _IPR_H */