apic.c 55 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339
  1. /*
  2. * Local APIC handling, local APIC timers
  3. *
  4. * (c) 1999, 2000, 2009 Ingo Molnar <mingo@redhat.com>
  5. *
  6. * Fixes
  7. * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
  8. * thanks to Eric Gilmore
  9. * and Rolf G. Tews
  10. * for testing these extensively.
  11. * Maciej W. Rozycki : Various updates and fixes.
  12. * Mikael Pettersson : Power Management for UP-APIC.
  13. * Pavel Machek and
  14. * Mikael Pettersson : PM converted to driver model.
  15. */
  16. #include <linux/kernel_stat.h>
  17. #include <linux/mc146818rtc.h>
  18. #include <linux/acpi_pmtmr.h>
  19. #include <linux/clockchips.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/bootmem.h>
  22. #include <linux/ftrace.h>
  23. #include <linux/ioport.h>
  24. #include <linux/module.h>
  25. #include <linux/sysdev.h>
  26. #include <linux/delay.h>
  27. #include <linux/timex.h>
  28. #include <linux/dmar.h>
  29. #include <linux/init.h>
  30. #include <linux/cpu.h>
  31. #include <linux/dmi.h>
  32. #include <linux/nmi.h>
  33. #include <linux/smp.h>
  34. #include <linux/mm.h>
  35. #include <asm/pgalloc.h>
  36. #include <asm/atomic.h>
  37. #include <asm/mpspec.h>
  38. #include <asm/i8253.h>
  39. #include <asm/i8259.h>
  40. #include <asm/proto.h>
  41. #include <asm/apic.h>
  42. #include <asm/desc.h>
  43. #include <asm/hpet.h>
  44. #include <asm/idle.h>
  45. #include <asm/mtrr.h>
  46. #include <asm/smp.h>
  47. #include <asm/mce.h>
  48. unsigned int num_processors;
  49. unsigned disabled_cpus __cpuinitdata;
  50. /* Processor that is doing the boot up */
  51. unsigned int boot_cpu_physical_apicid = -1U;
  52. /*
  53. * The highest APIC ID seen during enumeration.
  54. *
  55. * This determines the messaging protocol we can use: if all APIC IDs
  56. * are in the 0 ... 7 range, then we can use logical addressing which
  57. * has some performance advantages (better broadcasting).
  58. *
  59. * If there's an APIC ID above 8, we use physical addressing.
  60. */
  61. unsigned int max_physical_apicid;
  62. /*
  63. * Bitmask of physically existing CPUs:
  64. */
  65. physid_mask_t phys_cpu_present_map;
  66. /*
  67. * Map cpu index to physical APIC ID
  68. */
  69. DEFINE_EARLY_PER_CPU(u16, x86_cpu_to_apicid, BAD_APICID);
  70. DEFINE_EARLY_PER_CPU(u16, x86_bios_cpu_apicid, BAD_APICID);
  71. EXPORT_EARLY_PER_CPU_SYMBOL(x86_cpu_to_apicid);
  72. EXPORT_EARLY_PER_CPU_SYMBOL(x86_bios_cpu_apicid);
  73. #ifdef CONFIG_X86_32
  74. /*
  75. * Knob to control our willingness to enable the local APIC.
  76. *
  77. * +1=force-enable
  78. */
  79. static int force_enable_local_apic;
  80. /*
  81. * APIC command line parameters
  82. */
  83. static int __init parse_lapic(char *arg)
  84. {
  85. force_enable_local_apic = 1;
  86. return 0;
  87. }
  88. early_param("lapic", parse_lapic);
  89. /* Local APIC was disabled by the BIOS and enabled by the kernel */
  90. static int enabled_via_apicbase;
  91. /*
  92. * Handle interrupt mode configuration register (IMCR).
  93. * This register controls whether the interrupt signals
  94. * that reach the BSP come from the master PIC or from the
  95. * local APIC. Before entering Symmetric I/O Mode, either
  96. * the BIOS or the operating system must switch out of
  97. * PIC Mode by changing the IMCR.
  98. */
  99. static inline void imcr_pic_to_apic(void)
  100. {
  101. /* select IMCR register */
  102. outb(0x70, 0x22);
  103. /* NMI and 8259 INTR go through APIC */
  104. outb(0x01, 0x23);
  105. }
  106. static inline void imcr_apic_to_pic(void)
  107. {
  108. /* select IMCR register */
  109. outb(0x70, 0x22);
  110. /* NMI and 8259 INTR go directly to BSP */
  111. outb(0x00, 0x23);
  112. }
  113. #endif
  114. #ifdef CONFIG_X86_64
  115. static int apic_calibrate_pmtmr __initdata;
  116. static __init int setup_apicpmtimer(char *s)
  117. {
  118. apic_calibrate_pmtmr = 1;
  119. notsc_setup(NULL);
  120. return 0;
  121. }
  122. __setup("apicpmtimer", setup_apicpmtimer);
  123. #endif
  124. int x2apic_mode;
  125. #ifdef CONFIG_X86_X2APIC
  126. /* x2apic enabled before OS handover */
  127. static int x2apic_preenabled;
  128. static int disable_x2apic;
  129. static __init int setup_nox2apic(char *str)
  130. {
  131. if (x2apic_enabled()) {
  132. pr_warning("Bios already enabled x2apic, "
  133. "can't enforce nox2apic");
  134. return 0;
  135. }
  136. disable_x2apic = 1;
  137. setup_clear_cpu_cap(X86_FEATURE_X2APIC);
  138. return 0;
  139. }
  140. early_param("nox2apic", setup_nox2apic);
  141. #endif
  142. unsigned long mp_lapic_addr;
  143. int disable_apic;
  144. /* Disable local APIC timer from the kernel commandline or via dmi quirk */
  145. static int disable_apic_timer __cpuinitdata;
  146. /* Local APIC timer works in C2 */
  147. int local_apic_timer_c2_ok;
  148. EXPORT_SYMBOL_GPL(local_apic_timer_c2_ok);
  149. int first_system_vector = 0xfe;
  150. /*
  151. * Debug level, exported for io_apic.c
  152. */
  153. unsigned int apic_verbosity;
  154. int pic_mode;
  155. /* Have we found an MP table */
  156. int smp_found_config;
  157. static struct resource lapic_resource = {
  158. .name = "Local APIC",
  159. .flags = IORESOURCE_MEM | IORESOURCE_BUSY,
  160. };
  161. static unsigned int calibration_result;
  162. static int lapic_next_event(unsigned long delta,
  163. struct clock_event_device *evt);
  164. static void lapic_timer_setup(enum clock_event_mode mode,
  165. struct clock_event_device *evt);
  166. static void lapic_timer_broadcast(const struct cpumask *mask);
  167. static void apic_pm_activate(void);
  168. /*
  169. * The local apic timer can be used for any function which is CPU local.
  170. */
  171. static struct clock_event_device lapic_clockevent = {
  172. .name = "lapic",
  173. .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT
  174. | CLOCK_EVT_FEAT_C3STOP | CLOCK_EVT_FEAT_DUMMY,
  175. .shift = 32,
  176. .set_mode = lapic_timer_setup,
  177. .set_next_event = lapic_next_event,
  178. .broadcast = lapic_timer_broadcast,
  179. .rating = 100,
  180. .irq = -1,
  181. };
  182. static DEFINE_PER_CPU(struct clock_event_device, lapic_events);
  183. static unsigned long apic_phys;
  184. /*
  185. * Get the LAPIC version
  186. */
  187. static inline int lapic_get_version(void)
  188. {
  189. return GET_APIC_VERSION(apic_read(APIC_LVR));
  190. }
  191. /*
  192. * Check, if the APIC is integrated or a separate chip
  193. */
  194. static inline int lapic_is_integrated(void)
  195. {
  196. #ifdef CONFIG_X86_64
  197. return 1;
  198. #else
  199. return APIC_INTEGRATED(lapic_get_version());
  200. #endif
  201. }
  202. /*
  203. * Check, whether this is a modern or a first generation APIC
  204. */
  205. static int modern_apic(void)
  206. {
  207. /* AMD systems use old APIC versions, so check the CPU */
  208. if (boot_cpu_data.x86_vendor == X86_VENDOR_AMD &&
  209. boot_cpu_data.x86 >= 0xf)
  210. return 1;
  211. return lapic_get_version() >= 0x14;
  212. }
  213. /*
  214. * bare function to substitute write operation
  215. * and it's _that_ fast :)
  216. */
  217. void native_apic_write_dummy(u32 reg, u32 v)
  218. {
  219. WARN_ON_ONCE((cpu_has_apic || !disable_apic));
  220. }
  221. /*
  222. * right after this call apic->write doesn't do anything
  223. * note that there is no restore operation it works one way
  224. */
  225. void apic_disable(void)
  226. {
  227. apic->write = native_apic_write_dummy;
  228. }
  229. void native_apic_wait_icr_idle(void)
  230. {
  231. while (apic_read(APIC_ICR) & APIC_ICR_BUSY)
  232. cpu_relax();
  233. }
  234. u32 native_safe_apic_wait_icr_idle(void)
  235. {
  236. u32 send_status;
  237. int timeout;
  238. timeout = 0;
  239. do {
  240. send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
  241. if (!send_status)
  242. break;
  243. udelay(100);
  244. } while (timeout++ < 1000);
  245. return send_status;
  246. }
  247. void native_apic_icr_write(u32 low, u32 id)
  248. {
  249. apic_write(APIC_ICR2, SET_APIC_DEST_FIELD(id));
  250. apic_write(APIC_ICR, low);
  251. }
  252. u64 native_apic_icr_read(void)
  253. {
  254. u32 icr1, icr2;
  255. icr2 = apic_read(APIC_ICR2);
  256. icr1 = apic_read(APIC_ICR);
  257. return icr1 | ((u64)icr2 << 32);
  258. }
  259. /**
  260. * enable_NMI_through_LVT0 - enable NMI through local vector table 0
  261. */
  262. void __cpuinit enable_NMI_through_LVT0(void)
  263. {
  264. unsigned int v;
  265. /* unmask and set to NMI */
  266. v = APIC_DM_NMI;
  267. /* Level triggered for 82489DX (32bit mode) */
  268. if (!lapic_is_integrated())
  269. v |= APIC_LVT_LEVEL_TRIGGER;
  270. apic_write(APIC_LVT0, v);
  271. }
  272. #ifdef CONFIG_X86_32
  273. /**
  274. * get_physical_broadcast - Get number of physical broadcast IDs
  275. */
  276. int get_physical_broadcast(void)
  277. {
  278. return modern_apic() ? 0xff : 0xf;
  279. }
  280. #endif
  281. /**
  282. * lapic_get_maxlvt - get the maximum number of local vector table entries
  283. */
  284. int lapic_get_maxlvt(void)
  285. {
  286. unsigned int v;
  287. v = apic_read(APIC_LVR);
  288. /*
  289. * - we always have APIC integrated on 64bit mode
  290. * - 82489DXs do not report # of LVT entries
  291. */
  292. return APIC_INTEGRATED(GET_APIC_VERSION(v)) ? GET_APIC_MAXLVT(v) : 2;
  293. }
  294. /*
  295. * Local APIC timer
  296. */
  297. /* Clock divisor */
  298. #define APIC_DIVISOR 16
  299. /*
  300. * This function sets up the local APIC timer, with a timeout of
  301. * 'clocks' APIC bus clock. During calibration we actually call
  302. * this function twice on the boot CPU, once with a bogus timeout
  303. * value, second time for real. The other (noncalibrating) CPUs
  304. * call this function only once, with the real, calibrated value.
  305. *
  306. * We do reads before writes even if unnecessary, to get around the
  307. * P5 APIC double write bug.
  308. */
  309. static void __setup_APIC_LVTT(unsigned int clocks, int oneshot, int irqen)
  310. {
  311. unsigned int lvtt_value, tmp_value;
  312. lvtt_value = LOCAL_TIMER_VECTOR;
  313. if (!oneshot)
  314. lvtt_value |= APIC_LVT_TIMER_PERIODIC;
  315. if (!lapic_is_integrated())
  316. lvtt_value |= SET_APIC_TIMER_BASE(APIC_TIMER_BASE_DIV);
  317. if (!irqen)
  318. lvtt_value |= APIC_LVT_MASKED;
  319. apic_write(APIC_LVTT, lvtt_value);
  320. /*
  321. * Divide PICLK by 16
  322. */
  323. tmp_value = apic_read(APIC_TDCR);
  324. apic_write(APIC_TDCR,
  325. (tmp_value & ~(APIC_TDR_DIV_1 | APIC_TDR_DIV_TMBASE)) |
  326. APIC_TDR_DIV_16);
  327. if (!oneshot)
  328. apic_write(APIC_TMICT, clocks / APIC_DIVISOR);
  329. }
  330. /*
  331. * Setup extended LVT, AMD specific (K8, family 10h)
  332. *
  333. * Vector mappings are hard coded. On K8 only offset 0 (APIC500) and
  334. * MCE interrupts are supported. Thus MCE offset must be set to 0.
  335. *
  336. * If mask=1, the LVT entry does not generate interrupts while mask=0
  337. * enables the vector. See also the BKDGs.
  338. */
  339. #define APIC_EILVT_LVTOFF_MCE 0
  340. #define APIC_EILVT_LVTOFF_IBS 1
  341. static void setup_APIC_eilvt(u8 lvt_off, u8 vector, u8 msg_type, u8 mask)
  342. {
  343. unsigned long reg = (lvt_off << 4) + APIC_EILVT0;
  344. unsigned int v = (mask << 16) | (msg_type << 8) | vector;
  345. apic_write(reg, v);
  346. }
  347. u8 setup_APIC_eilvt_mce(u8 vector, u8 msg_type, u8 mask)
  348. {
  349. setup_APIC_eilvt(APIC_EILVT_LVTOFF_MCE, vector, msg_type, mask);
  350. return APIC_EILVT_LVTOFF_MCE;
  351. }
  352. u8 setup_APIC_eilvt_ibs(u8 vector, u8 msg_type, u8 mask)
  353. {
  354. setup_APIC_eilvt(APIC_EILVT_LVTOFF_IBS, vector, msg_type, mask);
  355. return APIC_EILVT_LVTOFF_IBS;
  356. }
  357. EXPORT_SYMBOL_GPL(setup_APIC_eilvt_ibs);
  358. /*
  359. * Program the next event, relative to now
  360. */
  361. static int lapic_next_event(unsigned long delta,
  362. struct clock_event_device *evt)
  363. {
  364. apic_write(APIC_TMICT, delta);
  365. return 0;
  366. }
  367. /*
  368. * Setup the lapic timer in periodic or oneshot mode
  369. */
  370. static void lapic_timer_setup(enum clock_event_mode mode,
  371. struct clock_event_device *evt)
  372. {
  373. unsigned long flags;
  374. unsigned int v;
  375. /* Lapic used as dummy for broadcast ? */
  376. if (evt->features & CLOCK_EVT_FEAT_DUMMY)
  377. return;
  378. local_irq_save(flags);
  379. switch (mode) {
  380. case CLOCK_EVT_MODE_PERIODIC:
  381. case CLOCK_EVT_MODE_ONESHOT:
  382. __setup_APIC_LVTT(calibration_result,
  383. mode != CLOCK_EVT_MODE_PERIODIC, 1);
  384. break;
  385. case CLOCK_EVT_MODE_UNUSED:
  386. case CLOCK_EVT_MODE_SHUTDOWN:
  387. v = apic_read(APIC_LVTT);
  388. v |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
  389. apic_write(APIC_LVTT, v);
  390. apic_write(APIC_TMICT, 0xffffffff);
  391. break;
  392. case CLOCK_EVT_MODE_RESUME:
  393. /* Nothing to do here */
  394. break;
  395. }
  396. local_irq_restore(flags);
  397. }
  398. /*
  399. * Local APIC timer broadcast function
  400. */
  401. static void lapic_timer_broadcast(const struct cpumask *mask)
  402. {
  403. #ifdef CONFIG_SMP
  404. apic->send_IPI_mask(mask, LOCAL_TIMER_VECTOR);
  405. #endif
  406. }
  407. /*
  408. * Setup the local APIC timer for this CPU. Copy the initilized values
  409. * of the boot CPU and register the clock event in the framework.
  410. */
  411. static void __cpuinit setup_APIC_timer(void)
  412. {
  413. struct clock_event_device *levt = &__get_cpu_var(lapic_events);
  414. if (cpu_has(&current_cpu_data, X86_FEATURE_ARAT)) {
  415. lapic_clockevent.features &= ~CLOCK_EVT_FEAT_C3STOP;
  416. /* Make LAPIC timer preferrable over percpu HPET */
  417. lapic_clockevent.rating = 150;
  418. }
  419. memcpy(levt, &lapic_clockevent, sizeof(*levt));
  420. levt->cpumask = cpumask_of(smp_processor_id());
  421. clockevents_register_device(levt);
  422. }
  423. /*
  424. * In this functions we calibrate APIC bus clocks to the external timer.
  425. *
  426. * We want to do the calibration only once since we want to have local timer
  427. * irqs syncron. CPUs connected by the same APIC bus have the very same bus
  428. * frequency.
  429. *
  430. * This was previously done by reading the PIT/HPET and waiting for a wrap
  431. * around to find out, that a tick has elapsed. I have a box, where the PIT
  432. * readout is broken, so it never gets out of the wait loop again. This was
  433. * also reported by others.
  434. *
  435. * Monitoring the jiffies value is inaccurate and the clockevents
  436. * infrastructure allows us to do a simple substitution of the interrupt
  437. * handler.
  438. *
  439. * The calibration routine also uses the pm_timer when possible, as the PIT
  440. * happens to run way too slow (factor 2.3 on my VAIO CoreDuo, which goes
  441. * back to normal later in the boot process).
  442. */
  443. #define LAPIC_CAL_LOOPS (HZ/10)
  444. static __initdata int lapic_cal_loops = -1;
  445. static __initdata long lapic_cal_t1, lapic_cal_t2;
  446. static __initdata unsigned long long lapic_cal_tsc1, lapic_cal_tsc2;
  447. static __initdata unsigned long lapic_cal_pm1, lapic_cal_pm2;
  448. static __initdata unsigned long lapic_cal_j1, lapic_cal_j2;
  449. /*
  450. * Temporary interrupt handler.
  451. */
  452. static void __init lapic_cal_handler(struct clock_event_device *dev)
  453. {
  454. unsigned long long tsc = 0;
  455. long tapic = apic_read(APIC_TMCCT);
  456. unsigned long pm = acpi_pm_read_early();
  457. if (cpu_has_tsc)
  458. rdtscll(tsc);
  459. switch (lapic_cal_loops++) {
  460. case 0:
  461. lapic_cal_t1 = tapic;
  462. lapic_cal_tsc1 = tsc;
  463. lapic_cal_pm1 = pm;
  464. lapic_cal_j1 = jiffies;
  465. break;
  466. case LAPIC_CAL_LOOPS:
  467. lapic_cal_t2 = tapic;
  468. lapic_cal_tsc2 = tsc;
  469. if (pm < lapic_cal_pm1)
  470. pm += ACPI_PM_OVRRUN;
  471. lapic_cal_pm2 = pm;
  472. lapic_cal_j2 = jiffies;
  473. break;
  474. }
  475. }
  476. static int __init
  477. calibrate_by_pmtimer(long deltapm, long *delta, long *deltatsc)
  478. {
  479. const long pm_100ms = PMTMR_TICKS_PER_SEC / 10;
  480. const long pm_thresh = pm_100ms / 100;
  481. unsigned long mult;
  482. u64 res;
  483. #ifndef CONFIG_X86_PM_TIMER
  484. return -1;
  485. #endif
  486. apic_printk(APIC_VERBOSE, "... PM-Timer delta = %ld\n", deltapm);
  487. /* Check, if the PM timer is available */
  488. if (!deltapm)
  489. return -1;
  490. mult = clocksource_hz2mult(PMTMR_TICKS_PER_SEC, 22);
  491. if (deltapm > (pm_100ms - pm_thresh) &&
  492. deltapm < (pm_100ms + pm_thresh)) {
  493. apic_printk(APIC_VERBOSE, "... PM-Timer result ok\n");
  494. return 0;
  495. }
  496. res = (((u64)deltapm) * mult) >> 22;
  497. do_div(res, 1000000);
  498. pr_warning("APIC calibration not consistent "
  499. "with PM-Timer: %ldms instead of 100ms\n",(long)res);
  500. /* Correct the lapic counter value */
  501. res = (((u64)(*delta)) * pm_100ms);
  502. do_div(res, deltapm);
  503. pr_info("APIC delta adjusted to PM-Timer: "
  504. "%lu (%ld)\n", (unsigned long)res, *delta);
  505. *delta = (long)res;
  506. /* Correct the tsc counter value */
  507. if (cpu_has_tsc) {
  508. res = (((u64)(*deltatsc)) * pm_100ms);
  509. do_div(res, deltapm);
  510. apic_printk(APIC_VERBOSE, "TSC delta adjusted to "
  511. "PM-Timer: %lu (%ld) \n",
  512. (unsigned long)res, *deltatsc);
  513. *deltatsc = (long)res;
  514. }
  515. return 0;
  516. }
  517. static int __init calibrate_APIC_clock(void)
  518. {
  519. struct clock_event_device *levt = &__get_cpu_var(lapic_events);
  520. void (*real_handler)(struct clock_event_device *dev);
  521. unsigned long deltaj;
  522. long delta, deltatsc;
  523. int pm_referenced = 0;
  524. local_irq_disable();
  525. /* Replace the global interrupt handler */
  526. real_handler = global_clock_event->event_handler;
  527. global_clock_event->event_handler = lapic_cal_handler;
  528. /*
  529. * Setup the APIC counter to maximum. There is no way the lapic
  530. * can underflow in the 100ms detection time frame
  531. */
  532. __setup_APIC_LVTT(0xffffffff, 0, 0);
  533. /* Let the interrupts run */
  534. local_irq_enable();
  535. while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
  536. cpu_relax();
  537. local_irq_disable();
  538. /* Restore the real event handler */
  539. global_clock_event->event_handler = real_handler;
  540. /* Build delta t1-t2 as apic timer counts down */
  541. delta = lapic_cal_t1 - lapic_cal_t2;
  542. apic_printk(APIC_VERBOSE, "... lapic delta = %ld\n", delta);
  543. deltatsc = (long)(lapic_cal_tsc2 - lapic_cal_tsc1);
  544. /* we trust the PM based calibration if possible */
  545. pm_referenced = !calibrate_by_pmtimer(lapic_cal_pm2 - lapic_cal_pm1,
  546. &delta, &deltatsc);
  547. /* Calculate the scaled math multiplication factor */
  548. lapic_clockevent.mult = div_sc(delta, TICK_NSEC * LAPIC_CAL_LOOPS,
  549. lapic_clockevent.shift);
  550. lapic_clockevent.max_delta_ns =
  551. clockevent_delta2ns(0x7FFFFF, &lapic_clockevent);
  552. lapic_clockevent.min_delta_ns =
  553. clockevent_delta2ns(0xF, &lapic_clockevent);
  554. calibration_result = (delta * APIC_DIVISOR) / LAPIC_CAL_LOOPS;
  555. apic_printk(APIC_VERBOSE, "..... delta %ld\n", delta);
  556. apic_printk(APIC_VERBOSE, "..... mult: %ld\n", lapic_clockevent.mult);
  557. apic_printk(APIC_VERBOSE, "..... calibration result: %u\n",
  558. calibration_result);
  559. if (cpu_has_tsc) {
  560. apic_printk(APIC_VERBOSE, "..... CPU clock speed is "
  561. "%ld.%04ld MHz.\n",
  562. (deltatsc / LAPIC_CAL_LOOPS) / (1000000 / HZ),
  563. (deltatsc / LAPIC_CAL_LOOPS) % (1000000 / HZ));
  564. }
  565. apic_printk(APIC_VERBOSE, "..... host bus clock speed is "
  566. "%u.%04u MHz.\n",
  567. calibration_result / (1000000 / HZ),
  568. calibration_result % (1000000 / HZ));
  569. /*
  570. * Do a sanity check on the APIC calibration result
  571. */
  572. if (calibration_result < (1000000 / HZ)) {
  573. local_irq_enable();
  574. pr_warning("APIC frequency too slow, disabling apic timer\n");
  575. return -1;
  576. }
  577. levt->features &= ~CLOCK_EVT_FEAT_DUMMY;
  578. /*
  579. * PM timer calibration failed or not turned on
  580. * so lets try APIC timer based calibration
  581. */
  582. if (!pm_referenced) {
  583. apic_printk(APIC_VERBOSE, "... verify APIC timer\n");
  584. /*
  585. * Setup the apic timer manually
  586. */
  587. levt->event_handler = lapic_cal_handler;
  588. lapic_timer_setup(CLOCK_EVT_MODE_PERIODIC, levt);
  589. lapic_cal_loops = -1;
  590. /* Let the interrupts run */
  591. local_irq_enable();
  592. while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
  593. cpu_relax();
  594. /* Stop the lapic timer */
  595. lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, levt);
  596. /* Jiffies delta */
  597. deltaj = lapic_cal_j2 - lapic_cal_j1;
  598. apic_printk(APIC_VERBOSE, "... jiffies delta = %lu\n", deltaj);
  599. /* Check, if the jiffies result is consistent */
  600. if (deltaj >= LAPIC_CAL_LOOPS-2 && deltaj <= LAPIC_CAL_LOOPS+2)
  601. apic_printk(APIC_VERBOSE, "... jiffies result ok\n");
  602. else
  603. levt->features |= CLOCK_EVT_FEAT_DUMMY;
  604. } else
  605. local_irq_enable();
  606. if (levt->features & CLOCK_EVT_FEAT_DUMMY) {
  607. pr_warning("APIC timer disabled due to verification failure\n");
  608. return -1;
  609. }
  610. return 0;
  611. }
  612. /*
  613. * Setup the boot APIC
  614. *
  615. * Calibrate and verify the result.
  616. */
  617. void __init setup_boot_APIC_clock(void)
  618. {
  619. /*
  620. * The local apic timer can be disabled via the kernel
  621. * commandline or from the CPU detection code. Register the lapic
  622. * timer as a dummy clock event source on SMP systems, so the
  623. * broadcast mechanism is used. On UP systems simply ignore it.
  624. */
  625. if (disable_apic_timer) {
  626. pr_info("Disabling APIC timer\n");
  627. /* No broadcast on UP ! */
  628. if (num_possible_cpus() > 1) {
  629. lapic_clockevent.mult = 1;
  630. setup_APIC_timer();
  631. }
  632. return;
  633. }
  634. apic_printk(APIC_VERBOSE, "Using local APIC timer interrupts.\n"
  635. "calibrating APIC timer ...\n");
  636. if (calibrate_APIC_clock()) {
  637. /* No broadcast on UP ! */
  638. if (num_possible_cpus() > 1)
  639. setup_APIC_timer();
  640. return;
  641. }
  642. /*
  643. * If nmi_watchdog is set to IO_APIC, we need the
  644. * PIT/HPET going. Otherwise register lapic as a dummy
  645. * device.
  646. */
  647. if (nmi_watchdog != NMI_IO_APIC)
  648. lapic_clockevent.features &= ~CLOCK_EVT_FEAT_DUMMY;
  649. else
  650. pr_warning("APIC timer registered as dummy,"
  651. " due to nmi_watchdog=%d!\n", nmi_watchdog);
  652. /* Setup the lapic or request the broadcast */
  653. setup_APIC_timer();
  654. }
  655. void __cpuinit setup_secondary_APIC_clock(void)
  656. {
  657. setup_APIC_timer();
  658. }
  659. /*
  660. * The guts of the apic timer interrupt
  661. */
  662. static void local_apic_timer_interrupt(void)
  663. {
  664. int cpu = smp_processor_id();
  665. struct clock_event_device *evt = &per_cpu(lapic_events, cpu);
  666. /*
  667. * Normally we should not be here till LAPIC has been initialized but
  668. * in some cases like kdump, its possible that there is a pending LAPIC
  669. * timer interrupt from previous kernel's context and is delivered in
  670. * new kernel the moment interrupts are enabled.
  671. *
  672. * Interrupts are enabled early and LAPIC is setup much later, hence
  673. * its possible that when we get here evt->event_handler is NULL.
  674. * Check for event_handler being NULL and discard the interrupt as
  675. * spurious.
  676. */
  677. if (!evt->event_handler) {
  678. pr_warning("Spurious LAPIC timer interrupt on cpu %d\n", cpu);
  679. /* Switch it off */
  680. lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, evt);
  681. return;
  682. }
  683. /*
  684. * the NMI deadlock-detector uses this.
  685. */
  686. inc_irq_stat(apic_timer_irqs);
  687. evt->event_handler(evt);
  688. }
  689. /*
  690. * Local APIC timer interrupt. This is the most natural way for doing
  691. * local interrupts, but local timer interrupts can be emulated by
  692. * broadcast interrupts too. [in case the hw doesn't support APIC timers]
  693. *
  694. * [ if a single-CPU system runs an SMP kernel then we call the local
  695. * interrupt as well. Thus we cannot inline the local irq ... ]
  696. */
  697. void __irq_entry smp_apic_timer_interrupt(struct pt_regs *regs)
  698. {
  699. struct pt_regs *old_regs = set_irq_regs(regs);
  700. /*
  701. * NOTE! We'd better ACK the irq immediately,
  702. * because timer handling can be slow.
  703. */
  704. ack_APIC_irq();
  705. /*
  706. * update_process_times() expects us to have done irq_enter().
  707. * Besides, if we don't timer interrupts ignore the global
  708. * interrupt lock, which is the WrongThing (tm) to do.
  709. */
  710. exit_idle();
  711. irq_enter();
  712. local_apic_timer_interrupt();
  713. irq_exit();
  714. set_irq_regs(old_regs);
  715. }
  716. int setup_profiling_timer(unsigned int multiplier)
  717. {
  718. return -EINVAL;
  719. }
  720. /*
  721. * Local APIC start and shutdown
  722. */
  723. /**
  724. * clear_local_APIC - shutdown the local APIC
  725. *
  726. * This is called, when a CPU is disabled and before rebooting, so the state of
  727. * the local APIC has no dangling leftovers. Also used to cleanout any BIOS
  728. * leftovers during boot.
  729. */
  730. void clear_local_APIC(void)
  731. {
  732. int maxlvt;
  733. u32 v;
  734. /* APIC hasn't been mapped yet */
  735. if (!x2apic_mode && !apic_phys)
  736. return;
  737. maxlvt = lapic_get_maxlvt();
  738. /*
  739. * Masking an LVT entry can trigger a local APIC error
  740. * if the vector is zero. Mask LVTERR first to prevent this.
  741. */
  742. if (maxlvt >= 3) {
  743. v = ERROR_APIC_VECTOR; /* any non-zero vector will do */
  744. apic_write(APIC_LVTERR, v | APIC_LVT_MASKED);
  745. }
  746. /*
  747. * Careful: we have to set masks only first to deassert
  748. * any level-triggered sources.
  749. */
  750. v = apic_read(APIC_LVTT);
  751. apic_write(APIC_LVTT, v | APIC_LVT_MASKED);
  752. v = apic_read(APIC_LVT0);
  753. apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
  754. v = apic_read(APIC_LVT1);
  755. apic_write(APIC_LVT1, v | APIC_LVT_MASKED);
  756. if (maxlvt >= 4) {
  757. v = apic_read(APIC_LVTPC);
  758. apic_write(APIC_LVTPC, v | APIC_LVT_MASKED);
  759. }
  760. /* lets not touch this if we didn't frob it */
  761. #if defined(CONFIG_X86_MCE_P4THERMAL) || defined(CONFIG_X86_MCE_INTEL)
  762. if (maxlvt >= 5) {
  763. v = apic_read(APIC_LVTTHMR);
  764. apic_write(APIC_LVTTHMR, v | APIC_LVT_MASKED);
  765. }
  766. #endif
  767. #ifdef CONFIG_X86_MCE_INTEL
  768. if (maxlvt >= 6) {
  769. v = apic_read(APIC_LVTCMCI);
  770. if (!(v & APIC_LVT_MASKED))
  771. apic_write(APIC_LVTCMCI, v | APIC_LVT_MASKED);
  772. }
  773. #endif
  774. /*
  775. * Clean APIC state for other OSs:
  776. */
  777. apic_write(APIC_LVTT, APIC_LVT_MASKED);
  778. apic_write(APIC_LVT0, APIC_LVT_MASKED);
  779. apic_write(APIC_LVT1, APIC_LVT_MASKED);
  780. if (maxlvt >= 3)
  781. apic_write(APIC_LVTERR, APIC_LVT_MASKED);
  782. if (maxlvt >= 4)
  783. apic_write(APIC_LVTPC, APIC_LVT_MASKED);
  784. /* Integrated APIC (!82489DX) ? */
  785. if (lapic_is_integrated()) {
  786. if (maxlvt > 3)
  787. /* Clear ESR due to Pentium errata 3AP and 11AP */
  788. apic_write(APIC_ESR, 0);
  789. apic_read(APIC_ESR);
  790. }
  791. }
  792. /**
  793. * disable_local_APIC - clear and disable the local APIC
  794. */
  795. void disable_local_APIC(void)
  796. {
  797. unsigned int value;
  798. /* APIC hasn't been mapped yet */
  799. if (!apic_phys)
  800. return;
  801. clear_local_APIC();
  802. /*
  803. * Disable APIC (implies clearing of registers
  804. * for 82489DX!).
  805. */
  806. value = apic_read(APIC_SPIV);
  807. value &= ~APIC_SPIV_APIC_ENABLED;
  808. apic_write(APIC_SPIV, value);
  809. #ifdef CONFIG_X86_32
  810. /*
  811. * When LAPIC was disabled by the BIOS and enabled by the kernel,
  812. * restore the disabled state.
  813. */
  814. if (enabled_via_apicbase) {
  815. unsigned int l, h;
  816. rdmsr(MSR_IA32_APICBASE, l, h);
  817. l &= ~MSR_IA32_APICBASE_ENABLE;
  818. wrmsr(MSR_IA32_APICBASE, l, h);
  819. }
  820. #endif
  821. }
  822. /*
  823. * If Linux enabled the LAPIC against the BIOS default disable it down before
  824. * re-entering the BIOS on shutdown. Otherwise the BIOS may get confused and
  825. * not power-off. Additionally clear all LVT entries before disable_local_APIC
  826. * for the case where Linux didn't enable the LAPIC.
  827. */
  828. void lapic_shutdown(void)
  829. {
  830. unsigned long flags;
  831. if (!cpu_has_apic)
  832. return;
  833. local_irq_save(flags);
  834. #ifdef CONFIG_X86_32
  835. if (!enabled_via_apicbase)
  836. clear_local_APIC();
  837. else
  838. #endif
  839. disable_local_APIC();
  840. local_irq_restore(flags);
  841. }
  842. /*
  843. * This is to verify that we're looking at a real local APIC.
  844. * Check these against your board if the CPUs aren't getting
  845. * started for no apparent reason.
  846. */
  847. int __init verify_local_APIC(void)
  848. {
  849. unsigned int reg0, reg1;
  850. /*
  851. * The version register is read-only in a real APIC.
  852. */
  853. reg0 = apic_read(APIC_LVR);
  854. apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg0);
  855. apic_write(APIC_LVR, reg0 ^ APIC_LVR_MASK);
  856. reg1 = apic_read(APIC_LVR);
  857. apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg1);
  858. /*
  859. * The two version reads above should print the same
  860. * numbers. If the second one is different, then we
  861. * poke at a non-APIC.
  862. */
  863. if (reg1 != reg0)
  864. return 0;
  865. /*
  866. * Check if the version looks reasonably.
  867. */
  868. reg1 = GET_APIC_VERSION(reg0);
  869. if (reg1 == 0x00 || reg1 == 0xff)
  870. return 0;
  871. reg1 = lapic_get_maxlvt();
  872. if (reg1 < 0x02 || reg1 == 0xff)
  873. return 0;
  874. /*
  875. * The ID register is read/write in a real APIC.
  876. */
  877. reg0 = apic_read(APIC_ID);
  878. apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg0);
  879. apic_write(APIC_ID, reg0 ^ apic->apic_id_mask);
  880. reg1 = apic_read(APIC_ID);
  881. apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg1);
  882. apic_write(APIC_ID, reg0);
  883. if (reg1 != (reg0 ^ apic->apic_id_mask))
  884. return 0;
  885. /*
  886. * The next two are just to see if we have sane values.
  887. * They're only really relevant if we're in Virtual Wire
  888. * compatibility mode, but most boxes are anymore.
  889. */
  890. reg0 = apic_read(APIC_LVT0);
  891. apic_printk(APIC_DEBUG, "Getting LVT0: %x\n", reg0);
  892. reg1 = apic_read(APIC_LVT1);
  893. apic_printk(APIC_DEBUG, "Getting LVT1: %x\n", reg1);
  894. return 1;
  895. }
  896. /**
  897. * sync_Arb_IDs - synchronize APIC bus arbitration IDs
  898. */
  899. void __init sync_Arb_IDs(void)
  900. {
  901. /*
  902. * Unsupported on P4 - see Intel Dev. Manual Vol. 3, Ch. 8.6.1 And not
  903. * needed on AMD.
  904. */
  905. if (modern_apic() || boot_cpu_data.x86_vendor == X86_VENDOR_AMD)
  906. return;
  907. /*
  908. * Wait for idle.
  909. */
  910. apic_wait_icr_idle();
  911. apic_printk(APIC_DEBUG, "Synchronizing Arb IDs.\n");
  912. apic_write(APIC_ICR, APIC_DEST_ALLINC |
  913. APIC_INT_LEVELTRIG | APIC_DM_INIT);
  914. }
  915. /*
  916. * An initial setup of the virtual wire mode.
  917. */
  918. void __init init_bsp_APIC(void)
  919. {
  920. unsigned int value;
  921. /*
  922. * Don't do the setup now if we have a SMP BIOS as the
  923. * through-I/O-APIC virtual wire mode might be active.
  924. */
  925. if (smp_found_config || !cpu_has_apic)
  926. return;
  927. /*
  928. * Do not trust the local APIC being empty at bootup.
  929. */
  930. clear_local_APIC();
  931. /*
  932. * Enable APIC.
  933. */
  934. value = apic_read(APIC_SPIV);
  935. value &= ~APIC_VECTOR_MASK;
  936. value |= APIC_SPIV_APIC_ENABLED;
  937. #ifdef CONFIG_X86_32
  938. /* This bit is reserved on P4/Xeon and should be cleared */
  939. if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
  940. (boot_cpu_data.x86 == 15))
  941. value &= ~APIC_SPIV_FOCUS_DISABLED;
  942. else
  943. #endif
  944. value |= APIC_SPIV_FOCUS_DISABLED;
  945. value |= SPURIOUS_APIC_VECTOR;
  946. apic_write(APIC_SPIV, value);
  947. /*
  948. * Set up the virtual wire mode.
  949. */
  950. apic_write(APIC_LVT0, APIC_DM_EXTINT);
  951. value = APIC_DM_NMI;
  952. if (!lapic_is_integrated()) /* 82489DX */
  953. value |= APIC_LVT_LEVEL_TRIGGER;
  954. apic_write(APIC_LVT1, value);
  955. }
  956. static void __cpuinit lapic_setup_esr(void)
  957. {
  958. unsigned int oldvalue, value, maxlvt;
  959. if (!lapic_is_integrated()) {
  960. pr_info("No ESR for 82489DX.\n");
  961. return;
  962. }
  963. if (apic->disable_esr) {
  964. /*
  965. * Something untraceable is creating bad interrupts on
  966. * secondary quads ... for the moment, just leave the
  967. * ESR disabled - we can't do anything useful with the
  968. * errors anyway - mbligh
  969. */
  970. pr_info("Leaving ESR disabled.\n");
  971. return;
  972. }
  973. maxlvt = lapic_get_maxlvt();
  974. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  975. apic_write(APIC_ESR, 0);
  976. oldvalue = apic_read(APIC_ESR);
  977. /* enables sending errors */
  978. value = ERROR_APIC_VECTOR;
  979. apic_write(APIC_LVTERR, value);
  980. /*
  981. * spec says clear errors after enabling vector.
  982. */
  983. if (maxlvt > 3)
  984. apic_write(APIC_ESR, 0);
  985. value = apic_read(APIC_ESR);
  986. if (value != oldvalue)
  987. apic_printk(APIC_VERBOSE, "ESR value before enabling "
  988. "vector: 0x%08x after: 0x%08x\n",
  989. oldvalue, value);
  990. }
  991. /**
  992. * setup_local_APIC - setup the local APIC
  993. */
  994. void __cpuinit setup_local_APIC(void)
  995. {
  996. unsigned int value;
  997. int i, j;
  998. if (disable_apic) {
  999. arch_disable_smp_support();
  1000. return;
  1001. }
  1002. #ifdef CONFIG_X86_32
  1003. /* Pound the ESR really hard over the head with a big hammer - mbligh */
  1004. if (lapic_is_integrated() && apic->disable_esr) {
  1005. apic_write(APIC_ESR, 0);
  1006. apic_write(APIC_ESR, 0);
  1007. apic_write(APIC_ESR, 0);
  1008. apic_write(APIC_ESR, 0);
  1009. }
  1010. #endif
  1011. preempt_disable();
  1012. /*
  1013. * Double-check whether this APIC is really registered.
  1014. * This is meaningless in clustered apic mode, so we skip it.
  1015. */
  1016. if (!apic->apic_id_registered())
  1017. BUG();
  1018. /*
  1019. * Intel recommends to set DFR, LDR and TPR before enabling
  1020. * an APIC. See e.g. "AP-388 82489DX User's Manual" (Intel
  1021. * document number 292116). So here it goes...
  1022. */
  1023. apic->init_apic_ldr();
  1024. /*
  1025. * Set Task Priority to 'accept all'. We never change this
  1026. * later on.
  1027. */
  1028. value = apic_read(APIC_TASKPRI);
  1029. value &= ~APIC_TPRI_MASK;
  1030. apic_write(APIC_TASKPRI, value);
  1031. /*
  1032. * After a crash, we no longer service the interrupts and a pending
  1033. * interrupt from previous kernel might still have ISR bit set.
  1034. *
  1035. * Most probably by now CPU has serviced that pending interrupt and
  1036. * it might not have done the ack_APIC_irq() because it thought,
  1037. * interrupt came from i8259 as ExtInt. LAPIC did not get EOI so it
  1038. * does not clear the ISR bit and cpu thinks it has already serivced
  1039. * the interrupt. Hence a vector might get locked. It was noticed
  1040. * for timer irq (vector 0x31). Issue an extra EOI to clear ISR.
  1041. */
  1042. for (i = APIC_ISR_NR - 1; i >= 0; i--) {
  1043. value = apic_read(APIC_ISR + i*0x10);
  1044. for (j = 31; j >= 0; j--) {
  1045. if (value & (1<<j))
  1046. ack_APIC_irq();
  1047. }
  1048. }
  1049. /*
  1050. * Now that we are all set up, enable the APIC
  1051. */
  1052. value = apic_read(APIC_SPIV);
  1053. value &= ~APIC_VECTOR_MASK;
  1054. /*
  1055. * Enable APIC
  1056. */
  1057. value |= APIC_SPIV_APIC_ENABLED;
  1058. #ifdef CONFIG_X86_32
  1059. /*
  1060. * Some unknown Intel IO/APIC (or APIC) errata is biting us with
  1061. * certain networking cards. If high frequency interrupts are
  1062. * happening on a particular IOAPIC pin, plus the IOAPIC routing
  1063. * entry is masked/unmasked at a high rate as well then sooner or
  1064. * later IOAPIC line gets 'stuck', no more interrupts are received
  1065. * from the device. If focus CPU is disabled then the hang goes
  1066. * away, oh well :-(
  1067. *
  1068. * [ This bug can be reproduced easily with a level-triggered
  1069. * PCI Ne2000 networking cards and PII/PIII processors, dual
  1070. * BX chipset. ]
  1071. */
  1072. /*
  1073. * Actually disabling the focus CPU check just makes the hang less
  1074. * frequent as it makes the interrupt distributon model be more
  1075. * like LRU than MRU (the short-term load is more even across CPUs).
  1076. * See also the comment in end_level_ioapic_irq(). --macro
  1077. */
  1078. /*
  1079. * - enable focus processor (bit==0)
  1080. * - 64bit mode always use processor focus
  1081. * so no need to set it
  1082. */
  1083. value &= ~APIC_SPIV_FOCUS_DISABLED;
  1084. #endif
  1085. /*
  1086. * Set spurious IRQ vector
  1087. */
  1088. value |= SPURIOUS_APIC_VECTOR;
  1089. apic_write(APIC_SPIV, value);
  1090. /*
  1091. * Set up LVT0, LVT1:
  1092. *
  1093. * set up through-local-APIC on the BP's LINT0. This is not
  1094. * strictly necessary in pure symmetric-IO mode, but sometimes
  1095. * we delegate interrupts to the 8259A.
  1096. */
  1097. /*
  1098. * TODO: set up through-local-APIC from through-I/O-APIC? --macro
  1099. */
  1100. value = apic_read(APIC_LVT0) & APIC_LVT_MASKED;
  1101. if (!smp_processor_id() && (pic_mode || !value)) {
  1102. value = APIC_DM_EXTINT;
  1103. apic_printk(APIC_VERBOSE, "enabled ExtINT on CPU#%d\n",
  1104. smp_processor_id());
  1105. } else {
  1106. value = APIC_DM_EXTINT | APIC_LVT_MASKED;
  1107. apic_printk(APIC_VERBOSE, "masked ExtINT on CPU#%d\n",
  1108. smp_processor_id());
  1109. }
  1110. apic_write(APIC_LVT0, value);
  1111. /*
  1112. * only the BP should see the LINT1 NMI signal, obviously.
  1113. */
  1114. if (!smp_processor_id())
  1115. value = APIC_DM_NMI;
  1116. else
  1117. value = APIC_DM_NMI | APIC_LVT_MASKED;
  1118. if (!lapic_is_integrated()) /* 82489DX */
  1119. value |= APIC_LVT_LEVEL_TRIGGER;
  1120. apic_write(APIC_LVT1, value);
  1121. preempt_enable();
  1122. #ifdef CONFIG_X86_MCE_INTEL
  1123. /* Recheck CMCI information after local APIC is up on CPU #0 */
  1124. if (smp_processor_id() == 0)
  1125. cmci_recheck();
  1126. #endif
  1127. }
  1128. void __cpuinit end_local_APIC_setup(void)
  1129. {
  1130. lapic_setup_esr();
  1131. #ifdef CONFIG_X86_32
  1132. {
  1133. unsigned int value;
  1134. /* Disable the local apic timer */
  1135. value = apic_read(APIC_LVTT);
  1136. value |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
  1137. apic_write(APIC_LVTT, value);
  1138. }
  1139. #endif
  1140. setup_apic_nmi_watchdog(NULL);
  1141. apic_pm_activate();
  1142. }
  1143. #ifdef CONFIG_X86_X2APIC
  1144. void check_x2apic(void)
  1145. {
  1146. if (x2apic_enabled()) {
  1147. pr_info("x2apic enabled by BIOS, switching to x2apic ops\n");
  1148. x2apic_preenabled = x2apic_mode = 1;
  1149. }
  1150. }
  1151. void enable_x2apic(void)
  1152. {
  1153. int msr, msr2;
  1154. if (!x2apic_mode)
  1155. return;
  1156. rdmsr(MSR_IA32_APICBASE, msr, msr2);
  1157. if (!(msr & X2APIC_ENABLE)) {
  1158. pr_info("Enabling x2apic\n");
  1159. wrmsr(MSR_IA32_APICBASE, msr | X2APIC_ENABLE, 0);
  1160. }
  1161. }
  1162. #endif /* CONFIG_X86_X2APIC */
  1163. void __init enable_IR_x2apic(void)
  1164. {
  1165. #ifdef CONFIG_INTR_REMAP
  1166. int ret;
  1167. unsigned long flags;
  1168. struct IO_APIC_route_entry **ioapic_entries = NULL;
  1169. ret = dmar_table_init();
  1170. if (ret) {
  1171. pr_debug("dmar_table_init() failed with %d:\n", ret);
  1172. goto ir_failed;
  1173. }
  1174. if (!intr_remapping_supported()) {
  1175. pr_debug("intr-remapping not supported\n");
  1176. goto ir_failed;
  1177. }
  1178. if (!x2apic_preenabled && skip_ioapic_setup) {
  1179. pr_info("Skipped enabling intr-remap because of skipping "
  1180. "io-apic setup\n");
  1181. return;
  1182. }
  1183. ioapic_entries = alloc_ioapic_entries();
  1184. if (!ioapic_entries) {
  1185. pr_info("Allocate ioapic_entries failed: %d\n", ret);
  1186. goto end;
  1187. }
  1188. ret = save_IO_APIC_setup(ioapic_entries);
  1189. if (ret) {
  1190. pr_info("Saving IO-APIC state failed: %d\n", ret);
  1191. goto end;
  1192. }
  1193. local_irq_save(flags);
  1194. mask_IO_APIC_setup(ioapic_entries);
  1195. mask_8259A();
  1196. ret = enable_intr_remapping(x2apic_supported());
  1197. if (ret)
  1198. goto end_restore;
  1199. pr_info("Enabled Interrupt-remapping\n");
  1200. if (x2apic_supported() && !x2apic_mode) {
  1201. x2apic_mode = 1;
  1202. enable_x2apic();
  1203. pr_info("Enabled x2apic\n");
  1204. }
  1205. end_restore:
  1206. if (ret)
  1207. /*
  1208. * IR enabling failed
  1209. */
  1210. restore_IO_APIC_setup(ioapic_entries);
  1211. unmask_8259A();
  1212. local_irq_restore(flags);
  1213. end:
  1214. if (ioapic_entries)
  1215. free_ioapic_entries(ioapic_entries);
  1216. if (!ret)
  1217. return;
  1218. ir_failed:
  1219. if (x2apic_preenabled)
  1220. panic("x2apic enabled by bios. But IR enabling failed");
  1221. else if (cpu_has_x2apic)
  1222. pr_info("Not enabling x2apic,Intr-remapping\n");
  1223. #else
  1224. if (!cpu_has_x2apic)
  1225. return;
  1226. if (x2apic_preenabled)
  1227. panic("x2apic enabled prior OS handover,"
  1228. " enable CONFIG_X86_X2APIC, CONFIG_INTR_REMAP");
  1229. #endif
  1230. return;
  1231. }
  1232. #ifdef CONFIG_X86_64
  1233. /*
  1234. * Detect and enable local APICs on non-SMP boards.
  1235. * Original code written by Keir Fraser.
  1236. * On AMD64 we trust the BIOS - if it says no APIC it is likely
  1237. * not correctly set up (usually the APIC timer won't work etc.)
  1238. */
  1239. static int __init detect_init_APIC(void)
  1240. {
  1241. if (!cpu_has_apic) {
  1242. pr_info("No local APIC present\n");
  1243. return -1;
  1244. }
  1245. mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
  1246. return 0;
  1247. }
  1248. #else
  1249. /*
  1250. * Detect and initialize APIC
  1251. */
  1252. static int __init detect_init_APIC(void)
  1253. {
  1254. u32 h, l, features;
  1255. /* Disabled by kernel option? */
  1256. if (disable_apic)
  1257. return -1;
  1258. switch (boot_cpu_data.x86_vendor) {
  1259. case X86_VENDOR_AMD:
  1260. if ((boot_cpu_data.x86 == 6 && boot_cpu_data.x86_model > 1) ||
  1261. (boot_cpu_data.x86 >= 15))
  1262. break;
  1263. goto no_apic;
  1264. case X86_VENDOR_INTEL:
  1265. if (boot_cpu_data.x86 == 6 || boot_cpu_data.x86 == 15 ||
  1266. (boot_cpu_data.x86 == 5 && cpu_has_apic))
  1267. break;
  1268. goto no_apic;
  1269. default:
  1270. goto no_apic;
  1271. }
  1272. if (!cpu_has_apic) {
  1273. /*
  1274. * Over-ride BIOS and try to enable the local APIC only if
  1275. * "lapic" specified.
  1276. */
  1277. if (!force_enable_local_apic) {
  1278. pr_info("Local APIC disabled by BIOS -- "
  1279. "you can enable it with \"lapic\"\n");
  1280. return -1;
  1281. }
  1282. /*
  1283. * Some BIOSes disable the local APIC in the APIC_BASE
  1284. * MSR. This can only be done in software for Intel P6 or later
  1285. * and AMD K7 (Model > 1) or later.
  1286. */
  1287. rdmsr(MSR_IA32_APICBASE, l, h);
  1288. if (!(l & MSR_IA32_APICBASE_ENABLE)) {
  1289. pr_info("Local APIC disabled by BIOS -- reenabling.\n");
  1290. l &= ~MSR_IA32_APICBASE_BASE;
  1291. l |= MSR_IA32_APICBASE_ENABLE | APIC_DEFAULT_PHYS_BASE;
  1292. wrmsr(MSR_IA32_APICBASE, l, h);
  1293. enabled_via_apicbase = 1;
  1294. }
  1295. }
  1296. /*
  1297. * The APIC feature bit should now be enabled
  1298. * in `cpuid'
  1299. */
  1300. features = cpuid_edx(1);
  1301. if (!(features & (1 << X86_FEATURE_APIC))) {
  1302. pr_warning("Could not enable APIC!\n");
  1303. return -1;
  1304. }
  1305. set_cpu_cap(&boot_cpu_data, X86_FEATURE_APIC);
  1306. mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
  1307. /* The BIOS may have set up the APIC at some other address */
  1308. rdmsr(MSR_IA32_APICBASE, l, h);
  1309. if (l & MSR_IA32_APICBASE_ENABLE)
  1310. mp_lapic_addr = l & MSR_IA32_APICBASE_BASE;
  1311. pr_info("Found and enabled local APIC!\n");
  1312. apic_pm_activate();
  1313. return 0;
  1314. no_apic:
  1315. pr_info("No local APIC present or hardware disabled\n");
  1316. return -1;
  1317. }
  1318. #endif
  1319. #ifdef CONFIG_X86_64
  1320. void __init early_init_lapic_mapping(void)
  1321. {
  1322. unsigned long phys_addr;
  1323. /*
  1324. * If no local APIC can be found then go out
  1325. * : it means there is no mpatable and MADT
  1326. */
  1327. if (!smp_found_config)
  1328. return;
  1329. phys_addr = mp_lapic_addr;
  1330. set_fixmap_nocache(FIX_APIC_BASE, phys_addr);
  1331. apic_printk(APIC_VERBOSE, "mapped APIC to %16lx (%16lx)\n",
  1332. APIC_BASE, phys_addr);
  1333. /*
  1334. * Fetch the APIC ID of the BSP in case we have a
  1335. * default configuration (or the MP table is broken).
  1336. */
  1337. boot_cpu_physical_apicid = read_apic_id();
  1338. }
  1339. #endif
  1340. /**
  1341. * init_apic_mappings - initialize APIC mappings
  1342. */
  1343. void __init init_apic_mappings(void)
  1344. {
  1345. unsigned int new_apicid;
  1346. if (x2apic_mode) {
  1347. boot_cpu_physical_apicid = read_apic_id();
  1348. return;
  1349. }
  1350. /*
  1351. * If no local APIC can be found then set up a fake all
  1352. * zeroes page to simulate the local APIC and another
  1353. * one for the IO-APIC.
  1354. */
  1355. if (!smp_found_config && detect_init_APIC()) {
  1356. apic_phys = (unsigned long) alloc_bootmem_pages(PAGE_SIZE);
  1357. apic_phys = __pa(apic_phys);
  1358. } else
  1359. apic_phys = mp_lapic_addr;
  1360. /* lets check if we may NOP'ify apic operations */
  1361. if (!cpu_has_apic) {
  1362. pr_info("APIC: disable apic facility\n");
  1363. apic_disable();
  1364. return;
  1365. }
  1366. /*
  1367. * acpi lapic path already maps that address in
  1368. * acpi_register_lapic_address()
  1369. */
  1370. if (!acpi_lapic)
  1371. set_fixmap_nocache(FIX_APIC_BASE, apic_phys);
  1372. apic_printk(APIC_VERBOSE, "mapped APIC to %08lx (%08lx)\n",
  1373. APIC_BASE, apic_phys);
  1374. /*
  1375. * Fetch the APIC ID of the BSP in case we have a
  1376. * default configuration (or the MP table is broken).
  1377. */
  1378. new_apicid = read_apic_id();
  1379. if (boot_cpu_physical_apicid != new_apicid) {
  1380. boot_cpu_physical_apicid = new_apicid;
  1381. apic_version[new_apicid] =
  1382. GET_APIC_VERSION(apic_read(APIC_LVR));
  1383. }
  1384. }
  1385. /*
  1386. * This initializes the IO-APIC and APIC hardware if this is
  1387. * a UP kernel.
  1388. */
  1389. int apic_version[MAX_APICS];
  1390. int __init APIC_init_uniprocessor(void)
  1391. {
  1392. if (disable_apic) {
  1393. pr_info("Apic disabled\n");
  1394. return -1;
  1395. }
  1396. #ifdef CONFIG_X86_64
  1397. if (!cpu_has_apic) {
  1398. disable_apic = 1;
  1399. pr_info("Apic disabled by BIOS\n");
  1400. return -1;
  1401. }
  1402. #else
  1403. if (!smp_found_config && !cpu_has_apic)
  1404. return -1;
  1405. /*
  1406. * Complain if the BIOS pretends there is one.
  1407. */
  1408. if (!cpu_has_apic &&
  1409. APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
  1410. pr_err("BIOS bug, local APIC 0x%x not detected!...\n",
  1411. boot_cpu_physical_apicid);
  1412. clear_cpu_cap(&boot_cpu_data, X86_FEATURE_APIC);
  1413. return -1;
  1414. }
  1415. #endif
  1416. enable_IR_x2apic();
  1417. #ifdef CONFIG_X86_64
  1418. default_setup_apic_routing();
  1419. #endif
  1420. verify_local_APIC();
  1421. connect_bsp_APIC();
  1422. #ifdef CONFIG_X86_64
  1423. apic_write(APIC_ID, SET_APIC_ID(boot_cpu_physical_apicid));
  1424. #else
  1425. /*
  1426. * Hack: In case of kdump, after a crash, kernel might be booting
  1427. * on a cpu with non-zero lapic id. But boot_cpu_physical_apicid
  1428. * might be zero if read from MP tables. Get it from LAPIC.
  1429. */
  1430. # ifdef CONFIG_CRASH_DUMP
  1431. boot_cpu_physical_apicid = read_apic_id();
  1432. # endif
  1433. #endif
  1434. physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
  1435. setup_local_APIC();
  1436. #ifdef CONFIG_X86_IO_APIC
  1437. /*
  1438. * Now enable IO-APICs, actually call clear_IO_APIC
  1439. * We need clear_IO_APIC before enabling error vector
  1440. */
  1441. if (!skip_ioapic_setup && nr_ioapics)
  1442. enable_IO_APIC();
  1443. #endif
  1444. end_local_APIC_setup();
  1445. #ifdef CONFIG_X86_IO_APIC
  1446. if (smp_found_config && !skip_ioapic_setup && nr_ioapics)
  1447. setup_IO_APIC();
  1448. else {
  1449. nr_ioapics = 0;
  1450. localise_nmi_watchdog();
  1451. }
  1452. #else
  1453. localise_nmi_watchdog();
  1454. #endif
  1455. setup_boot_clock();
  1456. #ifdef CONFIG_X86_64
  1457. check_nmi_watchdog();
  1458. #endif
  1459. return 0;
  1460. }
  1461. /*
  1462. * Local APIC interrupts
  1463. */
  1464. /*
  1465. * This interrupt should _never_ happen with our APIC/SMP architecture
  1466. */
  1467. void smp_spurious_interrupt(struct pt_regs *regs)
  1468. {
  1469. u32 v;
  1470. exit_idle();
  1471. irq_enter();
  1472. /*
  1473. * Check if this really is a spurious interrupt and ACK it
  1474. * if it is a vectored one. Just in case...
  1475. * Spurious interrupts should not be ACKed.
  1476. */
  1477. v = apic_read(APIC_ISR + ((SPURIOUS_APIC_VECTOR & ~0x1f) >> 1));
  1478. if (v & (1 << (SPURIOUS_APIC_VECTOR & 0x1f)))
  1479. ack_APIC_irq();
  1480. inc_irq_stat(irq_spurious_count);
  1481. /* see sw-dev-man vol 3, chapter 7.4.13.5 */
  1482. pr_info("spurious APIC interrupt on CPU#%d, "
  1483. "should never happen.\n", smp_processor_id());
  1484. irq_exit();
  1485. }
  1486. /*
  1487. * This interrupt should never happen with our APIC/SMP architecture
  1488. */
  1489. void smp_error_interrupt(struct pt_regs *regs)
  1490. {
  1491. u32 v, v1;
  1492. exit_idle();
  1493. irq_enter();
  1494. /* First tickle the hardware, only then report what went on. -- REW */
  1495. v = apic_read(APIC_ESR);
  1496. apic_write(APIC_ESR, 0);
  1497. v1 = apic_read(APIC_ESR);
  1498. ack_APIC_irq();
  1499. atomic_inc(&irq_err_count);
  1500. /*
  1501. * Here is what the APIC error bits mean:
  1502. * 0: Send CS error
  1503. * 1: Receive CS error
  1504. * 2: Send accept error
  1505. * 3: Receive accept error
  1506. * 4: Reserved
  1507. * 5: Send illegal vector
  1508. * 6: Received illegal vector
  1509. * 7: Illegal register address
  1510. */
  1511. pr_debug("APIC error on CPU%d: %02x(%02x)\n",
  1512. smp_processor_id(), v , v1);
  1513. irq_exit();
  1514. }
  1515. /**
  1516. * connect_bsp_APIC - attach the APIC to the interrupt system
  1517. */
  1518. void __init connect_bsp_APIC(void)
  1519. {
  1520. #ifdef CONFIG_X86_32
  1521. if (pic_mode) {
  1522. /*
  1523. * Do not trust the local APIC being empty at bootup.
  1524. */
  1525. clear_local_APIC();
  1526. /*
  1527. * PIC mode, enable APIC mode in the IMCR, i.e. connect BSP's
  1528. * local APIC to INT and NMI lines.
  1529. */
  1530. apic_printk(APIC_VERBOSE, "leaving PIC mode, "
  1531. "enabling APIC mode.\n");
  1532. imcr_pic_to_apic();
  1533. }
  1534. #endif
  1535. if (apic->enable_apic_mode)
  1536. apic->enable_apic_mode();
  1537. }
  1538. /**
  1539. * disconnect_bsp_APIC - detach the APIC from the interrupt system
  1540. * @virt_wire_setup: indicates, whether virtual wire mode is selected
  1541. *
  1542. * Virtual wire mode is necessary to deliver legacy interrupts even when the
  1543. * APIC is disabled.
  1544. */
  1545. void disconnect_bsp_APIC(int virt_wire_setup)
  1546. {
  1547. unsigned int value;
  1548. #ifdef CONFIG_X86_32
  1549. if (pic_mode) {
  1550. /*
  1551. * Put the board back into PIC mode (has an effect only on
  1552. * certain older boards). Note that APIC interrupts, including
  1553. * IPIs, won't work beyond this point! The only exception are
  1554. * INIT IPIs.
  1555. */
  1556. apic_printk(APIC_VERBOSE, "disabling APIC mode, "
  1557. "entering PIC mode.\n");
  1558. imcr_apic_to_pic();
  1559. return;
  1560. }
  1561. #endif
  1562. /* Go back to Virtual Wire compatibility mode */
  1563. /* For the spurious interrupt use vector F, and enable it */
  1564. value = apic_read(APIC_SPIV);
  1565. value &= ~APIC_VECTOR_MASK;
  1566. value |= APIC_SPIV_APIC_ENABLED;
  1567. value |= 0xf;
  1568. apic_write(APIC_SPIV, value);
  1569. if (!virt_wire_setup) {
  1570. /*
  1571. * For LVT0 make it edge triggered, active high,
  1572. * external and enabled
  1573. */
  1574. value = apic_read(APIC_LVT0);
  1575. value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
  1576. APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
  1577. APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
  1578. value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
  1579. value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_EXTINT);
  1580. apic_write(APIC_LVT0, value);
  1581. } else {
  1582. /* Disable LVT0 */
  1583. apic_write(APIC_LVT0, APIC_LVT_MASKED);
  1584. }
  1585. /*
  1586. * For LVT1 make it edge triggered, active high,
  1587. * nmi and enabled
  1588. */
  1589. value = apic_read(APIC_LVT1);
  1590. value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
  1591. APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
  1592. APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
  1593. value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
  1594. value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_NMI);
  1595. apic_write(APIC_LVT1, value);
  1596. }
  1597. void __cpuinit generic_processor_info(int apicid, int version)
  1598. {
  1599. int cpu;
  1600. /*
  1601. * Validate version
  1602. */
  1603. if (version == 0x0) {
  1604. pr_warning("BIOS bug, APIC version is 0 for CPU#%d! "
  1605. "fixing up to 0x10. (tell your hw vendor)\n",
  1606. version);
  1607. version = 0x10;
  1608. }
  1609. apic_version[apicid] = version;
  1610. if (num_processors >= nr_cpu_ids) {
  1611. int max = nr_cpu_ids;
  1612. int thiscpu = max + disabled_cpus;
  1613. pr_warning(
  1614. "ACPI: NR_CPUS/possible_cpus limit of %i reached."
  1615. " Processor %d/0x%x ignored.\n", max, thiscpu, apicid);
  1616. disabled_cpus++;
  1617. return;
  1618. }
  1619. num_processors++;
  1620. cpu = cpumask_next_zero(-1, cpu_present_mask);
  1621. if (version != apic_version[boot_cpu_physical_apicid])
  1622. WARN_ONCE(1,
  1623. "ACPI: apic version mismatch, bootcpu: %x cpu %d: %x\n",
  1624. apic_version[boot_cpu_physical_apicid], cpu, version);
  1625. physid_set(apicid, phys_cpu_present_map);
  1626. if (apicid == boot_cpu_physical_apicid) {
  1627. /*
  1628. * x86_bios_cpu_apicid is required to have processors listed
  1629. * in same order as logical cpu numbers. Hence the first
  1630. * entry is BSP, and so on.
  1631. */
  1632. cpu = 0;
  1633. }
  1634. if (apicid > max_physical_apicid)
  1635. max_physical_apicid = apicid;
  1636. #ifdef CONFIG_X86_32
  1637. /*
  1638. * Would be preferable to switch to bigsmp when CONFIG_HOTPLUG_CPU=y
  1639. * but we need to work other dependencies like SMP_SUSPEND etc
  1640. * before this can be done without some confusion.
  1641. * if (CPU_HOTPLUG_ENABLED || num_processors > 8)
  1642. * - Ashok Raj <ashok.raj@intel.com>
  1643. */
  1644. if (max_physical_apicid >= 8) {
  1645. switch (boot_cpu_data.x86_vendor) {
  1646. case X86_VENDOR_INTEL:
  1647. if (!APIC_XAPIC(version)) {
  1648. def_to_bigsmp = 0;
  1649. break;
  1650. }
  1651. /* If P4 and above fall through */
  1652. case X86_VENDOR_AMD:
  1653. def_to_bigsmp = 1;
  1654. }
  1655. }
  1656. #endif
  1657. #if defined(CONFIG_SMP) || defined(CONFIG_X86_64)
  1658. early_per_cpu(x86_cpu_to_apicid, cpu) = apicid;
  1659. early_per_cpu(x86_bios_cpu_apicid, cpu) = apicid;
  1660. #endif
  1661. set_cpu_possible(cpu, true);
  1662. set_cpu_present(cpu, true);
  1663. }
  1664. int hard_smp_processor_id(void)
  1665. {
  1666. return read_apic_id();
  1667. }
  1668. void default_init_apic_ldr(void)
  1669. {
  1670. unsigned long val;
  1671. apic_write(APIC_DFR, APIC_DFR_VALUE);
  1672. val = apic_read(APIC_LDR) & ~APIC_LDR_MASK;
  1673. val |= SET_APIC_LOGICAL_ID(1UL << smp_processor_id());
  1674. apic_write(APIC_LDR, val);
  1675. }
  1676. #ifdef CONFIG_X86_32
  1677. int default_apicid_to_node(int logical_apicid)
  1678. {
  1679. #ifdef CONFIG_SMP
  1680. return apicid_2_node[hard_smp_processor_id()];
  1681. #else
  1682. return 0;
  1683. #endif
  1684. }
  1685. #endif
  1686. /*
  1687. * Power management
  1688. */
  1689. #ifdef CONFIG_PM
  1690. static struct {
  1691. /*
  1692. * 'active' is true if the local APIC was enabled by us and
  1693. * not the BIOS; this signifies that we are also responsible
  1694. * for disabling it before entering apm/acpi suspend
  1695. */
  1696. int active;
  1697. /* r/w apic fields */
  1698. unsigned int apic_id;
  1699. unsigned int apic_taskpri;
  1700. unsigned int apic_ldr;
  1701. unsigned int apic_dfr;
  1702. unsigned int apic_spiv;
  1703. unsigned int apic_lvtt;
  1704. unsigned int apic_lvtpc;
  1705. unsigned int apic_lvt0;
  1706. unsigned int apic_lvt1;
  1707. unsigned int apic_lvterr;
  1708. unsigned int apic_tmict;
  1709. unsigned int apic_tdcr;
  1710. unsigned int apic_thmr;
  1711. } apic_pm_state;
  1712. static int lapic_suspend(struct sys_device *dev, pm_message_t state)
  1713. {
  1714. unsigned long flags;
  1715. int maxlvt;
  1716. if (!apic_pm_state.active)
  1717. return 0;
  1718. maxlvt = lapic_get_maxlvt();
  1719. apic_pm_state.apic_id = apic_read(APIC_ID);
  1720. apic_pm_state.apic_taskpri = apic_read(APIC_TASKPRI);
  1721. apic_pm_state.apic_ldr = apic_read(APIC_LDR);
  1722. apic_pm_state.apic_dfr = apic_read(APIC_DFR);
  1723. apic_pm_state.apic_spiv = apic_read(APIC_SPIV);
  1724. apic_pm_state.apic_lvtt = apic_read(APIC_LVTT);
  1725. if (maxlvt >= 4)
  1726. apic_pm_state.apic_lvtpc = apic_read(APIC_LVTPC);
  1727. apic_pm_state.apic_lvt0 = apic_read(APIC_LVT0);
  1728. apic_pm_state.apic_lvt1 = apic_read(APIC_LVT1);
  1729. apic_pm_state.apic_lvterr = apic_read(APIC_LVTERR);
  1730. apic_pm_state.apic_tmict = apic_read(APIC_TMICT);
  1731. apic_pm_state.apic_tdcr = apic_read(APIC_TDCR);
  1732. #if defined(CONFIG_X86_MCE_P4THERMAL) || defined(CONFIG_X86_MCE_INTEL)
  1733. if (maxlvt >= 5)
  1734. apic_pm_state.apic_thmr = apic_read(APIC_LVTTHMR);
  1735. #endif
  1736. local_irq_save(flags);
  1737. disable_local_APIC();
  1738. if (intr_remapping_enabled)
  1739. disable_intr_remapping();
  1740. local_irq_restore(flags);
  1741. return 0;
  1742. }
  1743. static int lapic_resume(struct sys_device *dev)
  1744. {
  1745. unsigned int l, h;
  1746. unsigned long flags;
  1747. int maxlvt;
  1748. int ret;
  1749. struct IO_APIC_route_entry **ioapic_entries = NULL;
  1750. if (!apic_pm_state.active)
  1751. return 0;
  1752. local_irq_save(flags);
  1753. if (intr_remapping_enabled) {
  1754. ioapic_entries = alloc_ioapic_entries();
  1755. if (!ioapic_entries) {
  1756. WARN(1, "Alloc ioapic_entries in lapic resume failed.");
  1757. return -ENOMEM;
  1758. }
  1759. ret = save_IO_APIC_setup(ioapic_entries);
  1760. if (ret) {
  1761. WARN(1, "Saving IO-APIC state failed: %d\n", ret);
  1762. free_ioapic_entries(ioapic_entries);
  1763. return ret;
  1764. }
  1765. mask_IO_APIC_setup(ioapic_entries);
  1766. mask_8259A();
  1767. }
  1768. if (x2apic_mode)
  1769. enable_x2apic();
  1770. else {
  1771. /*
  1772. * Make sure the APICBASE points to the right address
  1773. *
  1774. * FIXME! This will be wrong if we ever support suspend on
  1775. * SMP! We'll need to do this as part of the CPU restore!
  1776. */
  1777. rdmsr(MSR_IA32_APICBASE, l, h);
  1778. l &= ~MSR_IA32_APICBASE_BASE;
  1779. l |= MSR_IA32_APICBASE_ENABLE | mp_lapic_addr;
  1780. wrmsr(MSR_IA32_APICBASE, l, h);
  1781. }
  1782. maxlvt = lapic_get_maxlvt();
  1783. apic_write(APIC_LVTERR, ERROR_APIC_VECTOR | APIC_LVT_MASKED);
  1784. apic_write(APIC_ID, apic_pm_state.apic_id);
  1785. apic_write(APIC_DFR, apic_pm_state.apic_dfr);
  1786. apic_write(APIC_LDR, apic_pm_state.apic_ldr);
  1787. apic_write(APIC_TASKPRI, apic_pm_state.apic_taskpri);
  1788. apic_write(APIC_SPIV, apic_pm_state.apic_spiv);
  1789. apic_write(APIC_LVT0, apic_pm_state.apic_lvt0);
  1790. apic_write(APIC_LVT1, apic_pm_state.apic_lvt1);
  1791. #if defined(CONFIG_X86_MCE_P4THERMAL) || defined(CONFIG_X86_MCE_INTEL)
  1792. if (maxlvt >= 5)
  1793. apic_write(APIC_LVTTHMR, apic_pm_state.apic_thmr);
  1794. #endif
  1795. if (maxlvt >= 4)
  1796. apic_write(APIC_LVTPC, apic_pm_state.apic_lvtpc);
  1797. apic_write(APIC_LVTT, apic_pm_state.apic_lvtt);
  1798. apic_write(APIC_TDCR, apic_pm_state.apic_tdcr);
  1799. apic_write(APIC_TMICT, apic_pm_state.apic_tmict);
  1800. apic_write(APIC_ESR, 0);
  1801. apic_read(APIC_ESR);
  1802. apic_write(APIC_LVTERR, apic_pm_state.apic_lvterr);
  1803. apic_write(APIC_ESR, 0);
  1804. apic_read(APIC_ESR);
  1805. if (intr_remapping_enabled) {
  1806. reenable_intr_remapping(x2apic_mode);
  1807. unmask_8259A();
  1808. restore_IO_APIC_setup(ioapic_entries);
  1809. free_ioapic_entries(ioapic_entries);
  1810. }
  1811. local_irq_restore(flags);
  1812. return 0;
  1813. }
  1814. /*
  1815. * This device has no shutdown method - fully functioning local APICs
  1816. * are needed on every CPU up until machine_halt/restart/poweroff.
  1817. */
  1818. static struct sysdev_class lapic_sysclass = {
  1819. .name = "lapic",
  1820. .resume = lapic_resume,
  1821. .suspend = lapic_suspend,
  1822. };
  1823. static struct sys_device device_lapic = {
  1824. .id = 0,
  1825. .cls = &lapic_sysclass,
  1826. };
  1827. static void __cpuinit apic_pm_activate(void)
  1828. {
  1829. apic_pm_state.active = 1;
  1830. }
  1831. static int __init init_lapic_sysfs(void)
  1832. {
  1833. int error;
  1834. if (!cpu_has_apic)
  1835. return 0;
  1836. /* XXX: remove suspend/resume procs if !apic_pm_state.active? */
  1837. error = sysdev_class_register(&lapic_sysclass);
  1838. if (!error)
  1839. error = sysdev_register(&device_lapic);
  1840. return error;
  1841. }
  1842. /* local apic needs to resume before other devices access its registers. */
  1843. core_initcall(init_lapic_sysfs);
  1844. #else /* CONFIG_PM */
  1845. static void apic_pm_activate(void) { }
  1846. #endif /* CONFIG_PM */
  1847. #ifdef CONFIG_X86_64
  1848. static int __cpuinit apic_cluster_num(void)
  1849. {
  1850. int i, clusters, zeros;
  1851. unsigned id;
  1852. u16 *bios_cpu_apicid;
  1853. DECLARE_BITMAP(clustermap, NUM_APIC_CLUSTERS);
  1854. bios_cpu_apicid = early_per_cpu_ptr(x86_bios_cpu_apicid);
  1855. bitmap_zero(clustermap, NUM_APIC_CLUSTERS);
  1856. for (i = 0; i < nr_cpu_ids; i++) {
  1857. /* are we being called early in kernel startup? */
  1858. if (bios_cpu_apicid) {
  1859. id = bios_cpu_apicid[i];
  1860. } else if (i < nr_cpu_ids) {
  1861. if (cpu_present(i))
  1862. id = per_cpu(x86_bios_cpu_apicid, i);
  1863. else
  1864. continue;
  1865. } else
  1866. break;
  1867. if (id != BAD_APICID)
  1868. __set_bit(APIC_CLUSTERID(id), clustermap);
  1869. }
  1870. /* Problem: Partially populated chassis may not have CPUs in some of
  1871. * the APIC clusters they have been allocated. Only present CPUs have
  1872. * x86_bios_cpu_apicid entries, thus causing zeroes in the bitmap.
  1873. * Since clusters are allocated sequentially, count zeros only if
  1874. * they are bounded by ones.
  1875. */
  1876. clusters = 0;
  1877. zeros = 0;
  1878. for (i = 0; i < NUM_APIC_CLUSTERS; i++) {
  1879. if (test_bit(i, clustermap)) {
  1880. clusters += 1 + zeros;
  1881. zeros = 0;
  1882. } else
  1883. ++zeros;
  1884. }
  1885. return clusters;
  1886. }
  1887. static int __cpuinitdata multi_checked;
  1888. static int __cpuinitdata multi;
  1889. static int __cpuinit set_multi(const struct dmi_system_id *d)
  1890. {
  1891. if (multi)
  1892. return 0;
  1893. pr_info("APIC: %s detected, Multi Chassis\n", d->ident);
  1894. multi = 1;
  1895. return 0;
  1896. }
  1897. static const __cpuinitconst struct dmi_system_id multi_dmi_table[] = {
  1898. {
  1899. .callback = set_multi,
  1900. .ident = "IBM System Summit2",
  1901. .matches = {
  1902. DMI_MATCH(DMI_SYS_VENDOR, "IBM"),
  1903. DMI_MATCH(DMI_PRODUCT_NAME, "Summit2"),
  1904. },
  1905. },
  1906. {}
  1907. };
  1908. static void __cpuinit dmi_check_multi(void)
  1909. {
  1910. if (multi_checked)
  1911. return;
  1912. dmi_check_system(multi_dmi_table);
  1913. multi_checked = 1;
  1914. }
  1915. /*
  1916. * apic_is_clustered_box() -- Check if we can expect good TSC
  1917. *
  1918. * Thus far, the major user of this is IBM's Summit2 series:
  1919. * Clustered boxes may have unsynced TSC problems if they are
  1920. * multi-chassis.
  1921. * Use DMI to check them
  1922. */
  1923. __cpuinit int apic_is_clustered_box(void)
  1924. {
  1925. dmi_check_multi();
  1926. if (multi)
  1927. return 1;
  1928. if (!is_vsmp_box())
  1929. return 0;
  1930. /*
  1931. * ScaleMP vSMPowered boxes have one cluster per board and TSCs are
  1932. * not guaranteed to be synced between boards
  1933. */
  1934. if (apic_cluster_num() > 1)
  1935. return 1;
  1936. return 0;
  1937. }
  1938. #endif
  1939. /*
  1940. * APIC command line parameters
  1941. */
  1942. static int __init setup_disableapic(char *arg)
  1943. {
  1944. disable_apic = 1;
  1945. setup_clear_cpu_cap(X86_FEATURE_APIC);
  1946. return 0;
  1947. }
  1948. early_param("disableapic", setup_disableapic);
  1949. /* same as disableapic, for compatibility */
  1950. static int __init setup_nolapic(char *arg)
  1951. {
  1952. return setup_disableapic(arg);
  1953. }
  1954. early_param("nolapic", setup_nolapic);
  1955. static int __init parse_lapic_timer_c2_ok(char *arg)
  1956. {
  1957. local_apic_timer_c2_ok = 1;
  1958. return 0;
  1959. }
  1960. early_param("lapic_timer_c2_ok", parse_lapic_timer_c2_ok);
  1961. static int __init parse_disable_apic_timer(char *arg)
  1962. {
  1963. disable_apic_timer = 1;
  1964. return 0;
  1965. }
  1966. early_param("noapictimer", parse_disable_apic_timer);
  1967. static int __init parse_nolapic_timer(char *arg)
  1968. {
  1969. disable_apic_timer = 1;
  1970. return 0;
  1971. }
  1972. early_param("nolapic_timer", parse_nolapic_timer);
  1973. static int __init apic_set_verbosity(char *arg)
  1974. {
  1975. if (!arg) {
  1976. #ifdef CONFIG_X86_64
  1977. skip_ioapic_setup = 0;
  1978. return 0;
  1979. #endif
  1980. return -EINVAL;
  1981. }
  1982. if (strcmp("debug", arg) == 0)
  1983. apic_verbosity = APIC_DEBUG;
  1984. else if (strcmp("verbose", arg) == 0)
  1985. apic_verbosity = APIC_VERBOSE;
  1986. else {
  1987. pr_warning("APIC Verbosity level %s not recognised"
  1988. " use apic=verbose or apic=debug\n", arg);
  1989. return -EINVAL;
  1990. }
  1991. return 0;
  1992. }
  1993. early_param("apic", apic_set_verbosity);
  1994. static int __init lapic_insert_resource(void)
  1995. {
  1996. if (!apic_phys)
  1997. return -1;
  1998. /* Put local APIC into the resource map. */
  1999. lapic_resource.start = apic_phys;
  2000. lapic_resource.end = lapic_resource.start + PAGE_SIZE - 1;
  2001. insert_resource(&iomem_resource, &lapic_resource);
  2002. return 0;
  2003. }
  2004. /*
  2005. * need call insert after e820_reserve_resources()
  2006. * that is using request_resource
  2007. */
  2008. late_initcall(lapic_insert_resource);