summit_32.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602
  1. /*
  2. * IBM Summit-Specific Code
  3. *
  4. * Written By: Matthew Dobson, IBM Corporation
  5. *
  6. * Copyright (c) 2003 IBM Corp.
  7. *
  8. * All rights reserved.
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2 of the License, or (at
  13. * your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful, but
  16. * WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or
  18. * NON INFRINGEMENT. See the GNU General Public License for more
  19. * details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  24. *
  25. * Send feedback to <colpatch@us.ibm.com>
  26. *
  27. */
  28. #include <linux/mm.h>
  29. #include <linux/init.h>
  30. #include <asm/io.h>
  31. #include <asm/bios_ebda.h>
  32. /*
  33. * APIC driver for the IBM "Summit" chipset.
  34. */
  35. #define APIC_DEFINITION 1
  36. #include <linux/threads.h>
  37. #include <linux/cpumask.h>
  38. #include <asm/mpspec.h>
  39. #include <asm/apic.h>
  40. #include <asm/smp.h>
  41. #include <asm/genapic.h>
  42. #include <asm/fixmap.h>
  43. #include <asm/apicdef.h>
  44. #include <asm/ipi.h>
  45. #include <linux/kernel.h>
  46. #include <linux/string.h>
  47. #include <linux/init.h>
  48. #include <linux/gfp.h>
  49. #include <linux/smp.h>
  50. static inline unsigned summit_get_apic_id(unsigned long x)
  51. {
  52. return (x >> 24) & 0xFF;
  53. }
  54. static inline void summit_send_IPI_mask(const cpumask_t *mask, int vector)
  55. {
  56. default_send_IPI_mask_sequence_logical(mask, vector);
  57. }
  58. static inline void summit_send_IPI_allbutself(int vector)
  59. {
  60. cpumask_t mask = cpu_online_map;
  61. cpu_clear(smp_processor_id(), mask);
  62. if (!cpus_empty(mask))
  63. summit_send_IPI_mask(&mask, vector);
  64. }
  65. static inline void summit_send_IPI_all(int vector)
  66. {
  67. summit_send_IPI_mask(&cpu_online_map, vector);
  68. }
  69. #include <asm/tsc.h>
  70. extern int use_cyclone;
  71. #ifdef CONFIG_X86_SUMMIT_NUMA
  72. extern void setup_summit(void);
  73. #else
  74. #define setup_summit() {}
  75. #endif
  76. static inline int
  77. summit_mps_oem_check(struct mpc_table *mpc, char *oem, char *productid)
  78. {
  79. if (!strncmp(oem, "IBM ENSW", 8) &&
  80. (!strncmp(productid, "VIGIL SMP", 9)
  81. || !strncmp(productid, "EXA", 3)
  82. || !strncmp(productid, "RUTHLESS SMP", 12))){
  83. mark_tsc_unstable("Summit based system");
  84. use_cyclone = 1; /*enable cyclone-timer*/
  85. setup_summit();
  86. return 1;
  87. }
  88. return 0;
  89. }
  90. /* Hook from generic ACPI tables.c */
  91. static inline int summit_acpi_madt_oem_check(char *oem_id, char *oem_table_id)
  92. {
  93. if (!strncmp(oem_id, "IBM", 3) &&
  94. (!strncmp(oem_table_id, "SERVIGIL", 8)
  95. || !strncmp(oem_table_id, "EXA", 3))){
  96. mark_tsc_unstable("Summit based system");
  97. use_cyclone = 1; /*enable cyclone-timer*/
  98. setup_summit();
  99. return 1;
  100. }
  101. return 0;
  102. }
  103. struct rio_table_hdr {
  104. unsigned char version; /* Version number of this data structure */
  105. /* Version 3 adds chassis_num & WP_index */
  106. unsigned char num_scal_dev; /* # of Scalability devices (Twisters for Vigil) */
  107. unsigned char num_rio_dev; /* # of RIO I/O devices (Cyclones and Winnipegs) */
  108. } __attribute__((packed));
  109. struct scal_detail {
  110. unsigned char node_id; /* Scalability Node ID */
  111. unsigned long CBAR; /* Address of 1MB register space */
  112. unsigned char port0node; /* Node ID port connected to: 0xFF=None */
  113. unsigned char port0port; /* Port num port connected to: 0,1,2, or 0xFF=None */
  114. unsigned char port1node; /* Node ID port connected to: 0xFF = None */
  115. unsigned char port1port; /* Port num port connected to: 0,1,2, or 0xFF=None */
  116. unsigned char port2node; /* Node ID port connected to: 0xFF = None */
  117. unsigned char port2port; /* Port num port connected to: 0,1,2, or 0xFF=None */
  118. unsigned char chassis_num; /* 1 based Chassis number (1 = boot node) */
  119. } __attribute__((packed));
  120. struct rio_detail {
  121. unsigned char node_id; /* RIO Node ID */
  122. unsigned long BBAR; /* Address of 1MB register space */
  123. unsigned char type; /* Type of device */
  124. unsigned char owner_id; /* For WPEG: Node ID of Cyclone that owns this WPEG*/
  125. /* For CYC: Node ID of Twister that owns this CYC */
  126. unsigned char port0node; /* Node ID port connected to: 0xFF=None */
  127. unsigned char port0port; /* Port num port connected to: 0,1,2, or 0xFF=None */
  128. unsigned char port1node; /* Node ID port connected to: 0xFF=None */
  129. unsigned char port1port; /* Port num port connected to: 0,1,2, or 0xFF=None */
  130. unsigned char first_slot; /* For WPEG: Lowest slot number below this WPEG */
  131. /* For CYC: 0 */
  132. unsigned char status; /* For WPEG: Bit 0 = 1 : the XAPIC is used */
  133. /* = 0 : the XAPIC is not used, ie:*/
  134. /* ints fwded to another XAPIC */
  135. /* Bits1:7 Reserved */
  136. /* For CYC: Bits0:7 Reserved */
  137. unsigned char WP_index; /* For WPEG: WPEG instance index - lower ones have */
  138. /* lower slot numbers/PCI bus numbers */
  139. /* For CYC: No meaning */
  140. unsigned char chassis_num; /* 1 based Chassis number */
  141. /* For LookOut WPEGs this field indicates the */
  142. /* Expansion Chassis #, enumerated from Boot */
  143. /* Node WPEG external port, then Boot Node CYC */
  144. /* external port, then Next Vigil chassis WPEG */
  145. /* external port, etc. */
  146. /* Shared Lookouts have only 1 chassis number (the */
  147. /* first one assigned) */
  148. } __attribute__((packed));
  149. typedef enum {
  150. CompatTwister = 0, /* Compatibility Twister */
  151. AltTwister = 1, /* Alternate Twister of internal 8-way */
  152. CompatCyclone = 2, /* Compatibility Cyclone */
  153. AltCyclone = 3, /* Alternate Cyclone of internal 8-way */
  154. CompatWPEG = 4, /* Compatibility WPEG */
  155. AltWPEG = 5, /* Second Planar WPEG */
  156. LookOutAWPEG = 6, /* LookOut WPEG */
  157. LookOutBWPEG = 7, /* LookOut WPEG */
  158. } node_type;
  159. static inline int is_WPEG(struct rio_detail *rio){
  160. return (rio->type == CompatWPEG || rio->type == AltWPEG ||
  161. rio->type == LookOutAWPEG || rio->type == LookOutBWPEG);
  162. }
  163. /* In clustered mode, the high nibble of APIC ID is a cluster number.
  164. * The low nibble is a 4-bit bitmap. */
  165. #define XAPIC_DEST_CPUS_SHIFT 4
  166. #define XAPIC_DEST_CPUS_MASK ((1u << XAPIC_DEST_CPUS_SHIFT) - 1)
  167. #define XAPIC_DEST_CLUSTER_MASK (XAPIC_DEST_CPUS_MASK << XAPIC_DEST_CPUS_SHIFT)
  168. #define SUMMIT_APIC_DFR_VALUE (APIC_DFR_CLUSTER)
  169. static inline const cpumask_t *summit_target_cpus(void)
  170. {
  171. /* CPU_MASK_ALL (0xff) has undefined behaviour with
  172. * dest_LowestPrio mode logical clustered apic interrupt routing
  173. * Just start on cpu 0. IRQ balancing will spread load
  174. */
  175. return &cpumask_of_cpu(0);
  176. }
  177. static inline unsigned long
  178. summit_check_apicid_used(physid_mask_t bitmap, int apicid)
  179. {
  180. return 0;
  181. }
  182. /* we don't use the phys_cpu_present_map to indicate apicid presence */
  183. static inline unsigned long summit_check_apicid_present(int bit)
  184. {
  185. return 1;
  186. }
  187. #define apicid_cluster(apicid) ((apicid) & XAPIC_DEST_CLUSTER_MASK)
  188. extern u8 cpu_2_logical_apicid[];
  189. static inline void summit_init_apic_ldr(void)
  190. {
  191. unsigned long val, id;
  192. int count = 0;
  193. u8 my_id = (u8)hard_smp_processor_id();
  194. u8 my_cluster = (u8)apicid_cluster(my_id);
  195. #ifdef CONFIG_SMP
  196. u8 lid;
  197. int i;
  198. /* Create logical APIC IDs by counting CPUs already in cluster. */
  199. for (count = 0, i = nr_cpu_ids; --i >= 0; ) {
  200. lid = cpu_2_logical_apicid[i];
  201. if (lid != BAD_APICID && apicid_cluster(lid) == my_cluster)
  202. ++count;
  203. }
  204. #endif
  205. /* We only have a 4 wide bitmap in cluster mode. If a deranged
  206. * BIOS puts 5 CPUs in one APIC cluster, we're hosed. */
  207. BUG_ON(count >= XAPIC_DEST_CPUS_SHIFT);
  208. id = my_cluster | (1UL << count);
  209. apic_write(APIC_DFR, SUMMIT_APIC_DFR_VALUE);
  210. val = apic_read(APIC_LDR) & ~APIC_LDR_MASK;
  211. val |= SET_APIC_LOGICAL_ID(id);
  212. apic_write(APIC_LDR, val);
  213. }
  214. static inline int summit_apic_id_registered(void)
  215. {
  216. return 1;
  217. }
  218. static inline void summit_setup_apic_routing(void)
  219. {
  220. printk("Enabling APIC mode: Summit. Using %d I/O APICs\n",
  221. nr_ioapics);
  222. }
  223. static inline int summit_apicid_to_node(int logical_apicid)
  224. {
  225. #ifdef CONFIG_SMP
  226. return apicid_2_node[hard_smp_processor_id()];
  227. #else
  228. return 0;
  229. #endif
  230. }
  231. /* Mapping from cpu number to logical apicid */
  232. static inline int summit_cpu_to_logical_apicid(int cpu)
  233. {
  234. #ifdef CONFIG_SMP
  235. if (cpu >= nr_cpu_ids)
  236. return BAD_APICID;
  237. return (int)cpu_2_logical_apicid[cpu];
  238. #else
  239. return logical_smp_processor_id();
  240. #endif
  241. }
  242. static inline int summit_cpu_present_to_apicid(int mps_cpu)
  243. {
  244. if (mps_cpu < nr_cpu_ids)
  245. return (int)per_cpu(x86_bios_cpu_apicid, mps_cpu);
  246. else
  247. return BAD_APICID;
  248. }
  249. static inline physid_mask_t
  250. summit_ioapic_phys_id_map(physid_mask_t phys_id_map)
  251. {
  252. /* For clustered we don't have a good way to do this yet - hack */
  253. return physids_promote(0x0F);
  254. }
  255. static inline physid_mask_t summit_apicid_to_cpu_present(int apicid)
  256. {
  257. return physid_mask_of_physid(0);
  258. }
  259. static inline void summit_setup_portio_remap(void)
  260. {
  261. }
  262. static inline int summit_check_phys_apicid_present(int boot_cpu_physical_apicid)
  263. {
  264. return 1;
  265. }
  266. static inline unsigned int summit_cpu_mask_to_apicid(const cpumask_t *cpumask)
  267. {
  268. int cpus_found = 0;
  269. int num_bits_set;
  270. int apicid;
  271. int cpu;
  272. num_bits_set = cpus_weight(*cpumask);
  273. /* Return id to all */
  274. if (num_bits_set >= nr_cpu_ids)
  275. return 0xFF;
  276. /*
  277. * The cpus in the mask must all be on the apic cluster. If are not
  278. * on the same apicid cluster return default value of target_cpus():
  279. */
  280. cpu = first_cpu(*cpumask);
  281. apicid = summit_cpu_to_logical_apicid(cpu);
  282. while (cpus_found < num_bits_set) {
  283. if (cpu_isset(cpu, *cpumask)) {
  284. int new_apicid = summit_cpu_to_logical_apicid(cpu);
  285. if (apicid_cluster(apicid) !=
  286. apicid_cluster(new_apicid)) {
  287. printk ("%s: Not a valid mask!\n", __func__);
  288. return 0xFF;
  289. }
  290. apicid = apicid | new_apicid;
  291. cpus_found++;
  292. }
  293. cpu++;
  294. }
  295. return apicid;
  296. }
  297. static inline unsigned int
  298. summit_cpu_mask_to_apicid_and(const struct cpumask *inmask,
  299. const struct cpumask *andmask)
  300. {
  301. int apicid = summit_cpu_to_logical_apicid(0);
  302. cpumask_var_t cpumask;
  303. if (!alloc_cpumask_var(&cpumask, GFP_ATOMIC))
  304. return apicid;
  305. cpumask_and(cpumask, inmask, andmask);
  306. cpumask_and(cpumask, cpumask, cpu_online_mask);
  307. apicid = summit_cpu_mask_to_apicid(cpumask);
  308. free_cpumask_var(cpumask);
  309. return apicid;
  310. }
  311. /*
  312. * cpuid returns the value latched in the HW at reset, not the APIC ID
  313. * register's value. For any box whose BIOS changes APIC IDs, like
  314. * clustered APIC systems, we must use hard_smp_processor_id.
  315. *
  316. * See Intel's IA-32 SW Dev's Manual Vol2 under CPUID.
  317. */
  318. static inline int summit_phys_pkg_id(int cpuid_apic, int index_msb)
  319. {
  320. return hard_smp_processor_id() >> index_msb;
  321. }
  322. static int probe_summit(void)
  323. {
  324. /* probed later in mptable/ACPI hooks */
  325. return 0;
  326. }
  327. static void summit_vector_allocation_domain(int cpu, cpumask_t *retmask)
  328. {
  329. /* Careful. Some cpus do not strictly honor the set of cpus
  330. * specified in the interrupt destination when using lowest
  331. * priority interrupt delivery mode.
  332. *
  333. * In particular there was a hyperthreading cpu observed to
  334. * deliver interrupts to the wrong hyperthread when only one
  335. * hyperthread was specified in the interrupt desitination.
  336. */
  337. *retmask = (cpumask_t){ { [0] = APIC_ALL_CPUS, } };
  338. }
  339. #ifdef CONFIG_X86_SUMMIT_NUMA
  340. static struct rio_table_hdr *rio_table_hdr __initdata;
  341. static struct scal_detail *scal_devs[MAX_NUMNODES] __initdata;
  342. static struct rio_detail *rio_devs[MAX_NUMNODES*4] __initdata;
  343. #ifndef CONFIG_X86_NUMAQ
  344. static int mp_bus_id_to_node[MAX_MP_BUSSES] __initdata;
  345. #endif
  346. static int __init setup_pci_node_map_for_wpeg(int wpeg_num, int last_bus)
  347. {
  348. int twister = 0, node = 0;
  349. int i, bus, num_buses;
  350. for (i = 0; i < rio_table_hdr->num_rio_dev; i++) {
  351. if (rio_devs[i]->node_id == rio_devs[wpeg_num]->owner_id) {
  352. twister = rio_devs[i]->owner_id;
  353. break;
  354. }
  355. }
  356. if (i == rio_table_hdr->num_rio_dev) {
  357. printk(KERN_ERR "%s: Couldn't find owner Cyclone for Winnipeg!\n", __func__);
  358. return last_bus;
  359. }
  360. for (i = 0; i < rio_table_hdr->num_scal_dev; i++) {
  361. if (scal_devs[i]->node_id == twister) {
  362. node = scal_devs[i]->node_id;
  363. break;
  364. }
  365. }
  366. if (i == rio_table_hdr->num_scal_dev) {
  367. printk(KERN_ERR "%s: Couldn't find owner Twister for Cyclone!\n", __func__);
  368. return last_bus;
  369. }
  370. switch (rio_devs[wpeg_num]->type) {
  371. case CompatWPEG:
  372. /*
  373. * The Compatibility Winnipeg controls the 2 legacy buses,
  374. * the 66MHz PCI bus [2 slots] and the 2 "extra" buses in case
  375. * a PCI-PCI bridge card is used in either slot: total 5 buses.
  376. */
  377. num_buses = 5;
  378. break;
  379. case AltWPEG:
  380. /*
  381. * The Alternate Winnipeg controls the 2 133MHz buses [1 slot
  382. * each], their 2 "extra" buses, the 100MHz bus [2 slots] and
  383. * the "extra" buses for each of those slots: total 7 buses.
  384. */
  385. num_buses = 7;
  386. break;
  387. case LookOutAWPEG:
  388. case LookOutBWPEG:
  389. /*
  390. * A Lookout Winnipeg controls 3 100MHz buses [2 slots each]
  391. * & the "extra" buses for each of those slots: total 9 buses.
  392. */
  393. num_buses = 9;
  394. break;
  395. default:
  396. printk(KERN_INFO "%s: Unsupported Winnipeg type!\n", __func__);
  397. return last_bus;
  398. }
  399. for (bus = last_bus; bus < last_bus + num_buses; bus++)
  400. mp_bus_id_to_node[bus] = node;
  401. return bus;
  402. }
  403. static int __init build_detail_arrays(void)
  404. {
  405. unsigned long ptr;
  406. int i, scal_detail_size, rio_detail_size;
  407. if (rio_table_hdr->num_scal_dev > MAX_NUMNODES) {
  408. printk(KERN_WARNING "%s: MAX_NUMNODES too low! Defined as %d, but system has %d nodes.\n", __func__, MAX_NUMNODES, rio_table_hdr->num_scal_dev);
  409. return 0;
  410. }
  411. switch (rio_table_hdr->version) {
  412. default:
  413. printk(KERN_WARNING "%s: Invalid Rio Grande Table Version: %d\n", __func__, rio_table_hdr->version);
  414. return 0;
  415. case 2:
  416. scal_detail_size = 11;
  417. rio_detail_size = 13;
  418. break;
  419. case 3:
  420. scal_detail_size = 12;
  421. rio_detail_size = 15;
  422. break;
  423. }
  424. ptr = (unsigned long)rio_table_hdr + 3;
  425. for (i = 0; i < rio_table_hdr->num_scal_dev; i++, ptr += scal_detail_size)
  426. scal_devs[i] = (struct scal_detail *)ptr;
  427. for (i = 0; i < rio_table_hdr->num_rio_dev; i++, ptr += rio_detail_size)
  428. rio_devs[i] = (struct rio_detail *)ptr;
  429. return 1;
  430. }
  431. void __init setup_summit(void)
  432. {
  433. unsigned long ptr;
  434. unsigned short offset;
  435. int i, next_wpeg, next_bus = 0;
  436. /* The pointer to the EBDA is stored in the word @ phys 0x40E(40:0E) */
  437. ptr = get_bios_ebda();
  438. ptr = (unsigned long)phys_to_virt(ptr);
  439. rio_table_hdr = NULL;
  440. offset = 0x180;
  441. while (offset) {
  442. /* The block id is stored in the 2nd word */
  443. if (*((unsigned short *)(ptr + offset + 2)) == 0x4752) {
  444. /* set the pointer past the offset & block id */
  445. rio_table_hdr = (struct rio_table_hdr *)(ptr + offset + 4);
  446. break;
  447. }
  448. /* The next offset is stored in the 1st word. 0 means no more */
  449. offset = *((unsigned short *)(ptr + offset));
  450. }
  451. if (!rio_table_hdr) {
  452. printk(KERN_ERR "%s: Unable to locate Rio Grande Table in EBDA - bailing!\n", __func__);
  453. return;
  454. }
  455. if (!build_detail_arrays())
  456. return;
  457. /* The first Winnipeg we're looking for has an index of 0 */
  458. next_wpeg = 0;
  459. do {
  460. for (i = 0; i < rio_table_hdr->num_rio_dev; i++) {
  461. if (is_WPEG(rio_devs[i]) && rio_devs[i]->WP_index == next_wpeg) {
  462. /* It's the Winnipeg we're looking for! */
  463. next_bus = setup_pci_node_map_for_wpeg(i, next_bus);
  464. next_wpeg++;
  465. break;
  466. }
  467. }
  468. /*
  469. * If we go through all Rio devices and don't find one with
  470. * the next index, it means we've found all the Winnipegs,
  471. * and thus all the PCI buses.
  472. */
  473. if (i == rio_table_hdr->num_rio_dev)
  474. next_wpeg = 0;
  475. } while (next_wpeg != 0);
  476. }
  477. #endif
  478. struct genapic apic_summit = {
  479. .name = "summit",
  480. .probe = probe_summit,
  481. .acpi_madt_oem_check = summit_acpi_madt_oem_check,
  482. .apic_id_registered = summit_apic_id_registered,
  483. .irq_delivery_mode = dest_LowestPrio,
  484. /* logical delivery broadcast to all CPUs: */
  485. .irq_dest_mode = 1,
  486. .target_cpus = summit_target_cpus,
  487. .disable_esr = 1,
  488. .dest_logical = APIC_DEST_LOGICAL,
  489. .check_apicid_used = summit_check_apicid_used,
  490. .check_apicid_present = summit_check_apicid_present,
  491. .vector_allocation_domain = summit_vector_allocation_domain,
  492. .init_apic_ldr = summit_init_apic_ldr,
  493. .ioapic_phys_id_map = summit_ioapic_phys_id_map,
  494. .setup_apic_routing = summit_setup_apic_routing,
  495. .multi_timer_check = NULL,
  496. .apicid_to_node = summit_apicid_to_node,
  497. .cpu_to_logical_apicid = summit_cpu_to_logical_apicid,
  498. .cpu_present_to_apicid = summit_cpu_present_to_apicid,
  499. .apicid_to_cpu_present = summit_apicid_to_cpu_present,
  500. .setup_portio_remap = NULL,
  501. .check_phys_apicid_present = summit_check_phys_apicid_present,
  502. .enable_apic_mode = NULL,
  503. .phys_pkg_id = summit_phys_pkg_id,
  504. .mps_oem_check = summit_mps_oem_check,
  505. .get_apic_id = summit_get_apic_id,
  506. .set_apic_id = NULL,
  507. .apic_id_mask = 0xFF << 24,
  508. .cpu_mask_to_apicid = summit_cpu_mask_to_apicid,
  509. .cpu_mask_to_apicid_and = summit_cpu_mask_to_apicid_and,
  510. .send_IPI_mask = summit_send_IPI_mask,
  511. .send_IPI_mask_allbutself = NULL,
  512. .send_IPI_allbutself = summit_send_IPI_allbutself,
  513. .send_IPI_all = summit_send_IPI_all,
  514. .send_IPI_self = NULL,
  515. .wakeup_cpu = NULL,
  516. .trampoline_phys_low = DEFAULT_TRAMPOLINE_PHYS_LOW,
  517. .trampoline_phys_high = DEFAULT_TRAMPOLINE_PHYS_HIGH,
  518. .wait_for_init_deassert = default_wait_for_init_deassert,
  519. .smp_callin_clear_local_apic = NULL,
  520. .store_NMI_vector = NULL,
  521. .inquire_remote_apic = default_inquire_remote_apic,
  522. };