control.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583
  1. /*
  2. * OMAP2/3 System Control Module register access
  3. *
  4. * Copyright (C) 2007, 2012 Texas Instruments, Inc.
  5. * Copyright (C) 2007 Nokia Corporation
  6. *
  7. * Written by Paul Walmsley
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #undef DEBUG
  14. #include <linux/kernel.h>
  15. #include <linux/io.h>
  16. #include "soc.h"
  17. #include "iomap.h"
  18. #include "common.h"
  19. #include "cm-regbits-34xx.h"
  20. #include "prm-regbits-34xx.h"
  21. #include "prm3xxx.h"
  22. #include "cm3xxx.h"
  23. #include "sdrc.h"
  24. #include "pm.h"
  25. #include "control.h"
  26. /* Used by omap3_ctrl_save_padconf() */
  27. #define START_PADCONF_SAVE 0x2
  28. #define PADCONF_SAVE_DONE 0x1
  29. static void __iomem *omap2_ctrl_base;
  30. static void __iomem *omap4_ctrl_pad_base;
  31. #if defined(CONFIG_ARCH_OMAP3) && defined(CONFIG_PM)
  32. struct omap3_scratchpad {
  33. u32 boot_config_ptr;
  34. u32 public_restore_ptr;
  35. u32 secure_ram_restore_ptr;
  36. u32 sdrc_module_semaphore;
  37. u32 prcm_block_offset;
  38. u32 sdrc_block_offset;
  39. };
  40. struct omap3_scratchpad_prcm_block {
  41. u32 prm_clksrc_ctrl;
  42. u32 prm_clksel;
  43. u32 cm_contents[11];
  44. u32 prcm_block_size;
  45. };
  46. struct omap3_scratchpad_sdrc_block {
  47. u16 sysconfig;
  48. u16 cs_cfg;
  49. u16 sharing;
  50. u16 err_type;
  51. u32 dll_a_ctrl;
  52. u32 dll_b_ctrl;
  53. u32 power;
  54. u32 cs_0;
  55. u32 mcfg_0;
  56. u16 mr_0;
  57. u16 emr_1_0;
  58. u16 emr_2_0;
  59. u16 emr_3_0;
  60. u32 actim_ctrla_0;
  61. u32 actim_ctrlb_0;
  62. u32 rfr_ctrl_0;
  63. u32 cs_1;
  64. u32 mcfg_1;
  65. u16 mr_1;
  66. u16 emr_1_1;
  67. u16 emr_2_1;
  68. u16 emr_3_1;
  69. u32 actim_ctrla_1;
  70. u32 actim_ctrlb_1;
  71. u32 rfr_ctrl_1;
  72. u16 dcdl_1_ctrl;
  73. u16 dcdl_2_ctrl;
  74. u32 flags;
  75. u32 block_size;
  76. };
  77. void *omap3_secure_ram_storage;
  78. /*
  79. * This is used to store ARM registers in SDRAM before attempting
  80. * an MPU OFF. The save and restore happens from the SRAM sleep code.
  81. * The address is stored in scratchpad, so that it can be used
  82. * during the restore path.
  83. */
  84. u32 omap3_arm_context[128];
  85. struct omap3_control_regs {
  86. u32 sysconfig;
  87. u32 devconf0;
  88. u32 mem_dftrw0;
  89. u32 mem_dftrw1;
  90. u32 msuspendmux_0;
  91. u32 msuspendmux_1;
  92. u32 msuspendmux_2;
  93. u32 msuspendmux_3;
  94. u32 msuspendmux_4;
  95. u32 msuspendmux_5;
  96. u32 sec_ctrl;
  97. u32 devconf1;
  98. u32 csirxfe;
  99. u32 iva2_bootaddr;
  100. u32 iva2_bootmod;
  101. u32 debobs_0;
  102. u32 debobs_1;
  103. u32 debobs_2;
  104. u32 debobs_3;
  105. u32 debobs_4;
  106. u32 debobs_5;
  107. u32 debobs_6;
  108. u32 debobs_7;
  109. u32 debobs_8;
  110. u32 prog_io0;
  111. u32 prog_io1;
  112. u32 dss_dpll_spreading;
  113. u32 core_dpll_spreading;
  114. u32 per_dpll_spreading;
  115. u32 usbhost_dpll_spreading;
  116. u32 pbias_lite;
  117. u32 temp_sensor;
  118. u32 sramldo4;
  119. u32 sramldo5;
  120. u32 csi;
  121. u32 padconf_sys_nirq;
  122. };
  123. static struct omap3_control_regs control_context;
  124. #endif /* CONFIG_ARCH_OMAP3 && CONFIG_PM */
  125. #define OMAP_CTRL_REGADDR(reg) (omap2_ctrl_base + (reg))
  126. #define OMAP4_CTRL_PAD_REGADDR(reg) (omap4_ctrl_pad_base + (reg))
  127. void __init omap2_set_globals_control(void __iomem *ctrl,
  128. void __iomem *ctrl_pad)
  129. {
  130. omap2_ctrl_base = ctrl;
  131. omap4_ctrl_pad_base = ctrl_pad;
  132. }
  133. void __iomem *omap_ctrl_base_get(void)
  134. {
  135. return omap2_ctrl_base;
  136. }
  137. u8 omap_ctrl_readb(u16 offset)
  138. {
  139. return __raw_readb(OMAP_CTRL_REGADDR(offset));
  140. }
  141. u16 omap_ctrl_readw(u16 offset)
  142. {
  143. return __raw_readw(OMAP_CTRL_REGADDR(offset));
  144. }
  145. u32 omap_ctrl_readl(u16 offset)
  146. {
  147. return __raw_readl(OMAP_CTRL_REGADDR(offset));
  148. }
  149. void omap_ctrl_writeb(u8 val, u16 offset)
  150. {
  151. __raw_writeb(val, OMAP_CTRL_REGADDR(offset));
  152. }
  153. void omap_ctrl_writew(u16 val, u16 offset)
  154. {
  155. __raw_writew(val, OMAP_CTRL_REGADDR(offset));
  156. }
  157. void omap_ctrl_writel(u32 val, u16 offset)
  158. {
  159. __raw_writel(val, OMAP_CTRL_REGADDR(offset));
  160. }
  161. /*
  162. * On OMAP4 control pad are not addressable from control
  163. * core base. So the common omap_ctrl_read/write APIs breaks
  164. * Hence export separate APIs to manage the omap4 pad control
  165. * registers. This APIs will work only for OMAP4
  166. */
  167. u32 omap4_ctrl_pad_readl(u16 offset)
  168. {
  169. return __raw_readl(OMAP4_CTRL_PAD_REGADDR(offset));
  170. }
  171. void omap4_ctrl_pad_writel(u32 val, u16 offset)
  172. {
  173. __raw_writel(val, OMAP4_CTRL_PAD_REGADDR(offset));
  174. }
  175. #ifdef CONFIG_ARCH_OMAP3
  176. /**
  177. * omap3_ctrl_write_boot_mode - set scratchpad boot mode for the next boot
  178. * @bootmode: 8-bit value to pass to some boot code
  179. *
  180. * Set the bootmode in the scratchpad RAM. This is used after the
  181. * system restarts. Not sure what actually uses this - it may be the
  182. * bootloader, rather than the boot ROM - contrary to the preserved
  183. * comment below. No return value.
  184. */
  185. void omap3_ctrl_write_boot_mode(u8 bootmode)
  186. {
  187. u32 l;
  188. l = ('B' << 24) | ('M' << 16) | bootmode;
  189. /*
  190. * Reserve the first word in scratchpad for communicating
  191. * with the boot ROM. A pointer to a data structure
  192. * describing the boot process can be stored there,
  193. * cf. OMAP34xx TRM, Initialization / Software Booting
  194. * Configuration.
  195. *
  196. * XXX This should use some omap_ctrl_writel()-type function
  197. */
  198. __raw_writel(l, OMAP2_L4_IO_ADDRESS(OMAP343X_SCRATCHPAD + 4));
  199. }
  200. #endif
  201. /**
  202. * omap_ctrl_write_dsp_boot_addr - set boot address for a remote processor
  203. * @bootaddr: physical address of the boot loader
  204. *
  205. * Set boot address for the boot loader of a supported processor
  206. * when a power ON sequence occurs.
  207. */
  208. void omap_ctrl_write_dsp_boot_addr(u32 bootaddr)
  209. {
  210. u32 offset = cpu_is_omap243x() ? OMAP243X_CONTROL_IVA2_BOOTADDR :
  211. cpu_is_omap34xx() ? OMAP343X_CONTROL_IVA2_BOOTADDR :
  212. cpu_is_omap44xx() ? OMAP4_CTRL_MODULE_CORE_DSP_BOOTADDR :
  213. soc_is_omap54xx() ? OMAP4_CTRL_MODULE_CORE_DSP_BOOTADDR :
  214. 0;
  215. if (!offset) {
  216. pr_err("%s: unsupported omap type\n", __func__);
  217. return;
  218. }
  219. omap_ctrl_writel(bootaddr, offset);
  220. }
  221. /**
  222. * omap_ctrl_write_dsp_boot_mode - set boot mode for a remote processor
  223. * @bootmode: 8-bit value to pass to some boot code
  224. *
  225. * Sets boot mode for the boot loader of a supported processor
  226. * when a power ON sequence occurs.
  227. */
  228. void omap_ctrl_write_dsp_boot_mode(u8 bootmode)
  229. {
  230. u32 offset = cpu_is_omap243x() ? OMAP243X_CONTROL_IVA2_BOOTMOD :
  231. cpu_is_omap34xx() ? OMAP343X_CONTROL_IVA2_BOOTMOD :
  232. 0;
  233. if (!offset) {
  234. pr_err("%s: unsupported omap type\n", __func__);
  235. return;
  236. }
  237. omap_ctrl_writel(bootmode, offset);
  238. }
  239. #if defined(CONFIG_ARCH_OMAP3) && defined(CONFIG_PM)
  240. /*
  241. * Clears the scratchpad contents in case of cold boot-
  242. * called during bootup
  243. */
  244. void omap3_clear_scratchpad_contents(void)
  245. {
  246. u32 max_offset = OMAP343X_SCRATCHPAD_ROM_OFFSET;
  247. void __iomem *v_addr;
  248. u32 offset = 0;
  249. v_addr = OMAP2_L4_IO_ADDRESS(OMAP343X_SCRATCHPAD_ROM);
  250. if (omap2_prm_read_mod_reg(OMAP3430_GR_MOD, OMAP3_PRM_RSTST_OFFSET) &
  251. OMAP3430_GLOBAL_COLD_RST_MASK) {
  252. for ( ; offset <= max_offset; offset += 0x4)
  253. __raw_writel(0x0, (v_addr + offset));
  254. omap2_prm_set_mod_reg_bits(OMAP3430_GLOBAL_COLD_RST_MASK,
  255. OMAP3430_GR_MOD,
  256. OMAP3_PRM_RSTST_OFFSET);
  257. }
  258. }
  259. /* Populate the scratchpad structure with restore structure */
  260. void omap3_save_scratchpad_contents(void)
  261. {
  262. void __iomem *scratchpad_address;
  263. u32 arm_context_addr;
  264. struct omap3_scratchpad scratchpad_contents;
  265. struct omap3_scratchpad_prcm_block prcm_block_contents;
  266. struct omap3_scratchpad_sdrc_block sdrc_block_contents;
  267. /*
  268. * Populate the Scratchpad contents
  269. *
  270. * The "get_*restore_pointer" functions are used to provide a
  271. * physical restore address where the ROM code jumps while waking
  272. * up from MPU OFF/OSWR state.
  273. * The restore pointer is stored into the scratchpad.
  274. */
  275. scratchpad_contents.boot_config_ptr = 0x0;
  276. if (cpu_is_omap3630())
  277. scratchpad_contents.public_restore_ptr =
  278. virt_to_phys(omap3_restore_3630);
  279. else if (omap_rev() != OMAP3430_REV_ES3_0 &&
  280. omap_rev() != OMAP3430_REV_ES3_1)
  281. scratchpad_contents.public_restore_ptr =
  282. virt_to_phys(omap3_restore);
  283. else
  284. scratchpad_contents.public_restore_ptr =
  285. virt_to_phys(omap3_restore_es3);
  286. if (omap_type() == OMAP2_DEVICE_TYPE_GP)
  287. scratchpad_contents.secure_ram_restore_ptr = 0x0;
  288. else
  289. scratchpad_contents.secure_ram_restore_ptr =
  290. (u32) __pa(omap3_secure_ram_storage);
  291. scratchpad_contents.sdrc_module_semaphore = 0x0;
  292. scratchpad_contents.prcm_block_offset = 0x2C;
  293. scratchpad_contents.sdrc_block_offset = 0x64;
  294. /* Populate the PRCM block contents */
  295. prcm_block_contents.prm_clksrc_ctrl =
  296. omap2_prm_read_mod_reg(OMAP3430_GR_MOD,
  297. OMAP3_PRM_CLKSRC_CTRL_OFFSET);
  298. prcm_block_contents.prm_clksel =
  299. omap2_prm_read_mod_reg(OMAP3430_CCR_MOD,
  300. OMAP3_PRM_CLKSEL_OFFSET);
  301. omap3_cm_save_scratchpad_contents(prcm_block_contents.cm_contents);
  302. prcm_block_contents.prcm_block_size = 0x0;
  303. /* Populate the SDRC block contents */
  304. sdrc_block_contents.sysconfig =
  305. (sdrc_read_reg(SDRC_SYSCONFIG) & 0xFFFF);
  306. sdrc_block_contents.cs_cfg =
  307. (sdrc_read_reg(SDRC_CS_CFG) & 0xFFFF);
  308. sdrc_block_contents.sharing =
  309. (sdrc_read_reg(SDRC_SHARING) & 0xFFFF);
  310. sdrc_block_contents.err_type =
  311. (sdrc_read_reg(SDRC_ERR_TYPE) & 0xFFFF);
  312. sdrc_block_contents.dll_a_ctrl = sdrc_read_reg(SDRC_DLLA_CTRL);
  313. sdrc_block_contents.dll_b_ctrl = 0x0;
  314. /*
  315. * Due to a OMAP3 errata (1.142), on EMU/HS devices SRDC should
  316. * be programed to issue automatic self refresh on timeout
  317. * of AUTO_CNT = 1 prior to any transition to OFF mode.
  318. */
  319. if ((omap_type() != OMAP2_DEVICE_TYPE_GP)
  320. && (omap_rev() >= OMAP3430_REV_ES3_0))
  321. sdrc_block_contents.power = (sdrc_read_reg(SDRC_POWER) &
  322. ~(SDRC_POWER_AUTOCOUNT_MASK|
  323. SDRC_POWER_CLKCTRL_MASK)) |
  324. (1 << SDRC_POWER_AUTOCOUNT_SHIFT) |
  325. SDRC_SELF_REFRESH_ON_AUTOCOUNT;
  326. else
  327. sdrc_block_contents.power = sdrc_read_reg(SDRC_POWER);
  328. sdrc_block_contents.cs_0 = 0x0;
  329. sdrc_block_contents.mcfg_0 = sdrc_read_reg(SDRC_MCFG_0);
  330. sdrc_block_contents.mr_0 = (sdrc_read_reg(SDRC_MR_0) & 0xFFFF);
  331. sdrc_block_contents.emr_1_0 = 0x0;
  332. sdrc_block_contents.emr_2_0 = 0x0;
  333. sdrc_block_contents.emr_3_0 = 0x0;
  334. sdrc_block_contents.actim_ctrla_0 =
  335. sdrc_read_reg(SDRC_ACTIM_CTRL_A_0);
  336. sdrc_block_contents.actim_ctrlb_0 =
  337. sdrc_read_reg(SDRC_ACTIM_CTRL_B_0);
  338. sdrc_block_contents.rfr_ctrl_0 =
  339. sdrc_read_reg(SDRC_RFR_CTRL_0);
  340. sdrc_block_contents.cs_1 = 0x0;
  341. sdrc_block_contents.mcfg_1 = sdrc_read_reg(SDRC_MCFG_1);
  342. sdrc_block_contents.mr_1 = sdrc_read_reg(SDRC_MR_1) & 0xFFFF;
  343. sdrc_block_contents.emr_1_1 = 0x0;
  344. sdrc_block_contents.emr_2_1 = 0x0;
  345. sdrc_block_contents.emr_3_1 = 0x0;
  346. sdrc_block_contents.actim_ctrla_1 =
  347. sdrc_read_reg(SDRC_ACTIM_CTRL_A_1);
  348. sdrc_block_contents.actim_ctrlb_1 =
  349. sdrc_read_reg(SDRC_ACTIM_CTRL_B_1);
  350. sdrc_block_contents.rfr_ctrl_1 =
  351. sdrc_read_reg(SDRC_RFR_CTRL_1);
  352. sdrc_block_contents.dcdl_1_ctrl = 0x0;
  353. sdrc_block_contents.dcdl_2_ctrl = 0x0;
  354. sdrc_block_contents.flags = 0x0;
  355. sdrc_block_contents.block_size = 0x0;
  356. arm_context_addr = virt_to_phys(omap3_arm_context);
  357. /* Copy all the contents to the scratchpad location */
  358. scratchpad_address = OMAP2_L4_IO_ADDRESS(OMAP343X_SCRATCHPAD);
  359. memcpy_toio(scratchpad_address, &scratchpad_contents,
  360. sizeof(scratchpad_contents));
  361. /* Scratchpad contents being 32 bits, a divide by 4 done here */
  362. memcpy_toio(scratchpad_address +
  363. scratchpad_contents.prcm_block_offset,
  364. &prcm_block_contents, sizeof(prcm_block_contents));
  365. memcpy_toio(scratchpad_address +
  366. scratchpad_contents.sdrc_block_offset,
  367. &sdrc_block_contents, sizeof(sdrc_block_contents));
  368. /*
  369. * Copies the address of the location in SDRAM where ARM
  370. * registers get saved during a MPU OFF transition.
  371. */
  372. memcpy_toio(scratchpad_address +
  373. scratchpad_contents.sdrc_block_offset +
  374. sizeof(sdrc_block_contents), &arm_context_addr, 4);
  375. }
  376. void omap3_control_save_context(void)
  377. {
  378. control_context.sysconfig = omap_ctrl_readl(OMAP2_CONTROL_SYSCONFIG);
  379. control_context.devconf0 = omap_ctrl_readl(OMAP2_CONTROL_DEVCONF0);
  380. control_context.mem_dftrw0 =
  381. omap_ctrl_readl(OMAP343X_CONTROL_MEM_DFTRW0);
  382. control_context.mem_dftrw1 =
  383. omap_ctrl_readl(OMAP343X_CONTROL_MEM_DFTRW1);
  384. control_context.msuspendmux_0 =
  385. omap_ctrl_readl(OMAP2_CONTROL_MSUSPENDMUX_0);
  386. control_context.msuspendmux_1 =
  387. omap_ctrl_readl(OMAP2_CONTROL_MSUSPENDMUX_1);
  388. control_context.msuspendmux_2 =
  389. omap_ctrl_readl(OMAP2_CONTROL_MSUSPENDMUX_2);
  390. control_context.msuspendmux_3 =
  391. omap_ctrl_readl(OMAP2_CONTROL_MSUSPENDMUX_3);
  392. control_context.msuspendmux_4 =
  393. omap_ctrl_readl(OMAP2_CONTROL_MSUSPENDMUX_4);
  394. control_context.msuspendmux_5 =
  395. omap_ctrl_readl(OMAP2_CONTROL_MSUSPENDMUX_5);
  396. control_context.sec_ctrl = omap_ctrl_readl(OMAP2_CONTROL_SEC_CTRL);
  397. control_context.devconf1 = omap_ctrl_readl(OMAP343X_CONTROL_DEVCONF1);
  398. control_context.csirxfe = omap_ctrl_readl(OMAP343X_CONTROL_CSIRXFE);
  399. control_context.iva2_bootaddr =
  400. omap_ctrl_readl(OMAP343X_CONTROL_IVA2_BOOTADDR);
  401. control_context.iva2_bootmod =
  402. omap_ctrl_readl(OMAP343X_CONTROL_IVA2_BOOTMOD);
  403. control_context.debobs_0 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(0));
  404. control_context.debobs_1 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(1));
  405. control_context.debobs_2 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(2));
  406. control_context.debobs_3 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(3));
  407. control_context.debobs_4 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(4));
  408. control_context.debobs_5 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(5));
  409. control_context.debobs_6 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(6));
  410. control_context.debobs_7 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(7));
  411. control_context.debobs_8 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(8));
  412. control_context.prog_io0 = omap_ctrl_readl(OMAP343X_CONTROL_PROG_IO0);
  413. control_context.prog_io1 = omap_ctrl_readl(OMAP343X_CONTROL_PROG_IO1);
  414. control_context.dss_dpll_spreading =
  415. omap_ctrl_readl(OMAP343X_CONTROL_DSS_DPLL_SPREADING);
  416. control_context.core_dpll_spreading =
  417. omap_ctrl_readl(OMAP343X_CONTROL_CORE_DPLL_SPREADING);
  418. control_context.per_dpll_spreading =
  419. omap_ctrl_readl(OMAP343X_CONTROL_PER_DPLL_SPREADING);
  420. control_context.usbhost_dpll_spreading =
  421. omap_ctrl_readl(OMAP343X_CONTROL_USBHOST_DPLL_SPREADING);
  422. control_context.pbias_lite =
  423. omap_ctrl_readl(OMAP343X_CONTROL_PBIAS_LITE);
  424. control_context.temp_sensor =
  425. omap_ctrl_readl(OMAP343X_CONTROL_TEMP_SENSOR);
  426. control_context.sramldo4 = omap_ctrl_readl(OMAP343X_CONTROL_SRAMLDO4);
  427. control_context.sramldo5 = omap_ctrl_readl(OMAP343X_CONTROL_SRAMLDO5);
  428. control_context.csi = omap_ctrl_readl(OMAP343X_CONTROL_CSI);
  429. control_context.padconf_sys_nirq =
  430. omap_ctrl_readl(OMAP343X_CONTROL_PADCONF_SYSNIRQ);
  431. return;
  432. }
  433. void omap3_control_restore_context(void)
  434. {
  435. omap_ctrl_writel(control_context.sysconfig, OMAP2_CONTROL_SYSCONFIG);
  436. omap_ctrl_writel(control_context.devconf0, OMAP2_CONTROL_DEVCONF0);
  437. omap_ctrl_writel(control_context.mem_dftrw0,
  438. OMAP343X_CONTROL_MEM_DFTRW0);
  439. omap_ctrl_writel(control_context.mem_dftrw1,
  440. OMAP343X_CONTROL_MEM_DFTRW1);
  441. omap_ctrl_writel(control_context.msuspendmux_0,
  442. OMAP2_CONTROL_MSUSPENDMUX_0);
  443. omap_ctrl_writel(control_context.msuspendmux_1,
  444. OMAP2_CONTROL_MSUSPENDMUX_1);
  445. omap_ctrl_writel(control_context.msuspendmux_2,
  446. OMAP2_CONTROL_MSUSPENDMUX_2);
  447. omap_ctrl_writel(control_context.msuspendmux_3,
  448. OMAP2_CONTROL_MSUSPENDMUX_3);
  449. omap_ctrl_writel(control_context.msuspendmux_4,
  450. OMAP2_CONTROL_MSUSPENDMUX_4);
  451. omap_ctrl_writel(control_context.msuspendmux_5,
  452. OMAP2_CONTROL_MSUSPENDMUX_5);
  453. omap_ctrl_writel(control_context.sec_ctrl, OMAP2_CONTROL_SEC_CTRL);
  454. omap_ctrl_writel(control_context.devconf1, OMAP343X_CONTROL_DEVCONF1);
  455. omap_ctrl_writel(control_context.csirxfe, OMAP343X_CONTROL_CSIRXFE);
  456. omap_ctrl_writel(control_context.iva2_bootaddr,
  457. OMAP343X_CONTROL_IVA2_BOOTADDR);
  458. omap_ctrl_writel(control_context.iva2_bootmod,
  459. OMAP343X_CONTROL_IVA2_BOOTMOD);
  460. omap_ctrl_writel(control_context.debobs_0, OMAP343X_CONTROL_DEBOBS(0));
  461. omap_ctrl_writel(control_context.debobs_1, OMAP343X_CONTROL_DEBOBS(1));
  462. omap_ctrl_writel(control_context.debobs_2, OMAP343X_CONTROL_DEBOBS(2));
  463. omap_ctrl_writel(control_context.debobs_3, OMAP343X_CONTROL_DEBOBS(3));
  464. omap_ctrl_writel(control_context.debobs_4, OMAP343X_CONTROL_DEBOBS(4));
  465. omap_ctrl_writel(control_context.debobs_5, OMAP343X_CONTROL_DEBOBS(5));
  466. omap_ctrl_writel(control_context.debobs_6, OMAP343X_CONTROL_DEBOBS(6));
  467. omap_ctrl_writel(control_context.debobs_7, OMAP343X_CONTROL_DEBOBS(7));
  468. omap_ctrl_writel(control_context.debobs_8, OMAP343X_CONTROL_DEBOBS(8));
  469. omap_ctrl_writel(control_context.prog_io0, OMAP343X_CONTROL_PROG_IO0);
  470. omap_ctrl_writel(control_context.prog_io1, OMAP343X_CONTROL_PROG_IO1);
  471. omap_ctrl_writel(control_context.dss_dpll_spreading,
  472. OMAP343X_CONTROL_DSS_DPLL_SPREADING);
  473. omap_ctrl_writel(control_context.core_dpll_spreading,
  474. OMAP343X_CONTROL_CORE_DPLL_SPREADING);
  475. omap_ctrl_writel(control_context.per_dpll_spreading,
  476. OMAP343X_CONTROL_PER_DPLL_SPREADING);
  477. omap_ctrl_writel(control_context.usbhost_dpll_spreading,
  478. OMAP343X_CONTROL_USBHOST_DPLL_SPREADING);
  479. omap_ctrl_writel(control_context.pbias_lite,
  480. OMAP343X_CONTROL_PBIAS_LITE);
  481. omap_ctrl_writel(control_context.temp_sensor,
  482. OMAP343X_CONTROL_TEMP_SENSOR);
  483. omap_ctrl_writel(control_context.sramldo4, OMAP343X_CONTROL_SRAMLDO4);
  484. omap_ctrl_writel(control_context.sramldo5, OMAP343X_CONTROL_SRAMLDO5);
  485. omap_ctrl_writel(control_context.csi, OMAP343X_CONTROL_CSI);
  486. omap_ctrl_writel(control_context.padconf_sys_nirq,
  487. OMAP343X_CONTROL_PADCONF_SYSNIRQ);
  488. return;
  489. }
  490. void omap3630_ctrl_disable_rta(void)
  491. {
  492. if (!cpu_is_omap3630())
  493. return;
  494. omap_ctrl_writel(OMAP36XX_RTA_DISABLE, OMAP36XX_CONTROL_MEM_RTA_CTRL);
  495. }
  496. /**
  497. * omap3_ctrl_save_padconf - save padconf registers to scratchpad RAM
  498. *
  499. * Tell the SCM to start saving the padconf registers, then wait for
  500. * the process to complete. Returns 0 unconditionally, although it
  501. * should also eventually be able to return -ETIMEDOUT, if the save
  502. * does not complete.
  503. *
  504. * XXX This function is missing a timeout. What should it be?
  505. */
  506. int omap3_ctrl_save_padconf(void)
  507. {
  508. u32 cpo;
  509. /* Save the padconf registers */
  510. cpo = omap_ctrl_readl(OMAP343X_CONTROL_PADCONF_OFF);
  511. cpo |= START_PADCONF_SAVE;
  512. omap_ctrl_writel(cpo, OMAP343X_CONTROL_PADCONF_OFF);
  513. /* wait for the save to complete */
  514. while (!(omap_ctrl_readl(OMAP343X_CONTROL_GENERAL_PURPOSE_STATUS)
  515. & PADCONF_SAVE_DONE))
  516. udelay(1);
  517. return 0;
  518. }
  519. /**
  520. * omap3_ctrl_set_iva_bootmode_idle - sets the IVA2 bootmode to idle
  521. *
  522. * Sets the bootmode for IVA2 to idle. This is needed by the PM code to
  523. * force disable IVA2 so that it does not prevent any low-power states.
  524. */
  525. void omap3_ctrl_set_iva_bootmode_idle(void)
  526. {
  527. omap_ctrl_writel(OMAP3_IVA2_BOOTMOD_IDLE,
  528. OMAP343X_CONTROL_IVA2_BOOTMOD);
  529. }
  530. #endif /* CONFIG_ARCH_OMAP3 && CONFIG_PM */