p1020si.dtsi 8.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409
  1. /*
  2. * P1020si Device Tree Source
  3. *
  4. * Copyright 2011 Freescale Semiconductor Inc.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License as published by the
  8. * Free Software Foundation; either version 2 of the License, or (at your
  9. * option) any later version.
  10. */
  11. /dts-v1/;
  12. / {
  13. compatible = "fsl,P1020";
  14. #address-cells = <2>;
  15. #size-cells = <2>;
  16. cpus {
  17. #address-cells = <1>;
  18. #size-cells = <0>;
  19. PowerPC,P1020@0 {
  20. device_type = "cpu";
  21. reg = <0x0>;
  22. next-level-cache = <&L2>;
  23. };
  24. PowerPC,P1020@1 {
  25. device_type = "cpu";
  26. reg = <0x1>;
  27. next-level-cache = <&L2>;
  28. };
  29. };
  30. localbus@ffe05000 {
  31. #address-cells = <2>;
  32. #size-cells = <1>;
  33. compatible = "fsl,p1020-elbc", "fsl,elbc", "simple-bus";
  34. reg = <0 0xffe05000 0 0x1000>;
  35. interrupts = <19 2>;
  36. interrupt-parent = <&mpic>;
  37. };
  38. soc@ffe00000 {
  39. #address-cells = <1>;
  40. #size-cells = <1>;
  41. device_type = "soc";
  42. compatible = "fsl,p1020-immr", "simple-bus";
  43. ranges = <0x0 0x0 0xffe00000 0x100000>;
  44. bus-frequency = <0>; // Filled out by uboot.
  45. ecm-law@0 {
  46. compatible = "fsl,ecm-law";
  47. reg = <0x0 0x1000>;
  48. fsl,num-laws = <12>;
  49. };
  50. ecm@1000 {
  51. compatible = "fsl,p1020-ecm", "fsl,ecm";
  52. reg = <0x1000 0x1000>;
  53. interrupts = <16 2>;
  54. interrupt-parent = <&mpic>;
  55. };
  56. memory-controller@2000 {
  57. compatible = "fsl,p1020-memory-controller";
  58. reg = <0x2000 0x1000>;
  59. interrupt-parent = <&mpic>;
  60. interrupts = <16 2>;
  61. };
  62. i2c@3000 {
  63. #address-cells = <1>;
  64. #size-cells = <0>;
  65. cell-index = <0>;
  66. compatible = "fsl-i2c";
  67. reg = <0x3000 0x100>;
  68. interrupts = <43 2>;
  69. interrupt-parent = <&mpic>;
  70. dfsrr;
  71. };
  72. i2c@3100 {
  73. #address-cells = <1>;
  74. #size-cells = <0>;
  75. cell-index = <1>;
  76. compatible = "fsl-i2c";
  77. reg = <0x3100 0x100>;
  78. interrupts = <43 2>;
  79. interrupt-parent = <&mpic>;
  80. dfsrr;
  81. };
  82. serial0: serial@4500 {
  83. cell-index = <0>;
  84. device_type = "serial";
  85. compatible = "ns16550";
  86. reg = <0x4500 0x100>;
  87. clock-frequency = <0>;
  88. interrupts = <42 2>;
  89. interrupt-parent = <&mpic>;
  90. };
  91. serial1: serial@4600 {
  92. cell-index = <1>;
  93. device_type = "serial";
  94. compatible = "ns16550";
  95. reg = <0x4600 0x100>;
  96. clock-frequency = <0>;
  97. interrupts = <42 2>;
  98. interrupt-parent = <&mpic>;
  99. };
  100. spi@7000 {
  101. #address-cells = <1>;
  102. #size-cells = <0>;
  103. compatible = "fsl,p1020-espi", "fsl,mpc8536-espi";
  104. reg = <0x7000 0x1000>;
  105. interrupts = <59 0x2>;
  106. interrupt-parent = <&mpic>;
  107. fsl,espi-num-chipselects = <4>;
  108. };
  109. gpio: gpio-controller@f000 {
  110. #gpio-cells = <2>;
  111. compatible = "fsl,mpc8572-gpio";
  112. reg = <0xf000 0x100>;
  113. interrupts = <47 0x2>;
  114. interrupt-parent = <&mpic>;
  115. gpio-controller;
  116. };
  117. L2: l2-cache-controller@20000 {
  118. compatible = "fsl,p1020-l2-cache-controller";
  119. reg = <0x20000 0x1000>;
  120. cache-line-size = <32>; // 32 bytes
  121. cache-size = <0x40000>; // L2,256K
  122. interrupt-parent = <&mpic>;
  123. interrupts = <16 2>;
  124. };
  125. dma@21300 {
  126. #address-cells = <1>;
  127. #size-cells = <1>;
  128. compatible = "fsl,eloplus-dma";
  129. reg = <0x21300 0x4>;
  130. ranges = <0x0 0x21100 0x200>;
  131. cell-index = <0>;
  132. dma-channel@0 {
  133. compatible = "fsl,eloplus-dma-channel";
  134. reg = <0x0 0x80>;
  135. cell-index = <0>;
  136. interrupt-parent = <&mpic>;
  137. interrupts = <20 2>;
  138. };
  139. dma-channel@80 {
  140. compatible = "fsl,eloplus-dma-channel";
  141. reg = <0x80 0x80>;
  142. cell-index = <1>;
  143. interrupt-parent = <&mpic>;
  144. interrupts = <21 2>;
  145. };
  146. dma-channel@100 {
  147. compatible = "fsl,eloplus-dma-channel";
  148. reg = <0x100 0x80>;
  149. cell-index = <2>;
  150. interrupt-parent = <&mpic>;
  151. interrupts = <22 2>;
  152. };
  153. dma-channel@180 {
  154. compatible = "fsl,eloplus-dma-channel";
  155. reg = <0x180 0x80>;
  156. cell-index = <3>;
  157. interrupt-parent = <&mpic>;
  158. interrupts = <23 2>;
  159. };
  160. };
  161. mdio@24000 {
  162. #address-cells = <1>;
  163. #size-cells = <0>;
  164. compatible = "fsl,etsec2-mdio";
  165. reg = <0x24000 0x1000 0xb0030 0x4>;
  166. };
  167. mdio@25000 {
  168. #address-cells = <1>;
  169. #size-cells = <0>;
  170. compatible = "fsl,etsec2-tbi";
  171. reg = <0x25000 0x1000 0xb1030 0x4>;
  172. };
  173. enet0: ethernet@b0000 {
  174. #address-cells = <1>;
  175. #size-cells = <1>;
  176. device_type = "network";
  177. model = "eTSEC";
  178. compatible = "fsl,etsec2";
  179. fsl,num_rx_queues = <0x8>;
  180. fsl,num_tx_queues = <0x8>;
  181. local-mac-address = [ 00 00 00 00 00 00 ];
  182. interrupt-parent = <&mpic>;
  183. queue-group@0 {
  184. #address-cells = <1>;
  185. #size-cells = <1>;
  186. reg = <0xb0000 0x1000>;
  187. interrupts = <29 2 30 2 34 2>;
  188. };
  189. queue-group@1 {
  190. #address-cells = <1>;
  191. #size-cells = <1>;
  192. reg = <0xb4000 0x1000>;
  193. interrupts = <17 2 18 2 24 2>;
  194. };
  195. };
  196. enet1: ethernet@b1000 {
  197. #address-cells = <1>;
  198. #size-cells = <1>;
  199. device_type = "network";
  200. model = "eTSEC";
  201. compatible = "fsl,etsec2";
  202. fsl,num_rx_queues = <0x8>;
  203. fsl,num_tx_queues = <0x8>;
  204. local-mac-address = [ 00 00 00 00 00 00 ];
  205. interrupt-parent = <&mpic>;
  206. queue-group@0 {
  207. #address-cells = <1>;
  208. #size-cells = <1>;
  209. reg = <0xb1000 0x1000>;
  210. interrupts = <35 2 36 2 40 2>;
  211. };
  212. queue-group@1 {
  213. #address-cells = <1>;
  214. #size-cells = <1>;
  215. reg = <0xb5000 0x1000>;
  216. interrupts = <51 2 52 2 67 2>;
  217. };
  218. };
  219. enet2: ethernet@b2000 {
  220. #address-cells = <1>;
  221. #size-cells = <1>;
  222. device_type = "network";
  223. model = "eTSEC";
  224. compatible = "fsl,etsec2";
  225. fsl,num_rx_queues = <0x8>;
  226. fsl,num_tx_queues = <0x8>;
  227. local-mac-address = [ 00 00 00 00 00 00 ];
  228. interrupt-parent = <&mpic>;
  229. queue-group@0 {
  230. #address-cells = <1>;
  231. #size-cells = <1>;
  232. reg = <0xb2000 0x1000>;
  233. interrupts = <31 2 32 2 33 2>;
  234. };
  235. queue-group@1 {
  236. #address-cells = <1>;
  237. #size-cells = <1>;
  238. reg = <0xb6000 0x1000>;
  239. interrupts = <25 2 26 2 27 2>;
  240. };
  241. };
  242. usb@22000 {
  243. #address-cells = <1>;
  244. #size-cells = <0>;
  245. compatible = "fsl-usb2-dr";
  246. reg = <0x22000 0x1000>;
  247. interrupt-parent = <&mpic>;
  248. interrupts = <28 0x2>;
  249. };
  250. /* USB2 is shared with localbus, so it must be disabled
  251. by default. We can't put 'status = "disabled";' here
  252. since U-Boot doesn't clear the status property when
  253. it enables USB2. OTOH, U-Boot does create a new node
  254. when there isn't any. So, just comment it out.
  255. usb@23000 {
  256. #address-cells = <1>;
  257. #size-cells = <0>;
  258. compatible = "fsl-usb2-dr";
  259. reg = <0x23000 0x1000>;
  260. interrupt-parent = <&mpic>;
  261. interrupts = <46 0x2>;
  262. phy_type = "ulpi";
  263. };
  264. */
  265. sdhci@2e000 {
  266. compatible = "fsl,p1020-esdhc", "fsl,esdhc";
  267. reg = <0x2e000 0x1000>;
  268. interrupts = <72 0x2>;
  269. interrupt-parent = <&mpic>;
  270. /* Filled in by U-Boot */
  271. clock-frequency = <0>;
  272. };
  273. crypto@30000 {
  274. compatible = "fsl,sec3.3", "fsl,sec3.1", "fsl,sec3.0",
  275. "fsl,sec2.4", "fsl,sec2.2", "fsl,sec2.1",
  276. "fsl,sec2.0";
  277. reg = <0x30000 0x10000>;
  278. interrupts = <45 2 58 2>;
  279. interrupt-parent = <&mpic>;
  280. fsl,num-channels = <4>;
  281. fsl,channel-fifo-len = <24>;
  282. fsl,exec-units-mask = <0x97c>;
  283. fsl,descriptor-types-mask = <0x3a30abf>;
  284. };
  285. mpic: pic@40000 {
  286. interrupt-controller;
  287. #address-cells = <0>;
  288. #interrupt-cells = <2>;
  289. reg = <0x40000 0x40000>;
  290. compatible = "chrp,open-pic";
  291. device_type = "open-pic";
  292. };
  293. msi@41600 {
  294. compatible = "fsl,p1020-msi", "fsl,mpic-msi";
  295. reg = <0x41600 0x80>;
  296. msi-available-ranges = <0 0x100>;
  297. interrupts = <
  298. 0xe0 0
  299. 0xe1 0
  300. 0xe2 0
  301. 0xe3 0
  302. 0xe4 0
  303. 0xe5 0
  304. 0xe6 0
  305. 0xe7 0>;
  306. interrupt-parent = <&mpic>;
  307. };
  308. global-utilities@e0000 { //global utilities block
  309. compatible = "fsl,p1020-guts","fsl,p2020-guts";
  310. reg = <0xe0000 0x1000>;
  311. fsl,has-rstcr;
  312. };
  313. };
  314. pci0: pcie@ffe09000 {
  315. compatible = "fsl,mpc8548-pcie";
  316. device_type = "pci";
  317. #size-cells = <2>;
  318. #address-cells = <3>;
  319. bus-range = <0 255>;
  320. clock-frequency = <33333333>;
  321. interrupt-parent = <&mpic>;
  322. interrupts = <16 2>;
  323. pcie@0 {
  324. reg = <0 0 0 0 0>;
  325. #interrupt-cells = <1>;
  326. #size-cells = <2>;
  327. #address-cells = <3>;
  328. device_type = "pci";
  329. interrupts = <16 2>;
  330. interrupt-map-mask = <0xf800 0 0 7>;
  331. interrupt-map = <
  332. /* IDSEL 0x0 */
  333. 0000 0x0 0x0 0x1 &mpic 0x4 0x1
  334. 0000 0x0 0x0 0x2 &mpic 0x5 0x1
  335. 0000 0x0 0x0 0x3 &mpic 0x6 0x1
  336. 0000 0x0 0x0 0x4 &mpic 0x7 0x1
  337. >;
  338. };
  339. };
  340. pci1: pcie@ffe0a000 {
  341. compatible = "fsl,mpc8548-pcie";
  342. device_type = "pci";
  343. #size-cells = <2>;
  344. #address-cells = <3>;
  345. bus-range = <0 255>;
  346. clock-frequency = <33333333>;
  347. interrupt-parent = <&mpic>;
  348. interrupts = <16 2>;
  349. pcie@0 {
  350. reg = <0 0 0 0 0>;
  351. #interrupt-cells = <1>;
  352. #size-cells = <2>;
  353. #address-cells = <3>;
  354. device_type = "pci";
  355. interrupts = <16 2>;
  356. interrupt-map-mask = <0xf800 0 0 7>;
  357. interrupt-map = <
  358. /* IDSEL 0x0 */
  359. 0000 0x0 0x0 0x1 &mpic 0x0 0x1
  360. 0000 0x0 0x0 0x2 &mpic 0x1 0x1
  361. 0000 0x0 0x0 0x3 &mpic 0x2 0x1
  362. 0000 0x0 0x0 0x4 &mpic 0x3 0x1
  363. >;
  364. };
  365. };
  366. };