tps65910-irq.c 5.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243
  1. /*
  2. * tps65910-irq.c -- TI TPS6591x
  3. *
  4. * Copyright 2010 Texas Instruments Inc.
  5. *
  6. * Author: Graeme Gregory <gg@slimlogic.co.uk>
  7. * Author: Jorge Eduardo Candelaria <jedu@slimlogic.co.uk>
  8. *
  9. * This program is free software; you can redistribute it and/or modify it
  10. * under the terms of the GNU General Public License as published by the
  11. * Free Software Foundation; either version 2 of the License, or (at your
  12. * option) any later version.
  13. *
  14. */
  15. #include <linux/kernel.h>
  16. #include <linux/module.h>
  17. #include <linux/init.h>
  18. #include <linux/bug.h>
  19. #include <linux/device.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/irq.h>
  22. #include <linux/irqdomain.h>
  23. #include <linux/gpio.h>
  24. #include <linux/mfd/tps65910.h>
  25. static const struct regmap_irq tps65911_irqs[] = {
  26. /* INT_STS */
  27. [TPS65911_IRQ_PWRHOLD_F] = {
  28. .mask = INT_MSK_PWRHOLD_F_IT_MSK_MASK,
  29. .reg_offset = 0,
  30. },
  31. [TPS65911_IRQ_VBAT_VMHI] = {
  32. .mask = INT_MSK_VMBHI_IT_MSK_MASK,
  33. .reg_offset = 0,
  34. },
  35. [TPS65911_IRQ_PWRON] = {
  36. .mask = INT_MSK_PWRON_IT_MSK_MASK,
  37. .reg_offset = 0,
  38. },
  39. [TPS65911_IRQ_PWRON_LP] = {
  40. .mask = INT_MSK_PWRON_LP_IT_MSK_MASK,
  41. .reg_offset = 0,
  42. },
  43. [TPS65911_IRQ_PWRHOLD_R] = {
  44. .mask = INT_MSK_PWRHOLD_R_IT_MSK_MASK,
  45. .reg_offset = 0,
  46. },
  47. [TPS65911_IRQ_HOTDIE] = {
  48. .mask = INT_MSK_HOTDIE_IT_MSK_MASK,
  49. .reg_offset = 0,
  50. },
  51. [TPS65911_IRQ_RTC_ALARM] = {
  52. .mask = INT_MSK_RTC_ALARM_IT_MSK_MASK,
  53. .reg_offset = 0,
  54. },
  55. [TPS65911_IRQ_RTC_PERIOD] = {
  56. .mask = INT_MSK_RTC_PERIOD_IT_MSK_MASK,
  57. .reg_offset = 0,
  58. },
  59. /* INT_STS2 */
  60. [TPS65911_IRQ_GPIO0_R] = {
  61. .mask = INT_MSK2_GPIO0_R_IT_MSK_MASK,
  62. .reg_offset = 1,
  63. },
  64. [TPS65911_IRQ_GPIO0_F] = {
  65. .mask = INT_MSK2_GPIO0_F_IT_MSK_MASK,
  66. .reg_offset = 1,
  67. },
  68. [TPS65911_IRQ_GPIO1_R] = {
  69. .mask = INT_MSK2_GPIO1_R_IT_MSK_MASK,
  70. .reg_offset = 1,
  71. },
  72. [TPS65911_IRQ_GPIO1_F] = {
  73. .mask = INT_MSK2_GPIO1_F_IT_MSK_MASK,
  74. .reg_offset = 1,
  75. },
  76. [TPS65911_IRQ_GPIO2_R] = {
  77. .mask = INT_MSK2_GPIO2_R_IT_MSK_MASK,
  78. .reg_offset = 1,
  79. },
  80. [TPS65911_IRQ_GPIO2_F] = {
  81. .mask = INT_MSK2_GPIO2_F_IT_MSK_MASK,
  82. .reg_offset = 1,
  83. },
  84. [TPS65911_IRQ_GPIO3_R] = {
  85. .mask = INT_MSK2_GPIO3_R_IT_MSK_MASK,
  86. .reg_offset = 1,
  87. },
  88. [TPS65911_IRQ_GPIO3_F] = {
  89. .mask = INT_MSK2_GPIO3_F_IT_MSK_MASK,
  90. .reg_offset = 1,
  91. },
  92. /* INT_STS3 */
  93. [TPS65911_IRQ_GPIO4_R] = {
  94. .mask = INT_MSK3_GPIO4_R_IT_MSK_MASK,
  95. .reg_offset = 2,
  96. },
  97. [TPS65911_IRQ_GPIO4_F] = {
  98. .mask = INT_MSK3_GPIO4_F_IT_MSK_MASK,
  99. .reg_offset = 2,
  100. },
  101. [TPS65911_IRQ_GPIO5_R] = {
  102. .mask = INT_MSK3_GPIO5_R_IT_MSK_MASK,
  103. .reg_offset = 2,
  104. },
  105. [TPS65911_IRQ_GPIO5_F] = {
  106. .mask = INT_MSK3_GPIO5_F_IT_MSK_MASK,
  107. .reg_offset = 2,
  108. },
  109. [TPS65911_IRQ_WTCHDG] = {
  110. .mask = INT_MSK3_WTCHDG_IT_MSK_MASK,
  111. .reg_offset = 2,
  112. },
  113. [TPS65911_IRQ_VMBCH2_H] = {
  114. .mask = INT_MSK3_VMBCH2_H_IT_MSK_MASK,
  115. .reg_offset = 2,
  116. },
  117. [TPS65911_IRQ_VMBCH2_L] = {
  118. .mask = INT_MSK3_VMBCH2_L_IT_MSK_MASK,
  119. .reg_offset = 2,
  120. },
  121. [TPS65911_IRQ_PWRDN] = {
  122. .mask = INT_MSK3_PWRDN_IT_MSK_MASK,
  123. .reg_offset = 2,
  124. },
  125. };
  126. static const struct regmap_irq tps65910_irqs[] = {
  127. /* INT_STS */
  128. [TPS65910_IRQ_VBAT_VMBDCH] = {
  129. .mask = TPS65910_INT_MSK_VMBDCH_IT_MSK_MASK,
  130. .reg_offset = 0,
  131. },
  132. [TPS65910_IRQ_VBAT_VMHI] = {
  133. .mask = TPS65910_INT_MSK_VMBHI_IT_MSK_MASK,
  134. .reg_offset = 0,
  135. },
  136. [TPS65910_IRQ_PWRON] = {
  137. .mask = TPS65910_INT_MSK_PWRON_IT_MSK_MASK,
  138. .reg_offset = 0,
  139. },
  140. [TPS65910_IRQ_PWRON_LP] = {
  141. .mask = TPS65910_INT_MSK_PWRON_LP_IT_MSK_MASK,
  142. .reg_offset = 0,
  143. },
  144. [TPS65910_IRQ_PWRHOLD] = {
  145. .mask = TPS65910_INT_MSK_PWRHOLD_IT_MSK_MASK,
  146. .reg_offset = 0,
  147. },
  148. [TPS65910_IRQ_HOTDIE] = {
  149. .mask = TPS65910_INT_MSK_HOTDIE_IT_MSK_MASK,
  150. .reg_offset = 0,
  151. },
  152. [TPS65910_IRQ_RTC_ALARM] = {
  153. .mask = TPS65910_INT_MSK_RTC_ALARM_IT_MSK_MASK,
  154. .reg_offset = 0,
  155. },
  156. [TPS65910_IRQ_RTC_PERIOD] = {
  157. .mask = TPS65910_INT_MSK_RTC_PERIOD_IT_MSK_MASK,
  158. .reg_offset = 0,
  159. },
  160. /* INT_STS2 */
  161. [TPS65910_IRQ_GPIO_R] = {
  162. .mask = TPS65910_INT_MSK2_GPIO0_F_IT_MSK_MASK,
  163. .reg_offset = 1,
  164. },
  165. [TPS65910_IRQ_GPIO_F] = {
  166. .mask = TPS65910_INT_MSK2_GPIO0_R_IT_MSK_MASK,
  167. .reg_offset = 1,
  168. },
  169. };
  170. static struct regmap_irq_chip tps65911_irq_chip = {
  171. .name = "tps65910",
  172. .irqs = tps65911_irqs,
  173. .num_irqs = ARRAY_SIZE(tps65911_irqs),
  174. .num_regs = 3,
  175. .irq_reg_stride = 2,
  176. .status_base = TPS65910_INT_STS,
  177. .mask_base = TPS65910_INT_MSK,
  178. .ack_base = TPS65910_INT_MSK,
  179. };
  180. static struct regmap_irq_chip tps65910_irq_chip = {
  181. .name = "tps65910",
  182. .irqs = tps65910_irqs,
  183. .num_irqs = ARRAY_SIZE(tps65910_irqs),
  184. .num_regs = 2,
  185. .irq_reg_stride = 2,
  186. .status_base = TPS65910_INT_STS,
  187. .mask_base = TPS65910_INT_MSK,
  188. .ack_base = TPS65910_INT_MSK,
  189. };
  190. int tps65910_irq_init(struct tps65910 *tps65910, int irq,
  191. struct tps65910_platform_data *pdata)
  192. {
  193. int ret = 0;
  194. static struct regmap_irq_chip *tps6591x_irqs_chip;
  195. if (!irq) {
  196. dev_warn(tps65910->dev, "No interrupt support, no core IRQ\n");
  197. return -EINVAL;
  198. }
  199. if (!pdata) {
  200. dev_warn(tps65910->dev, "No interrupt support, no pdata\n");
  201. return -EINVAL;
  202. }
  203. switch (tps65910_chip_id(tps65910)) {
  204. case TPS65910:
  205. tps6591x_irqs_chip = &tps65910_irq_chip;
  206. break;
  207. case TPS65911:
  208. tps6591x_irqs_chip = &tps65911_irq_chip;
  209. break;
  210. }
  211. tps65910->chip_irq = irq;
  212. ret = regmap_add_irq_chip(tps65910->regmap, tps65910->chip_irq,
  213. IRQF_ONESHOT, pdata->irq_base,
  214. tps6591x_irqs_chip, &tps65910->irq_data);
  215. if (ret < 0) {
  216. dev_warn(tps65910->dev,
  217. "Failed to add irq_chip %d\n", ret);
  218. return ret;
  219. }
  220. return ret;
  221. }
  222. int tps65910_irq_exit(struct tps65910 *tps65910)
  223. {
  224. if (tps65910->chip_irq > 0)
  225. regmap_del_irq_chip(tps65910->chip_irq, tps65910->irq_data);
  226. return 0;
  227. }