xhci.c 75 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441
  1. /*
  2. * xHCI host controller driver
  3. *
  4. * Copyright (C) 2008 Intel Corp.
  5. *
  6. * Author: Sarah Sharp
  7. * Some code borrowed from the Linux EHCI driver.
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. *
  13. * This program is distributed in the hope that it will be useful, but
  14. * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
  15. * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  16. * for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software Foundation,
  20. * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  21. */
  22. #include <linux/pci.h>
  23. #include <linux/irq.h>
  24. #include <linux/log2.h>
  25. #include <linux/module.h>
  26. #include <linux/moduleparam.h>
  27. #include <linux/slab.h>
  28. #include "xhci.h"
  29. #define DRIVER_AUTHOR "Sarah Sharp"
  30. #define DRIVER_DESC "'eXtensible' Host Controller (xHC) Driver"
  31. /* Some 0.95 hardware can't handle the chain bit on a Link TRB being cleared */
  32. static int link_quirk;
  33. module_param(link_quirk, int, S_IRUGO | S_IWUSR);
  34. MODULE_PARM_DESC(link_quirk, "Don't clear the chain bit on a link TRB");
  35. /* TODO: copied from ehci-hcd.c - can this be refactored? */
  36. /*
  37. * handshake - spin reading hc until handshake completes or fails
  38. * @ptr: address of hc register to be read
  39. * @mask: bits to look at in result of read
  40. * @done: value of those bits when handshake succeeds
  41. * @usec: timeout in microseconds
  42. *
  43. * Returns negative errno, or zero on success
  44. *
  45. * Success happens when the "mask" bits have the specified value (hardware
  46. * handshake done). There are two failure modes: "usec" have passed (major
  47. * hardware flakeout), or the register reads as all-ones (hardware removed).
  48. */
  49. static int handshake(struct xhci_hcd *xhci, void __iomem *ptr,
  50. u32 mask, u32 done, int usec)
  51. {
  52. u32 result;
  53. do {
  54. result = xhci_readl(xhci, ptr);
  55. if (result == ~(u32)0) /* card removed */
  56. return -ENODEV;
  57. result &= mask;
  58. if (result == done)
  59. return 0;
  60. udelay(1);
  61. usec--;
  62. } while (usec > 0);
  63. return -ETIMEDOUT;
  64. }
  65. /*
  66. * Disable interrupts and begin the xHCI halting process.
  67. */
  68. void xhci_quiesce(struct xhci_hcd *xhci)
  69. {
  70. u32 halted;
  71. u32 cmd;
  72. u32 mask;
  73. mask = ~(XHCI_IRQS);
  74. halted = xhci_readl(xhci, &xhci->op_regs->status) & STS_HALT;
  75. if (!halted)
  76. mask &= ~CMD_RUN;
  77. cmd = xhci_readl(xhci, &xhci->op_regs->command);
  78. cmd &= mask;
  79. xhci_writel(xhci, cmd, &xhci->op_regs->command);
  80. }
  81. /*
  82. * Force HC into halt state.
  83. *
  84. * Disable any IRQs and clear the run/stop bit.
  85. * HC will complete any current and actively pipelined transactions, and
  86. * should halt within 16 microframes of the run/stop bit being cleared.
  87. * Read HC Halted bit in the status register to see when the HC is finished.
  88. * XXX: shouldn't we set HC_STATE_HALT here somewhere?
  89. */
  90. int xhci_halt(struct xhci_hcd *xhci)
  91. {
  92. xhci_dbg(xhci, "// Halt the HC\n");
  93. xhci_quiesce(xhci);
  94. return handshake(xhci, &xhci->op_regs->status,
  95. STS_HALT, STS_HALT, XHCI_MAX_HALT_USEC);
  96. }
  97. /*
  98. * Set the run bit and wait for the host to be running.
  99. */
  100. int xhci_start(struct xhci_hcd *xhci)
  101. {
  102. u32 temp;
  103. int ret;
  104. temp = xhci_readl(xhci, &xhci->op_regs->command);
  105. temp |= (CMD_RUN);
  106. xhci_dbg(xhci, "// Turn on HC, cmd = 0x%x.\n",
  107. temp);
  108. xhci_writel(xhci, temp, &xhci->op_regs->command);
  109. /*
  110. * Wait for the HCHalted Status bit to be 0 to indicate the host is
  111. * running.
  112. */
  113. ret = handshake(xhci, &xhci->op_regs->status,
  114. STS_HALT, 0, XHCI_MAX_HALT_USEC);
  115. if (ret == -ETIMEDOUT)
  116. xhci_err(xhci, "Host took too long to start, "
  117. "waited %u microseconds.\n",
  118. XHCI_MAX_HALT_USEC);
  119. return ret;
  120. }
  121. /*
  122. * Reset a halted HC, and set the internal HC state to HC_STATE_HALT.
  123. *
  124. * This resets pipelines, timers, counters, state machines, etc.
  125. * Transactions will be terminated immediately, and operational registers
  126. * will be set to their defaults.
  127. */
  128. int xhci_reset(struct xhci_hcd *xhci)
  129. {
  130. u32 command;
  131. u32 state;
  132. int ret;
  133. state = xhci_readl(xhci, &xhci->op_regs->status);
  134. if ((state & STS_HALT) == 0) {
  135. xhci_warn(xhci, "Host controller not halted, aborting reset.\n");
  136. return 0;
  137. }
  138. xhci_dbg(xhci, "// Reset the HC\n");
  139. command = xhci_readl(xhci, &xhci->op_regs->command);
  140. command |= CMD_RESET;
  141. xhci_writel(xhci, command, &xhci->op_regs->command);
  142. /* XXX: Why does EHCI set this here? Shouldn't other code do this? */
  143. xhci_to_hcd(xhci)->state = HC_STATE_HALT;
  144. ret = handshake(xhci, &xhci->op_regs->command,
  145. CMD_RESET, 0, 250 * 1000);
  146. if (ret)
  147. return ret;
  148. xhci_dbg(xhci, "Wait for controller to be ready for doorbell rings\n");
  149. /*
  150. * xHCI cannot write to any doorbells or operational registers other
  151. * than status until the "Controller Not Ready" flag is cleared.
  152. */
  153. return handshake(xhci, &xhci->op_regs->status, STS_CNR, 0, 250 * 1000);
  154. }
  155. static irqreturn_t xhci_msi_irq(int irq, struct usb_hcd *hcd)
  156. {
  157. irqreturn_t ret;
  158. set_bit(HCD_FLAG_SAW_IRQ, &hcd->flags);
  159. ret = xhci_irq(hcd);
  160. return ret;
  161. }
  162. /*
  163. * Free IRQs
  164. * free all IRQs request
  165. */
  166. static void xhci_free_irq(struct xhci_hcd *xhci)
  167. {
  168. int i;
  169. struct pci_dev *pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
  170. /* return if using legacy interrupt */
  171. if (xhci_to_hcd(xhci)->irq >= 0)
  172. return;
  173. if (xhci->msix_entries) {
  174. for (i = 0; i < xhci->msix_count; i++)
  175. if (xhci->msix_entries[i].vector)
  176. free_irq(xhci->msix_entries[i].vector,
  177. xhci_to_hcd(xhci));
  178. } else if (pdev->irq >= 0)
  179. free_irq(pdev->irq, xhci_to_hcd(xhci));
  180. return;
  181. }
  182. /*
  183. * Set up MSI
  184. */
  185. static int xhci_setup_msi(struct xhci_hcd *xhci)
  186. {
  187. int ret;
  188. struct pci_dev *pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
  189. ret = pci_enable_msi(pdev);
  190. if (ret) {
  191. xhci_err(xhci, "failed to allocate MSI entry\n");
  192. return ret;
  193. }
  194. ret = request_irq(pdev->irq, (irq_handler_t)xhci_msi_irq,
  195. 0, "xhci_hcd", xhci_to_hcd(xhci));
  196. if (ret) {
  197. xhci_err(xhci, "disable MSI interrupt\n");
  198. pci_disable_msi(pdev);
  199. }
  200. return ret;
  201. }
  202. /*
  203. * Set up MSI-X
  204. */
  205. static int xhci_setup_msix(struct xhci_hcd *xhci)
  206. {
  207. int i, ret = 0;
  208. struct pci_dev *pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
  209. /*
  210. * calculate number of msi-x vectors supported.
  211. * - HCS_MAX_INTRS: the max number of interrupts the host can handle,
  212. * with max number of interrupters based on the xhci HCSPARAMS1.
  213. * - num_online_cpus: maximum msi-x vectors per CPUs core.
  214. * Add additional 1 vector to ensure always available interrupt.
  215. */
  216. xhci->msix_count = min(num_online_cpus() + 1,
  217. HCS_MAX_INTRS(xhci->hcs_params1));
  218. xhci->msix_entries =
  219. kmalloc((sizeof(struct msix_entry))*xhci->msix_count,
  220. GFP_KERNEL);
  221. if (!xhci->msix_entries) {
  222. xhci_err(xhci, "Failed to allocate MSI-X entries\n");
  223. return -ENOMEM;
  224. }
  225. for (i = 0; i < xhci->msix_count; i++) {
  226. xhci->msix_entries[i].entry = i;
  227. xhci->msix_entries[i].vector = 0;
  228. }
  229. ret = pci_enable_msix(pdev, xhci->msix_entries, xhci->msix_count);
  230. if (ret) {
  231. xhci_err(xhci, "Failed to enable MSI-X\n");
  232. goto free_entries;
  233. }
  234. for (i = 0; i < xhci->msix_count; i++) {
  235. ret = request_irq(xhci->msix_entries[i].vector,
  236. (irq_handler_t)xhci_msi_irq,
  237. 0, "xhci_hcd", xhci_to_hcd(xhci));
  238. if (ret)
  239. goto disable_msix;
  240. }
  241. return ret;
  242. disable_msix:
  243. xhci_err(xhci, "disable MSI-X interrupt\n");
  244. xhci_free_irq(xhci);
  245. pci_disable_msix(pdev);
  246. free_entries:
  247. kfree(xhci->msix_entries);
  248. xhci->msix_entries = NULL;
  249. return ret;
  250. }
  251. /* Free any IRQs and disable MSI-X */
  252. static void xhci_cleanup_msix(struct xhci_hcd *xhci)
  253. {
  254. struct pci_dev *pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
  255. xhci_free_irq(xhci);
  256. if (xhci->msix_entries) {
  257. pci_disable_msix(pdev);
  258. kfree(xhci->msix_entries);
  259. xhci->msix_entries = NULL;
  260. } else {
  261. pci_disable_msi(pdev);
  262. }
  263. return;
  264. }
  265. /*
  266. * Initialize memory for HCD and xHC (one-time init).
  267. *
  268. * Program the PAGESIZE register, initialize the device context array, create
  269. * device contexts (?), set up a command ring segment (or two?), create event
  270. * ring (one for now).
  271. */
  272. int xhci_init(struct usb_hcd *hcd)
  273. {
  274. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  275. int retval = 0;
  276. xhci_dbg(xhci, "xhci_init\n");
  277. spin_lock_init(&xhci->lock);
  278. if (link_quirk) {
  279. xhci_dbg(xhci, "QUIRK: Not clearing Link TRB chain bits.\n");
  280. xhci->quirks |= XHCI_LINK_TRB_QUIRK;
  281. } else {
  282. xhci_dbg(xhci, "xHCI doesn't need link TRB QUIRK\n");
  283. }
  284. retval = xhci_mem_init(xhci, GFP_KERNEL);
  285. xhci_dbg(xhci, "Finished xhci_init\n");
  286. return retval;
  287. }
  288. /*
  289. * Called in interrupt context when there might be work
  290. * queued on the event ring
  291. *
  292. * xhci->lock must be held by caller.
  293. */
  294. static void xhci_work(struct xhci_hcd *xhci)
  295. {
  296. u32 temp;
  297. u64 temp_64;
  298. /*
  299. * Clear the op reg interrupt status first,
  300. * so we can receive interrupts from other MSI-X interrupters.
  301. * Write 1 to clear the interrupt status.
  302. */
  303. temp = xhci_readl(xhci, &xhci->op_regs->status);
  304. temp |= STS_EINT;
  305. xhci_writel(xhci, temp, &xhci->op_regs->status);
  306. /* FIXME when MSI-X is supported and there are multiple vectors */
  307. /* Clear the MSI-X event interrupt status */
  308. /* Acknowledge the interrupt */
  309. temp = xhci_readl(xhci, &xhci->ir_set->irq_pending);
  310. temp |= 0x3;
  311. xhci_writel(xhci, temp, &xhci->ir_set->irq_pending);
  312. /* Flush posted writes */
  313. xhci_readl(xhci, &xhci->ir_set->irq_pending);
  314. if (xhci->xhc_state & XHCI_STATE_DYING)
  315. xhci_dbg(xhci, "xHCI dying, ignoring interrupt. "
  316. "Shouldn't IRQs be disabled?\n");
  317. else
  318. /* FIXME this should be a delayed service routine
  319. * that clears the EHB.
  320. */
  321. xhci_handle_event(xhci);
  322. /* Clear the event handler busy flag (RW1C); the event ring should be empty. */
  323. temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
  324. xhci_write_64(xhci, temp_64 | ERST_EHB, &xhci->ir_set->erst_dequeue);
  325. /* Flush posted writes -- FIXME is this necessary? */
  326. xhci_readl(xhci, &xhci->ir_set->irq_pending);
  327. }
  328. /*-------------------------------------------------------------------------*/
  329. /*
  330. * xHCI spec says we can get an interrupt, and if the HC has an error condition,
  331. * we might get bad data out of the event ring. Section 4.10.2.7 has a list of
  332. * indicators of an event TRB error, but we check the status *first* to be safe.
  333. */
  334. irqreturn_t xhci_irq(struct usb_hcd *hcd)
  335. {
  336. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  337. u32 temp, temp2;
  338. union xhci_trb *trb;
  339. spin_lock(&xhci->lock);
  340. trb = xhci->event_ring->dequeue;
  341. /* Check if the xHC generated the interrupt, or the irq is shared */
  342. temp = xhci_readl(xhci, &xhci->op_regs->status);
  343. temp2 = xhci_readl(xhci, &xhci->ir_set->irq_pending);
  344. if (temp == 0xffffffff && temp2 == 0xffffffff)
  345. goto hw_died;
  346. if (!(temp & STS_EINT) && !ER_IRQ_PENDING(temp2)) {
  347. spin_unlock(&xhci->lock);
  348. return IRQ_NONE;
  349. }
  350. xhci_dbg(xhci, "op reg status = %08x\n", temp);
  351. xhci_dbg(xhci, "ir set irq_pending = %08x\n", temp2);
  352. xhci_dbg(xhci, "Event ring dequeue ptr:\n");
  353. xhci_dbg(xhci, "@%llx %08x %08x %08x %08x\n",
  354. (unsigned long long)xhci_trb_virt_to_dma(xhci->event_ring->deq_seg, trb),
  355. lower_32_bits(trb->link.segment_ptr),
  356. upper_32_bits(trb->link.segment_ptr),
  357. (unsigned int) trb->link.intr_target,
  358. (unsigned int) trb->link.control);
  359. if (temp & STS_FATAL) {
  360. xhci_warn(xhci, "WARNING: Host System Error\n");
  361. xhci_halt(xhci);
  362. hw_died:
  363. xhci_to_hcd(xhci)->state = HC_STATE_HALT;
  364. spin_unlock(&xhci->lock);
  365. return -ESHUTDOWN;
  366. }
  367. xhci_work(xhci);
  368. spin_unlock(&xhci->lock);
  369. return IRQ_HANDLED;
  370. }
  371. #ifdef CONFIG_USB_XHCI_HCD_DEBUGGING
  372. void xhci_event_ring_work(unsigned long arg)
  373. {
  374. unsigned long flags;
  375. int temp;
  376. u64 temp_64;
  377. struct xhci_hcd *xhci = (struct xhci_hcd *) arg;
  378. int i, j;
  379. xhci_dbg(xhci, "Poll event ring: %lu\n", jiffies);
  380. spin_lock_irqsave(&xhci->lock, flags);
  381. temp = xhci_readl(xhci, &xhci->op_regs->status);
  382. xhci_dbg(xhci, "op reg status = 0x%x\n", temp);
  383. if (temp == 0xffffffff || (xhci->xhc_state & XHCI_STATE_DYING)) {
  384. xhci_dbg(xhci, "HW died, polling stopped.\n");
  385. spin_unlock_irqrestore(&xhci->lock, flags);
  386. return;
  387. }
  388. temp = xhci_readl(xhci, &xhci->ir_set->irq_pending);
  389. xhci_dbg(xhci, "ir_set 0 pending = 0x%x\n", temp);
  390. xhci_dbg(xhci, "No-op commands handled = %d\n", xhci->noops_handled);
  391. xhci_dbg(xhci, "HC error bitmask = 0x%x\n", xhci->error_bitmask);
  392. xhci->error_bitmask = 0;
  393. xhci_dbg(xhci, "Event ring:\n");
  394. xhci_debug_segment(xhci, xhci->event_ring->deq_seg);
  395. xhci_dbg_ring_ptrs(xhci, xhci->event_ring);
  396. temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
  397. temp_64 &= ~ERST_PTR_MASK;
  398. xhci_dbg(xhci, "ERST deq = 64'h%0lx\n", (long unsigned int) temp_64);
  399. xhci_dbg(xhci, "Command ring:\n");
  400. xhci_debug_segment(xhci, xhci->cmd_ring->deq_seg);
  401. xhci_dbg_ring_ptrs(xhci, xhci->cmd_ring);
  402. xhci_dbg_cmd_ptrs(xhci);
  403. for (i = 0; i < MAX_HC_SLOTS; ++i) {
  404. if (!xhci->devs[i])
  405. continue;
  406. for (j = 0; j < 31; ++j) {
  407. xhci_dbg_ep_rings(xhci, i, j, &xhci->devs[i]->eps[j]);
  408. }
  409. }
  410. if (xhci->noops_submitted != NUM_TEST_NOOPS)
  411. if (xhci_setup_one_noop(xhci))
  412. xhci_ring_cmd_db(xhci);
  413. spin_unlock_irqrestore(&xhci->lock, flags);
  414. if (!xhci->zombie)
  415. mod_timer(&xhci->event_ring_timer, jiffies + POLL_TIMEOUT * HZ);
  416. else
  417. xhci_dbg(xhci, "Quit polling the event ring.\n");
  418. }
  419. #endif
  420. /*
  421. * Start the HC after it was halted.
  422. *
  423. * This function is called by the USB core when the HC driver is added.
  424. * Its opposite is xhci_stop().
  425. *
  426. * xhci_init() must be called once before this function can be called.
  427. * Reset the HC, enable device slot contexts, program DCBAAP, and
  428. * set command ring pointer and event ring pointer.
  429. *
  430. * Setup MSI-X vectors and enable interrupts.
  431. */
  432. int xhci_run(struct usb_hcd *hcd)
  433. {
  434. u32 temp;
  435. u64 temp_64;
  436. u32 ret;
  437. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  438. struct pci_dev *pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
  439. void (*doorbell)(struct xhci_hcd *) = NULL;
  440. hcd->uses_new_polling = 1;
  441. xhci_dbg(xhci, "xhci_run\n");
  442. /* unregister the legacy interrupt */
  443. if (hcd->irq)
  444. free_irq(hcd->irq, hcd);
  445. hcd->irq = -1;
  446. ret = xhci_setup_msix(xhci);
  447. if (ret)
  448. /* fall back to msi*/
  449. ret = xhci_setup_msi(xhci);
  450. if (ret) {
  451. /* fall back to legacy interrupt*/
  452. ret = request_irq(pdev->irq, &usb_hcd_irq, IRQF_SHARED,
  453. hcd->irq_descr, hcd);
  454. if (ret) {
  455. xhci_err(xhci, "request interrupt %d failed\n",
  456. pdev->irq);
  457. return ret;
  458. }
  459. hcd->irq = pdev->irq;
  460. }
  461. #ifdef CONFIG_USB_XHCI_HCD_DEBUGGING
  462. init_timer(&xhci->event_ring_timer);
  463. xhci->event_ring_timer.data = (unsigned long) xhci;
  464. xhci->event_ring_timer.function = xhci_event_ring_work;
  465. /* Poll the event ring */
  466. xhci->event_ring_timer.expires = jiffies + POLL_TIMEOUT * HZ;
  467. xhci->zombie = 0;
  468. xhci_dbg(xhci, "Setting event ring polling timer\n");
  469. add_timer(&xhci->event_ring_timer);
  470. #endif
  471. xhci_dbg(xhci, "Command ring memory map follows:\n");
  472. xhci_debug_ring(xhci, xhci->cmd_ring);
  473. xhci_dbg_ring_ptrs(xhci, xhci->cmd_ring);
  474. xhci_dbg_cmd_ptrs(xhci);
  475. xhci_dbg(xhci, "ERST memory map follows:\n");
  476. xhci_dbg_erst(xhci, &xhci->erst);
  477. xhci_dbg(xhci, "Event ring:\n");
  478. xhci_debug_ring(xhci, xhci->event_ring);
  479. xhci_dbg_ring_ptrs(xhci, xhci->event_ring);
  480. temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
  481. temp_64 &= ~ERST_PTR_MASK;
  482. xhci_dbg(xhci, "ERST deq = 64'h%0lx\n", (long unsigned int) temp_64);
  483. xhci_dbg(xhci, "// Set the interrupt modulation register\n");
  484. temp = xhci_readl(xhci, &xhci->ir_set->irq_control);
  485. temp &= ~ER_IRQ_INTERVAL_MASK;
  486. temp |= (u32) 160;
  487. xhci_writel(xhci, temp, &xhci->ir_set->irq_control);
  488. /* Set the HCD state before we enable the irqs */
  489. hcd->state = HC_STATE_RUNNING;
  490. temp = xhci_readl(xhci, &xhci->op_regs->command);
  491. temp |= (CMD_EIE);
  492. xhci_dbg(xhci, "// Enable interrupts, cmd = 0x%x.\n",
  493. temp);
  494. xhci_writel(xhci, temp, &xhci->op_regs->command);
  495. temp = xhci_readl(xhci, &xhci->ir_set->irq_pending);
  496. xhci_dbg(xhci, "// Enabling event ring interrupter %p by writing 0x%x to irq_pending\n",
  497. xhci->ir_set, (unsigned int) ER_IRQ_ENABLE(temp));
  498. xhci_writel(xhci, ER_IRQ_ENABLE(temp),
  499. &xhci->ir_set->irq_pending);
  500. xhci_print_ir_set(xhci, xhci->ir_set, 0);
  501. if (NUM_TEST_NOOPS > 0)
  502. doorbell = xhci_setup_one_noop(xhci);
  503. if (xhci->quirks & XHCI_NEC_HOST)
  504. xhci_queue_vendor_command(xhci, 0, 0, 0,
  505. TRB_TYPE(TRB_NEC_GET_FW));
  506. if (xhci_start(xhci)) {
  507. xhci_halt(xhci);
  508. return -ENODEV;
  509. }
  510. if (doorbell)
  511. (*doorbell)(xhci);
  512. if (xhci->quirks & XHCI_NEC_HOST)
  513. xhci_ring_cmd_db(xhci);
  514. xhci_dbg(xhci, "Finished xhci_run\n");
  515. return 0;
  516. }
  517. /*
  518. * Stop xHCI driver.
  519. *
  520. * This function is called by the USB core when the HC driver is removed.
  521. * Its opposite is xhci_run().
  522. *
  523. * Disable device contexts, disable IRQs, and quiesce the HC.
  524. * Reset the HC, finish any completed transactions, and cleanup memory.
  525. */
  526. void xhci_stop(struct usb_hcd *hcd)
  527. {
  528. u32 temp;
  529. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  530. spin_lock_irq(&xhci->lock);
  531. xhci_halt(xhci);
  532. xhci_reset(xhci);
  533. xhci_cleanup_msix(xhci);
  534. spin_unlock_irq(&xhci->lock);
  535. #ifdef CONFIG_USB_XHCI_HCD_DEBUGGING
  536. /* Tell the event ring poll function not to reschedule */
  537. xhci->zombie = 1;
  538. del_timer_sync(&xhci->event_ring_timer);
  539. #endif
  540. xhci_dbg(xhci, "// Disabling event ring interrupts\n");
  541. temp = xhci_readl(xhci, &xhci->op_regs->status);
  542. xhci_writel(xhci, temp & ~STS_EINT, &xhci->op_regs->status);
  543. temp = xhci_readl(xhci, &xhci->ir_set->irq_pending);
  544. xhci_writel(xhci, ER_IRQ_DISABLE(temp),
  545. &xhci->ir_set->irq_pending);
  546. xhci_print_ir_set(xhci, xhci->ir_set, 0);
  547. xhci_dbg(xhci, "cleaning up memory\n");
  548. xhci_mem_cleanup(xhci);
  549. xhci_dbg(xhci, "xhci_stop completed - status = %x\n",
  550. xhci_readl(xhci, &xhci->op_regs->status));
  551. }
  552. /*
  553. * Shutdown HC (not bus-specific)
  554. *
  555. * This is called when the machine is rebooting or halting. We assume that the
  556. * machine will be powered off, and the HC's internal state will be reset.
  557. * Don't bother to free memory.
  558. */
  559. void xhci_shutdown(struct usb_hcd *hcd)
  560. {
  561. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  562. spin_lock_irq(&xhci->lock);
  563. xhci_halt(xhci);
  564. xhci_cleanup_msix(xhci);
  565. spin_unlock_irq(&xhci->lock);
  566. xhci_dbg(xhci, "xhci_shutdown completed - status = %x\n",
  567. xhci_readl(xhci, &xhci->op_regs->status));
  568. }
  569. /*-------------------------------------------------------------------------*/
  570. /**
  571. * xhci_get_endpoint_index - Used for passing endpoint bitmasks between the core and
  572. * HCDs. Find the index for an endpoint given its descriptor. Use the return
  573. * value to right shift 1 for the bitmask.
  574. *
  575. * Index = (epnum * 2) + direction - 1,
  576. * where direction = 0 for OUT, 1 for IN.
  577. * For control endpoints, the IN index is used (OUT index is unused), so
  578. * index = (epnum * 2) + direction - 1 = (epnum * 2) + 1 - 1 = (epnum * 2)
  579. */
  580. unsigned int xhci_get_endpoint_index(struct usb_endpoint_descriptor *desc)
  581. {
  582. unsigned int index;
  583. if (usb_endpoint_xfer_control(desc))
  584. index = (unsigned int) (usb_endpoint_num(desc)*2);
  585. else
  586. index = (unsigned int) (usb_endpoint_num(desc)*2) +
  587. (usb_endpoint_dir_in(desc) ? 1 : 0) - 1;
  588. return index;
  589. }
  590. /* Find the flag for this endpoint (for use in the control context). Use the
  591. * endpoint index to create a bitmask. The slot context is bit 0, endpoint 0 is
  592. * bit 1, etc.
  593. */
  594. unsigned int xhci_get_endpoint_flag(struct usb_endpoint_descriptor *desc)
  595. {
  596. return 1 << (xhci_get_endpoint_index(desc) + 1);
  597. }
  598. /* Find the flag for this endpoint (for use in the control context). Use the
  599. * endpoint index to create a bitmask. The slot context is bit 0, endpoint 0 is
  600. * bit 1, etc.
  601. */
  602. unsigned int xhci_get_endpoint_flag_from_index(unsigned int ep_index)
  603. {
  604. return 1 << (ep_index + 1);
  605. }
  606. /* Compute the last valid endpoint context index. Basically, this is the
  607. * endpoint index plus one. For slot contexts with more than valid endpoint,
  608. * we find the most significant bit set in the added contexts flags.
  609. * e.g. ep 1 IN (with epnum 0x81) => added_ctxs = 0b1000
  610. * fls(0b1000) = 4, but the endpoint context index is 3, so subtract one.
  611. */
  612. unsigned int xhci_last_valid_endpoint(u32 added_ctxs)
  613. {
  614. return fls(added_ctxs) - 1;
  615. }
  616. /* Returns 1 if the arguments are OK;
  617. * returns 0 this is a root hub; returns -EINVAL for NULL pointers.
  618. */
  619. int xhci_check_args(struct usb_hcd *hcd, struct usb_device *udev,
  620. struct usb_host_endpoint *ep, int check_ep, const char *func) {
  621. if (!hcd || (check_ep && !ep) || !udev) {
  622. printk(KERN_DEBUG "xHCI %s called with invalid args\n",
  623. func);
  624. return -EINVAL;
  625. }
  626. if (!udev->parent) {
  627. printk(KERN_DEBUG "xHCI %s called for root hub\n",
  628. func);
  629. return 0;
  630. }
  631. if (!udev->slot_id) {
  632. printk(KERN_DEBUG "xHCI %s called with unaddressed device\n",
  633. func);
  634. return -EINVAL;
  635. }
  636. return 1;
  637. }
  638. static int xhci_configure_endpoint(struct xhci_hcd *xhci,
  639. struct usb_device *udev, struct xhci_command *command,
  640. bool ctx_change, bool must_succeed);
  641. /*
  642. * Full speed devices may have a max packet size greater than 8 bytes, but the
  643. * USB core doesn't know that until it reads the first 8 bytes of the
  644. * descriptor. If the usb_device's max packet size changes after that point,
  645. * we need to issue an evaluate context command and wait on it.
  646. */
  647. static int xhci_check_maxpacket(struct xhci_hcd *xhci, unsigned int slot_id,
  648. unsigned int ep_index, struct urb *urb)
  649. {
  650. struct xhci_container_ctx *in_ctx;
  651. struct xhci_container_ctx *out_ctx;
  652. struct xhci_input_control_ctx *ctrl_ctx;
  653. struct xhci_ep_ctx *ep_ctx;
  654. int max_packet_size;
  655. int hw_max_packet_size;
  656. int ret = 0;
  657. out_ctx = xhci->devs[slot_id]->out_ctx;
  658. ep_ctx = xhci_get_ep_ctx(xhci, out_ctx, ep_index);
  659. hw_max_packet_size = MAX_PACKET_DECODED(ep_ctx->ep_info2);
  660. max_packet_size = urb->dev->ep0.desc.wMaxPacketSize;
  661. if (hw_max_packet_size != max_packet_size) {
  662. xhci_dbg(xhci, "Max Packet Size for ep 0 changed.\n");
  663. xhci_dbg(xhci, "Max packet size in usb_device = %d\n",
  664. max_packet_size);
  665. xhci_dbg(xhci, "Max packet size in xHCI HW = %d\n",
  666. hw_max_packet_size);
  667. xhci_dbg(xhci, "Issuing evaluate context command.\n");
  668. /* Set up the modified control endpoint 0 */
  669. xhci_endpoint_copy(xhci, xhci->devs[slot_id]->in_ctx,
  670. xhci->devs[slot_id]->out_ctx, ep_index);
  671. in_ctx = xhci->devs[slot_id]->in_ctx;
  672. ep_ctx = xhci_get_ep_ctx(xhci, in_ctx, ep_index);
  673. ep_ctx->ep_info2 &= ~MAX_PACKET_MASK;
  674. ep_ctx->ep_info2 |= MAX_PACKET(max_packet_size);
  675. /* Set up the input context flags for the command */
  676. /* FIXME: This won't work if a non-default control endpoint
  677. * changes max packet sizes.
  678. */
  679. ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
  680. ctrl_ctx->add_flags = EP0_FLAG;
  681. ctrl_ctx->drop_flags = 0;
  682. xhci_dbg(xhci, "Slot %d input context\n", slot_id);
  683. xhci_dbg_ctx(xhci, in_ctx, ep_index);
  684. xhci_dbg(xhci, "Slot %d output context\n", slot_id);
  685. xhci_dbg_ctx(xhci, out_ctx, ep_index);
  686. ret = xhci_configure_endpoint(xhci, urb->dev, NULL,
  687. true, false);
  688. /* Clean up the input context for later use by bandwidth
  689. * functions.
  690. */
  691. ctrl_ctx->add_flags = SLOT_FLAG;
  692. }
  693. return ret;
  694. }
  695. /*
  696. * non-error returns are a promise to giveback() the urb later
  697. * we drop ownership so next owner (or urb unlink) can get it
  698. */
  699. int xhci_urb_enqueue(struct usb_hcd *hcd, struct urb *urb, gfp_t mem_flags)
  700. {
  701. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  702. unsigned long flags;
  703. int ret = 0;
  704. unsigned int slot_id, ep_index;
  705. if (!urb || xhci_check_args(hcd, urb->dev, urb->ep, true, __func__) <= 0)
  706. return -EINVAL;
  707. slot_id = urb->dev->slot_id;
  708. ep_index = xhci_get_endpoint_index(&urb->ep->desc);
  709. if (!xhci->devs || !xhci->devs[slot_id]) {
  710. if (!in_interrupt())
  711. dev_warn(&urb->dev->dev, "WARN: urb submitted for dev with no Slot ID\n");
  712. ret = -EINVAL;
  713. goto exit;
  714. }
  715. if (!HCD_HW_ACCESSIBLE(hcd)) {
  716. if (!in_interrupt())
  717. xhci_dbg(xhci, "urb submitted during PCI suspend\n");
  718. ret = -ESHUTDOWN;
  719. goto exit;
  720. }
  721. if (usb_endpoint_xfer_control(&urb->ep->desc)) {
  722. /* Check to see if the max packet size for the default control
  723. * endpoint changed during FS device enumeration
  724. */
  725. if (urb->dev->speed == USB_SPEED_FULL) {
  726. ret = xhci_check_maxpacket(xhci, slot_id,
  727. ep_index, urb);
  728. if (ret < 0)
  729. return ret;
  730. }
  731. /* We have a spinlock and interrupts disabled, so we must pass
  732. * atomic context to this function, which may allocate memory.
  733. */
  734. spin_lock_irqsave(&xhci->lock, flags);
  735. if (xhci->xhc_state & XHCI_STATE_DYING)
  736. goto dying;
  737. ret = xhci_queue_ctrl_tx(xhci, GFP_ATOMIC, urb,
  738. slot_id, ep_index);
  739. spin_unlock_irqrestore(&xhci->lock, flags);
  740. } else if (usb_endpoint_xfer_bulk(&urb->ep->desc)) {
  741. spin_lock_irqsave(&xhci->lock, flags);
  742. if (xhci->xhc_state & XHCI_STATE_DYING)
  743. goto dying;
  744. if (xhci->devs[slot_id]->eps[ep_index].ep_state &
  745. EP_GETTING_STREAMS) {
  746. xhci_warn(xhci, "WARN: Can't enqueue URB while bulk ep "
  747. "is transitioning to using streams.\n");
  748. ret = -EINVAL;
  749. } else if (xhci->devs[slot_id]->eps[ep_index].ep_state &
  750. EP_GETTING_NO_STREAMS) {
  751. xhci_warn(xhci, "WARN: Can't enqueue URB while bulk ep "
  752. "is transitioning to "
  753. "not having streams.\n");
  754. ret = -EINVAL;
  755. } else {
  756. ret = xhci_queue_bulk_tx(xhci, GFP_ATOMIC, urb,
  757. slot_id, ep_index);
  758. }
  759. spin_unlock_irqrestore(&xhci->lock, flags);
  760. } else if (usb_endpoint_xfer_int(&urb->ep->desc)) {
  761. spin_lock_irqsave(&xhci->lock, flags);
  762. if (xhci->xhc_state & XHCI_STATE_DYING)
  763. goto dying;
  764. ret = xhci_queue_intr_tx(xhci, GFP_ATOMIC, urb,
  765. slot_id, ep_index);
  766. spin_unlock_irqrestore(&xhci->lock, flags);
  767. } else {
  768. ret = -EINVAL;
  769. }
  770. exit:
  771. return ret;
  772. dying:
  773. xhci_dbg(xhci, "Ep 0x%x: URB %p submitted for "
  774. "non-responsive xHCI host.\n",
  775. urb->ep->desc.bEndpointAddress, urb);
  776. spin_unlock_irqrestore(&xhci->lock, flags);
  777. return -ESHUTDOWN;
  778. }
  779. /*
  780. * Remove the URB's TD from the endpoint ring. This may cause the HC to stop
  781. * USB transfers, potentially stopping in the middle of a TRB buffer. The HC
  782. * should pick up where it left off in the TD, unless a Set Transfer Ring
  783. * Dequeue Pointer is issued.
  784. *
  785. * The TRBs that make up the buffers for the canceled URB will be "removed" from
  786. * the ring. Since the ring is a contiguous structure, they can't be physically
  787. * removed. Instead, there are two options:
  788. *
  789. * 1) If the HC is in the middle of processing the URB to be canceled, we
  790. * simply move the ring's dequeue pointer past those TRBs using the Set
  791. * Transfer Ring Dequeue Pointer command. This will be the common case,
  792. * when drivers timeout on the last submitted URB and attempt to cancel.
  793. *
  794. * 2) If the HC is in the middle of a different TD, we turn the TRBs into a
  795. * series of 1-TRB transfer no-op TDs. (No-ops shouldn't be chained.) The
  796. * HC will need to invalidate the any TRBs it has cached after the stop
  797. * endpoint command, as noted in the xHCI 0.95 errata.
  798. *
  799. * 3) The TD may have completed by the time the Stop Endpoint Command
  800. * completes, so software needs to handle that case too.
  801. *
  802. * This function should protect against the TD enqueueing code ringing the
  803. * doorbell while this code is waiting for a Stop Endpoint command to complete.
  804. * It also needs to account for multiple cancellations on happening at the same
  805. * time for the same endpoint.
  806. *
  807. * Note that this function can be called in any context, or so says
  808. * usb_hcd_unlink_urb()
  809. */
  810. int xhci_urb_dequeue(struct usb_hcd *hcd, struct urb *urb, int status)
  811. {
  812. unsigned long flags;
  813. int ret;
  814. u32 temp;
  815. struct xhci_hcd *xhci;
  816. struct xhci_td *td;
  817. unsigned int ep_index;
  818. struct xhci_ring *ep_ring;
  819. struct xhci_virt_ep *ep;
  820. xhci = hcd_to_xhci(hcd);
  821. spin_lock_irqsave(&xhci->lock, flags);
  822. /* Make sure the URB hasn't completed or been unlinked already */
  823. ret = usb_hcd_check_unlink_urb(hcd, urb, status);
  824. if (ret || !urb->hcpriv)
  825. goto done;
  826. temp = xhci_readl(xhci, &xhci->op_regs->status);
  827. if (temp == 0xffffffff) {
  828. xhci_dbg(xhci, "HW died, freeing TD.\n");
  829. td = (struct xhci_td *) urb->hcpriv;
  830. usb_hcd_unlink_urb_from_ep(hcd, urb);
  831. spin_unlock_irqrestore(&xhci->lock, flags);
  832. usb_hcd_giveback_urb(xhci_to_hcd(xhci), urb, -ESHUTDOWN);
  833. kfree(td);
  834. return ret;
  835. }
  836. if (xhci->xhc_state & XHCI_STATE_DYING) {
  837. xhci_dbg(xhci, "Ep 0x%x: URB %p to be canceled on "
  838. "non-responsive xHCI host.\n",
  839. urb->ep->desc.bEndpointAddress, urb);
  840. /* Let the stop endpoint command watchdog timer (which set this
  841. * state) finish cleaning up the endpoint TD lists. We must
  842. * have caught it in the middle of dropping a lock and giving
  843. * back an URB.
  844. */
  845. goto done;
  846. }
  847. xhci_dbg(xhci, "Cancel URB %p\n", urb);
  848. xhci_dbg(xhci, "Event ring:\n");
  849. xhci_debug_ring(xhci, xhci->event_ring);
  850. ep_index = xhci_get_endpoint_index(&urb->ep->desc);
  851. ep = &xhci->devs[urb->dev->slot_id]->eps[ep_index];
  852. ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
  853. if (!ep_ring) {
  854. ret = -EINVAL;
  855. goto done;
  856. }
  857. xhci_dbg(xhci, "Endpoint ring:\n");
  858. xhci_debug_ring(xhci, ep_ring);
  859. td = (struct xhci_td *) urb->hcpriv;
  860. list_add_tail(&td->cancelled_td_list, &ep->cancelled_td_list);
  861. /* Queue a stop endpoint command, but only if this is
  862. * the first cancellation to be handled.
  863. */
  864. if (!(ep->ep_state & EP_HALT_PENDING)) {
  865. ep->ep_state |= EP_HALT_PENDING;
  866. ep->stop_cmds_pending++;
  867. ep->stop_cmd_timer.expires = jiffies +
  868. XHCI_STOP_EP_CMD_TIMEOUT * HZ;
  869. add_timer(&ep->stop_cmd_timer);
  870. xhci_queue_stop_endpoint(xhci, urb->dev->slot_id, ep_index);
  871. xhci_ring_cmd_db(xhci);
  872. }
  873. done:
  874. spin_unlock_irqrestore(&xhci->lock, flags);
  875. return ret;
  876. }
  877. /* Drop an endpoint from a new bandwidth configuration for this device.
  878. * Only one call to this function is allowed per endpoint before
  879. * check_bandwidth() or reset_bandwidth() must be called.
  880. * A call to xhci_drop_endpoint() followed by a call to xhci_add_endpoint() will
  881. * add the endpoint to the schedule with possibly new parameters denoted by a
  882. * different endpoint descriptor in usb_host_endpoint.
  883. * A call to xhci_add_endpoint() followed by a call to xhci_drop_endpoint() is
  884. * not allowed.
  885. *
  886. * The USB core will not allow URBs to be queued to an endpoint that is being
  887. * disabled, so there's no need for mutual exclusion to protect
  888. * the xhci->devs[slot_id] structure.
  889. */
  890. int xhci_drop_endpoint(struct usb_hcd *hcd, struct usb_device *udev,
  891. struct usb_host_endpoint *ep)
  892. {
  893. struct xhci_hcd *xhci;
  894. struct xhci_container_ctx *in_ctx, *out_ctx;
  895. struct xhci_input_control_ctx *ctrl_ctx;
  896. struct xhci_slot_ctx *slot_ctx;
  897. unsigned int last_ctx;
  898. unsigned int ep_index;
  899. struct xhci_ep_ctx *ep_ctx;
  900. u32 drop_flag;
  901. u32 new_add_flags, new_drop_flags, new_slot_info;
  902. int ret;
  903. ret = xhci_check_args(hcd, udev, ep, 1, __func__);
  904. if (ret <= 0)
  905. return ret;
  906. xhci = hcd_to_xhci(hcd);
  907. xhci_dbg(xhci, "%s called for udev %p\n", __func__, udev);
  908. drop_flag = xhci_get_endpoint_flag(&ep->desc);
  909. if (drop_flag == SLOT_FLAG || drop_flag == EP0_FLAG) {
  910. xhci_dbg(xhci, "xHCI %s - can't drop slot or ep 0 %#x\n",
  911. __func__, drop_flag);
  912. return 0;
  913. }
  914. if (!xhci->devs || !xhci->devs[udev->slot_id]) {
  915. xhci_warn(xhci, "xHCI %s called with unaddressed device\n",
  916. __func__);
  917. return -EINVAL;
  918. }
  919. in_ctx = xhci->devs[udev->slot_id]->in_ctx;
  920. out_ctx = xhci->devs[udev->slot_id]->out_ctx;
  921. ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
  922. ep_index = xhci_get_endpoint_index(&ep->desc);
  923. ep_ctx = xhci_get_ep_ctx(xhci, out_ctx, ep_index);
  924. /* If the HC already knows the endpoint is disabled,
  925. * or the HCD has noted it is disabled, ignore this request
  926. */
  927. if ((ep_ctx->ep_info & EP_STATE_MASK) == EP_STATE_DISABLED ||
  928. ctrl_ctx->drop_flags & xhci_get_endpoint_flag(&ep->desc)) {
  929. xhci_warn(xhci, "xHCI %s called with disabled ep %p\n",
  930. __func__, ep);
  931. return 0;
  932. }
  933. ctrl_ctx->drop_flags |= drop_flag;
  934. new_drop_flags = ctrl_ctx->drop_flags;
  935. ctrl_ctx->add_flags &= ~drop_flag;
  936. new_add_flags = ctrl_ctx->add_flags;
  937. last_ctx = xhci_last_valid_endpoint(ctrl_ctx->add_flags);
  938. slot_ctx = xhci_get_slot_ctx(xhci, in_ctx);
  939. /* Update the last valid endpoint context, if we deleted the last one */
  940. if ((slot_ctx->dev_info & LAST_CTX_MASK) > LAST_CTX(last_ctx)) {
  941. slot_ctx->dev_info &= ~LAST_CTX_MASK;
  942. slot_ctx->dev_info |= LAST_CTX(last_ctx);
  943. }
  944. new_slot_info = slot_ctx->dev_info;
  945. xhci_endpoint_zero(xhci, xhci->devs[udev->slot_id], ep);
  946. xhci_dbg(xhci, "drop ep 0x%x, slot id %d, new drop flags = %#x, new add flags = %#x, new slot info = %#x\n",
  947. (unsigned int) ep->desc.bEndpointAddress,
  948. udev->slot_id,
  949. (unsigned int) new_drop_flags,
  950. (unsigned int) new_add_flags,
  951. (unsigned int) new_slot_info);
  952. return 0;
  953. }
  954. /* Add an endpoint to a new possible bandwidth configuration for this device.
  955. * Only one call to this function is allowed per endpoint before
  956. * check_bandwidth() or reset_bandwidth() must be called.
  957. * A call to xhci_drop_endpoint() followed by a call to xhci_add_endpoint() will
  958. * add the endpoint to the schedule with possibly new parameters denoted by a
  959. * different endpoint descriptor in usb_host_endpoint.
  960. * A call to xhci_add_endpoint() followed by a call to xhci_drop_endpoint() is
  961. * not allowed.
  962. *
  963. * The USB core will not allow URBs to be queued to an endpoint until the
  964. * configuration or alt setting is installed in the device, so there's no need
  965. * for mutual exclusion to protect the xhci->devs[slot_id] structure.
  966. */
  967. int xhci_add_endpoint(struct usb_hcd *hcd, struct usb_device *udev,
  968. struct usb_host_endpoint *ep)
  969. {
  970. struct xhci_hcd *xhci;
  971. struct xhci_container_ctx *in_ctx, *out_ctx;
  972. unsigned int ep_index;
  973. struct xhci_ep_ctx *ep_ctx;
  974. struct xhci_slot_ctx *slot_ctx;
  975. struct xhci_input_control_ctx *ctrl_ctx;
  976. u32 added_ctxs;
  977. unsigned int last_ctx;
  978. u32 new_add_flags, new_drop_flags, new_slot_info;
  979. int ret = 0;
  980. ret = xhci_check_args(hcd, udev, ep, 1, __func__);
  981. if (ret <= 0) {
  982. /* So we won't queue a reset ep command for a root hub */
  983. ep->hcpriv = NULL;
  984. return ret;
  985. }
  986. xhci = hcd_to_xhci(hcd);
  987. added_ctxs = xhci_get_endpoint_flag(&ep->desc);
  988. last_ctx = xhci_last_valid_endpoint(added_ctxs);
  989. if (added_ctxs == SLOT_FLAG || added_ctxs == EP0_FLAG) {
  990. /* FIXME when we have to issue an evaluate endpoint command to
  991. * deal with ep0 max packet size changing once we get the
  992. * descriptors
  993. */
  994. xhci_dbg(xhci, "xHCI %s - can't add slot or ep 0 %#x\n",
  995. __func__, added_ctxs);
  996. return 0;
  997. }
  998. if (!xhci->devs || !xhci->devs[udev->slot_id]) {
  999. xhci_warn(xhci, "xHCI %s called with unaddressed device\n",
  1000. __func__);
  1001. return -EINVAL;
  1002. }
  1003. in_ctx = xhci->devs[udev->slot_id]->in_ctx;
  1004. out_ctx = xhci->devs[udev->slot_id]->out_ctx;
  1005. ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
  1006. ep_index = xhci_get_endpoint_index(&ep->desc);
  1007. ep_ctx = xhci_get_ep_ctx(xhci, out_ctx, ep_index);
  1008. /* If the HCD has already noted the endpoint is enabled,
  1009. * ignore this request.
  1010. */
  1011. if (ctrl_ctx->add_flags & xhci_get_endpoint_flag(&ep->desc)) {
  1012. xhci_warn(xhci, "xHCI %s called with enabled ep %p\n",
  1013. __func__, ep);
  1014. return 0;
  1015. }
  1016. /*
  1017. * Configuration and alternate setting changes must be done in
  1018. * process context, not interrupt context (or so documenation
  1019. * for usb_set_interface() and usb_set_configuration() claim).
  1020. */
  1021. if (xhci_endpoint_init(xhci, xhci->devs[udev->slot_id],
  1022. udev, ep, GFP_NOIO) < 0) {
  1023. dev_dbg(&udev->dev, "%s - could not initialize ep %#x\n",
  1024. __func__, ep->desc.bEndpointAddress);
  1025. return -ENOMEM;
  1026. }
  1027. ctrl_ctx->add_flags |= added_ctxs;
  1028. new_add_flags = ctrl_ctx->add_flags;
  1029. /* If xhci_endpoint_disable() was called for this endpoint, but the
  1030. * xHC hasn't been notified yet through the check_bandwidth() call,
  1031. * this re-adds a new state for the endpoint from the new endpoint
  1032. * descriptors. We must drop and re-add this endpoint, so we leave the
  1033. * drop flags alone.
  1034. */
  1035. new_drop_flags = ctrl_ctx->drop_flags;
  1036. slot_ctx = xhci_get_slot_ctx(xhci, in_ctx);
  1037. /* Update the last valid endpoint context, if we just added one past */
  1038. if ((slot_ctx->dev_info & LAST_CTX_MASK) < LAST_CTX(last_ctx)) {
  1039. slot_ctx->dev_info &= ~LAST_CTX_MASK;
  1040. slot_ctx->dev_info |= LAST_CTX(last_ctx);
  1041. }
  1042. new_slot_info = slot_ctx->dev_info;
  1043. /* Store the usb_device pointer for later use */
  1044. ep->hcpriv = udev;
  1045. xhci_dbg(xhci, "add ep 0x%x, slot id %d, new drop flags = %#x, new add flags = %#x, new slot info = %#x\n",
  1046. (unsigned int) ep->desc.bEndpointAddress,
  1047. udev->slot_id,
  1048. (unsigned int) new_drop_flags,
  1049. (unsigned int) new_add_flags,
  1050. (unsigned int) new_slot_info);
  1051. return 0;
  1052. }
  1053. static void xhci_zero_in_ctx(struct xhci_hcd *xhci, struct xhci_virt_device *virt_dev)
  1054. {
  1055. struct xhci_input_control_ctx *ctrl_ctx;
  1056. struct xhci_ep_ctx *ep_ctx;
  1057. struct xhci_slot_ctx *slot_ctx;
  1058. int i;
  1059. /* When a device's add flag and drop flag are zero, any subsequent
  1060. * configure endpoint command will leave that endpoint's state
  1061. * untouched. Make sure we don't leave any old state in the input
  1062. * endpoint contexts.
  1063. */
  1064. ctrl_ctx = xhci_get_input_control_ctx(xhci, virt_dev->in_ctx);
  1065. ctrl_ctx->drop_flags = 0;
  1066. ctrl_ctx->add_flags = 0;
  1067. slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->in_ctx);
  1068. slot_ctx->dev_info &= ~LAST_CTX_MASK;
  1069. /* Endpoint 0 is always valid */
  1070. slot_ctx->dev_info |= LAST_CTX(1);
  1071. for (i = 1; i < 31; ++i) {
  1072. ep_ctx = xhci_get_ep_ctx(xhci, virt_dev->in_ctx, i);
  1073. ep_ctx->ep_info = 0;
  1074. ep_ctx->ep_info2 = 0;
  1075. ep_ctx->deq = 0;
  1076. ep_ctx->tx_info = 0;
  1077. }
  1078. }
  1079. static int xhci_configure_endpoint_result(struct xhci_hcd *xhci,
  1080. struct usb_device *udev, int *cmd_status)
  1081. {
  1082. int ret;
  1083. switch (*cmd_status) {
  1084. case COMP_ENOMEM:
  1085. dev_warn(&udev->dev, "Not enough host controller resources "
  1086. "for new device state.\n");
  1087. ret = -ENOMEM;
  1088. /* FIXME: can we allocate more resources for the HC? */
  1089. break;
  1090. case COMP_BW_ERR:
  1091. dev_warn(&udev->dev, "Not enough bandwidth "
  1092. "for new device state.\n");
  1093. ret = -ENOSPC;
  1094. /* FIXME: can we go back to the old state? */
  1095. break;
  1096. case COMP_TRB_ERR:
  1097. /* the HCD set up something wrong */
  1098. dev_warn(&udev->dev, "ERROR: Endpoint drop flag = 0, "
  1099. "add flag = 1, "
  1100. "and endpoint is not disabled.\n");
  1101. ret = -EINVAL;
  1102. break;
  1103. case COMP_SUCCESS:
  1104. dev_dbg(&udev->dev, "Successful Endpoint Configure command\n");
  1105. ret = 0;
  1106. break;
  1107. default:
  1108. xhci_err(xhci, "ERROR: unexpected command completion "
  1109. "code 0x%x.\n", *cmd_status);
  1110. ret = -EINVAL;
  1111. break;
  1112. }
  1113. return ret;
  1114. }
  1115. static int xhci_evaluate_context_result(struct xhci_hcd *xhci,
  1116. struct usb_device *udev, int *cmd_status)
  1117. {
  1118. int ret;
  1119. struct xhci_virt_device *virt_dev = xhci->devs[udev->slot_id];
  1120. switch (*cmd_status) {
  1121. case COMP_EINVAL:
  1122. dev_warn(&udev->dev, "WARN: xHCI driver setup invalid evaluate "
  1123. "context command.\n");
  1124. ret = -EINVAL;
  1125. break;
  1126. case COMP_EBADSLT:
  1127. dev_warn(&udev->dev, "WARN: slot not enabled for"
  1128. "evaluate context command.\n");
  1129. case COMP_CTX_STATE:
  1130. dev_warn(&udev->dev, "WARN: invalid context state for "
  1131. "evaluate context command.\n");
  1132. xhci_dbg_ctx(xhci, virt_dev->out_ctx, 1);
  1133. ret = -EINVAL;
  1134. break;
  1135. case COMP_SUCCESS:
  1136. dev_dbg(&udev->dev, "Successful evaluate context command\n");
  1137. ret = 0;
  1138. break;
  1139. default:
  1140. xhci_err(xhci, "ERROR: unexpected command completion "
  1141. "code 0x%x.\n", *cmd_status);
  1142. ret = -EINVAL;
  1143. break;
  1144. }
  1145. return ret;
  1146. }
  1147. /* Issue a configure endpoint command or evaluate context command
  1148. * and wait for it to finish.
  1149. */
  1150. static int xhci_configure_endpoint(struct xhci_hcd *xhci,
  1151. struct usb_device *udev,
  1152. struct xhci_command *command,
  1153. bool ctx_change, bool must_succeed)
  1154. {
  1155. int ret;
  1156. int timeleft;
  1157. unsigned long flags;
  1158. struct xhci_container_ctx *in_ctx;
  1159. struct completion *cmd_completion;
  1160. int *cmd_status;
  1161. struct xhci_virt_device *virt_dev;
  1162. spin_lock_irqsave(&xhci->lock, flags);
  1163. virt_dev = xhci->devs[udev->slot_id];
  1164. if (command) {
  1165. in_ctx = command->in_ctx;
  1166. cmd_completion = command->completion;
  1167. cmd_status = &command->status;
  1168. command->command_trb = xhci->cmd_ring->enqueue;
  1169. list_add_tail(&command->cmd_list, &virt_dev->cmd_list);
  1170. } else {
  1171. in_ctx = virt_dev->in_ctx;
  1172. cmd_completion = &virt_dev->cmd_completion;
  1173. cmd_status = &virt_dev->cmd_status;
  1174. }
  1175. init_completion(cmd_completion);
  1176. if (!ctx_change)
  1177. ret = xhci_queue_configure_endpoint(xhci, in_ctx->dma,
  1178. udev->slot_id, must_succeed);
  1179. else
  1180. ret = xhci_queue_evaluate_context(xhci, in_ctx->dma,
  1181. udev->slot_id);
  1182. if (ret < 0) {
  1183. if (command)
  1184. list_del(&command->cmd_list);
  1185. spin_unlock_irqrestore(&xhci->lock, flags);
  1186. xhci_dbg(xhci, "FIXME allocate a new ring segment\n");
  1187. return -ENOMEM;
  1188. }
  1189. xhci_ring_cmd_db(xhci);
  1190. spin_unlock_irqrestore(&xhci->lock, flags);
  1191. /* Wait for the configure endpoint command to complete */
  1192. timeleft = wait_for_completion_interruptible_timeout(
  1193. cmd_completion,
  1194. USB_CTRL_SET_TIMEOUT);
  1195. if (timeleft <= 0) {
  1196. xhci_warn(xhci, "%s while waiting for %s command\n",
  1197. timeleft == 0 ? "Timeout" : "Signal",
  1198. ctx_change == 0 ?
  1199. "configure endpoint" :
  1200. "evaluate context");
  1201. /* FIXME cancel the configure endpoint command */
  1202. return -ETIME;
  1203. }
  1204. if (!ctx_change)
  1205. return xhci_configure_endpoint_result(xhci, udev, cmd_status);
  1206. return xhci_evaluate_context_result(xhci, udev, cmd_status);
  1207. }
  1208. /* Called after one or more calls to xhci_add_endpoint() or
  1209. * xhci_drop_endpoint(). If this call fails, the USB core is expected
  1210. * to call xhci_reset_bandwidth().
  1211. *
  1212. * Since we are in the middle of changing either configuration or
  1213. * installing a new alt setting, the USB core won't allow URBs to be
  1214. * enqueued for any endpoint on the old config or interface. Nothing
  1215. * else should be touching the xhci->devs[slot_id] structure, so we
  1216. * don't need to take the xhci->lock for manipulating that.
  1217. */
  1218. int xhci_check_bandwidth(struct usb_hcd *hcd, struct usb_device *udev)
  1219. {
  1220. int i;
  1221. int ret = 0;
  1222. struct xhci_hcd *xhci;
  1223. struct xhci_virt_device *virt_dev;
  1224. struct xhci_input_control_ctx *ctrl_ctx;
  1225. struct xhci_slot_ctx *slot_ctx;
  1226. ret = xhci_check_args(hcd, udev, NULL, 0, __func__);
  1227. if (ret <= 0)
  1228. return ret;
  1229. xhci = hcd_to_xhci(hcd);
  1230. if (!udev->slot_id || !xhci->devs || !xhci->devs[udev->slot_id]) {
  1231. xhci_warn(xhci, "xHCI %s called with unaddressed device\n",
  1232. __func__);
  1233. return -EINVAL;
  1234. }
  1235. xhci_dbg(xhci, "%s called for udev %p\n", __func__, udev);
  1236. virt_dev = xhci->devs[udev->slot_id];
  1237. /* See section 4.6.6 - A0 = 1; A1 = D0 = D1 = 0 */
  1238. ctrl_ctx = xhci_get_input_control_ctx(xhci, virt_dev->in_ctx);
  1239. ctrl_ctx->add_flags |= SLOT_FLAG;
  1240. ctrl_ctx->add_flags &= ~EP0_FLAG;
  1241. ctrl_ctx->drop_flags &= ~SLOT_FLAG;
  1242. ctrl_ctx->drop_flags &= ~EP0_FLAG;
  1243. xhci_dbg(xhci, "New Input Control Context:\n");
  1244. slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->in_ctx);
  1245. xhci_dbg_ctx(xhci, virt_dev->in_ctx,
  1246. LAST_CTX_TO_EP_NUM(slot_ctx->dev_info));
  1247. ret = xhci_configure_endpoint(xhci, udev, NULL,
  1248. false, false);
  1249. if (ret) {
  1250. /* Callee should call reset_bandwidth() */
  1251. return ret;
  1252. }
  1253. xhci_dbg(xhci, "Output context after successful config ep cmd:\n");
  1254. xhci_dbg_ctx(xhci, virt_dev->out_ctx,
  1255. LAST_CTX_TO_EP_NUM(slot_ctx->dev_info));
  1256. xhci_zero_in_ctx(xhci, virt_dev);
  1257. /* Install new rings and free or cache any old rings */
  1258. for (i = 1; i < 31; ++i) {
  1259. if (!virt_dev->eps[i].new_ring)
  1260. continue;
  1261. /* Only cache or free the old ring if it exists.
  1262. * It may not if this is the first add of an endpoint.
  1263. */
  1264. if (virt_dev->eps[i].ring) {
  1265. xhci_free_or_cache_endpoint_ring(xhci, virt_dev, i);
  1266. }
  1267. virt_dev->eps[i].ring = virt_dev->eps[i].new_ring;
  1268. virt_dev->eps[i].new_ring = NULL;
  1269. }
  1270. return ret;
  1271. }
  1272. void xhci_reset_bandwidth(struct usb_hcd *hcd, struct usb_device *udev)
  1273. {
  1274. struct xhci_hcd *xhci;
  1275. struct xhci_virt_device *virt_dev;
  1276. int i, ret;
  1277. ret = xhci_check_args(hcd, udev, NULL, 0, __func__);
  1278. if (ret <= 0)
  1279. return;
  1280. xhci = hcd_to_xhci(hcd);
  1281. if (!xhci->devs || !xhci->devs[udev->slot_id]) {
  1282. xhci_warn(xhci, "xHCI %s called with unaddressed device\n",
  1283. __func__);
  1284. return;
  1285. }
  1286. xhci_dbg(xhci, "%s called for udev %p\n", __func__, udev);
  1287. virt_dev = xhci->devs[udev->slot_id];
  1288. /* Free any rings allocated for added endpoints */
  1289. for (i = 0; i < 31; ++i) {
  1290. if (virt_dev->eps[i].new_ring) {
  1291. xhci_ring_free(xhci, virt_dev->eps[i].new_ring);
  1292. virt_dev->eps[i].new_ring = NULL;
  1293. }
  1294. }
  1295. xhci_zero_in_ctx(xhci, virt_dev);
  1296. }
  1297. static void xhci_setup_input_ctx_for_config_ep(struct xhci_hcd *xhci,
  1298. struct xhci_container_ctx *in_ctx,
  1299. struct xhci_container_ctx *out_ctx,
  1300. u32 add_flags, u32 drop_flags)
  1301. {
  1302. struct xhci_input_control_ctx *ctrl_ctx;
  1303. ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
  1304. ctrl_ctx->add_flags = add_flags;
  1305. ctrl_ctx->drop_flags = drop_flags;
  1306. xhci_slot_copy(xhci, in_ctx, out_ctx);
  1307. ctrl_ctx->add_flags |= SLOT_FLAG;
  1308. xhci_dbg(xhci, "Input Context:\n");
  1309. xhci_dbg_ctx(xhci, in_ctx, xhci_last_valid_endpoint(add_flags));
  1310. }
  1311. void xhci_setup_input_ctx_for_quirk(struct xhci_hcd *xhci,
  1312. unsigned int slot_id, unsigned int ep_index,
  1313. struct xhci_dequeue_state *deq_state)
  1314. {
  1315. struct xhci_container_ctx *in_ctx;
  1316. struct xhci_ep_ctx *ep_ctx;
  1317. u32 added_ctxs;
  1318. dma_addr_t addr;
  1319. xhci_endpoint_copy(xhci, xhci->devs[slot_id]->in_ctx,
  1320. xhci->devs[slot_id]->out_ctx, ep_index);
  1321. in_ctx = xhci->devs[slot_id]->in_ctx;
  1322. ep_ctx = xhci_get_ep_ctx(xhci, in_ctx, ep_index);
  1323. addr = xhci_trb_virt_to_dma(deq_state->new_deq_seg,
  1324. deq_state->new_deq_ptr);
  1325. if (addr == 0) {
  1326. xhci_warn(xhci, "WARN Cannot submit config ep after "
  1327. "reset ep command\n");
  1328. xhci_warn(xhci, "WARN deq seg = %p, deq ptr = %p\n",
  1329. deq_state->new_deq_seg,
  1330. deq_state->new_deq_ptr);
  1331. return;
  1332. }
  1333. ep_ctx->deq = addr | deq_state->new_cycle_state;
  1334. added_ctxs = xhci_get_endpoint_flag_from_index(ep_index);
  1335. xhci_setup_input_ctx_for_config_ep(xhci, xhci->devs[slot_id]->in_ctx,
  1336. xhci->devs[slot_id]->out_ctx, added_ctxs, added_ctxs);
  1337. }
  1338. void xhci_cleanup_stalled_ring(struct xhci_hcd *xhci,
  1339. struct usb_device *udev, unsigned int ep_index)
  1340. {
  1341. struct xhci_dequeue_state deq_state;
  1342. struct xhci_virt_ep *ep;
  1343. xhci_dbg(xhci, "Cleaning up stalled endpoint ring\n");
  1344. ep = &xhci->devs[udev->slot_id]->eps[ep_index];
  1345. /* We need to move the HW's dequeue pointer past this TD,
  1346. * or it will attempt to resend it on the next doorbell ring.
  1347. */
  1348. xhci_find_new_dequeue_state(xhci, udev->slot_id,
  1349. ep_index, ep->stopped_stream, ep->stopped_td,
  1350. &deq_state);
  1351. /* HW with the reset endpoint quirk will use the saved dequeue state to
  1352. * issue a configure endpoint command later.
  1353. */
  1354. if (!(xhci->quirks & XHCI_RESET_EP_QUIRK)) {
  1355. xhci_dbg(xhci, "Queueing new dequeue state\n");
  1356. xhci_queue_new_dequeue_state(xhci, udev->slot_id,
  1357. ep_index, ep->stopped_stream, &deq_state);
  1358. } else {
  1359. /* Better hope no one uses the input context between now and the
  1360. * reset endpoint completion!
  1361. * XXX: No idea how this hardware will react when stream rings
  1362. * are enabled.
  1363. */
  1364. xhci_dbg(xhci, "Setting up input context for "
  1365. "configure endpoint command\n");
  1366. xhci_setup_input_ctx_for_quirk(xhci, udev->slot_id,
  1367. ep_index, &deq_state);
  1368. }
  1369. }
  1370. /* Deal with stalled endpoints. The core should have sent the control message
  1371. * to clear the halt condition. However, we need to make the xHCI hardware
  1372. * reset its sequence number, since a device will expect a sequence number of
  1373. * zero after the halt condition is cleared.
  1374. * Context: in_interrupt
  1375. */
  1376. void xhci_endpoint_reset(struct usb_hcd *hcd,
  1377. struct usb_host_endpoint *ep)
  1378. {
  1379. struct xhci_hcd *xhci;
  1380. struct usb_device *udev;
  1381. unsigned int ep_index;
  1382. unsigned long flags;
  1383. int ret;
  1384. struct xhci_virt_ep *virt_ep;
  1385. xhci = hcd_to_xhci(hcd);
  1386. udev = (struct usb_device *) ep->hcpriv;
  1387. /* Called with a root hub endpoint (or an endpoint that wasn't added
  1388. * with xhci_add_endpoint()
  1389. */
  1390. if (!ep->hcpriv)
  1391. return;
  1392. ep_index = xhci_get_endpoint_index(&ep->desc);
  1393. virt_ep = &xhci->devs[udev->slot_id]->eps[ep_index];
  1394. if (!virt_ep->stopped_td) {
  1395. xhci_dbg(xhci, "Endpoint 0x%x not halted, refusing to reset.\n",
  1396. ep->desc.bEndpointAddress);
  1397. return;
  1398. }
  1399. if (usb_endpoint_xfer_control(&ep->desc)) {
  1400. xhci_dbg(xhci, "Control endpoint stall already handled.\n");
  1401. return;
  1402. }
  1403. xhci_dbg(xhci, "Queueing reset endpoint command\n");
  1404. spin_lock_irqsave(&xhci->lock, flags);
  1405. ret = xhci_queue_reset_ep(xhci, udev->slot_id, ep_index);
  1406. /*
  1407. * Can't change the ring dequeue pointer until it's transitioned to the
  1408. * stopped state, which is only upon a successful reset endpoint
  1409. * command. Better hope that last command worked!
  1410. */
  1411. if (!ret) {
  1412. xhci_cleanup_stalled_ring(xhci, udev, ep_index);
  1413. kfree(virt_ep->stopped_td);
  1414. xhci_ring_cmd_db(xhci);
  1415. }
  1416. virt_ep->stopped_td = NULL;
  1417. virt_ep->stopped_trb = NULL;
  1418. virt_ep->stopped_stream = 0;
  1419. spin_unlock_irqrestore(&xhci->lock, flags);
  1420. if (ret)
  1421. xhci_warn(xhci, "FIXME allocate a new ring segment\n");
  1422. }
  1423. static int xhci_check_streams_endpoint(struct xhci_hcd *xhci,
  1424. struct usb_device *udev, struct usb_host_endpoint *ep,
  1425. unsigned int slot_id)
  1426. {
  1427. int ret;
  1428. unsigned int ep_index;
  1429. unsigned int ep_state;
  1430. if (!ep)
  1431. return -EINVAL;
  1432. ret = xhci_check_args(xhci_to_hcd(xhci), udev, ep, 1, __func__);
  1433. if (ret <= 0)
  1434. return -EINVAL;
  1435. if (ep->ss_ep_comp.bmAttributes == 0) {
  1436. xhci_warn(xhci, "WARN: SuperSpeed Endpoint Companion"
  1437. " descriptor for ep 0x%x does not support streams\n",
  1438. ep->desc.bEndpointAddress);
  1439. return -EINVAL;
  1440. }
  1441. ep_index = xhci_get_endpoint_index(&ep->desc);
  1442. ep_state = xhci->devs[slot_id]->eps[ep_index].ep_state;
  1443. if (ep_state & EP_HAS_STREAMS ||
  1444. ep_state & EP_GETTING_STREAMS) {
  1445. xhci_warn(xhci, "WARN: SuperSpeed bulk endpoint 0x%x "
  1446. "already has streams set up.\n",
  1447. ep->desc.bEndpointAddress);
  1448. xhci_warn(xhci, "Send email to xHCI maintainer and ask for "
  1449. "dynamic stream context array reallocation.\n");
  1450. return -EINVAL;
  1451. }
  1452. if (!list_empty(&xhci->devs[slot_id]->eps[ep_index].ring->td_list)) {
  1453. xhci_warn(xhci, "Cannot setup streams for SuperSpeed bulk "
  1454. "endpoint 0x%x; URBs are pending.\n",
  1455. ep->desc.bEndpointAddress);
  1456. return -EINVAL;
  1457. }
  1458. return 0;
  1459. }
  1460. static void xhci_calculate_streams_entries(struct xhci_hcd *xhci,
  1461. unsigned int *num_streams, unsigned int *num_stream_ctxs)
  1462. {
  1463. unsigned int max_streams;
  1464. /* The stream context array size must be a power of two */
  1465. *num_stream_ctxs = roundup_pow_of_two(*num_streams);
  1466. /*
  1467. * Find out how many primary stream array entries the host controller
  1468. * supports. Later we may use secondary stream arrays (similar to 2nd
  1469. * level page entries), but that's an optional feature for xHCI host
  1470. * controllers. xHCs must support at least 4 stream IDs.
  1471. */
  1472. max_streams = HCC_MAX_PSA(xhci->hcc_params);
  1473. if (*num_stream_ctxs > max_streams) {
  1474. xhci_dbg(xhci, "xHCI HW only supports %u stream ctx entries.\n",
  1475. max_streams);
  1476. *num_stream_ctxs = max_streams;
  1477. *num_streams = max_streams;
  1478. }
  1479. }
  1480. /* Returns an error code if one of the endpoint already has streams.
  1481. * This does not change any data structures, it only checks and gathers
  1482. * information.
  1483. */
  1484. static int xhci_calculate_streams_and_bitmask(struct xhci_hcd *xhci,
  1485. struct usb_device *udev,
  1486. struct usb_host_endpoint **eps, unsigned int num_eps,
  1487. unsigned int *num_streams, u32 *changed_ep_bitmask)
  1488. {
  1489. unsigned int max_streams;
  1490. unsigned int endpoint_flag;
  1491. int i;
  1492. int ret;
  1493. for (i = 0; i < num_eps; i++) {
  1494. ret = xhci_check_streams_endpoint(xhci, udev,
  1495. eps[i], udev->slot_id);
  1496. if (ret < 0)
  1497. return ret;
  1498. max_streams = USB_SS_MAX_STREAMS(
  1499. eps[i]->ss_ep_comp.bmAttributes);
  1500. if (max_streams < (*num_streams - 1)) {
  1501. xhci_dbg(xhci, "Ep 0x%x only supports %u stream IDs.\n",
  1502. eps[i]->desc.bEndpointAddress,
  1503. max_streams);
  1504. *num_streams = max_streams+1;
  1505. }
  1506. endpoint_flag = xhci_get_endpoint_flag(&eps[i]->desc);
  1507. if (*changed_ep_bitmask & endpoint_flag)
  1508. return -EINVAL;
  1509. *changed_ep_bitmask |= endpoint_flag;
  1510. }
  1511. return 0;
  1512. }
  1513. static u32 xhci_calculate_no_streams_bitmask(struct xhci_hcd *xhci,
  1514. struct usb_device *udev,
  1515. struct usb_host_endpoint **eps, unsigned int num_eps)
  1516. {
  1517. u32 changed_ep_bitmask = 0;
  1518. unsigned int slot_id;
  1519. unsigned int ep_index;
  1520. unsigned int ep_state;
  1521. int i;
  1522. slot_id = udev->slot_id;
  1523. if (!xhci->devs[slot_id])
  1524. return 0;
  1525. for (i = 0; i < num_eps; i++) {
  1526. ep_index = xhci_get_endpoint_index(&eps[i]->desc);
  1527. ep_state = xhci->devs[slot_id]->eps[ep_index].ep_state;
  1528. /* Are streams already being freed for the endpoint? */
  1529. if (ep_state & EP_GETTING_NO_STREAMS) {
  1530. xhci_warn(xhci, "WARN Can't disable streams for "
  1531. "endpoint 0x%x\n, "
  1532. "streams are being disabled already.",
  1533. eps[i]->desc.bEndpointAddress);
  1534. return 0;
  1535. }
  1536. /* Are there actually any streams to free? */
  1537. if (!(ep_state & EP_HAS_STREAMS) &&
  1538. !(ep_state & EP_GETTING_STREAMS)) {
  1539. xhci_warn(xhci, "WARN Can't disable streams for "
  1540. "endpoint 0x%x\n, "
  1541. "streams are already disabled!",
  1542. eps[i]->desc.bEndpointAddress);
  1543. xhci_warn(xhci, "WARN xhci_free_streams() called "
  1544. "with non-streams endpoint\n");
  1545. return 0;
  1546. }
  1547. changed_ep_bitmask |= xhci_get_endpoint_flag(&eps[i]->desc);
  1548. }
  1549. return changed_ep_bitmask;
  1550. }
  1551. /*
  1552. * The USB device drivers use this function (though the HCD interface in USB
  1553. * core) to prepare a set of bulk endpoints to use streams. Streams are used to
  1554. * coordinate mass storage command queueing across multiple endpoints (basically
  1555. * a stream ID == a task ID).
  1556. *
  1557. * Setting up streams involves allocating the same size stream context array
  1558. * for each endpoint and issuing a configure endpoint command for all endpoints.
  1559. *
  1560. * Don't allow the call to succeed if one endpoint only supports one stream
  1561. * (which means it doesn't support streams at all).
  1562. *
  1563. * Drivers may get less stream IDs than they asked for, if the host controller
  1564. * hardware or endpoints claim they can't support the number of requested
  1565. * stream IDs.
  1566. */
  1567. int xhci_alloc_streams(struct usb_hcd *hcd, struct usb_device *udev,
  1568. struct usb_host_endpoint **eps, unsigned int num_eps,
  1569. unsigned int num_streams, gfp_t mem_flags)
  1570. {
  1571. int i, ret;
  1572. struct xhci_hcd *xhci;
  1573. struct xhci_virt_device *vdev;
  1574. struct xhci_command *config_cmd;
  1575. unsigned int ep_index;
  1576. unsigned int num_stream_ctxs;
  1577. unsigned long flags;
  1578. u32 changed_ep_bitmask = 0;
  1579. if (!eps)
  1580. return -EINVAL;
  1581. /* Add one to the number of streams requested to account for
  1582. * stream 0 that is reserved for xHCI usage.
  1583. */
  1584. num_streams += 1;
  1585. xhci = hcd_to_xhci(hcd);
  1586. xhci_dbg(xhci, "Driver wants %u stream IDs (including stream 0).\n",
  1587. num_streams);
  1588. config_cmd = xhci_alloc_command(xhci, true, true, mem_flags);
  1589. if (!config_cmd) {
  1590. xhci_dbg(xhci, "Could not allocate xHCI command structure.\n");
  1591. return -ENOMEM;
  1592. }
  1593. /* Check to make sure all endpoints are not already configured for
  1594. * streams. While we're at it, find the maximum number of streams that
  1595. * all the endpoints will support and check for duplicate endpoints.
  1596. */
  1597. spin_lock_irqsave(&xhci->lock, flags);
  1598. ret = xhci_calculate_streams_and_bitmask(xhci, udev, eps,
  1599. num_eps, &num_streams, &changed_ep_bitmask);
  1600. if (ret < 0) {
  1601. xhci_free_command(xhci, config_cmd);
  1602. spin_unlock_irqrestore(&xhci->lock, flags);
  1603. return ret;
  1604. }
  1605. if (num_streams <= 1) {
  1606. xhci_warn(xhci, "WARN: endpoints can't handle "
  1607. "more than one stream.\n");
  1608. xhci_free_command(xhci, config_cmd);
  1609. spin_unlock_irqrestore(&xhci->lock, flags);
  1610. return -EINVAL;
  1611. }
  1612. vdev = xhci->devs[udev->slot_id];
  1613. /* Mark each endpoint as being in transistion, so
  1614. * xhci_urb_enqueue() will reject all URBs.
  1615. */
  1616. for (i = 0; i < num_eps; i++) {
  1617. ep_index = xhci_get_endpoint_index(&eps[i]->desc);
  1618. vdev->eps[ep_index].ep_state |= EP_GETTING_STREAMS;
  1619. }
  1620. spin_unlock_irqrestore(&xhci->lock, flags);
  1621. /* Setup internal data structures and allocate HW data structures for
  1622. * streams (but don't install the HW structures in the input context
  1623. * until we're sure all memory allocation succeeded).
  1624. */
  1625. xhci_calculate_streams_entries(xhci, &num_streams, &num_stream_ctxs);
  1626. xhci_dbg(xhci, "Need %u stream ctx entries for %u stream IDs.\n",
  1627. num_stream_ctxs, num_streams);
  1628. for (i = 0; i < num_eps; i++) {
  1629. ep_index = xhci_get_endpoint_index(&eps[i]->desc);
  1630. vdev->eps[ep_index].stream_info = xhci_alloc_stream_info(xhci,
  1631. num_stream_ctxs,
  1632. num_streams, mem_flags);
  1633. if (!vdev->eps[ep_index].stream_info)
  1634. goto cleanup;
  1635. /* Set maxPstreams in endpoint context and update deq ptr to
  1636. * point to stream context array. FIXME
  1637. */
  1638. }
  1639. /* Set up the input context for a configure endpoint command. */
  1640. for (i = 0; i < num_eps; i++) {
  1641. struct xhci_ep_ctx *ep_ctx;
  1642. ep_index = xhci_get_endpoint_index(&eps[i]->desc);
  1643. ep_ctx = xhci_get_ep_ctx(xhci, config_cmd->in_ctx, ep_index);
  1644. xhci_endpoint_copy(xhci, config_cmd->in_ctx,
  1645. vdev->out_ctx, ep_index);
  1646. xhci_setup_streams_ep_input_ctx(xhci, ep_ctx,
  1647. vdev->eps[ep_index].stream_info);
  1648. }
  1649. /* Tell the HW to drop its old copy of the endpoint context info
  1650. * and add the updated copy from the input context.
  1651. */
  1652. xhci_setup_input_ctx_for_config_ep(xhci, config_cmd->in_ctx,
  1653. vdev->out_ctx, changed_ep_bitmask, changed_ep_bitmask);
  1654. /* Issue and wait for the configure endpoint command */
  1655. ret = xhci_configure_endpoint(xhci, udev, config_cmd,
  1656. false, false);
  1657. /* xHC rejected the configure endpoint command for some reason, so we
  1658. * leave the old ring intact and free our internal streams data
  1659. * structure.
  1660. */
  1661. if (ret < 0)
  1662. goto cleanup;
  1663. spin_lock_irqsave(&xhci->lock, flags);
  1664. for (i = 0; i < num_eps; i++) {
  1665. ep_index = xhci_get_endpoint_index(&eps[i]->desc);
  1666. vdev->eps[ep_index].ep_state &= ~EP_GETTING_STREAMS;
  1667. xhci_dbg(xhci, "Slot %u ep ctx %u now has streams.\n",
  1668. udev->slot_id, ep_index);
  1669. vdev->eps[ep_index].ep_state |= EP_HAS_STREAMS;
  1670. }
  1671. xhci_free_command(xhci, config_cmd);
  1672. spin_unlock_irqrestore(&xhci->lock, flags);
  1673. /* Subtract 1 for stream 0, which drivers can't use */
  1674. return num_streams - 1;
  1675. cleanup:
  1676. /* If it didn't work, free the streams! */
  1677. for (i = 0; i < num_eps; i++) {
  1678. ep_index = xhci_get_endpoint_index(&eps[i]->desc);
  1679. xhci_free_stream_info(xhci, vdev->eps[ep_index].stream_info);
  1680. vdev->eps[ep_index].stream_info = NULL;
  1681. /* FIXME Unset maxPstreams in endpoint context and
  1682. * update deq ptr to point to normal string ring.
  1683. */
  1684. vdev->eps[ep_index].ep_state &= ~EP_GETTING_STREAMS;
  1685. vdev->eps[ep_index].ep_state &= ~EP_HAS_STREAMS;
  1686. xhci_endpoint_zero(xhci, vdev, eps[i]);
  1687. }
  1688. xhci_free_command(xhci, config_cmd);
  1689. return -ENOMEM;
  1690. }
  1691. /* Transition the endpoint from using streams to being a "normal" endpoint
  1692. * without streams.
  1693. *
  1694. * Modify the endpoint context state, submit a configure endpoint command,
  1695. * and free all endpoint rings for streams if that completes successfully.
  1696. */
  1697. int xhci_free_streams(struct usb_hcd *hcd, struct usb_device *udev,
  1698. struct usb_host_endpoint **eps, unsigned int num_eps,
  1699. gfp_t mem_flags)
  1700. {
  1701. int i, ret;
  1702. struct xhci_hcd *xhci;
  1703. struct xhci_virt_device *vdev;
  1704. struct xhci_command *command;
  1705. unsigned int ep_index;
  1706. unsigned long flags;
  1707. u32 changed_ep_bitmask;
  1708. xhci = hcd_to_xhci(hcd);
  1709. vdev = xhci->devs[udev->slot_id];
  1710. /* Set up a configure endpoint command to remove the streams rings */
  1711. spin_lock_irqsave(&xhci->lock, flags);
  1712. changed_ep_bitmask = xhci_calculate_no_streams_bitmask(xhci,
  1713. udev, eps, num_eps);
  1714. if (changed_ep_bitmask == 0) {
  1715. spin_unlock_irqrestore(&xhci->lock, flags);
  1716. return -EINVAL;
  1717. }
  1718. /* Use the xhci_command structure from the first endpoint. We may have
  1719. * allocated too many, but the driver may call xhci_free_streams() for
  1720. * each endpoint it grouped into one call to xhci_alloc_streams().
  1721. */
  1722. ep_index = xhci_get_endpoint_index(&eps[0]->desc);
  1723. command = vdev->eps[ep_index].stream_info->free_streams_command;
  1724. for (i = 0; i < num_eps; i++) {
  1725. struct xhci_ep_ctx *ep_ctx;
  1726. ep_index = xhci_get_endpoint_index(&eps[i]->desc);
  1727. ep_ctx = xhci_get_ep_ctx(xhci, command->in_ctx, ep_index);
  1728. xhci->devs[udev->slot_id]->eps[ep_index].ep_state |=
  1729. EP_GETTING_NO_STREAMS;
  1730. xhci_endpoint_copy(xhci, command->in_ctx,
  1731. vdev->out_ctx, ep_index);
  1732. xhci_setup_no_streams_ep_input_ctx(xhci, ep_ctx,
  1733. &vdev->eps[ep_index]);
  1734. }
  1735. xhci_setup_input_ctx_for_config_ep(xhci, command->in_ctx,
  1736. vdev->out_ctx, changed_ep_bitmask, changed_ep_bitmask);
  1737. spin_unlock_irqrestore(&xhci->lock, flags);
  1738. /* Issue and wait for the configure endpoint command,
  1739. * which must succeed.
  1740. */
  1741. ret = xhci_configure_endpoint(xhci, udev, command,
  1742. false, true);
  1743. /* xHC rejected the configure endpoint command for some reason, so we
  1744. * leave the streams rings intact.
  1745. */
  1746. if (ret < 0)
  1747. return ret;
  1748. spin_lock_irqsave(&xhci->lock, flags);
  1749. for (i = 0; i < num_eps; i++) {
  1750. ep_index = xhci_get_endpoint_index(&eps[i]->desc);
  1751. xhci_free_stream_info(xhci, vdev->eps[ep_index].stream_info);
  1752. vdev->eps[ep_index].stream_info = NULL;
  1753. /* FIXME Unset maxPstreams in endpoint context and
  1754. * update deq ptr to point to normal string ring.
  1755. */
  1756. vdev->eps[ep_index].ep_state &= ~EP_GETTING_NO_STREAMS;
  1757. vdev->eps[ep_index].ep_state &= ~EP_HAS_STREAMS;
  1758. }
  1759. spin_unlock_irqrestore(&xhci->lock, flags);
  1760. return 0;
  1761. }
  1762. /*
  1763. * This submits a Reset Device Command, which will set the device state to 0,
  1764. * set the device address to 0, and disable all the endpoints except the default
  1765. * control endpoint. The USB core should come back and call
  1766. * xhci_address_device(), and then re-set up the configuration. If this is
  1767. * called because of a usb_reset_and_verify_device(), then the old alternate
  1768. * settings will be re-installed through the normal bandwidth allocation
  1769. * functions.
  1770. *
  1771. * Wait for the Reset Device command to finish. Remove all structures
  1772. * associated with the endpoints that were disabled. Clear the input device
  1773. * structure? Cache the rings? Reset the control endpoint 0 max packet size?
  1774. */
  1775. int xhci_reset_device(struct usb_hcd *hcd, struct usb_device *udev)
  1776. {
  1777. int ret, i;
  1778. unsigned long flags;
  1779. struct xhci_hcd *xhci;
  1780. unsigned int slot_id;
  1781. struct xhci_virt_device *virt_dev;
  1782. struct xhci_command *reset_device_cmd;
  1783. int timeleft;
  1784. int last_freed_endpoint;
  1785. ret = xhci_check_args(hcd, udev, NULL, 0, __func__);
  1786. if (ret <= 0)
  1787. return ret;
  1788. xhci = hcd_to_xhci(hcd);
  1789. slot_id = udev->slot_id;
  1790. virt_dev = xhci->devs[slot_id];
  1791. if (!virt_dev) {
  1792. xhci_dbg(xhci, "%s called with invalid slot ID %u\n",
  1793. __func__, slot_id);
  1794. return -EINVAL;
  1795. }
  1796. xhci_dbg(xhci, "Resetting device with slot ID %u\n", slot_id);
  1797. /* Allocate the command structure that holds the struct completion.
  1798. * Assume we're in process context, since the normal device reset
  1799. * process has to wait for the device anyway. Storage devices are
  1800. * reset as part of error handling, so use GFP_NOIO instead of
  1801. * GFP_KERNEL.
  1802. */
  1803. reset_device_cmd = xhci_alloc_command(xhci, false, true, GFP_NOIO);
  1804. if (!reset_device_cmd) {
  1805. xhci_dbg(xhci, "Couldn't allocate command structure.\n");
  1806. return -ENOMEM;
  1807. }
  1808. /* Attempt to submit the Reset Device command to the command ring */
  1809. spin_lock_irqsave(&xhci->lock, flags);
  1810. reset_device_cmd->command_trb = xhci->cmd_ring->enqueue;
  1811. list_add_tail(&reset_device_cmd->cmd_list, &virt_dev->cmd_list);
  1812. ret = xhci_queue_reset_device(xhci, slot_id);
  1813. if (ret) {
  1814. xhci_dbg(xhci, "FIXME: allocate a command ring segment\n");
  1815. list_del(&reset_device_cmd->cmd_list);
  1816. spin_unlock_irqrestore(&xhci->lock, flags);
  1817. goto command_cleanup;
  1818. }
  1819. xhci_ring_cmd_db(xhci);
  1820. spin_unlock_irqrestore(&xhci->lock, flags);
  1821. /* Wait for the Reset Device command to finish */
  1822. timeleft = wait_for_completion_interruptible_timeout(
  1823. reset_device_cmd->completion,
  1824. USB_CTRL_SET_TIMEOUT);
  1825. if (timeleft <= 0) {
  1826. xhci_warn(xhci, "%s while waiting for reset device command\n",
  1827. timeleft == 0 ? "Timeout" : "Signal");
  1828. spin_lock_irqsave(&xhci->lock, flags);
  1829. /* The timeout might have raced with the event ring handler, so
  1830. * only delete from the list if the item isn't poisoned.
  1831. */
  1832. if (reset_device_cmd->cmd_list.next != LIST_POISON1)
  1833. list_del(&reset_device_cmd->cmd_list);
  1834. spin_unlock_irqrestore(&xhci->lock, flags);
  1835. ret = -ETIME;
  1836. goto command_cleanup;
  1837. }
  1838. /* The Reset Device command can't fail, according to the 0.95/0.96 spec,
  1839. * unless we tried to reset a slot ID that wasn't enabled,
  1840. * or the device wasn't in the addressed or configured state.
  1841. */
  1842. ret = reset_device_cmd->status;
  1843. switch (ret) {
  1844. case COMP_EBADSLT: /* 0.95 completion code for bad slot ID */
  1845. case COMP_CTX_STATE: /* 0.96 completion code for same thing */
  1846. xhci_info(xhci, "Can't reset device (slot ID %u) in %s state\n",
  1847. slot_id,
  1848. xhci_get_slot_state(xhci, virt_dev->out_ctx));
  1849. xhci_info(xhci, "Not freeing device rings.\n");
  1850. /* Don't treat this as an error. May change my mind later. */
  1851. ret = 0;
  1852. goto command_cleanup;
  1853. case COMP_SUCCESS:
  1854. xhci_dbg(xhci, "Successful reset device command.\n");
  1855. break;
  1856. default:
  1857. if (xhci_is_vendor_info_code(xhci, ret))
  1858. break;
  1859. xhci_warn(xhci, "Unknown completion code %u for "
  1860. "reset device command.\n", ret);
  1861. ret = -EINVAL;
  1862. goto command_cleanup;
  1863. }
  1864. /* Everything but endpoint 0 is disabled, so free or cache the rings. */
  1865. last_freed_endpoint = 1;
  1866. for (i = 1; i < 31; ++i) {
  1867. if (!virt_dev->eps[i].ring)
  1868. continue;
  1869. xhci_free_or_cache_endpoint_ring(xhci, virt_dev, i);
  1870. last_freed_endpoint = i;
  1871. }
  1872. xhci_dbg(xhci, "Output context after successful reset device cmd:\n");
  1873. xhci_dbg_ctx(xhci, virt_dev->out_ctx, last_freed_endpoint);
  1874. ret = 0;
  1875. command_cleanup:
  1876. xhci_free_command(xhci, reset_device_cmd);
  1877. return ret;
  1878. }
  1879. /*
  1880. * At this point, the struct usb_device is about to go away, the device has
  1881. * disconnected, and all traffic has been stopped and the endpoints have been
  1882. * disabled. Free any HC data structures associated with that device.
  1883. */
  1884. void xhci_free_dev(struct usb_hcd *hcd, struct usb_device *udev)
  1885. {
  1886. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  1887. struct xhci_virt_device *virt_dev;
  1888. unsigned long flags;
  1889. u32 state;
  1890. int i;
  1891. if (udev->slot_id == 0)
  1892. return;
  1893. virt_dev = xhci->devs[udev->slot_id];
  1894. if (!virt_dev)
  1895. return;
  1896. /* Stop any wayward timer functions (which may grab the lock) */
  1897. for (i = 0; i < 31; ++i) {
  1898. virt_dev->eps[i].ep_state &= ~EP_HALT_PENDING;
  1899. del_timer_sync(&virt_dev->eps[i].stop_cmd_timer);
  1900. }
  1901. spin_lock_irqsave(&xhci->lock, flags);
  1902. /* Don't disable the slot if the host controller is dead. */
  1903. state = xhci_readl(xhci, &xhci->op_regs->status);
  1904. if (state == 0xffffffff || (xhci->xhc_state & XHCI_STATE_DYING)) {
  1905. xhci_free_virt_device(xhci, udev->slot_id);
  1906. spin_unlock_irqrestore(&xhci->lock, flags);
  1907. return;
  1908. }
  1909. if (xhci_queue_slot_control(xhci, TRB_DISABLE_SLOT, udev->slot_id)) {
  1910. spin_unlock_irqrestore(&xhci->lock, flags);
  1911. xhci_dbg(xhci, "FIXME: allocate a command ring segment\n");
  1912. return;
  1913. }
  1914. xhci_ring_cmd_db(xhci);
  1915. spin_unlock_irqrestore(&xhci->lock, flags);
  1916. /*
  1917. * Event command completion handler will free any data structures
  1918. * associated with the slot. XXX Can free sleep?
  1919. */
  1920. }
  1921. /*
  1922. * Returns 0 if the xHC ran out of device slots, the Enable Slot command
  1923. * timed out, or allocating memory failed. Returns 1 on success.
  1924. */
  1925. int xhci_alloc_dev(struct usb_hcd *hcd, struct usb_device *udev)
  1926. {
  1927. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  1928. unsigned long flags;
  1929. int timeleft;
  1930. int ret;
  1931. spin_lock_irqsave(&xhci->lock, flags);
  1932. ret = xhci_queue_slot_control(xhci, TRB_ENABLE_SLOT, 0);
  1933. if (ret) {
  1934. spin_unlock_irqrestore(&xhci->lock, flags);
  1935. xhci_dbg(xhci, "FIXME: allocate a command ring segment\n");
  1936. return 0;
  1937. }
  1938. xhci_ring_cmd_db(xhci);
  1939. spin_unlock_irqrestore(&xhci->lock, flags);
  1940. /* XXX: how much time for xHC slot assignment? */
  1941. timeleft = wait_for_completion_interruptible_timeout(&xhci->addr_dev,
  1942. USB_CTRL_SET_TIMEOUT);
  1943. if (timeleft <= 0) {
  1944. xhci_warn(xhci, "%s while waiting for a slot\n",
  1945. timeleft == 0 ? "Timeout" : "Signal");
  1946. /* FIXME cancel the enable slot request */
  1947. return 0;
  1948. }
  1949. if (!xhci->slot_id) {
  1950. xhci_err(xhci, "Error while assigning device slot ID\n");
  1951. return 0;
  1952. }
  1953. /* xhci_alloc_virt_device() does not touch rings; no need to lock */
  1954. if (!xhci_alloc_virt_device(xhci, xhci->slot_id, udev, GFP_KERNEL)) {
  1955. /* Disable slot, if we can do it without mem alloc */
  1956. xhci_warn(xhci, "Could not allocate xHCI USB device data structures\n");
  1957. spin_lock_irqsave(&xhci->lock, flags);
  1958. if (!xhci_queue_slot_control(xhci, TRB_DISABLE_SLOT, udev->slot_id))
  1959. xhci_ring_cmd_db(xhci);
  1960. spin_unlock_irqrestore(&xhci->lock, flags);
  1961. return 0;
  1962. }
  1963. udev->slot_id = xhci->slot_id;
  1964. /* Is this a LS or FS device under a HS hub? */
  1965. /* Hub or peripherial? */
  1966. return 1;
  1967. }
  1968. /*
  1969. * Issue an Address Device command (which will issue a SetAddress request to
  1970. * the device).
  1971. * We should be protected by the usb_address0_mutex in khubd's hub_port_init, so
  1972. * we should only issue and wait on one address command at the same time.
  1973. *
  1974. * We add one to the device address issued by the hardware because the USB core
  1975. * uses address 1 for the root hubs (even though they're not really devices).
  1976. */
  1977. int xhci_address_device(struct usb_hcd *hcd, struct usb_device *udev)
  1978. {
  1979. unsigned long flags;
  1980. int timeleft;
  1981. struct xhci_virt_device *virt_dev;
  1982. int ret = 0;
  1983. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  1984. struct xhci_slot_ctx *slot_ctx;
  1985. struct xhci_input_control_ctx *ctrl_ctx;
  1986. u64 temp_64;
  1987. if (!udev->slot_id) {
  1988. xhci_dbg(xhci, "Bad Slot ID %d\n", udev->slot_id);
  1989. return -EINVAL;
  1990. }
  1991. virt_dev = xhci->devs[udev->slot_id];
  1992. /* If this is a Set Address to an unconfigured device, setup ep 0 */
  1993. if (!udev->config)
  1994. xhci_setup_addressable_virt_dev(xhci, udev);
  1995. else
  1996. xhci_copy_ep0_dequeue_into_input_ctx(xhci, udev);
  1997. /* Otherwise, assume the core has the device configured how it wants */
  1998. xhci_dbg(xhci, "Slot ID %d Input Context:\n", udev->slot_id);
  1999. xhci_dbg_ctx(xhci, virt_dev->in_ctx, 2);
  2000. spin_lock_irqsave(&xhci->lock, flags);
  2001. ret = xhci_queue_address_device(xhci, virt_dev->in_ctx->dma,
  2002. udev->slot_id);
  2003. if (ret) {
  2004. spin_unlock_irqrestore(&xhci->lock, flags);
  2005. xhci_dbg(xhci, "FIXME: allocate a command ring segment\n");
  2006. return ret;
  2007. }
  2008. xhci_ring_cmd_db(xhci);
  2009. spin_unlock_irqrestore(&xhci->lock, flags);
  2010. /* ctrl tx can take up to 5 sec; XXX: need more time for xHC? */
  2011. timeleft = wait_for_completion_interruptible_timeout(&xhci->addr_dev,
  2012. USB_CTRL_SET_TIMEOUT);
  2013. /* FIXME: From section 4.3.4: "Software shall be responsible for timing
  2014. * the SetAddress() "recovery interval" required by USB and aborting the
  2015. * command on a timeout.
  2016. */
  2017. if (timeleft <= 0) {
  2018. xhci_warn(xhci, "%s while waiting for a slot\n",
  2019. timeleft == 0 ? "Timeout" : "Signal");
  2020. /* FIXME cancel the address device command */
  2021. return -ETIME;
  2022. }
  2023. switch (virt_dev->cmd_status) {
  2024. case COMP_CTX_STATE:
  2025. case COMP_EBADSLT:
  2026. xhci_err(xhci, "Setup ERROR: address device command for slot %d.\n",
  2027. udev->slot_id);
  2028. ret = -EINVAL;
  2029. break;
  2030. case COMP_TX_ERR:
  2031. dev_warn(&udev->dev, "Device not responding to set address.\n");
  2032. ret = -EPROTO;
  2033. break;
  2034. case COMP_SUCCESS:
  2035. xhci_dbg(xhci, "Successful Address Device command\n");
  2036. break;
  2037. default:
  2038. xhci_err(xhci, "ERROR: unexpected command completion "
  2039. "code 0x%x.\n", virt_dev->cmd_status);
  2040. xhci_dbg(xhci, "Slot ID %d Output Context:\n", udev->slot_id);
  2041. xhci_dbg_ctx(xhci, virt_dev->out_ctx, 2);
  2042. ret = -EINVAL;
  2043. break;
  2044. }
  2045. if (ret) {
  2046. return ret;
  2047. }
  2048. temp_64 = xhci_read_64(xhci, &xhci->op_regs->dcbaa_ptr);
  2049. xhci_dbg(xhci, "Op regs DCBAA ptr = %#016llx\n", temp_64);
  2050. xhci_dbg(xhci, "Slot ID %d dcbaa entry @%p = %#016llx\n",
  2051. udev->slot_id,
  2052. &xhci->dcbaa->dev_context_ptrs[udev->slot_id],
  2053. (unsigned long long)
  2054. xhci->dcbaa->dev_context_ptrs[udev->slot_id]);
  2055. xhci_dbg(xhci, "Output Context DMA address = %#08llx\n",
  2056. (unsigned long long)virt_dev->out_ctx->dma);
  2057. xhci_dbg(xhci, "Slot ID %d Input Context:\n", udev->slot_id);
  2058. xhci_dbg_ctx(xhci, virt_dev->in_ctx, 2);
  2059. xhci_dbg(xhci, "Slot ID %d Output Context:\n", udev->slot_id);
  2060. xhci_dbg_ctx(xhci, virt_dev->out_ctx, 2);
  2061. /*
  2062. * USB core uses address 1 for the roothubs, so we add one to the
  2063. * address given back to us by the HC.
  2064. */
  2065. slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->out_ctx);
  2066. udev->devnum = (slot_ctx->dev_state & DEV_ADDR_MASK) + 1;
  2067. /* Zero the input context control for later use */
  2068. ctrl_ctx = xhci_get_input_control_ctx(xhci, virt_dev->in_ctx);
  2069. ctrl_ctx->add_flags = 0;
  2070. ctrl_ctx->drop_flags = 0;
  2071. xhci_dbg(xhci, "Device address = %d\n", udev->devnum);
  2072. /* XXX Meh, not sure if anyone else but choose_address uses this. */
  2073. set_bit(udev->devnum, udev->bus->devmap.devicemap);
  2074. return 0;
  2075. }
  2076. /* Once a hub descriptor is fetched for a device, we need to update the xHC's
  2077. * internal data structures for the device.
  2078. */
  2079. int xhci_update_hub_device(struct usb_hcd *hcd, struct usb_device *hdev,
  2080. struct usb_tt *tt, gfp_t mem_flags)
  2081. {
  2082. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  2083. struct xhci_virt_device *vdev;
  2084. struct xhci_command *config_cmd;
  2085. struct xhci_input_control_ctx *ctrl_ctx;
  2086. struct xhci_slot_ctx *slot_ctx;
  2087. unsigned long flags;
  2088. unsigned think_time;
  2089. int ret;
  2090. /* Ignore root hubs */
  2091. if (!hdev->parent)
  2092. return 0;
  2093. vdev = xhci->devs[hdev->slot_id];
  2094. if (!vdev) {
  2095. xhci_warn(xhci, "Cannot update hub desc for unknown device.\n");
  2096. return -EINVAL;
  2097. }
  2098. config_cmd = xhci_alloc_command(xhci, true, true, mem_flags);
  2099. if (!config_cmd) {
  2100. xhci_dbg(xhci, "Could not allocate xHCI command structure.\n");
  2101. return -ENOMEM;
  2102. }
  2103. spin_lock_irqsave(&xhci->lock, flags);
  2104. xhci_slot_copy(xhci, config_cmd->in_ctx, vdev->out_ctx);
  2105. ctrl_ctx = xhci_get_input_control_ctx(xhci, config_cmd->in_ctx);
  2106. ctrl_ctx->add_flags |= SLOT_FLAG;
  2107. slot_ctx = xhci_get_slot_ctx(xhci, config_cmd->in_ctx);
  2108. slot_ctx->dev_info |= DEV_HUB;
  2109. if (tt->multi)
  2110. slot_ctx->dev_info |= DEV_MTT;
  2111. if (xhci->hci_version > 0x95) {
  2112. xhci_dbg(xhci, "xHCI version %x needs hub "
  2113. "TT think time and number of ports\n",
  2114. (unsigned int) xhci->hci_version);
  2115. slot_ctx->dev_info2 |= XHCI_MAX_PORTS(hdev->maxchild);
  2116. /* Set TT think time - convert from ns to FS bit times.
  2117. * 0 = 8 FS bit times, 1 = 16 FS bit times,
  2118. * 2 = 24 FS bit times, 3 = 32 FS bit times.
  2119. */
  2120. think_time = tt->think_time;
  2121. if (think_time != 0)
  2122. think_time = (think_time / 666) - 1;
  2123. slot_ctx->tt_info |= TT_THINK_TIME(think_time);
  2124. } else {
  2125. xhci_dbg(xhci, "xHCI version %x doesn't need hub "
  2126. "TT think time or number of ports\n",
  2127. (unsigned int) xhci->hci_version);
  2128. }
  2129. slot_ctx->dev_state = 0;
  2130. spin_unlock_irqrestore(&xhci->lock, flags);
  2131. xhci_dbg(xhci, "Set up %s for hub device.\n",
  2132. (xhci->hci_version > 0x95) ?
  2133. "configure endpoint" : "evaluate context");
  2134. xhci_dbg(xhci, "Slot %u Input Context:\n", hdev->slot_id);
  2135. xhci_dbg_ctx(xhci, config_cmd->in_ctx, 0);
  2136. /* Issue and wait for the configure endpoint or
  2137. * evaluate context command.
  2138. */
  2139. if (xhci->hci_version > 0x95)
  2140. ret = xhci_configure_endpoint(xhci, hdev, config_cmd,
  2141. false, false);
  2142. else
  2143. ret = xhci_configure_endpoint(xhci, hdev, config_cmd,
  2144. true, false);
  2145. xhci_dbg(xhci, "Slot %u Output Context:\n", hdev->slot_id);
  2146. xhci_dbg_ctx(xhci, vdev->out_ctx, 0);
  2147. xhci_free_command(xhci, config_cmd);
  2148. return ret;
  2149. }
  2150. int xhci_get_frame(struct usb_hcd *hcd)
  2151. {
  2152. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  2153. /* EHCI mods by the periodic size. Why? */
  2154. return xhci_readl(xhci, &xhci->run_regs->microframe_index) >> 3;
  2155. }
  2156. MODULE_DESCRIPTION(DRIVER_DESC);
  2157. MODULE_AUTHOR(DRIVER_AUTHOR);
  2158. MODULE_LICENSE("GPL");
  2159. static int __init xhci_hcd_init(void)
  2160. {
  2161. #ifdef CONFIG_PCI
  2162. int retval = 0;
  2163. retval = xhci_register_pci();
  2164. if (retval < 0) {
  2165. printk(KERN_DEBUG "Problem registering PCI driver.");
  2166. return retval;
  2167. }
  2168. #endif
  2169. /*
  2170. * Check the compiler generated sizes of structures that must be laid
  2171. * out in specific ways for hardware access.
  2172. */
  2173. BUILD_BUG_ON(sizeof(struct xhci_doorbell_array) != 256*32/8);
  2174. BUILD_BUG_ON(sizeof(struct xhci_slot_ctx) != 8*32/8);
  2175. BUILD_BUG_ON(sizeof(struct xhci_ep_ctx) != 8*32/8);
  2176. /* xhci_device_control has eight fields, and also
  2177. * embeds one xhci_slot_ctx and 31 xhci_ep_ctx
  2178. */
  2179. BUILD_BUG_ON(sizeof(struct xhci_stream_ctx) != 4*32/8);
  2180. BUILD_BUG_ON(sizeof(union xhci_trb) != 4*32/8);
  2181. BUILD_BUG_ON(sizeof(struct xhci_erst_entry) != 4*32/8);
  2182. BUILD_BUG_ON(sizeof(struct xhci_cap_regs) != 7*32/8);
  2183. BUILD_BUG_ON(sizeof(struct xhci_intr_reg) != 8*32/8);
  2184. /* xhci_run_regs has eight fields and embeds 128 xhci_intr_regs */
  2185. BUILD_BUG_ON(sizeof(struct xhci_run_regs) != (8+8*128)*32/8);
  2186. BUILD_BUG_ON(sizeof(struct xhci_doorbell_array) != 256*32/8);
  2187. return 0;
  2188. }
  2189. module_init(xhci_hcd_init);
  2190. static void __exit xhci_hcd_cleanup(void)
  2191. {
  2192. #ifdef CONFIG_PCI
  2193. xhci_unregister_pci();
  2194. #endif
  2195. }
  2196. module_exit(xhci_hcd_cleanup);