sccnxp.c 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050
  1. /*
  2. * NXP (Philips) SCC+++(SCN+++) serial driver
  3. *
  4. * Copyright (C) 2012 Alexander Shiyan <shc_work@mail.ru>
  5. *
  6. * Based on sc26xx.c, by Thomas Bogendörfer (tsbogend@alpha.franken.de)
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. */
  13. #if defined(CONFIG_SERIAL_SCCNXP_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
  14. #define SUPPORT_SYSRQ
  15. #endif
  16. #include <linux/err.h>
  17. #include <linux/module.h>
  18. #include <linux/device.h>
  19. #include <linux/console.h>
  20. #include <linux/serial_core.h>
  21. #include <linux/serial.h>
  22. #include <linux/io.h>
  23. #include <linux/tty.h>
  24. #include <linux/tty_flip.h>
  25. #include <linux/spinlock.h>
  26. #include <linux/platform_device.h>
  27. #include <linux/platform_data/serial-sccnxp.h>
  28. #include <linux/regulator/consumer.h>
  29. #define SCCNXP_NAME "uart-sccnxp"
  30. #define SCCNXP_MAJOR 204
  31. #define SCCNXP_MINOR 205
  32. #define SCCNXP_MR_REG (0x00)
  33. # define MR0_BAUD_NORMAL (0 << 0)
  34. # define MR0_BAUD_EXT1 (1 << 0)
  35. # define MR0_BAUD_EXT2 (5 << 0)
  36. # define MR0_FIFO (1 << 3)
  37. # define MR0_TXLVL (1 << 4)
  38. # define MR1_BITS_5 (0 << 0)
  39. # define MR1_BITS_6 (1 << 0)
  40. # define MR1_BITS_7 (2 << 0)
  41. # define MR1_BITS_8 (3 << 0)
  42. # define MR1_PAR_EVN (0 << 2)
  43. # define MR1_PAR_ODD (1 << 2)
  44. # define MR1_PAR_NO (4 << 2)
  45. # define MR2_STOP1 (7 << 0)
  46. # define MR2_STOP2 (0xf << 0)
  47. #define SCCNXP_SR_REG (0x01)
  48. #define SCCNXP_CSR_REG SCCNXP_SR_REG
  49. # define SR_RXRDY (1 << 0)
  50. # define SR_FULL (1 << 1)
  51. # define SR_TXRDY (1 << 2)
  52. # define SR_TXEMT (1 << 3)
  53. # define SR_OVR (1 << 4)
  54. # define SR_PE (1 << 5)
  55. # define SR_FE (1 << 6)
  56. # define SR_BRK (1 << 7)
  57. #define SCCNXP_CR_REG (0x02)
  58. # define CR_RX_ENABLE (1 << 0)
  59. # define CR_RX_DISABLE (1 << 1)
  60. # define CR_TX_ENABLE (1 << 2)
  61. # define CR_TX_DISABLE (1 << 3)
  62. # define CR_CMD_MRPTR1 (0x01 << 4)
  63. # define CR_CMD_RX_RESET (0x02 << 4)
  64. # define CR_CMD_TX_RESET (0x03 << 4)
  65. # define CR_CMD_STATUS_RESET (0x04 << 4)
  66. # define CR_CMD_BREAK_RESET (0x05 << 4)
  67. # define CR_CMD_START_BREAK (0x06 << 4)
  68. # define CR_CMD_STOP_BREAK (0x07 << 4)
  69. # define CR_CMD_MRPTR0 (0x0b << 4)
  70. #define SCCNXP_RHR_REG (0x03)
  71. #define SCCNXP_THR_REG SCCNXP_RHR_REG
  72. #define SCCNXP_IPCR_REG (0x04)
  73. #define SCCNXP_ACR_REG SCCNXP_IPCR_REG
  74. # define ACR_BAUD0 (0 << 7)
  75. # define ACR_BAUD1 (1 << 7)
  76. # define ACR_TIMER_MODE (6 << 4)
  77. #define SCCNXP_ISR_REG (0x05)
  78. #define SCCNXP_IMR_REG SCCNXP_ISR_REG
  79. # define IMR_TXRDY (1 << 0)
  80. # define IMR_RXRDY (1 << 1)
  81. # define ISR_TXRDY(x) (1 << ((x * 4) + 0))
  82. # define ISR_RXRDY(x) (1 << ((x * 4) + 1))
  83. #define SCCNXP_IPR_REG (0x0d)
  84. #define SCCNXP_OPCR_REG SCCNXP_IPR_REG
  85. #define SCCNXP_SOP_REG (0x0e)
  86. #define SCCNXP_ROP_REG (0x0f)
  87. /* Route helpers */
  88. #define MCTRL_MASK(sig) (0xf << (sig))
  89. #define MCTRL_IBIT(cfg, sig) ((((cfg) >> (sig)) & 0xf) - LINE_IP0)
  90. #define MCTRL_OBIT(cfg, sig) ((((cfg) >> (sig)) & 0xf) - LINE_OP0)
  91. /* Supported chip types */
  92. enum {
  93. SCCNXP_TYPE_SC2681 = 2681,
  94. SCCNXP_TYPE_SC2691 = 2691,
  95. SCCNXP_TYPE_SC2692 = 2692,
  96. SCCNXP_TYPE_SC2891 = 2891,
  97. SCCNXP_TYPE_SC2892 = 2892,
  98. SCCNXP_TYPE_SC28202 = 28202,
  99. SCCNXP_TYPE_SC68681 = 68681,
  100. SCCNXP_TYPE_SC68692 = 68692,
  101. };
  102. struct sccnxp_port {
  103. struct uart_driver uart;
  104. struct uart_port port[SCCNXP_MAX_UARTS];
  105. bool opened[SCCNXP_MAX_UARTS];
  106. const char *name;
  107. int irq;
  108. u8 imr;
  109. u8 addr_mask;
  110. int freq_std;
  111. int flags;
  112. #define SCCNXP_HAVE_IO 0x00000001
  113. #define SCCNXP_HAVE_MR0 0x00000002
  114. #ifdef CONFIG_SERIAL_SCCNXP_CONSOLE
  115. struct console console;
  116. #endif
  117. spinlock_t lock;
  118. bool poll;
  119. struct timer_list timer;
  120. struct sccnxp_pdata pdata;
  121. struct regulator *regulator;
  122. };
  123. static inline u8 sccnxp_raw_read(void __iomem *base, u8 reg, u8 shift)
  124. {
  125. return readb(base + (reg << shift));
  126. }
  127. static inline void sccnxp_raw_write(void __iomem *base, u8 reg, u8 shift, u8 v)
  128. {
  129. writeb(v, base + (reg << shift));
  130. }
  131. static inline u8 sccnxp_read(struct uart_port *port, u8 reg)
  132. {
  133. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  134. return sccnxp_raw_read(port->membase, reg & s->addr_mask,
  135. port->regshift);
  136. }
  137. static inline void sccnxp_write(struct uart_port *port, u8 reg, u8 v)
  138. {
  139. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  140. sccnxp_raw_write(port->membase, reg & s->addr_mask, port->regshift, v);
  141. }
  142. static inline u8 sccnxp_port_read(struct uart_port *port, u8 reg)
  143. {
  144. return sccnxp_read(port, (port->line << 3) + reg);
  145. }
  146. static inline void sccnxp_port_write(struct uart_port *port, u8 reg, u8 v)
  147. {
  148. sccnxp_write(port, (port->line << 3) + reg, v);
  149. }
  150. static int sccnxp_update_best_err(int a, int b, int *besterr)
  151. {
  152. int err = abs(a - b);
  153. if ((*besterr < 0) || (*besterr > err)) {
  154. *besterr = err;
  155. return 0;
  156. }
  157. return 1;
  158. }
  159. static const struct {
  160. u8 csr;
  161. u8 acr;
  162. u8 mr0;
  163. int baud;
  164. } baud_std[] = {
  165. { 0, ACR_BAUD0, MR0_BAUD_NORMAL, 50, },
  166. { 0, ACR_BAUD1, MR0_BAUD_NORMAL, 75, },
  167. { 1, ACR_BAUD0, MR0_BAUD_NORMAL, 110, },
  168. { 2, ACR_BAUD0, MR0_BAUD_NORMAL, 134, },
  169. { 3, ACR_BAUD1, MR0_BAUD_NORMAL, 150, },
  170. { 3, ACR_BAUD0, MR0_BAUD_NORMAL, 200, },
  171. { 4, ACR_BAUD0, MR0_BAUD_NORMAL, 300, },
  172. { 0, ACR_BAUD1, MR0_BAUD_EXT1, 450, },
  173. { 1, ACR_BAUD0, MR0_BAUD_EXT2, 880, },
  174. { 3, ACR_BAUD1, MR0_BAUD_EXT1, 900, },
  175. { 5, ACR_BAUD0, MR0_BAUD_NORMAL, 600, },
  176. { 7, ACR_BAUD0, MR0_BAUD_NORMAL, 1050, },
  177. { 2, ACR_BAUD0, MR0_BAUD_EXT2, 1076, },
  178. { 6, ACR_BAUD0, MR0_BAUD_NORMAL, 1200, },
  179. { 10, ACR_BAUD1, MR0_BAUD_NORMAL, 1800, },
  180. { 7, ACR_BAUD1, MR0_BAUD_NORMAL, 2000, },
  181. { 8, ACR_BAUD0, MR0_BAUD_NORMAL, 2400, },
  182. { 5, ACR_BAUD1, MR0_BAUD_EXT1, 3600, },
  183. { 9, ACR_BAUD0, MR0_BAUD_NORMAL, 4800, },
  184. { 10, ACR_BAUD0, MR0_BAUD_NORMAL, 7200, },
  185. { 11, ACR_BAUD0, MR0_BAUD_NORMAL, 9600, },
  186. { 8, ACR_BAUD0, MR0_BAUD_EXT1, 14400, },
  187. { 12, ACR_BAUD1, MR0_BAUD_NORMAL, 19200, },
  188. { 9, ACR_BAUD0, MR0_BAUD_EXT1, 28800, },
  189. { 12, ACR_BAUD0, MR0_BAUD_NORMAL, 38400, },
  190. { 11, ACR_BAUD0, MR0_BAUD_EXT1, 57600, },
  191. { 12, ACR_BAUD1, MR0_BAUD_EXT1, 115200, },
  192. { 12, ACR_BAUD0, MR0_BAUD_EXT1, 230400, },
  193. { 0, 0, 0, 0 }
  194. };
  195. static int sccnxp_set_baud(struct uart_port *port, int baud)
  196. {
  197. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  198. int div_std, tmp_baud, bestbaud = baud, besterr = -1;
  199. u8 i, acr = 0, csr = 0, mr0 = 0;
  200. /* Find best baud from table */
  201. for (i = 0; baud_std[i].baud && besterr; i++) {
  202. if (baud_std[i].mr0 && !(s->flags & SCCNXP_HAVE_MR0))
  203. continue;
  204. div_std = DIV_ROUND_CLOSEST(s->freq_std, baud_std[i].baud);
  205. tmp_baud = DIV_ROUND_CLOSEST(port->uartclk, div_std);
  206. if (!sccnxp_update_best_err(baud, tmp_baud, &besterr)) {
  207. acr = baud_std[i].acr;
  208. csr = baud_std[i].csr;
  209. mr0 = baud_std[i].mr0;
  210. bestbaud = tmp_baud;
  211. }
  212. }
  213. if (s->flags & SCCNXP_HAVE_MR0) {
  214. /* Enable FIFO, set half level for TX */
  215. mr0 |= MR0_FIFO | MR0_TXLVL;
  216. /* Update MR0 */
  217. sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_MRPTR0);
  218. sccnxp_port_write(port, SCCNXP_MR_REG, mr0);
  219. }
  220. sccnxp_port_write(port, SCCNXP_ACR_REG, acr | ACR_TIMER_MODE);
  221. sccnxp_port_write(port, SCCNXP_CSR_REG, (csr << 4) | csr);
  222. if (baud != bestbaud)
  223. dev_dbg(port->dev, "Baudrate desired: %i, calculated: %i\n",
  224. baud, bestbaud);
  225. return bestbaud;
  226. }
  227. static void sccnxp_enable_irq(struct uart_port *port, int mask)
  228. {
  229. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  230. s->imr |= mask << (port->line * 4);
  231. sccnxp_write(port, SCCNXP_IMR_REG, s->imr);
  232. }
  233. static void sccnxp_disable_irq(struct uart_port *port, int mask)
  234. {
  235. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  236. s->imr &= ~(mask << (port->line * 4));
  237. sccnxp_write(port, SCCNXP_IMR_REG, s->imr);
  238. }
  239. static void sccnxp_set_bit(struct uart_port *port, int sig, int state)
  240. {
  241. u8 bitmask;
  242. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  243. if (s->pdata.mctrl_cfg[port->line] & MCTRL_MASK(sig)) {
  244. bitmask = 1 << MCTRL_OBIT(s->pdata.mctrl_cfg[port->line], sig);
  245. if (state)
  246. sccnxp_write(port, SCCNXP_SOP_REG, bitmask);
  247. else
  248. sccnxp_write(port, SCCNXP_ROP_REG, bitmask);
  249. }
  250. }
  251. static void sccnxp_handle_rx(struct uart_port *port)
  252. {
  253. u8 sr;
  254. unsigned int ch, flag;
  255. for (;;) {
  256. sr = sccnxp_port_read(port, SCCNXP_SR_REG);
  257. if (!(sr & SR_RXRDY))
  258. break;
  259. sr &= SR_PE | SR_FE | SR_OVR | SR_BRK;
  260. ch = sccnxp_port_read(port, SCCNXP_RHR_REG);
  261. port->icount.rx++;
  262. flag = TTY_NORMAL;
  263. if (unlikely(sr)) {
  264. if (sr & SR_BRK) {
  265. port->icount.brk++;
  266. sccnxp_port_write(port, SCCNXP_CR_REG,
  267. CR_CMD_BREAK_RESET);
  268. if (uart_handle_break(port))
  269. continue;
  270. } else if (sr & SR_PE)
  271. port->icount.parity++;
  272. else if (sr & SR_FE)
  273. port->icount.frame++;
  274. else if (sr & SR_OVR) {
  275. port->icount.overrun++;
  276. sccnxp_port_write(port, SCCNXP_CR_REG,
  277. CR_CMD_STATUS_RESET);
  278. }
  279. sr &= port->read_status_mask;
  280. if (sr & SR_BRK)
  281. flag = TTY_BREAK;
  282. else if (sr & SR_PE)
  283. flag = TTY_PARITY;
  284. else if (sr & SR_FE)
  285. flag = TTY_FRAME;
  286. else if (sr & SR_OVR)
  287. flag = TTY_OVERRUN;
  288. }
  289. if (uart_handle_sysrq_char(port, ch))
  290. continue;
  291. if (sr & port->ignore_status_mask)
  292. continue;
  293. uart_insert_char(port, sr, SR_OVR, ch, flag);
  294. }
  295. tty_flip_buffer_push(&port->state->port);
  296. }
  297. static void sccnxp_handle_tx(struct uart_port *port)
  298. {
  299. u8 sr;
  300. struct circ_buf *xmit = &port->state->xmit;
  301. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  302. if (unlikely(port->x_char)) {
  303. sccnxp_port_write(port, SCCNXP_THR_REG, port->x_char);
  304. port->icount.tx++;
  305. port->x_char = 0;
  306. return;
  307. }
  308. if (uart_circ_empty(xmit) || uart_tx_stopped(port)) {
  309. /* Disable TX if FIFO is empty */
  310. if (sccnxp_port_read(port, SCCNXP_SR_REG) & SR_TXEMT) {
  311. sccnxp_disable_irq(port, IMR_TXRDY);
  312. /* Set direction to input */
  313. if (s->flags & SCCNXP_HAVE_IO)
  314. sccnxp_set_bit(port, DIR_OP, 0);
  315. }
  316. return;
  317. }
  318. while (!uart_circ_empty(xmit)) {
  319. sr = sccnxp_port_read(port, SCCNXP_SR_REG);
  320. if (!(sr & SR_TXRDY))
  321. break;
  322. sccnxp_port_write(port, SCCNXP_THR_REG, xmit->buf[xmit->tail]);
  323. xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
  324. port->icount.tx++;
  325. }
  326. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  327. uart_write_wakeup(port);
  328. }
  329. static void sccnxp_handle_events(struct sccnxp_port *s)
  330. {
  331. int i;
  332. u8 isr;
  333. do {
  334. isr = sccnxp_read(&s->port[0], SCCNXP_ISR_REG);
  335. isr &= s->imr;
  336. if (!isr)
  337. break;
  338. for (i = 0; i < s->uart.nr; i++) {
  339. if (s->opened[i] && (isr & ISR_RXRDY(i)))
  340. sccnxp_handle_rx(&s->port[i]);
  341. if (s->opened[i] && (isr & ISR_TXRDY(i)))
  342. sccnxp_handle_tx(&s->port[i]);
  343. }
  344. } while (1);
  345. }
  346. static void sccnxp_timer(unsigned long data)
  347. {
  348. struct sccnxp_port *s = (struct sccnxp_port *)data;
  349. unsigned long flags;
  350. spin_lock_irqsave(&s->lock, flags);
  351. sccnxp_handle_events(s);
  352. spin_unlock_irqrestore(&s->lock, flags);
  353. if (!timer_pending(&s->timer))
  354. mod_timer(&s->timer, jiffies +
  355. usecs_to_jiffies(s->pdata.poll_time_us));
  356. }
  357. static irqreturn_t sccnxp_ist(int irq, void *dev_id)
  358. {
  359. struct sccnxp_port *s = (struct sccnxp_port *)dev_id;
  360. unsigned long flags;
  361. spin_lock_irqsave(&s->lock, flags);
  362. sccnxp_handle_events(s);
  363. spin_unlock_irqrestore(&s->lock, flags);
  364. return IRQ_HANDLED;
  365. }
  366. static void sccnxp_start_tx(struct uart_port *port)
  367. {
  368. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  369. unsigned long flags;
  370. spin_lock_irqsave(&s->lock, flags);
  371. /* Set direction to output */
  372. if (s->flags & SCCNXP_HAVE_IO)
  373. sccnxp_set_bit(port, DIR_OP, 1);
  374. sccnxp_enable_irq(port, IMR_TXRDY);
  375. spin_unlock_irqrestore(&s->lock, flags);
  376. }
  377. static void sccnxp_stop_tx(struct uart_port *port)
  378. {
  379. /* Do nothing */
  380. }
  381. static void sccnxp_stop_rx(struct uart_port *port)
  382. {
  383. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  384. unsigned long flags;
  385. spin_lock_irqsave(&s->lock, flags);
  386. sccnxp_port_write(port, SCCNXP_CR_REG, CR_RX_DISABLE);
  387. spin_unlock_irqrestore(&s->lock, flags);
  388. }
  389. static unsigned int sccnxp_tx_empty(struct uart_port *port)
  390. {
  391. u8 val;
  392. unsigned long flags;
  393. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  394. spin_lock_irqsave(&s->lock, flags);
  395. val = sccnxp_port_read(port, SCCNXP_SR_REG);
  396. spin_unlock_irqrestore(&s->lock, flags);
  397. return (val & SR_TXEMT) ? TIOCSER_TEMT : 0;
  398. }
  399. static void sccnxp_enable_ms(struct uart_port *port)
  400. {
  401. /* Do nothing */
  402. }
  403. static void sccnxp_set_mctrl(struct uart_port *port, unsigned int mctrl)
  404. {
  405. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  406. unsigned long flags;
  407. if (!(s->flags & SCCNXP_HAVE_IO))
  408. return;
  409. spin_lock_irqsave(&s->lock, flags);
  410. sccnxp_set_bit(port, DTR_OP, mctrl & TIOCM_DTR);
  411. sccnxp_set_bit(port, RTS_OP, mctrl & TIOCM_RTS);
  412. spin_unlock_irqrestore(&s->lock, flags);
  413. }
  414. static unsigned int sccnxp_get_mctrl(struct uart_port *port)
  415. {
  416. u8 bitmask, ipr;
  417. unsigned long flags;
  418. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  419. unsigned int mctrl = TIOCM_DSR | TIOCM_CTS | TIOCM_CAR;
  420. if (!(s->flags & SCCNXP_HAVE_IO))
  421. return mctrl;
  422. spin_lock_irqsave(&s->lock, flags);
  423. ipr = ~sccnxp_read(port, SCCNXP_IPCR_REG);
  424. if (s->pdata.mctrl_cfg[port->line] & MCTRL_MASK(DSR_IP)) {
  425. bitmask = 1 << MCTRL_IBIT(s->pdata.mctrl_cfg[port->line],
  426. DSR_IP);
  427. mctrl &= ~TIOCM_DSR;
  428. mctrl |= (ipr & bitmask) ? TIOCM_DSR : 0;
  429. }
  430. if (s->pdata.mctrl_cfg[port->line] & MCTRL_MASK(CTS_IP)) {
  431. bitmask = 1 << MCTRL_IBIT(s->pdata.mctrl_cfg[port->line],
  432. CTS_IP);
  433. mctrl &= ~TIOCM_CTS;
  434. mctrl |= (ipr & bitmask) ? TIOCM_CTS : 0;
  435. }
  436. if (s->pdata.mctrl_cfg[port->line] & MCTRL_MASK(DCD_IP)) {
  437. bitmask = 1 << MCTRL_IBIT(s->pdata.mctrl_cfg[port->line],
  438. DCD_IP);
  439. mctrl &= ~TIOCM_CAR;
  440. mctrl |= (ipr & bitmask) ? TIOCM_CAR : 0;
  441. }
  442. if (s->pdata.mctrl_cfg[port->line] & MCTRL_MASK(RNG_IP)) {
  443. bitmask = 1 << MCTRL_IBIT(s->pdata.mctrl_cfg[port->line],
  444. RNG_IP);
  445. mctrl &= ~TIOCM_RNG;
  446. mctrl |= (ipr & bitmask) ? TIOCM_RNG : 0;
  447. }
  448. spin_unlock_irqrestore(&s->lock, flags);
  449. return mctrl;
  450. }
  451. static void sccnxp_break_ctl(struct uart_port *port, int break_state)
  452. {
  453. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  454. unsigned long flags;
  455. spin_lock_irqsave(&s->lock, flags);
  456. sccnxp_port_write(port, SCCNXP_CR_REG, break_state ?
  457. CR_CMD_START_BREAK : CR_CMD_STOP_BREAK);
  458. spin_unlock_irqrestore(&s->lock, flags);
  459. }
  460. static void sccnxp_set_termios(struct uart_port *port,
  461. struct ktermios *termios, struct ktermios *old)
  462. {
  463. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  464. unsigned long flags;
  465. u8 mr1, mr2;
  466. int baud;
  467. spin_lock_irqsave(&s->lock, flags);
  468. /* Mask termios capabilities we don't support */
  469. termios->c_cflag &= ~CMSPAR;
  470. /* Disable RX & TX, reset break condition, status and FIFOs */
  471. sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_RX_RESET |
  472. CR_RX_DISABLE | CR_TX_DISABLE);
  473. sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_TX_RESET);
  474. sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_STATUS_RESET);
  475. sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_BREAK_RESET);
  476. /* Word size */
  477. switch (termios->c_cflag & CSIZE) {
  478. case CS5:
  479. mr1 = MR1_BITS_5;
  480. break;
  481. case CS6:
  482. mr1 = MR1_BITS_6;
  483. break;
  484. case CS7:
  485. mr1 = MR1_BITS_7;
  486. break;
  487. case CS8:
  488. default:
  489. mr1 = MR1_BITS_8;
  490. break;
  491. }
  492. /* Parity */
  493. if (termios->c_cflag & PARENB) {
  494. if (termios->c_cflag & PARODD)
  495. mr1 |= MR1_PAR_ODD;
  496. } else
  497. mr1 |= MR1_PAR_NO;
  498. /* Stop bits */
  499. mr2 = (termios->c_cflag & CSTOPB) ? MR2_STOP2 : MR2_STOP1;
  500. /* Update desired format */
  501. sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_MRPTR1);
  502. sccnxp_port_write(port, SCCNXP_MR_REG, mr1);
  503. sccnxp_port_write(port, SCCNXP_MR_REG, mr2);
  504. /* Set read status mask */
  505. port->read_status_mask = SR_OVR;
  506. if (termios->c_iflag & INPCK)
  507. port->read_status_mask |= SR_PE | SR_FE;
  508. if (termios->c_iflag & (BRKINT | PARMRK))
  509. port->read_status_mask |= SR_BRK;
  510. /* Set status ignore mask */
  511. port->ignore_status_mask = 0;
  512. if (termios->c_iflag & IGNBRK)
  513. port->ignore_status_mask |= SR_BRK;
  514. if (!(termios->c_cflag & CREAD))
  515. port->ignore_status_mask |= SR_PE | SR_OVR | SR_FE | SR_BRK;
  516. /* Setup baudrate */
  517. baud = uart_get_baud_rate(port, termios, old, 50,
  518. (s->flags & SCCNXP_HAVE_MR0) ?
  519. 230400 : 38400);
  520. baud = sccnxp_set_baud(port, baud);
  521. /* Update timeout according to new baud rate */
  522. uart_update_timeout(port, termios->c_cflag, baud);
  523. /* Report actual baudrate back to core */
  524. if (tty_termios_baud_rate(termios))
  525. tty_termios_encode_baud_rate(termios, baud, baud);
  526. /* Enable RX & TX */
  527. sccnxp_port_write(port, SCCNXP_CR_REG, CR_RX_ENABLE | CR_TX_ENABLE);
  528. spin_unlock_irqrestore(&s->lock, flags);
  529. }
  530. static int sccnxp_startup(struct uart_port *port)
  531. {
  532. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  533. unsigned long flags;
  534. spin_lock_irqsave(&s->lock, flags);
  535. if (s->flags & SCCNXP_HAVE_IO) {
  536. /* Outputs are controlled manually */
  537. sccnxp_write(port, SCCNXP_OPCR_REG, 0);
  538. }
  539. /* Reset break condition, status and FIFOs */
  540. sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_RX_RESET);
  541. sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_TX_RESET);
  542. sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_STATUS_RESET);
  543. sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_BREAK_RESET);
  544. /* Enable RX & TX */
  545. sccnxp_port_write(port, SCCNXP_CR_REG, CR_RX_ENABLE | CR_TX_ENABLE);
  546. /* Enable RX interrupt */
  547. sccnxp_enable_irq(port, IMR_RXRDY);
  548. s->opened[port->line] = 1;
  549. spin_unlock_irqrestore(&s->lock, flags);
  550. return 0;
  551. }
  552. static void sccnxp_shutdown(struct uart_port *port)
  553. {
  554. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  555. unsigned long flags;
  556. spin_lock_irqsave(&s->lock, flags);
  557. s->opened[port->line] = 0;
  558. /* Disable interrupts */
  559. sccnxp_disable_irq(port, IMR_TXRDY | IMR_RXRDY);
  560. /* Disable TX & RX */
  561. sccnxp_port_write(port, SCCNXP_CR_REG, CR_RX_DISABLE | CR_TX_DISABLE);
  562. /* Leave direction to input */
  563. if (s->flags & SCCNXP_HAVE_IO)
  564. sccnxp_set_bit(port, DIR_OP, 0);
  565. spin_unlock_irqrestore(&s->lock, flags);
  566. }
  567. static const char *sccnxp_type(struct uart_port *port)
  568. {
  569. struct sccnxp_port *s = dev_get_drvdata(port->dev);
  570. return (port->type == PORT_SC26XX) ? s->name : NULL;
  571. }
  572. static void sccnxp_release_port(struct uart_port *port)
  573. {
  574. /* Do nothing */
  575. }
  576. static int sccnxp_request_port(struct uart_port *port)
  577. {
  578. /* Do nothing */
  579. return 0;
  580. }
  581. static void sccnxp_config_port(struct uart_port *port, int flags)
  582. {
  583. if (flags & UART_CONFIG_TYPE)
  584. port->type = PORT_SC26XX;
  585. }
  586. static int sccnxp_verify_port(struct uart_port *port, struct serial_struct *s)
  587. {
  588. if ((s->type == PORT_UNKNOWN) || (s->type == PORT_SC26XX))
  589. return 0;
  590. if (s->irq == port->irq)
  591. return 0;
  592. return -EINVAL;
  593. }
  594. static const struct uart_ops sccnxp_ops = {
  595. .tx_empty = sccnxp_tx_empty,
  596. .set_mctrl = sccnxp_set_mctrl,
  597. .get_mctrl = sccnxp_get_mctrl,
  598. .stop_tx = sccnxp_stop_tx,
  599. .start_tx = sccnxp_start_tx,
  600. .stop_rx = sccnxp_stop_rx,
  601. .enable_ms = sccnxp_enable_ms,
  602. .break_ctl = sccnxp_break_ctl,
  603. .startup = sccnxp_startup,
  604. .shutdown = sccnxp_shutdown,
  605. .set_termios = sccnxp_set_termios,
  606. .type = sccnxp_type,
  607. .release_port = sccnxp_release_port,
  608. .request_port = sccnxp_request_port,
  609. .config_port = sccnxp_config_port,
  610. .verify_port = sccnxp_verify_port,
  611. };
  612. #ifdef CONFIG_SERIAL_SCCNXP_CONSOLE
  613. static void sccnxp_console_putchar(struct uart_port *port, int c)
  614. {
  615. int tryes = 100000;
  616. while (tryes--) {
  617. if (sccnxp_port_read(port, SCCNXP_SR_REG) & SR_TXRDY) {
  618. sccnxp_port_write(port, SCCNXP_THR_REG, c);
  619. break;
  620. }
  621. barrier();
  622. }
  623. }
  624. static void sccnxp_console_write(struct console *co, const char *c, unsigned n)
  625. {
  626. struct sccnxp_port *s = (struct sccnxp_port *)co->data;
  627. struct uart_port *port = &s->port[co->index];
  628. unsigned long flags;
  629. spin_lock_irqsave(&s->lock, flags);
  630. uart_console_write(port, c, n, sccnxp_console_putchar);
  631. spin_unlock_irqrestore(&s->lock, flags);
  632. }
  633. static int sccnxp_console_setup(struct console *co, char *options)
  634. {
  635. struct sccnxp_port *s = (struct sccnxp_port *)co->data;
  636. struct uart_port *port = &s->port[(co->index > 0) ? co->index : 0];
  637. int baud = 9600, bits = 8, parity = 'n', flow = 'n';
  638. if (options)
  639. uart_parse_options(options, &baud, &parity, &bits, &flow);
  640. return uart_set_options(port, co, baud, parity, bits, flow);
  641. }
  642. #endif
  643. static int sccnxp_probe(struct platform_device *pdev)
  644. {
  645. struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  646. int chiptype = pdev->id_entry->driver_data;
  647. struct sccnxp_pdata *pdata = dev_get_platdata(&pdev->dev);
  648. int i, ret, fifosize, freq_min, freq_max;
  649. struct sccnxp_port *s;
  650. void __iomem *membase;
  651. if (!res) {
  652. dev_err(&pdev->dev, "Missing memory resource data\n");
  653. return -EADDRNOTAVAIL;
  654. }
  655. s = devm_kzalloc(&pdev->dev, sizeof(struct sccnxp_port), GFP_KERNEL);
  656. if (!s) {
  657. dev_err(&pdev->dev, "Error allocating port structure\n");
  658. return -ENOMEM;
  659. }
  660. platform_set_drvdata(pdev, s);
  661. spin_lock_init(&s->lock);
  662. /* Individual chip settings */
  663. switch (chiptype) {
  664. case SCCNXP_TYPE_SC2681:
  665. s->name = "SC2681";
  666. s->uart.nr = 2;
  667. s->freq_std = 3686400;
  668. s->addr_mask = 0x0f;
  669. s->flags = SCCNXP_HAVE_IO;
  670. fifosize = 3;
  671. freq_min = 1000000;
  672. freq_max = 4000000;
  673. break;
  674. case SCCNXP_TYPE_SC2691:
  675. s->name = "SC2691";
  676. s->uart.nr = 1;
  677. s->freq_std = 3686400;
  678. s->addr_mask = 0x07;
  679. s->flags = 0;
  680. fifosize = 3;
  681. freq_min = 1000000;
  682. freq_max = 4000000;
  683. break;
  684. case SCCNXP_TYPE_SC2692:
  685. s->name = "SC2692";
  686. s->uart.nr = 2;
  687. s->freq_std = 3686400;
  688. s->addr_mask = 0x0f;
  689. s->flags = SCCNXP_HAVE_IO;
  690. fifosize = 3;
  691. freq_min = 1000000;
  692. freq_max = 4000000;
  693. break;
  694. case SCCNXP_TYPE_SC2891:
  695. s->name = "SC2891";
  696. s->uart.nr = 1;
  697. s->freq_std = 3686400;
  698. s->addr_mask = 0x0f;
  699. s->flags = SCCNXP_HAVE_IO | SCCNXP_HAVE_MR0;
  700. fifosize = 16;
  701. freq_min = 100000;
  702. freq_max = 8000000;
  703. break;
  704. case SCCNXP_TYPE_SC2892:
  705. s->name = "SC2892";
  706. s->uart.nr = 2;
  707. s->freq_std = 3686400;
  708. s->addr_mask = 0x0f;
  709. s->flags = SCCNXP_HAVE_IO | SCCNXP_HAVE_MR0;
  710. fifosize = 16;
  711. freq_min = 100000;
  712. freq_max = 8000000;
  713. break;
  714. case SCCNXP_TYPE_SC28202:
  715. s->name = "SC28202";
  716. s->uart.nr = 2;
  717. s->freq_std = 14745600;
  718. s->addr_mask = 0x7f;
  719. s->flags = SCCNXP_HAVE_IO | SCCNXP_HAVE_MR0;
  720. fifosize = 256;
  721. freq_min = 1000000;
  722. freq_max = 50000000;
  723. break;
  724. case SCCNXP_TYPE_SC68681:
  725. s->name = "SC68681";
  726. s->uart.nr = 2;
  727. s->freq_std = 3686400;
  728. s->addr_mask = 0x0f;
  729. s->flags = SCCNXP_HAVE_IO;
  730. fifosize = 3;
  731. freq_min = 1000000;
  732. freq_max = 4000000;
  733. break;
  734. case SCCNXP_TYPE_SC68692:
  735. s->name = "SC68692";
  736. s->uart.nr = 2;
  737. s->freq_std = 3686400;
  738. s->addr_mask = 0x0f;
  739. s->flags = SCCNXP_HAVE_IO;
  740. fifosize = 3;
  741. freq_min = 1000000;
  742. freq_max = 4000000;
  743. break;
  744. default:
  745. dev_err(&pdev->dev, "Unsupported chip type %i\n", chiptype);
  746. ret = -ENOTSUPP;
  747. goto err_out;
  748. }
  749. if (!pdata) {
  750. dev_warn(&pdev->dev,
  751. "No platform data supplied, using defaults\n");
  752. s->pdata.frequency = s->freq_std;
  753. } else
  754. memcpy(&s->pdata, pdata, sizeof(struct sccnxp_pdata));
  755. if (s->pdata.poll_time_us) {
  756. dev_info(&pdev->dev, "Using poll mode, resolution %u usecs\n",
  757. s->pdata.poll_time_us);
  758. s->poll = 1;
  759. }
  760. if (!s->poll) {
  761. s->irq = platform_get_irq(pdev, 0);
  762. if (s->irq < 0) {
  763. dev_err(&pdev->dev, "Missing irq resource data\n");
  764. ret = -ENXIO;
  765. goto err_out;
  766. }
  767. }
  768. /* Check input frequency */
  769. if ((s->pdata.frequency < freq_min) ||
  770. (s->pdata.frequency > freq_max)) {
  771. dev_err(&pdev->dev, "Frequency out of bounds\n");
  772. ret = -EINVAL;
  773. goto err_out;
  774. }
  775. s->regulator = devm_regulator_get(&pdev->dev, "VCC");
  776. if (!IS_ERR(s->regulator)) {
  777. ret = regulator_enable(s->regulator);
  778. if (ret) {
  779. dev_err(&pdev->dev,
  780. "Failed to enable regulator: %i\n", ret);
  781. return ret;
  782. }
  783. }
  784. membase = devm_ioremap_resource(&pdev->dev, res);
  785. if (IS_ERR(membase)) {
  786. ret = PTR_ERR(membase);
  787. goto err_out;
  788. }
  789. s->uart.owner = THIS_MODULE;
  790. s->uart.dev_name = "ttySC";
  791. s->uart.major = SCCNXP_MAJOR;
  792. s->uart.minor = SCCNXP_MINOR;
  793. #ifdef CONFIG_SERIAL_SCCNXP_CONSOLE
  794. s->uart.cons = &s->console;
  795. s->uart.cons->device = uart_console_device;
  796. s->uart.cons->write = sccnxp_console_write;
  797. s->uart.cons->setup = sccnxp_console_setup;
  798. s->uart.cons->flags = CON_PRINTBUFFER;
  799. s->uart.cons->index = -1;
  800. s->uart.cons->data = s;
  801. strcpy(s->uart.cons->name, "ttySC");
  802. #endif
  803. ret = uart_register_driver(&s->uart);
  804. if (ret) {
  805. dev_err(&pdev->dev, "Registering UART driver failed\n");
  806. goto err_out;
  807. }
  808. for (i = 0; i < s->uart.nr; i++) {
  809. s->port[i].line = i;
  810. s->port[i].dev = &pdev->dev;
  811. s->port[i].irq = s->irq;
  812. s->port[i].type = PORT_SC26XX;
  813. s->port[i].fifosize = fifosize;
  814. s->port[i].flags = UPF_SKIP_TEST | UPF_FIXED_TYPE;
  815. s->port[i].iotype = UPIO_MEM;
  816. s->port[i].mapbase = res->start;
  817. s->port[i].membase = membase;
  818. s->port[i].regshift = s->pdata.reg_shift;
  819. s->port[i].uartclk = s->pdata.frequency;
  820. s->port[i].ops = &sccnxp_ops;
  821. uart_add_one_port(&s->uart, &s->port[i]);
  822. /* Set direction to input */
  823. if (s->flags & SCCNXP_HAVE_IO)
  824. sccnxp_set_bit(&s->port[i], DIR_OP, 0);
  825. }
  826. /* Disable interrupts */
  827. s->imr = 0;
  828. sccnxp_write(&s->port[0], SCCNXP_IMR_REG, 0);
  829. if (!s->poll) {
  830. ret = devm_request_threaded_irq(&pdev->dev, s->irq, NULL,
  831. sccnxp_ist,
  832. IRQF_TRIGGER_FALLING |
  833. IRQF_ONESHOT,
  834. dev_name(&pdev->dev), s);
  835. if (!ret)
  836. return 0;
  837. dev_err(&pdev->dev, "Unable to reguest IRQ %i\n", s->irq);
  838. } else {
  839. init_timer(&s->timer);
  840. setup_timer(&s->timer, sccnxp_timer, (unsigned long)s);
  841. mod_timer(&s->timer, jiffies +
  842. usecs_to_jiffies(s->pdata.poll_time_us));
  843. return 0;
  844. }
  845. err_out:
  846. return ret;
  847. }
  848. static int sccnxp_remove(struct platform_device *pdev)
  849. {
  850. int i;
  851. struct sccnxp_port *s = platform_get_drvdata(pdev);
  852. if (!s->poll)
  853. devm_free_irq(&pdev->dev, s->irq, s);
  854. else
  855. del_timer_sync(&s->timer);
  856. for (i = 0; i < s->uart.nr; i++)
  857. uart_remove_one_port(&s->uart, &s->port[i]);
  858. uart_unregister_driver(&s->uart);
  859. if (!IS_ERR(s->regulator))
  860. return regulator_disable(s->regulator);
  861. return 0;
  862. }
  863. static const struct platform_device_id sccnxp_id_table[] = {
  864. { "sc2681", SCCNXP_TYPE_SC2681 },
  865. { "sc2691", SCCNXP_TYPE_SC2691 },
  866. { "sc2692", SCCNXP_TYPE_SC2692 },
  867. { "sc2891", SCCNXP_TYPE_SC2891 },
  868. { "sc2892", SCCNXP_TYPE_SC2892 },
  869. { "sc28202", SCCNXP_TYPE_SC28202 },
  870. { "sc68681", SCCNXP_TYPE_SC68681 },
  871. { "sc68692", SCCNXP_TYPE_SC68692 },
  872. { },
  873. };
  874. MODULE_DEVICE_TABLE(platform, sccnxp_id_table);
  875. static struct platform_driver sccnxp_uart_driver = {
  876. .driver = {
  877. .name = SCCNXP_NAME,
  878. .owner = THIS_MODULE,
  879. },
  880. .probe = sccnxp_probe,
  881. .remove = sccnxp_remove,
  882. .id_table = sccnxp_id_table,
  883. };
  884. module_platform_driver(sccnxp_uart_driver);
  885. MODULE_LICENSE("GPL v2");
  886. MODULE_AUTHOR("Alexander Shiyan <shc_work@mail.ru>");
  887. MODULE_DESCRIPTION("SCCNXP serial driver");