sata_sil.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732
  1. /*
  2. * sata_sil.c - Silicon Image SATA
  3. *
  4. * Maintained by: Jeff Garzik <jgarzik@pobox.com>
  5. * Please ALWAYS copy linux-ide@vger.kernel.org
  6. * on emails.
  7. *
  8. * Copyright 2003-2005 Red Hat, Inc.
  9. * Copyright 2003 Benjamin Herrenschmidt
  10. *
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License as published by
  14. * the Free Software Foundation; either version 2, or (at your option)
  15. * any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; see the file COPYING. If not, write to
  24. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  25. *
  26. *
  27. * libata documentation is available via 'make {ps|pdf}docs',
  28. * as Documentation/DocBook/libata.*
  29. *
  30. * Documentation for SiI 3112:
  31. * http://gkernel.sourceforge.net/specs/sii/3112A_SiI-DS-0095-B2.pdf.bz2
  32. *
  33. * Other errata and documentation available under NDA.
  34. *
  35. */
  36. #include <linux/kernel.h>
  37. #include <linux/module.h>
  38. #include <linux/pci.h>
  39. #include <linux/init.h>
  40. #include <linux/blkdev.h>
  41. #include <linux/delay.h>
  42. #include <linux/interrupt.h>
  43. #include <linux/device.h>
  44. #include <scsi/scsi_host.h>
  45. #include <linux/libata.h>
  46. #define DRV_NAME "sata_sil"
  47. #define DRV_VERSION "2.1"
  48. enum {
  49. SIL_MMIO_BAR = 5,
  50. /*
  51. * host flags
  52. */
  53. SIL_FLAG_NO_SATA_IRQ = (1 << 28),
  54. SIL_FLAG_RERR_ON_DMA_ACT = (1 << 29),
  55. SIL_FLAG_MOD15WRITE = (1 << 30),
  56. SIL_DFL_PORT_FLAGS = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  57. ATA_FLAG_MMIO | ATA_FLAG_HRST_TO_RESUME,
  58. /*
  59. * Controller IDs
  60. */
  61. sil_3112 = 0,
  62. sil_3112_no_sata_irq = 1,
  63. sil_3512 = 2,
  64. sil_3114 = 3,
  65. /*
  66. * Register offsets
  67. */
  68. SIL_SYSCFG = 0x48,
  69. /*
  70. * Register bits
  71. */
  72. /* SYSCFG */
  73. SIL_MASK_IDE0_INT = (1 << 22),
  74. SIL_MASK_IDE1_INT = (1 << 23),
  75. SIL_MASK_IDE2_INT = (1 << 24),
  76. SIL_MASK_IDE3_INT = (1 << 25),
  77. SIL_MASK_2PORT = SIL_MASK_IDE0_INT | SIL_MASK_IDE1_INT,
  78. SIL_MASK_4PORT = SIL_MASK_2PORT |
  79. SIL_MASK_IDE2_INT | SIL_MASK_IDE3_INT,
  80. /* BMDMA/BMDMA2 */
  81. SIL_INTR_STEERING = (1 << 1),
  82. SIL_DMA_ENABLE = (1 << 0), /* DMA run switch */
  83. SIL_DMA_RDWR = (1 << 3), /* DMA Rd-Wr */
  84. SIL_DMA_SATA_IRQ = (1 << 4), /* OR of all SATA IRQs */
  85. SIL_DMA_ACTIVE = (1 << 16), /* DMA running */
  86. SIL_DMA_ERROR = (1 << 17), /* PCI bus error */
  87. SIL_DMA_COMPLETE = (1 << 18), /* cmd complete / IRQ pending */
  88. SIL_DMA_N_SATA_IRQ = (1 << 6), /* SATA_IRQ for the next channel */
  89. SIL_DMA_N_ACTIVE = (1 << 24), /* ACTIVE for the next channel */
  90. SIL_DMA_N_ERROR = (1 << 25), /* ERROR for the next channel */
  91. SIL_DMA_N_COMPLETE = (1 << 26), /* COMPLETE for the next channel */
  92. /* SIEN */
  93. SIL_SIEN_N = (1 << 16), /* triggered by SError.N */
  94. /*
  95. * Others
  96. */
  97. SIL_QUIRK_MOD15WRITE = (1 << 0),
  98. SIL_QUIRK_UDMA5MAX = (1 << 1),
  99. };
  100. static int sil_init_one (struct pci_dev *pdev, const struct pci_device_id *ent);
  101. #ifdef CONFIG_PM
  102. static int sil_pci_device_resume(struct pci_dev *pdev);
  103. #endif
  104. static void sil_dev_config(struct ata_port *ap, struct ata_device *dev);
  105. static u32 sil_scr_read (struct ata_port *ap, unsigned int sc_reg);
  106. static void sil_scr_write (struct ata_port *ap, unsigned int sc_reg, u32 val);
  107. static void sil_post_set_mode (struct ata_port *ap);
  108. static irqreturn_t sil_interrupt(int irq, void *dev_instance);
  109. static void sil_freeze(struct ata_port *ap);
  110. static void sil_thaw(struct ata_port *ap);
  111. static const struct pci_device_id sil_pci_tbl[] = {
  112. { PCI_VDEVICE(CMD, 0x3112), sil_3112 },
  113. { PCI_VDEVICE(CMD, 0x0240), sil_3112 },
  114. { PCI_VDEVICE(CMD, 0x3512), sil_3512 },
  115. { PCI_VDEVICE(CMD, 0x3114), sil_3114 },
  116. { PCI_VDEVICE(ATI, 0x436e), sil_3112 },
  117. { PCI_VDEVICE(ATI, 0x4379), sil_3112_no_sata_irq },
  118. { PCI_VDEVICE(ATI, 0x437a), sil_3112_no_sata_irq },
  119. { } /* terminate list */
  120. };
  121. /* TODO firmware versions should be added - eric */
  122. static const struct sil_drivelist {
  123. const char * product;
  124. unsigned int quirk;
  125. } sil_blacklist [] = {
  126. { "ST320012AS", SIL_QUIRK_MOD15WRITE },
  127. { "ST330013AS", SIL_QUIRK_MOD15WRITE },
  128. { "ST340017AS", SIL_QUIRK_MOD15WRITE },
  129. { "ST360015AS", SIL_QUIRK_MOD15WRITE },
  130. { "ST380023AS", SIL_QUIRK_MOD15WRITE },
  131. { "ST3120023AS", SIL_QUIRK_MOD15WRITE },
  132. { "ST340014ASL", SIL_QUIRK_MOD15WRITE },
  133. { "ST360014ASL", SIL_QUIRK_MOD15WRITE },
  134. { "ST380011ASL", SIL_QUIRK_MOD15WRITE },
  135. { "ST3120022ASL", SIL_QUIRK_MOD15WRITE },
  136. { "ST3160021ASL", SIL_QUIRK_MOD15WRITE },
  137. { "Maxtor 4D060H3", SIL_QUIRK_UDMA5MAX },
  138. { }
  139. };
  140. static struct pci_driver sil_pci_driver = {
  141. .name = DRV_NAME,
  142. .id_table = sil_pci_tbl,
  143. .probe = sil_init_one,
  144. .remove = ata_pci_remove_one,
  145. #ifdef CONFIG_PM
  146. .suspend = ata_pci_device_suspend,
  147. .resume = sil_pci_device_resume,
  148. #endif
  149. };
  150. static struct scsi_host_template sil_sht = {
  151. .module = THIS_MODULE,
  152. .name = DRV_NAME,
  153. .ioctl = ata_scsi_ioctl,
  154. .queuecommand = ata_scsi_queuecmd,
  155. .can_queue = ATA_DEF_QUEUE,
  156. .this_id = ATA_SHT_THIS_ID,
  157. .sg_tablesize = LIBATA_MAX_PRD,
  158. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  159. .emulated = ATA_SHT_EMULATED,
  160. .use_clustering = ATA_SHT_USE_CLUSTERING,
  161. .proc_name = DRV_NAME,
  162. .dma_boundary = ATA_DMA_BOUNDARY,
  163. .slave_configure = ata_scsi_slave_config,
  164. .slave_destroy = ata_scsi_slave_destroy,
  165. .bios_param = ata_std_bios_param,
  166. #ifdef CONFIG_PM
  167. .suspend = ata_scsi_device_suspend,
  168. .resume = ata_scsi_device_resume,
  169. #endif
  170. };
  171. static const struct ata_port_operations sil_ops = {
  172. .port_disable = ata_port_disable,
  173. .dev_config = sil_dev_config,
  174. .tf_load = ata_tf_load,
  175. .tf_read = ata_tf_read,
  176. .check_status = ata_check_status,
  177. .exec_command = ata_exec_command,
  178. .dev_select = ata_std_dev_select,
  179. .post_set_mode = sil_post_set_mode,
  180. .bmdma_setup = ata_bmdma_setup,
  181. .bmdma_start = ata_bmdma_start,
  182. .bmdma_stop = ata_bmdma_stop,
  183. .bmdma_status = ata_bmdma_status,
  184. .qc_prep = ata_qc_prep,
  185. .qc_issue = ata_qc_issue_prot,
  186. .data_xfer = ata_data_xfer,
  187. .freeze = sil_freeze,
  188. .thaw = sil_thaw,
  189. .error_handler = ata_bmdma_error_handler,
  190. .post_internal_cmd = ata_bmdma_post_internal_cmd,
  191. .irq_handler = sil_interrupt,
  192. .irq_clear = ata_bmdma_irq_clear,
  193. .irq_on = ata_irq_on,
  194. .irq_ack = ata_irq_ack,
  195. .scr_read = sil_scr_read,
  196. .scr_write = sil_scr_write,
  197. .port_start = ata_port_start,
  198. };
  199. static const struct ata_port_info sil_port_info[] = {
  200. /* sil_3112 */
  201. {
  202. .sht = &sil_sht,
  203. .flags = SIL_DFL_PORT_FLAGS | SIL_FLAG_MOD15WRITE,
  204. .pio_mask = 0x1f, /* pio0-4 */
  205. .mwdma_mask = 0x07, /* mwdma0-2 */
  206. .udma_mask = 0x3f, /* udma0-5 */
  207. .port_ops = &sil_ops,
  208. },
  209. /* sil_3112_no_sata_irq */
  210. {
  211. .sht = &sil_sht,
  212. .flags = SIL_DFL_PORT_FLAGS | SIL_FLAG_MOD15WRITE |
  213. SIL_FLAG_NO_SATA_IRQ,
  214. .pio_mask = 0x1f, /* pio0-4 */
  215. .mwdma_mask = 0x07, /* mwdma0-2 */
  216. .udma_mask = 0x3f, /* udma0-5 */
  217. .port_ops = &sil_ops,
  218. },
  219. /* sil_3512 */
  220. {
  221. .sht = &sil_sht,
  222. .flags = SIL_DFL_PORT_FLAGS | SIL_FLAG_RERR_ON_DMA_ACT,
  223. .pio_mask = 0x1f, /* pio0-4 */
  224. .mwdma_mask = 0x07, /* mwdma0-2 */
  225. .udma_mask = 0x3f, /* udma0-5 */
  226. .port_ops = &sil_ops,
  227. },
  228. /* sil_3114 */
  229. {
  230. .sht = &sil_sht,
  231. .flags = SIL_DFL_PORT_FLAGS | SIL_FLAG_RERR_ON_DMA_ACT,
  232. .pio_mask = 0x1f, /* pio0-4 */
  233. .mwdma_mask = 0x07, /* mwdma0-2 */
  234. .udma_mask = 0x3f, /* udma0-5 */
  235. .port_ops = &sil_ops,
  236. },
  237. };
  238. /* per-port register offsets */
  239. /* TODO: we can probably calculate rather than use a table */
  240. static const struct {
  241. unsigned long tf; /* ATA taskfile register block */
  242. unsigned long ctl; /* ATA control/altstatus register block */
  243. unsigned long bmdma; /* DMA register block */
  244. unsigned long bmdma2; /* DMA register block #2 */
  245. unsigned long fifo_cfg; /* FIFO Valid Byte Count and Control */
  246. unsigned long scr; /* SATA control register block */
  247. unsigned long sien; /* SATA Interrupt Enable register */
  248. unsigned long xfer_mode;/* data transfer mode register */
  249. unsigned long sfis_cfg; /* SATA FIS reception config register */
  250. } sil_port[] = {
  251. /* port 0 ... */
  252. { 0x80, 0x8A, 0x00, 0x10, 0x40, 0x100, 0x148, 0xb4, 0x14c },
  253. { 0xC0, 0xCA, 0x08, 0x18, 0x44, 0x180, 0x1c8, 0xf4, 0x1cc },
  254. { 0x280, 0x28A, 0x200, 0x210, 0x240, 0x300, 0x348, 0x2b4, 0x34c },
  255. { 0x2C0, 0x2CA, 0x208, 0x218, 0x244, 0x380, 0x3c8, 0x2f4, 0x3cc },
  256. /* ... port 3 */
  257. };
  258. MODULE_AUTHOR("Jeff Garzik");
  259. MODULE_DESCRIPTION("low-level driver for Silicon Image SATA controller");
  260. MODULE_LICENSE("GPL");
  261. MODULE_DEVICE_TABLE(pci, sil_pci_tbl);
  262. MODULE_VERSION(DRV_VERSION);
  263. static int slow_down = 0;
  264. module_param(slow_down, int, 0444);
  265. MODULE_PARM_DESC(slow_down, "Sledgehammer used to work around random problems, by limiting commands to 15 sectors (0=off, 1=on)");
  266. static unsigned char sil_get_device_cache_line(struct pci_dev *pdev)
  267. {
  268. u8 cache_line = 0;
  269. pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &cache_line);
  270. return cache_line;
  271. }
  272. static void sil_post_set_mode (struct ata_port *ap)
  273. {
  274. struct ata_host *host = ap->host;
  275. struct ata_device *dev;
  276. void __iomem *mmio_base = host->iomap[SIL_MMIO_BAR];
  277. void __iomem *addr = mmio_base + sil_port[ap->port_no].xfer_mode;
  278. u32 tmp, dev_mode[2];
  279. unsigned int i;
  280. for (i = 0; i < 2; i++) {
  281. dev = &ap->device[i];
  282. if (!ata_dev_enabled(dev))
  283. dev_mode[i] = 0; /* PIO0/1/2 */
  284. else if (dev->flags & ATA_DFLAG_PIO)
  285. dev_mode[i] = 1; /* PIO3/4 */
  286. else
  287. dev_mode[i] = 3; /* UDMA */
  288. /* value 2 indicates MDMA */
  289. }
  290. tmp = readl(addr);
  291. tmp &= ~((1<<5) | (1<<4) | (1<<1) | (1<<0));
  292. tmp |= dev_mode[0];
  293. tmp |= (dev_mode[1] << 4);
  294. writel(tmp, addr);
  295. readl(addr); /* flush */
  296. }
  297. static inline void __iomem *sil_scr_addr(struct ata_port *ap, unsigned int sc_reg)
  298. {
  299. void __iomem *offset = ap->ioaddr.scr_addr;
  300. switch (sc_reg) {
  301. case SCR_STATUS:
  302. return offset + 4;
  303. case SCR_ERROR:
  304. return offset + 8;
  305. case SCR_CONTROL:
  306. return offset;
  307. default:
  308. /* do nothing */
  309. break;
  310. }
  311. return NULL;
  312. }
  313. static u32 sil_scr_read (struct ata_port *ap, unsigned int sc_reg)
  314. {
  315. void __iomem *mmio = sil_scr_addr(ap, sc_reg);
  316. if (mmio)
  317. return readl(mmio);
  318. return 0xffffffffU;
  319. }
  320. static void sil_scr_write (struct ata_port *ap, unsigned int sc_reg, u32 val)
  321. {
  322. void __iomem *mmio = sil_scr_addr(ap, sc_reg);
  323. if (mmio)
  324. writel(val, mmio);
  325. }
  326. static void sil_host_intr(struct ata_port *ap, u32 bmdma2)
  327. {
  328. struct ata_eh_info *ehi = &ap->eh_info;
  329. struct ata_queued_cmd *qc = ata_qc_from_tag(ap, ap->active_tag);
  330. u8 status;
  331. if (unlikely(bmdma2 & SIL_DMA_SATA_IRQ)) {
  332. u32 serror;
  333. /* SIEN doesn't mask SATA IRQs on some 3112s. Those
  334. * controllers continue to assert IRQ as long as
  335. * SError bits are pending. Clear SError immediately.
  336. */
  337. serror = sil_scr_read(ap, SCR_ERROR);
  338. sil_scr_write(ap, SCR_ERROR, serror);
  339. /* Trigger hotplug and accumulate SError only if the
  340. * port isn't already frozen. Otherwise, PHY events
  341. * during hardreset makes controllers with broken SIEN
  342. * repeat probing needlessly.
  343. */
  344. if (!(ap->pflags & ATA_PFLAG_FROZEN)) {
  345. ata_ehi_hotplugged(&ap->eh_info);
  346. ap->eh_info.serror |= serror;
  347. }
  348. goto freeze;
  349. }
  350. if (unlikely(!qc))
  351. goto freeze;
  352. if (unlikely(qc->tf.flags & ATA_TFLAG_POLLING)) {
  353. /* this sometimes happens, just clear IRQ */
  354. ata_chk_status(ap);
  355. return;
  356. }
  357. /* Check whether we are expecting interrupt in this state */
  358. switch (ap->hsm_task_state) {
  359. case HSM_ST_FIRST:
  360. /* Some pre-ATAPI-4 devices assert INTRQ
  361. * at this state when ready to receive CDB.
  362. */
  363. /* Check the ATA_DFLAG_CDB_INTR flag is enough here.
  364. * The flag was turned on only for atapi devices.
  365. * No need to check is_atapi_taskfile(&qc->tf) again.
  366. */
  367. if (!(qc->dev->flags & ATA_DFLAG_CDB_INTR))
  368. goto err_hsm;
  369. break;
  370. case HSM_ST_LAST:
  371. if (qc->tf.protocol == ATA_PROT_DMA ||
  372. qc->tf.protocol == ATA_PROT_ATAPI_DMA) {
  373. /* clear DMA-Start bit */
  374. ap->ops->bmdma_stop(qc);
  375. if (bmdma2 & SIL_DMA_ERROR) {
  376. qc->err_mask |= AC_ERR_HOST_BUS;
  377. ap->hsm_task_state = HSM_ST_ERR;
  378. }
  379. }
  380. break;
  381. case HSM_ST:
  382. break;
  383. default:
  384. goto err_hsm;
  385. }
  386. /* check main status, clearing INTRQ */
  387. status = ata_chk_status(ap);
  388. if (unlikely(status & ATA_BUSY))
  389. goto err_hsm;
  390. /* ack bmdma irq events */
  391. ata_bmdma_irq_clear(ap);
  392. /* kick HSM in the ass */
  393. ata_hsm_move(ap, qc, status, 0);
  394. if (unlikely(qc->err_mask) && (qc->tf.protocol == ATA_PROT_DMA ||
  395. qc->tf.protocol == ATA_PROT_ATAPI_DMA))
  396. ata_ehi_push_desc(ehi, "BMDMA2 stat 0x%x", bmdma2);
  397. return;
  398. err_hsm:
  399. qc->err_mask |= AC_ERR_HSM;
  400. freeze:
  401. ata_port_freeze(ap);
  402. }
  403. static irqreturn_t sil_interrupt(int irq, void *dev_instance)
  404. {
  405. struct ata_host *host = dev_instance;
  406. void __iomem *mmio_base = host->iomap[SIL_MMIO_BAR];
  407. int handled = 0;
  408. int i;
  409. spin_lock(&host->lock);
  410. for (i = 0; i < host->n_ports; i++) {
  411. struct ata_port *ap = host->ports[i];
  412. u32 bmdma2 = readl(mmio_base + sil_port[ap->port_no].bmdma2);
  413. if (unlikely(!ap || ap->flags & ATA_FLAG_DISABLED))
  414. continue;
  415. /* turn off SATA_IRQ if not supported */
  416. if (ap->flags & SIL_FLAG_NO_SATA_IRQ)
  417. bmdma2 &= ~SIL_DMA_SATA_IRQ;
  418. if (bmdma2 == 0xffffffff ||
  419. !(bmdma2 & (SIL_DMA_COMPLETE | SIL_DMA_SATA_IRQ)))
  420. continue;
  421. sil_host_intr(ap, bmdma2);
  422. handled = 1;
  423. }
  424. spin_unlock(&host->lock);
  425. return IRQ_RETVAL(handled);
  426. }
  427. static void sil_freeze(struct ata_port *ap)
  428. {
  429. void __iomem *mmio_base = ap->host->iomap[SIL_MMIO_BAR];
  430. u32 tmp;
  431. /* global IRQ mask doesn't block SATA IRQ, turn off explicitly */
  432. writel(0, mmio_base + sil_port[ap->port_no].sien);
  433. /* plug IRQ */
  434. tmp = readl(mmio_base + SIL_SYSCFG);
  435. tmp |= SIL_MASK_IDE0_INT << ap->port_no;
  436. writel(tmp, mmio_base + SIL_SYSCFG);
  437. readl(mmio_base + SIL_SYSCFG); /* flush */
  438. }
  439. static void sil_thaw(struct ata_port *ap)
  440. {
  441. void __iomem *mmio_base = ap->host->iomap[SIL_MMIO_BAR];
  442. u32 tmp;
  443. /* clear IRQ */
  444. ata_chk_status(ap);
  445. ata_bmdma_irq_clear(ap);
  446. /* turn on SATA IRQ if supported */
  447. if (!(ap->flags & SIL_FLAG_NO_SATA_IRQ))
  448. writel(SIL_SIEN_N, mmio_base + sil_port[ap->port_no].sien);
  449. /* turn on IRQ */
  450. tmp = readl(mmio_base + SIL_SYSCFG);
  451. tmp &= ~(SIL_MASK_IDE0_INT << ap->port_no);
  452. writel(tmp, mmio_base + SIL_SYSCFG);
  453. }
  454. /**
  455. * sil_dev_config - Apply device/host-specific errata fixups
  456. * @ap: Port containing device to be examined
  457. * @dev: Device to be examined
  458. *
  459. * After the IDENTIFY [PACKET] DEVICE step is complete, and a
  460. * device is known to be present, this function is called.
  461. * We apply two errata fixups which are specific to Silicon Image,
  462. * a Seagate and a Maxtor fixup.
  463. *
  464. * For certain Seagate devices, we must limit the maximum sectors
  465. * to under 8K.
  466. *
  467. * For certain Maxtor devices, we must not program the drive
  468. * beyond udma5.
  469. *
  470. * Both fixups are unfairly pessimistic. As soon as I get more
  471. * information on these errata, I will create a more exhaustive
  472. * list, and apply the fixups to only the specific
  473. * devices/hosts/firmwares that need it.
  474. *
  475. * 20040111 - Seagate drives affected by the Mod15Write bug are blacklisted
  476. * The Maxtor quirk is in the blacklist, but I'm keeping the original
  477. * pessimistic fix for the following reasons...
  478. * - There seems to be less info on it, only one device gleaned off the
  479. * Windows driver, maybe only one is affected. More info would be greatly
  480. * appreciated.
  481. * - But then again UDMA5 is hardly anything to complain about
  482. */
  483. static void sil_dev_config(struct ata_port *ap, struct ata_device *dev)
  484. {
  485. int print_info = ap->eh_context.i.flags & ATA_EHI_PRINTINFO;
  486. unsigned int n, quirks = 0;
  487. unsigned char model_num[ATA_ID_PROD_LEN + 1];
  488. ata_id_c_string(dev->id, model_num, ATA_ID_PROD, sizeof(model_num));
  489. for (n = 0; sil_blacklist[n].product; n++)
  490. if (!strcmp(sil_blacklist[n].product, model_num)) {
  491. quirks = sil_blacklist[n].quirk;
  492. break;
  493. }
  494. /* limit requests to 15 sectors */
  495. if (slow_down ||
  496. ((ap->flags & SIL_FLAG_MOD15WRITE) &&
  497. (quirks & SIL_QUIRK_MOD15WRITE))) {
  498. if (print_info)
  499. ata_dev_printk(dev, KERN_INFO, "applying Seagate "
  500. "errata fix (mod15write workaround)\n");
  501. dev->max_sectors = 15;
  502. return;
  503. }
  504. /* limit to udma5 */
  505. if (quirks & SIL_QUIRK_UDMA5MAX) {
  506. if (print_info)
  507. ata_dev_printk(dev, KERN_INFO, "applying Maxtor "
  508. "errata fix %s\n", model_num);
  509. dev->udma_mask &= ATA_UDMA5;
  510. return;
  511. }
  512. }
  513. static void sil_init_controller(struct pci_dev *pdev,
  514. int n_ports, unsigned long port_flags,
  515. void __iomem *mmio_base)
  516. {
  517. u8 cls;
  518. u32 tmp;
  519. int i;
  520. /* Initialize FIFO PCI bus arbitration */
  521. cls = sil_get_device_cache_line(pdev);
  522. if (cls) {
  523. cls >>= 3;
  524. cls++; /* cls = (line_size/8)+1 */
  525. for (i = 0; i < n_ports; i++)
  526. writew(cls << 8 | cls,
  527. mmio_base + sil_port[i].fifo_cfg);
  528. } else
  529. dev_printk(KERN_WARNING, &pdev->dev,
  530. "cache line size not set. Driver may not function\n");
  531. /* Apply R_ERR on DMA activate FIS errata workaround */
  532. if (port_flags & SIL_FLAG_RERR_ON_DMA_ACT) {
  533. int cnt;
  534. for (i = 0, cnt = 0; i < n_ports; i++) {
  535. tmp = readl(mmio_base + sil_port[i].sfis_cfg);
  536. if ((tmp & 0x3) != 0x01)
  537. continue;
  538. if (!cnt)
  539. dev_printk(KERN_INFO, &pdev->dev,
  540. "Applying R_ERR on DMA activate "
  541. "FIS errata fix\n");
  542. writel(tmp & ~0x3, mmio_base + sil_port[i].sfis_cfg);
  543. cnt++;
  544. }
  545. }
  546. if (n_ports == 4) {
  547. /* flip the magic "make 4 ports work" bit */
  548. tmp = readl(mmio_base + sil_port[2].bmdma);
  549. if ((tmp & SIL_INTR_STEERING) == 0)
  550. writel(tmp | SIL_INTR_STEERING,
  551. mmio_base + sil_port[2].bmdma);
  552. }
  553. }
  554. static int sil_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
  555. {
  556. static int printed_version;
  557. struct device *dev = &pdev->dev;
  558. struct ata_probe_ent *probe_ent;
  559. void __iomem *mmio_base;
  560. int rc;
  561. unsigned int i;
  562. if (!printed_version++)
  563. dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
  564. rc = pcim_enable_device(pdev);
  565. if (rc)
  566. return rc;
  567. rc = pcim_iomap_regions(pdev, 1 << SIL_MMIO_BAR, DRV_NAME);
  568. if (rc == -EBUSY)
  569. pcim_pin_device(pdev);
  570. if (rc)
  571. return rc;
  572. rc = pci_set_dma_mask(pdev, ATA_DMA_MASK);
  573. if (rc)
  574. return rc;
  575. rc = pci_set_consistent_dma_mask(pdev, ATA_DMA_MASK);
  576. if (rc)
  577. return rc;
  578. probe_ent = devm_kzalloc(dev, sizeof(*probe_ent), GFP_KERNEL);
  579. if (probe_ent == NULL)
  580. return -ENOMEM;
  581. INIT_LIST_HEAD(&probe_ent->node);
  582. probe_ent->dev = pci_dev_to_dev(pdev);
  583. probe_ent->port_ops = sil_port_info[ent->driver_data].port_ops;
  584. probe_ent->sht = sil_port_info[ent->driver_data].sht;
  585. probe_ent->n_ports = (ent->driver_data == sil_3114) ? 4 : 2;
  586. probe_ent->pio_mask = sil_port_info[ent->driver_data].pio_mask;
  587. probe_ent->mwdma_mask = sil_port_info[ent->driver_data].mwdma_mask;
  588. probe_ent->udma_mask = sil_port_info[ent->driver_data].udma_mask;
  589. probe_ent->irq = pdev->irq;
  590. probe_ent->irq_flags = IRQF_SHARED;
  591. probe_ent->port_flags = sil_port_info[ent->driver_data].flags;
  592. probe_ent->iomap = pcim_iomap_table(pdev);
  593. mmio_base = probe_ent->iomap[SIL_MMIO_BAR];
  594. for (i = 0; i < probe_ent->n_ports; i++) {
  595. probe_ent->port[i].cmd_addr = mmio_base + sil_port[i].tf;
  596. probe_ent->port[i].altstatus_addr =
  597. probe_ent->port[i].ctl_addr = mmio_base + sil_port[i].ctl;
  598. probe_ent->port[i].bmdma_addr = mmio_base + sil_port[i].bmdma;
  599. probe_ent->port[i].scr_addr = mmio_base + sil_port[i].scr;
  600. ata_std_ports(&probe_ent->port[i]);
  601. }
  602. sil_init_controller(pdev, probe_ent->n_ports, probe_ent->port_flags,
  603. mmio_base);
  604. pci_set_master(pdev);
  605. if (!ata_device_add(probe_ent))
  606. return -ENODEV;
  607. devm_kfree(dev, probe_ent);
  608. return 0;
  609. }
  610. #ifdef CONFIG_PM
  611. static int sil_pci_device_resume(struct pci_dev *pdev)
  612. {
  613. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  614. int rc;
  615. rc = ata_pci_device_do_resume(pdev);
  616. if (rc)
  617. return rc;
  618. sil_init_controller(pdev, host->n_ports, host->ports[0]->flags,
  619. host->iomap[SIL_MMIO_BAR]);
  620. ata_host_resume(host);
  621. return 0;
  622. }
  623. #endif
  624. static int __init sil_init(void)
  625. {
  626. return pci_register_driver(&sil_pci_driver);
  627. }
  628. static void __exit sil_exit(void)
  629. {
  630. pci_unregister_driver(&sil_pci_driver);
  631. }
  632. module_init(sil_init);
  633. module_exit(sil_exit);