wm8994.c 123 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437
  1. /*
  2. * wm8994.c -- WM8994 ALSA SoC Audio driver
  3. *
  4. * Copyright 2009-12 Wolfson Microelectronics plc
  5. *
  6. * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
  7. *
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #include <linux/module.h>
  14. #include <linux/moduleparam.h>
  15. #include <linux/init.h>
  16. #include <linux/delay.h>
  17. #include <linux/pm.h>
  18. #include <linux/gcd.h>
  19. #include <linux/i2c.h>
  20. #include <linux/platform_device.h>
  21. #include <linux/pm_runtime.h>
  22. #include <linux/regulator/consumer.h>
  23. #include <linux/slab.h>
  24. #include <sound/core.h>
  25. #include <sound/jack.h>
  26. #include <sound/pcm.h>
  27. #include <sound/pcm_params.h>
  28. #include <sound/soc.h>
  29. #include <sound/initval.h>
  30. #include <sound/tlv.h>
  31. #include <trace/events/asoc.h>
  32. #include <linux/mfd/wm8994/core.h>
  33. #include <linux/mfd/wm8994/registers.h>
  34. #include <linux/mfd/wm8994/pdata.h>
  35. #include <linux/mfd/wm8994/gpio.h>
  36. #include "wm8994.h"
  37. #include "wm_hubs.h"
  38. #define WM1811_JACKDET_MODE_NONE 0x0000
  39. #define WM1811_JACKDET_MODE_JACK 0x0100
  40. #define WM1811_JACKDET_MODE_MIC 0x0080
  41. #define WM1811_JACKDET_MODE_AUDIO 0x0180
  42. #define WM8994_NUM_DRC 3
  43. #define WM8994_NUM_EQ 3
  44. static struct {
  45. unsigned int reg;
  46. unsigned int mask;
  47. } wm8994_vu_bits[] = {
  48. { WM8994_LEFT_LINE_INPUT_1_2_VOLUME, WM8994_IN1_VU },
  49. { WM8994_RIGHT_LINE_INPUT_1_2_VOLUME, WM8994_IN1_VU },
  50. { WM8994_LEFT_LINE_INPUT_3_4_VOLUME, WM8994_IN2_VU },
  51. { WM8994_RIGHT_LINE_INPUT_3_4_VOLUME, WM8994_IN2_VU },
  52. { WM8994_SPEAKER_VOLUME_LEFT, WM8994_SPKOUT_VU },
  53. { WM8994_SPEAKER_VOLUME_RIGHT, WM8994_SPKOUT_VU },
  54. { WM8994_LEFT_OUTPUT_VOLUME, WM8994_HPOUT1_VU },
  55. { WM8994_RIGHT_OUTPUT_VOLUME, WM8994_HPOUT1_VU },
  56. { WM8994_LEFT_OPGA_VOLUME, WM8994_MIXOUT_VU },
  57. { WM8994_RIGHT_OPGA_VOLUME, WM8994_MIXOUT_VU },
  58. { WM8994_AIF1_DAC1_LEFT_VOLUME, WM8994_AIF1DAC1_VU },
  59. { WM8994_AIF1_DAC1_RIGHT_VOLUME, WM8994_AIF1DAC1_VU },
  60. { WM8994_AIF1_DAC2_LEFT_VOLUME, WM8994_AIF1DAC2_VU },
  61. { WM8994_AIF1_DAC2_RIGHT_VOLUME, WM8994_AIF1DAC2_VU },
  62. { WM8994_AIF2_DAC_LEFT_VOLUME, WM8994_AIF2DAC_VU },
  63. { WM8994_AIF2_DAC_RIGHT_VOLUME, WM8994_AIF2DAC_VU },
  64. { WM8994_AIF1_ADC1_LEFT_VOLUME, WM8994_AIF1ADC1_VU },
  65. { WM8994_AIF1_ADC1_RIGHT_VOLUME, WM8994_AIF1ADC1_VU },
  66. { WM8994_AIF1_ADC2_LEFT_VOLUME, WM8994_AIF1ADC2_VU },
  67. { WM8994_AIF1_ADC2_RIGHT_VOLUME, WM8994_AIF1ADC2_VU },
  68. { WM8994_AIF2_ADC_LEFT_VOLUME, WM8994_AIF2ADC_VU },
  69. { WM8994_AIF2_ADC_RIGHT_VOLUME, WM8994_AIF1ADC2_VU },
  70. { WM8994_DAC1_LEFT_VOLUME, WM8994_DAC1_VU },
  71. { WM8994_DAC1_RIGHT_VOLUME, WM8994_DAC1_VU },
  72. { WM8994_DAC2_LEFT_VOLUME, WM8994_DAC2_VU },
  73. { WM8994_DAC2_RIGHT_VOLUME, WM8994_DAC2_VU },
  74. };
  75. static int wm8994_drc_base[] = {
  76. WM8994_AIF1_DRC1_1,
  77. WM8994_AIF1_DRC2_1,
  78. WM8994_AIF2_DRC_1,
  79. };
  80. static int wm8994_retune_mobile_base[] = {
  81. WM8994_AIF1_DAC1_EQ_GAINS_1,
  82. WM8994_AIF1_DAC2_EQ_GAINS_1,
  83. WM8994_AIF2_EQ_GAINS_1,
  84. };
  85. static const struct wm8958_micd_rate micdet_rates[] = {
  86. { 32768, true, 1, 4 },
  87. { 32768, false, 1, 1 },
  88. { 44100 * 256, true, 7, 10 },
  89. { 44100 * 256, false, 7, 10 },
  90. };
  91. static const struct wm8958_micd_rate jackdet_rates[] = {
  92. { 32768, true, 0, 1 },
  93. { 32768, false, 0, 1 },
  94. { 44100 * 256, true, 10, 10 },
  95. { 44100 * 256, false, 7, 8 },
  96. };
  97. static void wm8958_micd_set_rate(struct snd_soc_codec *codec)
  98. {
  99. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  100. struct wm8994 *control = wm8994->wm8994;
  101. int best, i, sysclk, val;
  102. bool idle;
  103. const struct wm8958_micd_rate *rates;
  104. int num_rates;
  105. idle = !wm8994->jack_mic;
  106. sysclk = snd_soc_read(codec, WM8994_CLOCKING_1);
  107. if (sysclk & WM8994_SYSCLK_SRC)
  108. sysclk = wm8994->aifclk[1];
  109. else
  110. sysclk = wm8994->aifclk[0];
  111. if (control->pdata.micd_rates) {
  112. rates = control->pdata.micd_rates;
  113. num_rates = control->pdata.num_micd_rates;
  114. } else if (wm8994->jackdet) {
  115. rates = jackdet_rates;
  116. num_rates = ARRAY_SIZE(jackdet_rates);
  117. } else {
  118. rates = micdet_rates;
  119. num_rates = ARRAY_SIZE(micdet_rates);
  120. }
  121. best = 0;
  122. for (i = 0; i < num_rates; i++) {
  123. if (rates[i].idle != idle)
  124. continue;
  125. if (abs(rates[i].sysclk - sysclk) <
  126. abs(rates[best].sysclk - sysclk))
  127. best = i;
  128. else if (rates[best].idle != idle)
  129. best = i;
  130. }
  131. val = rates[best].start << WM8958_MICD_BIAS_STARTTIME_SHIFT
  132. | rates[best].rate << WM8958_MICD_RATE_SHIFT;
  133. dev_dbg(codec->dev, "MICD rate %d,%d for %dHz %s\n",
  134. rates[best].start, rates[best].rate, sysclk,
  135. idle ? "idle" : "active");
  136. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  137. WM8958_MICD_BIAS_STARTTIME_MASK |
  138. WM8958_MICD_RATE_MASK, val);
  139. }
  140. static int configure_aif_clock(struct snd_soc_codec *codec, int aif)
  141. {
  142. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  143. int rate;
  144. int reg1 = 0;
  145. int offset;
  146. if (aif)
  147. offset = 4;
  148. else
  149. offset = 0;
  150. switch (wm8994->sysclk[aif]) {
  151. case WM8994_SYSCLK_MCLK1:
  152. rate = wm8994->mclk[0];
  153. break;
  154. case WM8994_SYSCLK_MCLK2:
  155. reg1 |= 0x8;
  156. rate = wm8994->mclk[1];
  157. break;
  158. case WM8994_SYSCLK_FLL1:
  159. reg1 |= 0x10;
  160. rate = wm8994->fll[0].out;
  161. break;
  162. case WM8994_SYSCLK_FLL2:
  163. reg1 |= 0x18;
  164. rate = wm8994->fll[1].out;
  165. break;
  166. default:
  167. return -EINVAL;
  168. }
  169. if (rate >= 13500000) {
  170. rate /= 2;
  171. reg1 |= WM8994_AIF1CLK_DIV;
  172. dev_dbg(codec->dev, "Dividing AIF%d clock to %dHz\n",
  173. aif + 1, rate);
  174. }
  175. wm8994->aifclk[aif] = rate;
  176. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1 + offset,
  177. WM8994_AIF1CLK_SRC_MASK | WM8994_AIF1CLK_DIV,
  178. reg1);
  179. return 0;
  180. }
  181. static int configure_clock(struct snd_soc_codec *codec)
  182. {
  183. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  184. int change, new;
  185. /* Bring up the AIF clocks first */
  186. configure_aif_clock(codec, 0);
  187. configure_aif_clock(codec, 1);
  188. /* Then switch CLK_SYS over to the higher of them; a change
  189. * can only happen as a result of a clocking change which can
  190. * only be made outside of DAPM so we can safely redo the
  191. * clocking.
  192. */
  193. /* If they're equal it doesn't matter which is used */
  194. if (wm8994->aifclk[0] == wm8994->aifclk[1]) {
  195. wm8958_micd_set_rate(codec);
  196. return 0;
  197. }
  198. if (wm8994->aifclk[0] < wm8994->aifclk[1])
  199. new = WM8994_SYSCLK_SRC;
  200. else
  201. new = 0;
  202. change = snd_soc_update_bits(codec, WM8994_CLOCKING_1,
  203. WM8994_SYSCLK_SRC, new);
  204. if (change)
  205. snd_soc_dapm_sync(&codec->dapm);
  206. wm8958_micd_set_rate(codec);
  207. return 0;
  208. }
  209. static int check_clk_sys(struct snd_soc_dapm_widget *source,
  210. struct snd_soc_dapm_widget *sink)
  211. {
  212. int reg = snd_soc_read(source->codec, WM8994_CLOCKING_1);
  213. const char *clk;
  214. /* Check what we're currently using for CLK_SYS */
  215. if (reg & WM8994_SYSCLK_SRC)
  216. clk = "AIF2CLK";
  217. else
  218. clk = "AIF1CLK";
  219. return strcmp(source->name, clk) == 0;
  220. }
  221. static const char *sidetone_hpf_text[] = {
  222. "2.7kHz", "1.35kHz", "675Hz", "370Hz", "180Hz", "90Hz", "45Hz"
  223. };
  224. static const struct soc_enum sidetone_hpf =
  225. SOC_ENUM_SINGLE(WM8994_SIDETONE, 7, 7, sidetone_hpf_text);
  226. static const char *adc_hpf_text[] = {
  227. "HiFi", "Voice 1", "Voice 2", "Voice 3"
  228. };
  229. static const struct soc_enum aif1adc1_hpf =
  230. SOC_ENUM_SINGLE(WM8994_AIF1_ADC1_FILTERS, 13, 4, adc_hpf_text);
  231. static const struct soc_enum aif1adc2_hpf =
  232. SOC_ENUM_SINGLE(WM8994_AIF1_ADC2_FILTERS, 13, 4, adc_hpf_text);
  233. static const struct soc_enum aif2adc_hpf =
  234. SOC_ENUM_SINGLE(WM8994_AIF2_ADC_FILTERS, 13, 4, adc_hpf_text);
  235. static const DECLARE_TLV_DB_SCALE(aif_tlv, 0, 600, 0);
  236. static const DECLARE_TLV_DB_SCALE(digital_tlv, -7200, 75, 1);
  237. static const DECLARE_TLV_DB_SCALE(st_tlv, -3600, 300, 0);
  238. static const DECLARE_TLV_DB_SCALE(wm8994_3d_tlv, -1600, 183, 0);
  239. static const DECLARE_TLV_DB_SCALE(eq_tlv, -1200, 100, 0);
  240. static const DECLARE_TLV_DB_SCALE(ng_tlv, -10200, 600, 0);
  241. static const DECLARE_TLV_DB_SCALE(mixin_boost_tlv, 0, 900, 0);
  242. #define WM8994_DRC_SWITCH(xname, reg, shift) \
  243. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  244. .info = snd_soc_info_volsw, .get = snd_soc_get_volsw,\
  245. .put = wm8994_put_drc_sw, \
  246. .private_value = SOC_SINGLE_VALUE(reg, shift, 1, 0) }
  247. static int wm8994_put_drc_sw(struct snd_kcontrol *kcontrol,
  248. struct snd_ctl_elem_value *ucontrol)
  249. {
  250. struct soc_mixer_control *mc =
  251. (struct soc_mixer_control *)kcontrol->private_value;
  252. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  253. int mask, ret;
  254. /* Can't enable both ADC and DAC paths simultaneously */
  255. if (mc->shift == WM8994_AIF1DAC1_DRC_ENA_SHIFT)
  256. mask = WM8994_AIF1ADC1L_DRC_ENA_MASK |
  257. WM8994_AIF1ADC1R_DRC_ENA_MASK;
  258. else
  259. mask = WM8994_AIF1DAC1_DRC_ENA_MASK;
  260. ret = snd_soc_read(codec, mc->reg);
  261. if (ret < 0)
  262. return ret;
  263. if (ret & mask)
  264. return -EINVAL;
  265. return snd_soc_put_volsw(kcontrol, ucontrol);
  266. }
  267. static void wm8994_set_drc(struct snd_soc_codec *codec, int drc)
  268. {
  269. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  270. struct wm8994 *control = wm8994->wm8994;
  271. struct wm8994_pdata *pdata = &control->pdata;
  272. int base = wm8994_drc_base[drc];
  273. int cfg = wm8994->drc_cfg[drc];
  274. int save, i;
  275. /* Save any enables; the configuration should clear them. */
  276. save = snd_soc_read(codec, base);
  277. save &= WM8994_AIF1DAC1_DRC_ENA | WM8994_AIF1ADC1L_DRC_ENA |
  278. WM8994_AIF1ADC1R_DRC_ENA;
  279. for (i = 0; i < WM8994_DRC_REGS; i++)
  280. snd_soc_update_bits(codec, base + i, 0xffff,
  281. pdata->drc_cfgs[cfg].regs[i]);
  282. snd_soc_update_bits(codec, base, WM8994_AIF1DAC1_DRC_ENA |
  283. WM8994_AIF1ADC1L_DRC_ENA |
  284. WM8994_AIF1ADC1R_DRC_ENA, save);
  285. }
  286. /* Icky as hell but saves code duplication */
  287. static int wm8994_get_drc(const char *name)
  288. {
  289. if (strcmp(name, "AIF1DRC1 Mode") == 0)
  290. return 0;
  291. if (strcmp(name, "AIF1DRC2 Mode") == 0)
  292. return 1;
  293. if (strcmp(name, "AIF2DRC Mode") == 0)
  294. return 2;
  295. return -EINVAL;
  296. }
  297. static int wm8994_put_drc_enum(struct snd_kcontrol *kcontrol,
  298. struct snd_ctl_elem_value *ucontrol)
  299. {
  300. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  301. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  302. struct wm8994 *control = wm8994->wm8994;
  303. struct wm8994_pdata *pdata = &control->pdata;
  304. int drc = wm8994_get_drc(kcontrol->id.name);
  305. int value = ucontrol->value.integer.value[0];
  306. if (drc < 0)
  307. return drc;
  308. if (value >= pdata->num_drc_cfgs)
  309. return -EINVAL;
  310. wm8994->drc_cfg[drc] = value;
  311. wm8994_set_drc(codec, drc);
  312. return 0;
  313. }
  314. static int wm8994_get_drc_enum(struct snd_kcontrol *kcontrol,
  315. struct snd_ctl_elem_value *ucontrol)
  316. {
  317. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  318. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  319. int drc = wm8994_get_drc(kcontrol->id.name);
  320. ucontrol->value.enumerated.item[0] = wm8994->drc_cfg[drc];
  321. return 0;
  322. }
  323. static void wm8994_set_retune_mobile(struct snd_soc_codec *codec, int block)
  324. {
  325. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  326. struct wm8994 *control = wm8994->wm8994;
  327. struct wm8994_pdata *pdata = &control->pdata;
  328. int base = wm8994_retune_mobile_base[block];
  329. int iface, best, best_val, save, i, cfg;
  330. if (!pdata || !wm8994->num_retune_mobile_texts)
  331. return;
  332. switch (block) {
  333. case 0:
  334. case 1:
  335. iface = 0;
  336. break;
  337. case 2:
  338. iface = 1;
  339. break;
  340. default:
  341. return;
  342. }
  343. /* Find the version of the currently selected configuration
  344. * with the nearest sample rate. */
  345. cfg = wm8994->retune_mobile_cfg[block];
  346. best = 0;
  347. best_val = INT_MAX;
  348. for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
  349. if (strcmp(pdata->retune_mobile_cfgs[i].name,
  350. wm8994->retune_mobile_texts[cfg]) == 0 &&
  351. abs(pdata->retune_mobile_cfgs[i].rate
  352. - wm8994->dac_rates[iface]) < best_val) {
  353. best = i;
  354. best_val = abs(pdata->retune_mobile_cfgs[i].rate
  355. - wm8994->dac_rates[iface]);
  356. }
  357. }
  358. dev_dbg(codec->dev, "ReTune Mobile %d %s/%dHz for %dHz sample rate\n",
  359. block,
  360. pdata->retune_mobile_cfgs[best].name,
  361. pdata->retune_mobile_cfgs[best].rate,
  362. wm8994->dac_rates[iface]);
  363. /* The EQ will be disabled while reconfiguring it, remember the
  364. * current configuration.
  365. */
  366. save = snd_soc_read(codec, base);
  367. save &= WM8994_AIF1DAC1_EQ_ENA;
  368. for (i = 0; i < WM8994_EQ_REGS; i++)
  369. snd_soc_update_bits(codec, base + i, 0xffff,
  370. pdata->retune_mobile_cfgs[best].regs[i]);
  371. snd_soc_update_bits(codec, base, WM8994_AIF1DAC1_EQ_ENA, save);
  372. }
  373. /* Icky as hell but saves code duplication */
  374. static int wm8994_get_retune_mobile_block(const char *name)
  375. {
  376. if (strcmp(name, "AIF1.1 EQ Mode") == 0)
  377. return 0;
  378. if (strcmp(name, "AIF1.2 EQ Mode") == 0)
  379. return 1;
  380. if (strcmp(name, "AIF2 EQ Mode") == 0)
  381. return 2;
  382. return -EINVAL;
  383. }
  384. static int wm8994_put_retune_mobile_enum(struct snd_kcontrol *kcontrol,
  385. struct snd_ctl_elem_value *ucontrol)
  386. {
  387. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  388. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  389. struct wm8994 *control = wm8994->wm8994;
  390. struct wm8994_pdata *pdata = &control->pdata;
  391. int block = wm8994_get_retune_mobile_block(kcontrol->id.name);
  392. int value = ucontrol->value.integer.value[0];
  393. if (block < 0)
  394. return block;
  395. if (value >= pdata->num_retune_mobile_cfgs)
  396. return -EINVAL;
  397. wm8994->retune_mobile_cfg[block] = value;
  398. wm8994_set_retune_mobile(codec, block);
  399. return 0;
  400. }
  401. static int wm8994_get_retune_mobile_enum(struct snd_kcontrol *kcontrol,
  402. struct snd_ctl_elem_value *ucontrol)
  403. {
  404. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  405. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  406. int block = wm8994_get_retune_mobile_block(kcontrol->id.name);
  407. ucontrol->value.enumerated.item[0] = wm8994->retune_mobile_cfg[block];
  408. return 0;
  409. }
  410. static const char *aif_chan_src_text[] = {
  411. "Left", "Right"
  412. };
  413. static const struct soc_enum aif1adcl_src =
  414. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_1, 15, 2, aif_chan_src_text);
  415. static const struct soc_enum aif1adcr_src =
  416. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_1, 14, 2, aif_chan_src_text);
  417. static const struct soc_enum aif2adcl_src =
  418. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_1, 15, 2, aif_chan_src_text);
  419. static const struct soc_enum aif2adcr_src =
  420. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_1, 14, 2, aif_chan_src_text);
  421. static const struct soc_enum aif1dacl_src =
  422. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, 15, 2, aif_chan_src_text);
  423. static const struct soc_enum aif1dacr_src =
  424. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, 14, 2, aif_chan_src_text);
  425. static const struct soc_enum aif2dacl_src =
  426. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, 15, 2, aif_chan_src_text);
  427. static const struct soc_enum aif2dacr_src =
  428. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, 14, 2, aif_chan_src_text);
  429. static const char *osr_text[] = {
  430. "Low Power", "High Performance",
  431. };
  432. static const struct soc_enum dac_osr =
  433. SOC_ENUM_SINGLE(WM8994_OVERSAMPLING, 0, 2, osr_text);
  434. static const struct soc_enum adc_osr =
  435. SOC_ENUM_SINGLE(WM8994_OVERSAMPLING, 1, 2, osr_text);
  436. static const struct snd_kcontrol_new wm8994_snd_controls[] = {
  437. SOC_DOUBLE_R_TLV("AIF1ADC1 Volume", WM8994_AIF1_ADC1_LEFT_VOLUME,
  438. WM8994_AIF1_ADC1_RIGHT_VOLUME,
  439. 1, 119, 0, digital_tlv),
  440. SOC_DOUBLE_R_TLV("AIF1ADC2 Volume", WM8994_AIF1_ADC2_LEFT_VOLUME,
  441. WM8994_AIF1_ADC2_RIGHT_VOLUME,
  442. 1, 119, 0, digital_tlv),
  443. SOC_DOUBLE_R_TLV("AIF2ADC Volume", WM8994_AIF2_ADC_LEFT_VOLUME,
  444. WM8994_AIF2_ADC_RIGHT_VOLUME,
  445. 1, 119, 0, digital_tlv),
  446. SOC_ENUM("AIF1ADCL Source", aif1adcl_src),
  447. SOC_ENUM("AIF1ADCR Source", aif1adcr_src),
  448. SOC_ENUM("AIF2ADCL Source", aif2adcl_src),
  449. SOC_ENUM("AIF2ADCR Source", aif2adcr_src),
  450. SOC_ENUM("AIF1DACL Source", aif1dacl_src),
  451. SOC_ENUM("AIF1DACR Source", aif1dacr_src),
  452. SOC_ENUM("AIF2DACL Source", aif2dacl_src),
  453. SOC_ENUM("AIF2DACR Source", aif2dacr_src),
  454. SOC_DOUBLE_R_TLV("AIF1DAC1 Volume", WM8994_AIF1_DAC1_LEFT_VOLUME,
  455. WM8994_AIF1_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  456. SOC_DOUBLE_R_TLV("AIF1DAC2 Volume", WM8994_AIF1_DAC2_LEFT_VOLUME,
  457. WM8994_AIF1_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  458. SOC_DOUBLE_R_TLV("AIF2DAC Volume", WM8994_AIF2_DAC_LEFT_VOLUME,
  459. WM8994_AIF2_DAC_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  460. SOC_SINGLE_TLV("AIF1 Boost Volume", WM8994_AIF1_CONTROL_2, 10, 3, 0, aif_tlv),
  461. SOC_SINGLE_TLV("AIF2 Boost Volume", WM8994_AIF2_CONTROL_2, 10, 3, 0, aif_tlv),
  462. SOC_SINGLE("AIF1DAC1 EQ Switch", WM8994_AIF1_DAC1_EQ_GAINS_1, 0, 1, 0),
  463. SOC_SINGLE("AIF1DAC2 EQ Switch", WM8994_AIF1_DAC2_EQ_GAINS_1, 0, 1, 0),
  464. SOC_SINGLE("AIF2 EQ Switch", WM8994_AIF2_EQ_GAINS_1, 0, 1, 0),
  465. WM8994_DRC_SWITCH("AIF1DAC1 DRC Switch", WM8994_AIF1_DRC1_1, 2),
  466. WM8994_DRC_SWITCH("AIF1ADC1L DRC Switch", WM8994_AIF1_DRC1_1, 1),
  467. WM8994_DRC_SWITCH("AIF1ADC1R DRC Switch", WM8994_AIF1_DRC1_1, 0),
  468. WM8994_DRC_SWITCH("AIF1DAC2 DRC Switch", WM8994_AIF1_DRC2_1, 2),
  469. WM8994_DRC_SWITCH("AIF1ADC2L DRC Switch", WM8994_AIF1_DRC2_1, 1),
  470. WM8994_DRC_SWITCH("AIF1ADC2R DRC Switch", WM8994_AIF1_DRC2_1, 0),
  471. WM8994_DRC_SWITCH("AIF2DAC DRC Switch", WM8994_AIF2_DRC_1, 2),
  472. WM8994_DRC_SWITCH("AIF2ADCL DRC Switch", WM8994_AIF2_DRC_1, 1),
  473. WM8994_DRC_SWITCH("AIF2ADCR DRC Switch", WM8994_AIF2_DRC_1, 0),
  474. SOC_SINGLE_TLV("DAC1 Right Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES,
  475. 5, 12, 0, st_tlv),
  476. SOC_SINGLE_TLV("DAC1 Left Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES,
  477. 0, 12, 0, st_tlv),
  478. SOC_SINGLE_TLV("DAC2 Right Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES,
  479. 5, 12, 0, st_tlv),
  480. SOC_SINGLE_TLV("DAC2 Left Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES,
  481. 0, 12, 0, st_tlv),
  482. SOC_ENUM("Sidetone HPF Mux", sidetone_hpf),
  483. SOC_SINGLE("Sidetone HPF Switch", WM8994_SIDETONE, 6, 1, 0),
  484. SOC_ENUM("AIF1ADC1 HPF Mode", aif1adc1_hpf),
  485. SOC_DOUBLE("AIF1ADC1 HPF Switch", WM8994_AIF1_ADC1_FILTERS, 12, 11, 1, 0),
  486. SOC_ENUM("AIF1ADC2 HPF Mode", aif1adc2_hpf),
  487. SOC_DOUBLE("AIF1ADC2 HPF Switch", WM8994_AIF1_ADC2_FILTERS, 12, 11, 1, 0),
  488. SOC_ENUM("AIF2ADC HPF Mode", aif2adc_hpf),
  489. SOC_DOUBLE("AIF2ADC HPF Switch", WM8994_AIF2_ADC_FILTERS, 12, 11, 1, 0),
  490. SOC_ENUM("ADC OSR", adc_osr),
  491. SOC_ENUM("DAC OSR", dac_osr),
  492. SOC_DOUBLE_R_TLV("DAC1 Volume", WM8994_DAC1_LEFT_VOLUME,
  493. WM8994_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  494. SOC_DOUBLE_R("DAC1 Switch", WM8994_DAC1_LEFT_VOLUME,
  495. WM8994_DAC1_RIGHT_VOLUME, 9, 1, 1),
  496. SOC_DOUBLE_R_TLV("DAC2 Volume", WM8994_DAC2_LEFT_VOLUME,
  497. WM8994_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  498. SOC_DOUBLE_R("DAC2 Switch", WM8994_DAC2_LEFT_VOLUME,
  499. WM8994_DAC2_RIGHT_VOLUME, 9, 1, 1),
  500. SOC_SINGLE_TLV("SPKL DAC2 Volume", WM8994_SPKMIXL_ATTENUATION,
  501. 6, 1, 1, wm_hubs_spkmix_tlv),
  502. SOC_SINGLE_TLV("SPKL DAC1 Volume", WM8994_SPKMIXL_ATTENUATION,
  503. 2, 1, 1, wm_hubs_spkmix_tlv),
  504. SOC_SINGLE_TLV("SPKR DAC2 Volume", WM8994_SPKMIXR_ATTENUATION,
  505. 6, 1, 1, wm_hubs_spkmix_tlv),
  506. SOC_SINGLE_TLV("SPKR DAC1 Volume", WM8994_SPKMIXR_ATTENUATION,
  507. 2, 1, 1, wm_hubs_spkmix_tlv),
  508. SOC_SINGLE_TLV("AIF1DAC1 3D Stereo Volume", WM8994_AIF1_DAC1_FILTERS_2,
  509. 10, 15, 0, wm8994_3d_tlv),
  510. SOC_SINGLE("AIF1DAC1 3D Stereo Switch", WM8994_AIF1_DAC1_FILTERS_2,
  511. 8, 1, 0),
  512. SOC_SINGLE_TLV("AIF1DAC2 3D Stereo Volume", WM8994_AIF1_DAC2_FILTERS_2,
  513. 10, 15, 0, wm8994_3d_tlv),
  514. SOC_SINGLE("AIF1DAC2 3D Stereo Switch", WM8994_AIF1_DAC2_FILTERS_2,
  515. 8, 1, 0),
  516. SOC_SINGLE_TLV("AIF2DAC 3D Stereo Volume", WM8994_AIF2_DAC_FILTERS_2,
  517. 10, 15, 0, wm8994_3d_tlv),
  518. SOC_SINGLE("AIF2DAC 3D Stereo Switch", WM8994_AIF2_DAC_FILTERS_2,
  519. 8, 1, 0),
  520. };
  521. static const struct snd_kcontrol_new wm8994_eq_controls[] = {
  522. SOC_SINGLE_TLV("AIF1DAC1 EQ1 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 11, 31, 0,
  523. eq_tlv),
  524. SOC_SINGLE_TLV("AIF1DAC1 EQ2 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 6, 31, 0,
  525. eq_tlv),
  526. SOC_SINGLE_TLV("AIF1DAC1 EQ3 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 1, 31, 0,
  527. eq_tlv),
  528. SOC_SINGLE_TLV("AIF1DAC1 EQ4 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 11, 31, 0,
  529. eq_tlv),
  530. SOC_SINGLE_TLV("AIF1DAC1 EQ5 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 6, 31, 0,
  531. eq_tlv),
  532. SOC_SINGLE_TLV("AIF1DAC2 EQ1 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 11, 31, 0,
  533. eq_tlv),
  534. SOC_SINGLE_TLV("AIF1DAC2 EQ2 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 6, 31, 0,
  535. eq_tlv),
  536. SOC_SINGLE_TLV("AIF1DAC2 EQ3 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 1, 31, 0,
  537. eq_tlv),
  538. SOC_SINGLE_TLV("AIF1DAC2 EQ4 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 11, 31, 0,
  539. eq_tlv),
  540. SOC_SINGLE_TLV("AIF1DAC2 EQ5 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 6, 31, 0,
  541. eq_tlv),
  542. SOC_SINGLE_TLV("AIF2 EQ1 Volume", WM8994_AIF2_EQ_GAINS_1, 11, 31, 0,
  543. eq_tlv),
  544. SOC_SINGLE_TLV("AIF2 EQ2 Volume", WM8994_AIF2_EQ_GAINS_1, 6, 31, 0,
  545. eq_tlv),
  546. SOC_SINGLE_TLV("AIF2 EQ3 Volume", WM8994_AIF2_EQ_GAINS_1, 1, 31, 0,
  547. eq_tlv),
  548. SOC_SINGLE_TLV("AIF2 EQ4 Volume", WM8994_AIF2_EQ_GAINS_2, 11, 31, 0,
  549. eq_tlv),
  550. SOC_SINGLE_TLV("AIF2 EQ5 Volume", WM8994_AIF2_EQ_GAINS_2, 6, 31, 0,
  551. eq_tlv),
  552. };
  553. static const struct snd_kcontrol_new wm8994_drc_controls[] = {
  554. SND_SOC_BYTES_MASK("AIF1.1 DRC", WM8994_AIF1_DRC1_1, 5,
  555. WM8994_AIF1DAC1_DRC_ENA | WM8994_AIF1ADC1L_DRC_ENA |
  556. WM8994_AIF1ADC1R_DRC_ENA),
  557. SND_SOC_BYTES_MASK("AIF1.2 DRC", WM8994_AIF1_DRC2_1, 5,
  558. WM8994_AIF1DAC2_DRC_ENA | WM8994_AIF1ADC2L_DRC_ENA |
  559. WM8994_AIF1ADC2R_DRC_ENA),
  560. SND_SOC_BYTES_MASK("AIF2 DRC", WM8994_AIF2_DRC_1, 5,
  561. WM8994_AIF2DAC_DRC_ENA | WM8994_AIF2ADCL_DRC_ENA |
  562. WM8994_AIF2ADCR_DRC_ENA),
  563. };
  564. static const char *wm8958_ng_text[] = {
  565. "30ms", "125ms", "250ms", "500ms",
  566. };
  567. static const struct soc_enum wm8958_aif1dac1_ng_hold =
  568. SOC_ENUM_SINGLE(WM8958_AIF1_DAC1_NOISE_GATE,
  569. WM8958_AIF1DAC1_NG_THR_SHIFT, 4, wm8958_ng_text);
  570. static const struct soc_enum wm8958_aif1dac2_ng_hold =
  571. SOC_ENUM_SINGLE(WM8958_AIF1_DAC2_NOISE_GATE,
  572. WM8958_AIF1DAC2_NG_THR_SHIFT, 4, wm8958_ng_text);
  573. static const struct soc_enum wm8958_aif2dac_ng_hold =
  574. SOC_ENUM_SINGLE(WM8958_AIF2_DAC_NOISE_GATE,
  575. WM8958_AIF2DAC_NG_THR_SHIFT, 4, wm8958_ng_text);
  576. static const struct snd_kcontrol_new wm8958_snd_controls[] = {
  577. SOC_SINGLE_TLV("AIF3 Boost Volume", WM8958_AIF3_CONTROL_2, 10, 3, 0, aif_tlv),
  578. SOC_SINGLE("AIF1DAC1 Noise Gate Switch", WM8958_AIF1_DAC1_NOISE_GATE,
  579. WM8958_AIF1DAC1_NG_ENA_SHIFT, 1, 0),
  580. SOC_ENUM("AIF1DAC1 Noise Gate Hold Time", wm8958_aif1dac1_ng_hold),
  581. SOC_SINGLE_TLV("AIF1DAC1 Noise Gate Threshold Volume",
  582. WM8958_AIF1_DAC1_NOISE_GATE, WM8958_AIF1DAC1_NG_THR_SHIFT,
  583. 7, 1, ng_tlv),
  584. SOC_SINGLE("AIF1DAC2 Noise Gate Switch", WM8958_AIF1_DAC2_NOISE_GATE,
  585. WM8958_AIF1DAC2_NG_ENA_SHIFT, 1, 0),
  586. SOC_ENUM("AIF1DAC2 Noise Gate Hold Time", wm8958_aif1dac2_ng_hold),
  587. SOC_SINGLE_TLV("AIF1DAC2 Noise Gate Threshold Volume",
  588. WM8958_AIF1_DAC2_NOISE_GATE, WM8958_AIF1DAC2_NG_THR_SHIFT,
  589. 7, 1, ng_tlv),
  590. SOC_SINGLE("AIF2DAC Noise Gate Switch", WM8958_AIF2_DAC_NOISE_GATE,
  591. WM8958_AIF2DAC_NG_ENA_SHIFT, 1, 0),
  592. SOC_ENUM("AIF2DAC Noise Gate Hold Time", wm8958_aif2dac_ng_hold),
  593. SOC_SINGLE_TLV("AIF2DAC Noise Gate Threshold Volume",
  594. WM8958_AIF2_DAC_NOISE_GATE, WM8958_AIF2DAC_NG_THR_SHIFT,
  595. 7, 1, ng_tlv),
  596. };
  597. static const struct snd_kcontrol_new wm1811_snd_controls[] = {
  598. SOC_SINGLE_TLV("MIXINL IN1LP Boost Volume", WM8994_INPUT_MIXER_1, 7, 1, 0,
  599. mixin_boost_tlv),
  600. SOC_SINGLE_TLV("MIXINL IN1RP Boost Volume", WM8994_INPUT_MIXER_1, 8, 1, 0,
  601. mixin_boost_tlv),
  602. };
  603. /* We run all mode setting through a function to enforce audio mode */
  604. static void wm1811_jackdet_set_mode(struct snd_soc_codec *codec, u16 mode)
  605. {
  606. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  607. if (!wm8994->jackdet || !wm8994->micdet[0].jack)
  608. return;
  609. if (wm8994->active_refcount)
  610. mode = WM1811_JACKDET_MODE_AUDIO;
  611. if (mode == wm8994->jackdet_mode)
  612. return;
  613. wm8994->jackdet_mode = mode;
  614. /* Always use audio mode to detect while the system is active */
  615. if (mode != WM1811_JACKDET_MODE_NONE)
  616. mode = WM1811_JACKDET_MODE_AUDIO;
  617. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  618. WM1811_JACKDET_MODE_MASK, mode);
  619. }
  620. static void active_reference(struct snd_soc_codec *codec)
  621. {
  622. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  623. mutex_lock(&wm8994->accdet_lock);
  624. wm8994->active_refcount++;
  625. dev_dbg(codec->dev, "Active refcount incremented, now %d\n",
  626. wm8994->active_refcount);
  627. /* If we're using jack detection go into audio mode */
  628. wm1811_jackdet_set_mode(codec, WM1811_JACKDET_MODE_AUDIO);
  629. mutex_unlock(&wm8994->accdet_lock);
  630. }
  631. static void active_dereference(struct snd_soc_codec *codec)
  632. {
  633. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  634. u16 mode;
  635. mutex_lock(&wm8994->accdet_lock);
  636. wm8994->active_refcount--;
  637. dev_dbg(codec->dev, "Active refcount decremented, now %d\n",
  638. wm8994->active_refcount);
  639. if (wm8994->active_refcount == 0) {
  640. /* Go into appropriate detection only mode */
  641. if (wm8994->jack_mic || wm8994->mic_detecting)
  642. mode = WM1811_JACKDET_MODE_MIC;
  643. else
  644. mode = WM1811_JACKDET_MODE_JACK;
  645. wm1811_jackdet_set_mode(codec, mode);
  646. }
  647. mutex_unlock(&wm8994->accdet_lock);
  648. }
  649. static int clk_sys_event(struct snd_soc_dapm_widget *w,
  650. struct snd_kcontrol *kcontrol, int event)
  651. {
  652. struct snd_soc_codec *codec = w->codec;
  653. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  654. switch (event) {
  655. case SND_SOC_DAPM_PRE_PMU:
  656. return configure_clock(codec);
  657. case SND_SOC_DAPM_POST_PMU:
  658. /*
  659. * JACKDET won't run until we start the clock and it
  660. * only reports deltas, make sure we notify the state
  661. * up the stack on startup. Use a *very* generous
  662. * timeout for paranoia, there's no urgency and we
  663. * don't want false reports.
  664. */
  665. if (wm8994->jackdet && !wm8994->clk_has_run) {
  666. schedule_delayed_work(&wm8994->jackdet_bootstrap,
  667. msecs_to_jiffies(1000));
  668. wm8994->clk_has_run = true;
  669. }
  670. break;
  671. case SND_SOC_DAPM_POST_PMD:
  672. configure_clock(codec);
  673. break;
  674. }
  675. return 0;
  676. }
  677. static void vmid_reference(struct snd_soc_codec *codec)
  678. {
  679. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  680. pm_runtime_get_sync(codec->dev);
  681. wm8994->vmid_refcount++;
  682. dev_dbg(codec->dev, "Referencing VMID, refcount is now %d\n",
  683. wm8994->vmid_refcount);
  684. if (wm8994->vmid_refcount == 1) {
  685. snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
  686. WM8994_LINEOUT1_DISCH |
  687. WM8994_LINEOUT2_DISCH, 0);
  688. wm_hubs_vmid_ena(codec);
  689. switch (wm8994->vmid_mode) {
  690. default:
  691. WARN_ON(NULL == "Invalid VMID mode");
  692. case WM8994_VMID_NORMAL:
  693. /* Startup bias, VMID ramp & buffer */
  694. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  695. WM8994_BIAS_SRC |
  696. WM8994_VMID_DISCH |
  697. WM8994_STARTUP_BIAS_ENA |
  698. WM8994_VMID_BUF_ENA |
  699. WM8994_VMID_RAMP_MASK,
  700. WM8994_BIAS_SRC |
  701. WM8994_STARTUP_BIAS_ENA |
  702. WM8994_VMID_BUF_ENA |
  703. (0x2 << WM8994_VMID_RAMP_SHIFT));
  704. /* Main bias enable, VMID=2x40k */
  705. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  706. WM8994_BIAS_ENA |
  707. WM8994_VMID_SEL_MASK,
  708. WM8994_BIAS_ENA | 0x2);
  709. msleep(300);
  710. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  711. WM8994_VMID_RAMP_MASK |
  712. WM8994_BIAS_SRC,
  713. 0);
  714. break;
  715. case WM8994_VMID_FORCE:
  716. /* Startup bias, slow VMID ramp & buffer */
  717. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  718. WM8994_BIAS_SRC |
  719. WM8994_VMID_DISCH |
  720. WM8994_STARTUP_BIAS_ENA |
  721. WM8994_VMID_BUF_ENA |
  722. WM8994_VMID_RAMP_MASK,
  723. WM8994_BIAS_SRC |
  724. WM8994_STARTUP_BIAS_ENA |
  725. WM8994_VMID_BUF_ENA |
  726. (0x2 << WM8994_VMID_RAMP_SHIFT));
  727. /* Main bias enable, VMID=2x40k */
  728. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  729. WM8994_BIAS_ENA |
  730. WM8994_VMID_SEL_MASK,
  731. WM8994_BIAS_ENA | 0x2);
  732. msleep(400);
  733. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  734. WM8994_VMID_RAMP_MASK |
  735. WM8994_BIAS_SRC,
  736. 0);
  737. break;
  738. }
  739. }
  740. }
  741. static void vmid_dereference(struct snd_soc_codec *codec)
  742. {
  743. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  744. wm8994->vmid_refcount--;
  745. dev_dbg(codec->dev, "Dereferencing VMID, refcount is now %d\n",
  746. wm8994->vmid_refcount);
  747. if (wm8994->vmid_refcount == 0) {
  748. if (wm8994->hubs.lineout1_se)
  749. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_3,
  750. WM8994_LINEOUT1N_ENA |
  751. WM8994_LINEOUT1P_ENA,
  752. WM8994_LINEOUT1N_ENA |
  753. WM8994_LINEOUT1P_ENA);
  754. if (wm8994->hubs.lineout2_se)
  755. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_3,
  756. WM8994_LINEOUT2N_ENA |
  757. WM8994_LINEOUT2P_ENA,
  758. WM8994_LINEOUT2N_ENA |
  759. WM8994_LINEOUT2P_ENA);
  760. /* Start discharging VMID */
  761. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  762. WM8994_BIAS_SRC |
  763. WM8994_VMID_DISCH,
  764. WM8994_BIAS_SRC |
  765. WM8994_VMID_DISCH);
  766. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  767. WM8994_VMID_SEL_MASK, 0);
  768. msleep(400);
  769. /* Active discharge */
  770. snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
  771. WM8994_LINEOUT1_DISCH |
  772. WM8994_LINEOUT2_DISCH,
  773. WM8994_LINEOUT1_DISCH |
  774. WM8994_LINEOUT2_DISCH);
  775. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_3,
  776. WM8994_LINEOUT1N_ENA |
  777. WM8994_LINEOUT1P_ENA |
  778. WM8994_LINEOUT2N_ENA |
  779. WM8994_LINEOUT2P_ENA, 0);
  780. /* Switch off startup biases */
  781. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  782. WM8994_BIAS_SRC |
  783. WM8994_STARTUP_BIAS_ENA |
  784. WM8994_VMID_BUF_ENA |
  785. WM8994_VMID_RAMP_MASK, 0);
  786. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  787. WM8994_VMID_SEL_MASK, 0);
  788. }
  789. pm_runtime_put(codec->dev);
  790. }
  791. static int vmid_event(struct snd_soc_dapm_widget *w,
  792. struct snd_kcontrol *kcontrol, int event)
  793. {
  794. struct snd_soc_codec *codec = w->codec;
  795. switch (event) {
  796. case SND_SOC_DAPM_PRE_PMU:
  797. vmid_reference(codec);
  798. break;
  799. case SND_SOC_DAPM_POST_PMD:
  800. vmid_dereference(codec);
  801. break;
  802. }
  803. return 0;
  804. }
  805. static bool wm8994_check_class_w_digital(struct snd_soc_codec *codec)
  806. {
  807. int source = 0; /* GCC flow analysis can't track enable */
  808. int reg, reg_r;
  809. /* We also need the same AIF source for L/R and only one path */
  810. reg = snd_soc_read(codec, WM8994_DAC1_LEFT_MIXER_ROUTING);
  811. switch (reg) {
  812. case WM8994_AIF2DACL_TO_DAC1L:
  813. dev_vdbg(codec->dev, "Class W source AIF2DAC\n");
  814. source = 2 << WM8994_CP_DYN_SRC_SEL_SHIFT;
  815. break;
  816. case WM8994_AIF1DAC2L_TO_DAC1L:
  817. dev_vdbg(codec->dev, "Class W source AIF1DAC2\n");
  818. source = 1 << WM8994_CP_DYN_SRC_SEL_SHIFT;
  819. break;
  820. case WM8994_AIF1DAC1L_TO_DAC1L:
  821. dev_vdbg(codec->dev, "Class W source AIF1DAC1\n");
  822. source = 0 << WM8994_CP_DYN_SRC_SEL_SHIFT;
  823. break;
  824. default:
  825. dev_vdbg(codec->dev, "DAC mixer setting: %x\n", reg);
  826. return false;
  827. }
  828. reg_r = snd_soc_read(codec, WM8994_DAC1_RIGHT_MIXER_ROUTING);
  829. if (reg_r != reg) {
  830. dev_vdbg(codec->dev, "Left and right DAC mixers different\n");
  831. return false;
  832. }
  833. /* Set the source up */
  834. snd_soc_update_bits(codec, WM8994_CLASS_W_1,
  835. WM8994_CP_DYN_SRC_SEL_MASK, source);
  836. return true;
  837. }
  838. static int aif1clk_ev(struct snd_soc_dapm_widget *w,
  839. struct snd_kcontrol *kcontrol, int event)
  840. {
  841. struct snd_soc_codec *codec = w->codec;
  842. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  843. struct wm8994 *control = codec->control_data;
  844. int mask = WM8994_AIF1DAC1L_ENA | WM8994_AIF1DAC1R_ENA;
  845. int i;
  846. int dac;
  847. int adc;
  848. int val;
  849. switch (control->type) {
  850. case WM8994:
  851. case WM8958:
  852. mask |= WM8994_AIF1DAC2L_ENA | WM8994_AIF1DAC2R_ENA;
  853. break;
  854. default:
  855. break;
  856. }
  857. switch (event) {
  858. case SND_SOC_DAPM_PRE_PMU:
  859. /* Don't enable timeslot 2 if not in use */
  860. if (wm8994->channels[0] <= 2)
  861. mask &= ~(WM8994_AIF1DAC2L_ENA | WM8994_AIF1DAC2R_ENA);
  862. val = snd_soc_read(codec, WM8994_AIF1_CONTROL_1);
  863. if ((val & WM8994_AIF1ADCL_SRC) &&
  864. (val & WM8994_AIF1ADCR_SRC))
  865. adc = WM8994_AIF1ADC1R_ENA | WM8994_AIF1ADC2R_ENA;
  866. else if (!(val & WM8994_AIF1ADCL_SRC) &&
  867. !(val & WM8994_AIF1ADCR_SRC))
  868. adc = WM8994_AIF1ADC1L_ENA | WM8994_AIF1ADC2L_ENA;
  869. else
  870. adc = WM8994_AIF1ADC1R_ENA | WM8994_AIF1ADC2R_ENA |
  871. WM8994_AIF1ADC1L_ENA | WM8994_AIF1ADC2L_ENA;
  872. val = snd_soc_read(codec, WM8994_AIF1_CONTROL_2);
  873. if ((val & WM8994_AIF1DACL_SRC) &&
  874. (val & WM8994_AIF1DACR_SRC))
  875. dac = WM8994_AIF1DAC1R_ENA | WM8994_AIF1DAC2R_ENA;
  876. else if (!(val & WM8994_AIF1DACL_SRC) &&
  877. !(val & WM8994_AIF1DACR_SRC))
  878. dac = WM8994_AIF1DAC1L_ENA | WM8994_AIF1DAC2L_ENA;
  879. else
  880. dac = WM8994_AIF1DAC1R_ENA | WM8994_AIF1DAC2R_ENA |
  881. WM8994_AIF1DAC1L_ENA | WM8994_AIF1DAC2L_ENA;
  882. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_4,
  883. mask, adc);
  884. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  885. mask, dac);
  886. snd_soc_update_bits(codec, WM8994_CLOCKING_1,
  887. WM8994_AIF1DSPCLK_ENA |
  888. WM8994_SYSDSPCLK_ENA,
  889. WM8994_AIF1DSPCLK_ENA |
  890. WM8994_SYSDSPCLK_ENA);
  891. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_4, mask,
  892. WM8994_AIF1ADC1R_ENA |
  893. WM8994_AIF1ADC1L_ENA |
  894. WM8994_AIF1ADC2R_ENA |
  895. WM8994_AIF1ADC2L_ENA);
  896. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5, mask,
  897. WM8994_AIF1DAC1R_ENA |
  898. WM8994_AIF1DAC1L_ENA |
  899. WM8994_AIF1DAC2R_ENA |
  900. WM8994_AIF1DAC2L_ENA);
  901. break;
  902. case SND_SOC_DAPM_POST_PMU:
  903. for (i = 0; i < ARRAY_SIZE(wm8994_vu_bits); i++)
  904. snd_soc_write(codec, wm8994_vu_bits[i].reg,
  905. snd_soc_read(codec,
  906. wm8994_vu_bits[i].reg));
  907. break;
  908. case SND_SOC_DAPM_PRE_PMD:
  909. case SND_SOC_DAPM_POST_PMD:
  910. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  911. mask, 0);
  912. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_4,
  913. mask, 0);
  914. val = snd_soc_read(codec, WM8994_CLOCKING_1);
  915. if (val & WM8994_AIF2DSPCLK_ENA)
  916. val = WM8994_SYSDSPCLK_ENA;
  917. else
  918. val = 0;
  919. snd_soc_update_bits(codec, WM8994_CLOCKING_1,
  920. WM8994_SYSDSPCLK_ENA |
  921. WM8994_AIF1DSPCLK_ENA, val);
  922. break;
  923. }
  924. return 0;
  925. }
  926. static int aif2clk_ev(struct snd_soc_dapm_widget *w,
  927. struct snd_kcontrol *kcontrol, int event)
  928. {
  929. struct snd_soc_codec *codec = w->codec;
  930. int i;
  931. int dac;
  932. int adc;
  933. int val;
  934. switch (event) {
  935. case SND_SOC_DAPM_PRE_PMU:
  936. val = snd_soc_read(codec, WM8994_AIF2_CONTROL_1);
  937. if ((val & WM8994_AIF2ADCL_SRC) &&
  938. (val & WM8994_AIF2ADCR_SRC))
  939. adc = WM8994_AIF2ADCR_ENA;
  940. else if (!(val & WM8994_AIF2ADCL_SRC) &&
  941. !(val & WM8994_AIF2ADCR_SRC))
  942. adc = WM8994_AIF2ADCL_ENA;
  943. else
  944. adc = WM8994_AIF2ADCL_ENA | WM8994_AIF2ADCR_ENA;
  945. val = snd_soc_read(codec, WM8994_AIF2_CONTROL_2);
  946. if ((val & WM8994_AIF2DACL_SRC) &&
  947. (val & WM8994_AIF2DACR_SRC))
  948. dac = WM8994_AIF2DACR_ENA;
  949. else if (!(val & WM8994_AIF2DACL_SRC) &&
  950. !(val & WM8994_AIF2DACR_SRC))
  951. dac = WM8994_AIF2DACL_ENA;
  952. else
  953. dac = WM8994_AIF2DACL_ENA | WM8994_AIF2DACR_ENA;
  954. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_4,
  955. WM8994_AIF2ADCL_ENA |
  956. WM8994_AIF2ADCR_ENA, adc);
  957. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  958. WM8994_AIF2DACL_ENA |
  959. WM8994_AIF2DACR_ENA, dac);
  960. snd_soc_update_bits(codec, WM8994_CLOCKING_1,
  961. WM8994_AIF2DSPCLK_ENA |
  962. WM8994_SYSDSPCLK_ENA,
  963. WM8994_AIF2DSPCLK_ENA |
  964. WM8994_SYSDSPCLK_ENA);
  965. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_4,
  966. WM8994_AIF2ADCL_ENA |
  967. WM8994_AIF2ADCR_ENA,
  968. WM8994_AIF2ADCL_ENA |
  969. WM8994_AIF2ADCR_ENA);
  970. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  971. WM8994_AIF2DACL_ENA |
  972. WM8994_AIF2DACR_ENA,
  973. WM8994_AIF2DACL_ENA |
  974. WM8994_AIF2DACR_ENA);
  975. break;
  976. case SND_SOC_DAPM_POST_PMU:
  977. for (i = 0; i < ARRAY_SIZE(wm8994_vu_bits); i++)
  978. snd_soc_write(codec, wm8994_vu_bits[i].reg,
  979. snd_soc_read(codec,
  980. wm8994_vu_bits[i].reg));
  981. break;
  982. case SND_SOC_DAPM_PRE_PMD:
  983. case SND_SOC_DAPM_POST_PMD:
  984. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  985. WM8994_AIF2DACL_ENA |
  986. WM8994_AIF2DACR_ENA, 0);
  987. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_4,
  988. WM8994_AIF2ADCL_ENA |
  989. WM8994_AIF2ADCR_ENA, 0);
  990. val = snd_soc_read(codec, WM8994_CLOCKING_1);
  991. if (val & WM8994_AIF1DSPCLK_ENA)
  992. val = WM8994_SYSDSPCLK_ENA;
  993. else
  994. val = 0;
  995. snd_soc_update_bits(codec, WM8994_CLOCKING_1,
  996. WM8994_SYSDSPCLK_ENA |
  997. WM8994_AIF2DSPCLK_ENA, val);
  998. break;
  999. }
  1000. return 0;
  1001. }
  1002. static int aif1clk_late_ev(struct snd_soc_dapm_widget *w,
  1003. struct snd_kcontrol *kcontrol, int event)
  1004. {
  1005. struct snd_soc_codec *codec = w->codec;
  1006. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1007. switch (event) {
  1008. case SND_SOC_DAPM_PRE_PMU:
  1009. wm8994->aif1clk_enable = 1;
  1010. break;
  1011. case SND_SOC_DAPM_POST_PMD:
  1012. wm8994->aif1clk_disable = 1;
  1013. break;
  1014. }
  1015. return 0;
  1016. }
  1017. static int aif2clk_late_ev(struct snd_soc_dapm_widget *w,
  1018. struct snd_kcontrol *kcontrol, int event)
  1019. {
  1020. struct snd_soc_codec *codec = w->codec;
  1021. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1022. switch (event) {
  1023. case SND_SOC_DAPM_PRE_PMU:
  1024. wm8994->aif2clk_enable = 1;
  1025. break;
  1026. case SND_SOC_DAPM_POST_PMD:
  1027. wm8994->aif2clk_disable = 1;
  1028. break;
  1029. }
  1030. return 0;
  1031. }
  1032. static int late_enable_ev(struct snd_soc_dapm_widget *w,
  1033. struct snd_kcontrol *kcontrol, int event)
  1034. {
  1035. struct snd_soc_codec *codec = w->codec;
  1036. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1037. switch (event) {
  1038. case SND_SOC_DAPM_PRE_PMU:
  1039. if (wm8994->aif1clk_enable) {
  1040. aif1clk_ev(w, kcontrol, SND_SOC_DAPM_PRE_PMU);
  1041. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
  1042. WM8994_AIF1CLK_ENA_MASK,
  1043. WM8994_AIF1CLK_ENA);
  1044. aif1clk_ev(w, kcontrol, SND_SOC_DAPM_POST_PMU);
  1045. wm8994->aif1clk_enable = 0;
  1046. }
  1047. if (wm8994->aif2clk_enable) {
  1048. aif2clk_ev(w, kcontrol, SND_SOC_DAPM_PRE_PMU);
  1049. snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
  1050. WM8994_AIF2CLK_ENA_MASK,
  1051. WM8994_AIF2CLK_ENA);
  1052. aif2clk_ev(w, kcontrol, SND_SOC_DAPM_POST_PMU);
  1053. wm8994->aif2clk_enable = 0;
  1054. }
  1055. break;
  1056. }
  1057. /* We may also have postponed startup of DSP, handle that. */
  1058. wm8958_aif_ev(w, kcontrol, event);
  1059. return 0;
  1060. }
  1061. static int late_disable_ev(struct snd_soc_dapm_widget *w,
  1062. struct snd_kcontrol *kcontrol, int event)
  1063. {
  1064. struct snd_soc_codec *codec = w->codec;
  1065. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1066. switch (event) {
  1067. case SND_SOC_DAPM_POST_PMD:
  1068. if (wm8994->aif1clk_disable) {
  1069. aif1clk_ev(w, kcontrol, SND_SOC_DAPM_PRE_PMD);
  1070. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
  1071. WM8994_AIF1CLK_ENA_MASK, 0);
  1072. aif1clk_ev(w, kcontrol, SND_SOC_DAPM_POST_PMD);
  1073. wm8994->aif1clk_disable = 0;
  1074. }
  1075. if (wm8994->aif2clk_disable) {
  1076. aif2clk_ev(w, kcontrol, SND_SOC_DAPM_PRE_PMD);
  1077. snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
  1078. WM8994_AIF2CLK_ENA_MASK, 0);
  1079. aif2clk_ev(w, kcontrol, SND_SOC_DAPM_POST_PMD);
  1080. wm8994->aif2clk_disable = 0;
  1081. }
  1082. break;
  1083. }
  1084. return 0;
  1085. }
  1086. static int adc_mux_ev(struct snd_soc_dapm_widget *w,
  1087. struct snd_kcontrol *kcontrol, int event)
  1088. {
  1089. late_enable_ev(w, kcontrol, event);
  1090. return 0;
  1091. }
  1092. static int micbias_ev(struct snd_soc_dapm_widget *w,
  1093. struct snd_kcontrol *kcontrol, int event)
  1094. {
  1095. late_enable_ev(w, kcontrol, event);
  1096. return 0;
  1097. }
  1098. static int dac_ev(struct snd_soc_dapm_widget *w,
  1099. struct snd_kcontrol *kcontrol, int event)
  1100. {
  1101. struct snd_soc_codec *codec = w->codec;
  1102. unsigned int mask = 1 << w->shift;
  1103. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  1104. mask, mask);
  1105. return 0;
  1106. }
  1107. static const char *adc_mux_text[] = {
  1108. "ADC",
  1109. "DMIC",
  1110. };
  1111. static const struct soc_enum adc_enum =
  1112. SOC_ENUM_SINGLE(0, 0, 2, adc_mux_text);
  1113. static const struct snd_kcontrol_new adcl_mux =
  1114. SOC_DAPM_ENUM_VIRT("ADCL Mux", adc_enum);
  1115. static const struct snd_kcontrol_new adcr_mux =
  1116. SOC_DAPM_ENUM_VIRT("ADCR Mux", adc_enum);
  1117. static const struct snd_kcontrol_new left_speaker_mixer[] = {
  1118. SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 9, 1, 0),
  1119. SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 7, 1, 0),
  1120. SOC_DAPM_SINGLE("IN1LP Switch", WM8994_SPEAKER_MIXER, 5, 1, 0),
  1121. SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 3, 1, 0),
  1122. SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 1, 1, 0),
  1123. };
  1124. static const struct snd_kcontrol_new right_speaker_mixer[] = {
  1125. SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 8, 1, 0),
  1126. SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 6, 1, 0),
  1127. SOC_DAPM_SINGLE("IN1RP Switch", WM8994_SPEAKER_MIXER, 4, 1, 0),
  1128. SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 2, 1, 0),
  1129. SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 0, 1, 0),
  1130. };
  1131. /* Debugging; dump chip status after DAPM transitions */
  1132. static int post_ev(struct snd_soc_dapm_widget *w,
  1133. struct snd_kcontrol *kcontrol, int event)
  1134. {
  1135. struct snd_soc_codec *codec = w->codec;
  1136. dev_dbg(codec->dev, "SRC status: %x\n",
  1137. snd_soc_read(codec,
  1138. WM8994_RATE_STATUS));
  1139. return 0;
  1140. }
  1141. static const struct snd_kcontrol_new aif1adc1l_mix[] = {
  1142. SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING,
  1143. 1, 1, 0),
  1144. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING,
  1145. 0, 1, 0),
  1146. };
  1147. static const struct snd_kcontrol_new aif1adc1r_mix[] = {
  1148. SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING,
  1149. 1, 1, 0),
  1150. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING,
  1151. 0, 1, 0),
  1152. };
  1153. static const struct snd_kcontrol_new aif1adc2l_mix[] = {
  1154. SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING,
  1155. 1, 1, 0),
  1156. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING,
  1157. 0, 1, 0),
  1158. };
  1159. static const struct snd_kcontrol_new aif1adc2r_mix[] = {
  1160. SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING,
  1161. 1, 1, 0),
  1162. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING,
  1163. 0, 1, 0),
  1164. };
  1165. static const struct snd_kcontrol_new aif2dac2l_mix[] = {
  1166. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  1167. 5, 1, 0),
  1168. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  1169. 4, 1, 0),
  1170. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  1171. 2, 1, 0),
  1172. SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  1173. 1, 1, 0),
  1174. SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  1175. 0, 1, 0),
  1176. };
  1177. static const struct snd_kcontrol_new aif2dac2r_mix[] = {
  1178. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  1179. 5, 1, 0),
  1180. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  1181. 4, 1, 0),
  1182. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  1183. 2, 1, 0),
  1184. SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  1185. 1, 1, 0),
  1186. SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  1187. 0, 1, 0),
  1188. };
  1189. #define WM8994_CLASS_W_SWITCH(xname, reg, shift, max, invert) \
  1190. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  1191. .info = snd_soc_info_volsw, \
  1192. .get = snd_soc_dapm_get_volsw, .put = wm8994_put_class_w, \
  1193. .private_value = SOC_SINGLE_VALUE(reg, shift, max, invert) }
  1194. static int wm8994_put_class_w(struct snd_kcontrol *kcontrol,
  1195. struct snd_ctl_elem_value *ucontrol)
  1196. {
  1197. struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
  1198. struct snd_soc_dapm_widget *w = wlist->widgets[0];
  1199. struct snd_soc_codec *codec = w->codec;
  1200. int ret;
  1201. ret = snd_soc_dapm_put_volsw(kcontrol, ucontrol);
  1202. wm_hubs_update_class_w(codec);
  1203. return ret;
  1204. }
  1205. static const struct snd_kcontrol_new dac1l_mix[] = {
  1206. WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  1207. 5, 1, 0),
  1208. WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  1209. 4, 1, 0),
  1210. WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  1211. 2, 1, 0),
  1212. WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  1213. 1, 1, 0),
  1214. WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  1215. 0, 1, 0),
  1216. };
  1217. static const struct snd_kcontrol_new dac1r_mix[] = {
  1218. WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1219. 5, 1, 0),
  1220. WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1221. 4, 1, 0),
  1222. WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1223. 2, 1, 0),
  1224. WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1225. 1, 1, 0),
  1226. WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1227. 0, 1, 0),
  1228. };
  1229. static const char *sidetone_text[] = {
  1230. "ADC/DMIC1", "DMIC2",
  1231. };
  1232. static const struct soc_enum sidetone1_enum =
  1233. SOC_ENUM_SINGLE(WM8994_SIDETONE, 0, 2, sidetone_text);
  1234. static const struct snd_kcontrol_new sidetone1_mux =
  1235. SOC_DAPM_ENUM("Left Sidetone Mux", sidetone1_enum);
  1236. static const struct soc_enum sidetone2_enum =
  1237. SOC_ENUM_SINGLE(WM8994_SIDETONE, 1, 2, sidetone_text);
  1238. static const struct snd_kcontrol_new sidetone2_mux =
  1239. SOC_DAPM_ENUM("Right Sidetone Mux", sidetone2_enum);
  1240. static const char *aif1dac_text[] = {
  1241. "AIF1DACDAT", "AIF3DACDAT",
  1242. };
  1243. static const struct soc_enum aif1dac_enum =
  1244. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 0, 2, aif1dac_text);
  1245. static const struct snd_kcontrol_new aif1dac_mux =
  1246. SOC_DAPM_ENUM("AIF1DAC Mux", aif1dac_enum);
  1247. static const char *aif2dac_text[] = {
  1248. "AIF2DACDAT", "AIF3DACDAT",
  1249. };
  1250. static const struct soc_enum aif2dac_enum =
  1251. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 1, 2, aif2dac_text);
  1252. static const struct snd_kcontrol_new aif2dac_mux =
  1253. SOC_DAPM_ENUM("AIF2DAC Mux", aif2dac_enum);
  1254. static const char *aif2adc_text[] = {
  1255. "AIF2ADCDAT", "AIF3DACDAT",
  1256. };
  1257. static const struct soc_enum aif2adc_enum =
  1258. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 2, 2, aif2adc_text);
  1259. static const struct snd_kcontrol_new aif2adc_mux =
  1260. SOC_DAPM_ENUM("AIF2ADC Mux", aif2adc_enum);
  1261. static const char *aif3adc_text[] = {
  1262. "AIF1ADCDAT", "AIF2ADCDAT", "AIF2DACDAT", "Mono PCM",
  1263. };
  1264. static const struct soc_enum wm8994_aif3adc_enum =
  1265. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 3, 3, aif3adc_text);
  1266. static const struct snd_kcontrol_new wm8994_aif3adc_mux =
  1267. SOC_DAPM_ENUM("AIF3ADC Mux", wm8994_aif3adc_enum);
  1268. static const struct soc_enum wm8958_aif3adc_enum =
  1269. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 3, 4, aif3adc_text);
  1270. static const struct snd_kcontrol_new wm8958_aif3adc_mux =
  1271. SOC_DAPM_ENUM("AIF3ADC Mux", wm8958_aif3adc_enum);
  1272. static const char *mono_pcm_out_text[] = {
  1273. "None", "AIF2ADCL", "AIF2ADCR",
  1274. };
  1275. static const struct soc_enum mono_pcm_out_enum =
  1276. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 9, 3, mono_pcm_out_text);
  1277. static const struct snd_kcontrol_new mono_pcm_out_mux =
  1278. SOC_DAPM_ENUM("Mono PCM Out Mux", mono_pcm_out_enum);
  1279. static const char *aif2dac_src_text[] = {
  1280. "AIF2", "AIF3",
  1281. };
  1282. /* Note that these two control shouldn't be simultaneously switched to AIF3 */
  1283. static const struct soc_enum aif2dacl_src_enum =
  1284. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 7, 2, aif2dac_src_text);
  1285. static const struct snd_kcontrol_new aif2dacl_src_mux =
  1286. SOC_DAPM_ENUM("AIF2DACL Mux", aif2dacl_src_enum);
  1287. static const struct soc_enum aif2dacr_src_enum =
  1288. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 8, 2, aif2dac_src_text);
  1289. static const struct snd_kcontrol_new aif2dacr_src_mux =
  1290. SOC_DAPM_ENUM("AIF2DACR Mux", aif2dacr_src_enum);
  1291. static const struct snd_soc_dapm_widget wm8994_lateclk_revd_widgets[] = {
  1292. SND_SOC_DAPM_SUPPLY("AIF1CLK", SND_SOC_NOPM, 0, 0, aif1clk_late_ev,
  1293. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1294. SND_SOC_DAPM_SUPPLY("AIF2CLK", SND_SOC_NOPM, 0, 0, aif2clk_late_ev,
  1295. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1296. SND_SOC_DAPM_PGA_E("Late DAC1L Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  1297. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1298. SND_SOC_DAPM_PGA_E("Late DAC1R Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  1299. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1300. SND_SOC_DAPM_PGA_E("Late DAC2L Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  1301. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1302. SND_SOC_DAPM_PGA_E("Late DAC2R Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  1303. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1304. SND_SOC_DAPM_PGA_E("Direct Voice", SND_SOC_NOPM, 0, 0, NULL, 0,
  1305. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1306. SND_SOC_DAPM_MIXER_E("SPKL", WM8994_POWER_MANAGEMENT_3, 8, 0,
  1307. left_speaker_mixer, ARRAY_SIZE(left_speaker_mixer),
  1308. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1309. SND_SOC_DAPM_MIXER_E("SPKR", WM8994_POWER_MANAGEMENT_3, 9, 0,
  1310. right_speaker_mixer, ARRAY_SIZE(right_speaker_mixer),
  1311. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1312. SND_SOC_DAPM_MUX_E("Left Headphone Mux", SND_SOC_NOPM, 0, 0, &wm_hubs_hpl_mux,
  1313. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1314. SND_SOC_DAPM_MUX_E("Right Headphone Mux", SND_SOC_NOPM, 0, 0, &wm_hubs_hpr_mux,
  1315. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1316. SND_SOC_DAPM_POST("Late Disable PGA", late_disable_ev)
  1317. };
  1318. static const struct snd_soc_dapm_widget wm8994_lateclk_widgets[] = {
  1319. SND_SOC_DAPM_SUPPLY("AIF1CLK", WM8994_AIF1_CLOCKING_1, 0, 0, aif1clk_ev,
  1320. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1321. SND_SOC_DAPM_PRE_PMD),
  1322. SND_SOC_DAPM_SUPPLY("AIF2CLK", WM8994_AIF2_CLOCKING_1, 0, 0, aif2clk_ev,
  1323. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1324. SND_SOC_DAPM_PRE_PMD),
  1325. SND_SOC_DAPM_PGA("Direct Voice", SND_SOC_NOPM, 0, 0, NULL, 0),
  1326. SND_SOC_DAPM_MIXER("SPKL", WM8994_POWER_MANAGEMENT_3, 8, 0,
  1327. left_speaker_mixer, ARRAY_SIZE(left_speaker_mixer)),
  1328. SND_SOC_DAPM_MIXER("SPKR", WM8994_POWER_MANAGEMENT_3, 9, 0,
  1329. right_speaker_mixer, ARRAY_SIZE(right_speaker_mixer)),
  1330. SND_SOC_DAPM_MUX("Left Headphone Mux", SND_SOC_NOPM, 0, 0, &wm_hubs_hpl_mux),
  1331. SND_SOC_DAPM_MUX("Right Headphone Mux", SND_SOC_NOPM, 0, 0, &wm_hubs_hpr_mux),
  1332. };
  1333. static const struct snd_soc_dapm_widget wm8994_dac_revd_widgets[] = {
  1334. SND_SOC_DAPM_DAC_E("DAC2L", NULL, SND_SOC_NOPM, 3, 0,
  1335. dac_ev, SND_SOC_DAPM_PRE_PMU),
  1336. SND_SOC_DAPM_DAC_E("DAC2R", NULL, SND_SOC_NOPM, 2, 0,
  1337. dac_ev, SND_SOC_DAPM_PRE_PMU),
  1338. SND_SOC_DAPM_DAC_E("DAC1L", NULL, SND_SOC_NOPM, 1, 0,
  1339. dac_ev, SND_SOC_DAPM_PRE_PMU),
  1340. SND_SOC_DAPM_DAC_E("DAC1R", NULL, SND_SOC_NOPM, 0, 0,
  1341. dac_ev, SND_SOC_DAPM_PRE_PMU),
  1342. };
  1343. static const struct snd_soc_dapm_widget wm8994_dac_widgets[] = {
  1344. SND_SOC_DAPM_DAC("DAC2L", NULL, WM8994_POWER_MANAGEMENT_5, 3, 0),
  1345. SND_SOC_DAPM_DAC("DAC2R", NULL, WM8994_POWER_MANAGEMENT_5, 2, 0),
  1346. SND_SOC_DAPM_DAC("DAC1L", NULL, WM8994_POWER_MANAGEMENT_5, 1, 0),
  1347. SND_SOC_DAPM_DAC("DAC1R", NULL, WM8994_POWER_MANAGEMENT_5, 0, 0),
  1348. };
  1349. static const struct snd_soc_dapm_widget wm8994_adc_revd_widgets[] = {
  1350. SND_SOC_DAPM_VIRT_MUX_E("ADCL Mux", WM8994_POWER_MANAGEMENT_4, 1, 0, &adcl_mux,
  1351. adc_mux_ev, SND_SOC_DAPM_PRE_PMU),
  1352. SND_SOC_DAPM_VIRT_MUX_E("ADCR Mux", WM8994_POWER_MANAGEMENT_4, 0, 0, &adcr_mux,
  1353. adc_mux_ev, SND_SOC_DAPM_PRE_PMU),
  1354. };
  1355. static const struct snd_soc_dapm_widget wm8994_adc_widgets[] = {
  1356. SND_SOC_DAPM_VIRT_MUX("ADCL Mux", WM8994_POWER_MANAGEMENT_4, 1, 0, &adcl_mux),
  1357. SND_SOC_DAPM_VIRT_MUX("ADCR Mux", WM8994_POWER_MANAGEMENT_4, 0, 0, &adcr_mux),
  1358. };
  1359. static const struct snd_soc_dapm_widget wm8994_dapm_widgets[] = {
  1360. SND_SOC_DAPM_INPUT("DMIC1DAT"),
  1361. SND_SOC_DAPM_INPUT("DMIC2DAT"),
  1362. SND_SOC_DAPM_INPUT("Clock"),
  1363. SND_SOC_DAPM_SUPPLY_S("MICBIAS Supply", 1, SND_SOC_NOPM, 0, 0, micbias_ev,
  1364. SND_SOC_DAPM_PRE_PMU),
  1365. SND_SOC_DAPM_SUPPLY("VMID", SND_SOC_NOPM, 0, 0, vmid_event,
  1366. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1367. SND_SOC_DAPM_SUPPLY("CLK_SYS", SND_SOC_NOPM, 0, 0, clk_sys_event,
  1368. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1369. SND_SOC_DAPM_PRE_PMD),
  1370. SND_SOC_DAPM_SUPPLY("DSP1CLK", SND_SOC_NOPM, 3, 0, NULL, 0),
  1371. SND_SOC_DAPM_SUPPLY("DSP2CLK", SND_SOC_NOPM, 2, 0, NULL, 0),
  1372. SND_SOC_DAPM_SUPPLY("DSPINTCLK", SND_SOC_NOPM, 1, 0, NULL, 0),
  1373. SND_SOC_DAPM_AIF_OUT("AIF1ADC1L", NULL,
  1374. 0, SND_SOC_NOPM, 9, 0),
  1375. SND_SOC_DAPM_AIF_OUT("AIF1ADC1R", NULL,
  1376. 0, SND_SOC_NOPM, 8, 0),
  1377. SND_SOC_DAPM_AIF_IN_E("AIF1DAC1L", NULL, 0,
  1378. SND_SOC_NOPM, 9, 0, wm8958_aif_ev,
  1379. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1380. SND_SOC_DAPM_AIF_IN_E("AIF1DAC1R", NULL, 0,
  1381. SND_SOC_NOPM, 8, 0, wm8958_aif_ev,
  1382. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1383. SND_SOC_DAPM_AIF_OUT("AIF1ADC2L", NULL,
  1384. 0, SND_SOC_NOPM, 11, 0),
  1385. SND_SOC_DAPM_AIF_OUT("AIF1ADC2R", NULL,
  1386. 0, SND_SOC_NOPM, 10, 0),
  1387. SND_SOC_DAPM_AIF_IN_E("AIF1DAC2L", NULL, 0,
  1388. SND_SOC_NOPM, 11, 0, wm8958_aif_ev,
  1389. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1390. SND_SOC_DAPM_AIF_IN_E("AIF1DAC2R", NULL, 0,
  1391. SND_SOC_NOPM, 10, 0, wm8958_aif_ev,
  1392. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1393. SND_SOC_DAPM_MIXER("AIF1ADC1L Mixer", SND_SOC_NOPM, 0, 0,
  1394. aif1adc1l_mix, ARRAY_SIZE(aif1adc1l_mix)),
  1395. SND_SOC_DAPM_MIXER("AIF1ADC1R Mixer", SND_SOC_NOPM, 0, 0,
  1396. aif1adc1r_mix, ARRAY_SIZE(aif1adc1r_mix)),
  1397. SND_SOC_DAPM_MIXER("AIF1ADC2L Mixer", SND_SOC_NOPM, 0, 0,
  1398. aif1adc2l_mix, ARRAY_SIZE(aif1adc2l_mix)),
  1399. SND_SOC_DAPM_MIXER("AIF1ADC2R Mixer", SND_SOC_NOPM, 0, 0,
  1400. aif1adc2r_mix, ARRAY_SIZE(aif1adc2r_mix)),
  1401. SND_SOC_DAPM_MIXER("AIF2DAC2L Mixer", SND_SOC_NOPM, 0, 0,
  1402. aif2dac2l_mix, ARRAY_SIZE(aif2dac2l_mix)),
  1403. SND_SOC_DAPM_MIXER("AIF2DAC2R Mixer", SND_SOC_NOPM, 0, 0,
  1404. aif2dac2r_mix, ARRAY_SIZE(aif2dac2r_mix)),
  1405. SND_SOC_DAPM_MUX("Left Sidetone", SND_SOC_NOPM, 0, 0, &sidetone1_mux),
  1406. SND_SOC_DAPM_MUX("Right Sidetone", SND_SOC_NOPM, 0, 0, &sidetone2_mux),
  1407. SND_SOC_DAPM_MIXER("DAC1L Mixer", SND_SOC_NOPM, 0, 0,
  1408. dac1l_mix, ARRAY_SIZE(dac1l_mix)),
  1409. SND_SOC_DAPM_MIXER("DAC1R Mixer", SND_SOC_NOPM, 0, 0,
  1410. dac1r_mix, ARRAY_SIZE(dac1r_mix)),
  1411. SND_SOC_DAPM_AIF_OUT("AIF2ADCL", NULL, 0,
  1412. SND_SOC_NOPM, 13, 0),
  1413. SND_SOC_DAPM_AIF_OUT("AIF2ADCR", NULL, 0,
  1414. SND_SOC_NOPM, 12, 0),
  1415. SND_SOC_DAPM_AIF_IN_E("AIF2DACL", NULL, 0,
  1416. SND_SOC_NOPM, 13, 0, wm8958_aif_ev,
  1417. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  1418. SND_SOC_DAPM_AIF_IN_E("AIF2DACR", NULL, 0,
  1419. SND_SOC_NOPM, 12, 0, wm8958_aif_ev,
  1420. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  1421. SND_SOC_DAPM_AIF_IN("AIF1DACDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
  1422. SND_SOC_DAPM_AIF_IN("AIF2DACDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
  1423. SND_SOC_DAPM_AIF_OUT("AIF1ADCDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
  1424. SND_SOC_DAPM_AIF_OUT("AIF2ADCDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
  1425. SND_SOC_DAPM_MUX("AIF1DAC Mux", SND_SOC_NOPM, 0, 0, &aif1dac_mux),
  1426. SND_SOC_DAPM_MUX("AIF2DAC Mux", SND_SOC_NOPM, 0, 0, &aif2dac_mux),
  1427. SND_SOC_DAPM_MUX("AIF2ADC Mux", SND_SOC_NOPM, 0, 0, &aif2adc_mux),
  1428. SND_SOC_DAPM_AIF_IN("AIF3DACDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
  1429. SND_SOC_DAPM_AIF_OUT("AIF3ADCDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
  1430. SND_SOC_DAPM_SUPPLY("TOCLK", WM8994_CLOCKING_1, 4, 0, NULL, 0),
  1431. SND_SOC_DAPM_ADC("DMIC2L", NULL, WM8994_POWER_MANAGEMENT_4, 5, 0),
  1432. SND_SOC_DAPM_ADC("DMIC2R", NULL, WM8994_POWER_MANAGEMENT_4, 4, 0),
  1433. SND_SOC_DAPM_ADC("DMIC1L", NULL, WM8994_POWER_MANAGEMENT_4, 3, 0),
  1434. SND_SOC_DAPM_ADC("DMIC1R", NULL, WM8994_POWER_MANAGEMENT_4, 2, 0),
  1435. /* Power is done with the muxes since the ADC power also controls the
  1436. * downsampling chain, the chip will automatically manage the analogue
  1437. * specific portions.
  1438. */
  1439. SND_SOC_DAPM_ADC("ADCL", NULL, SND_SOC_NOPM, 1, 0),
  1440. SND_SOC_DAPM_ADC("ADCR", NULL, SND_SOC_NOPM, 0, 0),
  1441. SND_SOC_DAPM_POST("Debug log", post_ev),
  1442. };
  1443. static const struct snd_soc_dapm_widget wm8994_specific_dapm_widgets[] = {
  1444. SND_SOC_DAPM_MUX("AIF3ADC Mux", SND_SOC_NOPM, 0, 0, &wm8994_aif3adc_mux),
  1445. };
  1446. static const struct snd_soc_dapm_widget wm8958_dapm_widgets[] = {
  1447. SND_SOC_DAPM_SUPPLY("AIF3", WM8994_POWER_MANAGEMENT_6, 5, 1, NULL, 0),
  1448. SND_SOC_DAPM_MUX("Mono PCM Out Mux", SND_SOC_NOPM, 0, 0, &mono_pcm_out_mux),
  1449. SND_SOC_DAPM_MUX("AIF2DACL Mux", SND_SOC_NOPM, 0, 0, &aif2dacl_src_mux),
  1450. SND_SOC_DAPM_MUX("AIF2DACR Mux", SND_SOC_NOPM, 0, 0, &aif2dacr_src_mux),
  1451. SND_SOC_DAPM_MUX("AIF3ADC Mux", SND_SOC_NOPM, 0, 0, &wm8958_aif3adc_mux),
  1452. };
  1453. static const struct snd_soc_dapm_route intercon[] = {
  1454. { "CLK_SYS", NULL, "AIF1CLK", check_clk_sys },
  1455. { "CLK_SYS", NULL, "AIF2CLK", check_clk_sys },
  1456. { "DSP1CLK", NULL, "CLK_SYS" },
  1457. { "DSP2CLK", NULL, "CLK_SYS" },
  1458. { "DSPINTCLK", NULL, "CLK_SYS" },
  1459. { "AIF1ADC1L", NULL, "AIF1CLK" },
  1460. { "AIF1ADC1L", NULL, "DSP1CLK" },
  1461. { "AIF1ADC1R", NULL, "AIF1CLK" },
  1462. { "AIF1ADC1R", NULL, "DSP1CLK" },
  1463. { "AIF1ADC1R", NULL, "DSPINTCLK" },
  1464. { "AIF1DAC1L", NULL, "AIF1CLK" },
  1465. { "AIF1DAC1L", NULL, "DSP1CLK" },
  1466. { "AIF1DAC1R", NULL, "AIF1CLK" },
  1467. { "AIF1DAC1R", NULL, "DSP1CLK" },
  1468. { "AIF1DAC1R", NULL, "DSPINTCLK" },
  1469. { "AIF1ADC2L", NULL, "AIF1CLK" },
  1470. { "AIF1ADC2L", NULL, "DSP1CLK" },
  1471. { "AIF1ADC2R", NULL, "AIF1CLK" },
  1472. { "AIF1ADC2R", NULL, "DSP1CLK" },
  1473. { "AIF1ADC2R", NULL, "DSPINTCLK" },
  1474. { "AIF1DAC2L", NULL, "AIF1CLK" },
  1475. { "AIF1DAC2L", NULL, "DSP1CLK" },
  1476. { "AIF1DAC2R", NULL, "AIF1CLK" },
  1477. { "AIF1DAC2R", NULL, "DSP1CLK" },
  1478. { "AIF1DAC2R", NULL, "DSPINTCLK" },
  1479. { "AIF2ADCL", NULL, "AIF2CLK" },
  1480. { "AIF2ADCL", NULL, "DSP2CLK" },
  1481. { "AIF2ADCR", NULL, "AIF2CLK" },
  1482. { "AIF2ADCR", NULL, "DSP2CLK" },
  1483. { "AIF2ADCR", NULL, "DSPINTCLK" },
  1484. { "AIF2DACL", NULL, "AIF2CLK" },
  1485. { "AIF2DACL", NULL, "DSP2CLK" },
  1486. { "AIF2DACR", NULL, "AIF2CLK" },
  1487. { "AIF2DACR", NULL, "DSP2CLK" },
  1488. { "AIF2DACR", NULL, "DSPINTCLK" },
  1489. { "DMIC1L", NULL, "DMIC1DAT" },
  1490. { "DMIC1L", NULL, "CLK_SYS" },
  1491. { "DMIC1R", NULL, "DMIC1DAT" },
  1492. { "DMIC1R", NULL, "CLK_SYS" },
  1493. { "DMIC2L", NULL, "DMIC2DAT" },
  1494. { "DMIC2L", NULL, "CLK_SYS" },
  1495. { "DMIC2R", NULL, "DMIC2DAT" },
  1496. { "DMIC2R", NULL, "CLK_SYS" },
  1497. { "ADCL", NULL, "AIF1CLK" },
  1498. { "ADCL", NULL, "DSP1CLK" },
  1499. { "ADCL", NULL, "DSPINTCLK" },
  1500. { "ADCR", NULL, "AIF1CLK" },
  1501. { "ADCR", NULL, "DSP1CLK" },
  1502. { "ADCR", NULL, "DSPINTCLK" },
  1503. { "ADCL Mux", "ADC", "ADCL" },
  1504. { "ADCL Mux", "DMIC", "DMIC1L" },
  1505. { "ADCR Mux", "ADC", "ADCR" },
  1506. { "ADCR Mux", "DMIC", "DMIC1R" },
  1507. { "DAC1L", NULL, "AIF1CLK" },
  1508. { "DAC1L", NULL, "DSP1CLK" },
  1509. { "DAC1L", NULL, "DSPINTCLK" },
  1510. { "DAC1R", NULL, "AIF1CLK" },
  1511. { "DAC1R", NULL, "DSP1CLK" },
  1512. { "DAC1R", NULL, "DSPINTCLK" },
  1513. { "DAC2L", NULL, "AIF2CLK" },
  1514. { "DAC2L", NULL, "DSP2CLK" },
  1515. { "DAC2L", NULL, "DSPINTCLK" },
  1516. { "DAC2R", NULL, "AIF2DACR" },
  1517. { "DAC2R", NULL, "AIF2CLK" },
  1518. { "DAC2R", NULL, "DSP2CLK" },
  1519. { "DAC2R", NULL, "DSPINTCLK" },
  1520. { "TOCLK", NULL, "CLK_SYS" },
  1521. { "AIF1DACDAT", NULL, "AIF1 Playback" },
  1522. { "AIF2DACDAT", NULL, "AIF2 Playback" },
  1523. { "AIF3DACDAT", NULL, "AIF3 Playback" },
  1524. { "AIF1 Capture", NULL, "AIF1ADCDAT" },
  1525. { "AIF2 Capture", NULL, "AIF2ADCDAT" },
  1526. { "AIF3 Capture", NULL, "AIF3ADCDAT" },
  1527. /* AIF1 outputs */
  1528. { "AIF1ADC1L", NULL, "AIF1ADC1L Mixer" },
  1529. { "AIF1ADC1L Mixer", "ADC/DMIC Switch", "ADCL Mux" },
  1530. { "AIF1ADC1L Mixer", "AIF2 Switch", "AIF2DACL" },
  1531. { "AIF1ADC1R", NULL, "AIF1ADC1R Mixer" },
  1532. { "AIF1ADC1R Mixer", "ADC/DMIC Switch", "ADCR Mux" },
  1533. { "AIF1ADC1R Mixer", "AIF2 Switch", "AIF2DACR" },
  1534. { "AIF1ADC2L", NULL, "AIF1ADC2L Mixer" },
  1535. { "AIF1ADC2L Mixer", "DMIC Switch", "DMIC2L" },
  1536. { "AIF1ADC2L Mixer", "AIF2 Switch", "AIF2DACL" },
  1537. { "AIF1ADC2R", NULL, "AIF1ADC2R Mixer" },
  1538. { "AIF1ADC2R Mixer", "DMIC Switch", "DMIC2R" },
  1539. { "AIF1ADC2R Mixer", "AIF2 Switch", "AIF2DACR" },
  1540. /* Pin level routing for AIF3 */
  1541. { "AIF1DAC1L", NULL, "AIF1DAC Mux" },
  1542. { "AIF1DAC1R", NULL, "AIF1DAC Mux" },
  1543. { "AIF1DAC2L", NULL, "AIF1DAC Mux" },
  1544. { "AIF1DAC2R", NULL, "AIF1DAC Mux" },
  1545. { "AIF1DAC Mux", "AIF1DACDAT", "AIF1DACDAT" },
  1546. { "AIF1DAC Mux", "AIF3DACDAT", "AIF3DACDAT" },
  1547. { "AIF2DAC Mux", "AIF2DACDAT", "AIF2DACDAT" },
  1548. { "AIF2DAC Mux", "AIF3DACDAT", "AIF3DACDAT" },
  1549. { "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCL" },
  1550. { "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCR" },
  1551. { "AIF2ADC Mux", "AIF3DACDAT", "AIF3ADCDAT" },
  1552. /* DAC1 inputs */
  1553. { "DAC1L Mixer", "AIF2 Switch", "AIF2DACL" },
  1554. { "DAC1L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
  1555. { "DAC1L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
  1556. { "DAC1L Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1557. { "DAC1L Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1558. { "DAC1R Mixer", "AIF2 Switch", "AIF2DACR" },
  1559. { "DAC1R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
  1560. { "DAC1R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
  1561. { "DAC1R Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1562. { "DAC1R Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1563. /* DAC2/AIF2 outputs */
  1564. { "AIF2ADCL", NULL, "AIF2DAC2L Mixer" },
  1565. { "AIF2DAC2L Mixer", "AIF2 Switch", "AIF2DACL" },
  1566. { "AIF2DAC2L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
  1567. { "AIF2DAC2L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
  1568. { "AIF2DAC2L Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1569. { "AIF2DAC2L Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1570. { "AIF2ADCR", NULL, "AIF2DAC2R Mixer" },
  1571. { "AIF2DAC2R Mixer", "AIF2 Switch", "AIF2DACR" },
  1572. { "AIF2DAC2R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
  1573. { "AIF2DAC2R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
  1574. { "AIF2DAC2R Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1575. { "AIF2DAC2R Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1576. { "AIF1ADCDAT", NULL, "AIF1ADC1L" },
  1577. { "AIF1ADCDAT", NULL, "AIF1ADC1R" },
  1578. { "AIF1ADCDAT", NULL, "AIF1ADC2L" },
  1579. { "AIF1ADCDAT", NULL, "AIF1ADC2R" },
  1580. { "AIF2ADCDAT", NULL, "AIF2ADC Mux" },
  1581. /* AIF3 output */
  1582. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC1L" },
  1583. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC1R" },
  1584. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC2L" },
  1585. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC2R" },
  1586. { "AIF3ADCDAT", "AIF2ADCDAT", "AIF2ADCL" },
  1587. { "AIF3ADCDAT", "AIF2ADCDAT", "AIF2ADCR" },
  1588. { "AIF3ADCDAT", "AIF2DACDAT", "AIF2DACL" },
  1589. { "AIF3ADCDAT", "AIF2DACDAT", "AIF2DACR" },
  1590. /* Sidetone */
  1591. { "Left Sidetone", "ADC/DMIC1", "ADCL Mux" },
  1592. { "Left Sidetone", "DMIC2", "DMIC2L" },
  1593. { "Right Sidetone", "ADC/DMIC1", "ADCR Mux" },
  1594. { "Right Sidetone", "DMIC2", "DMIC2R" },
  1595. /* Output stages */
  1596. { "Left Output Mixer", "DAC Switch", "DAC1L" },
  1597. { "Right Output Mixer", "DAC Switch", "DAC1R" },
  1598. { "SPKL", "DAC1 Switch", "DAC1L" },
  1599. { "SPKL", "DAC2 Switch", "DAC2L" },
  1600. { "SPKR", "DAC1 Switch", "DAC1R" },
  1601. { "SPKR", "DAC2 Switch", "DAC2R" },
  1602. { "Left Headphone Mux", "DAC", "DAC1L" },
  1603. { "Right Headphone Mux", "DAC", "DAC1R" },
  1604. };
  1605. static const struct snd_soc_dapm_route wm8994_lateclk_revd_intercon[] = {
  1606. { "DAC1L", NULL, "Late DAC1L Enable PGA" },
  1607. { "Late DAC1L Enable PGA", NULL, "DAC1L Mixer" },
  1608. { "DAC1R", NULL, "Late DAC1R Enable PGA" },
  1609. { "Late DAC1R Enable PGA", NULL, "DAC1R Mixer" },
  1610. { "DAC2L", NULL, "Late DAC2L Enable PGA" },
  1611. { "Late DAC2L Enable PGA", NULL, "AIF2DAC2L Mixer" },
  1612. { "DAC2R", NULL, "Late DAC2R Enable PGA" },
  1613. { "Late DAC2R Enable PGA", NULL, "AIF2DAC2R Mixer" }
  1614. };
  1615. static const struct snd_soc_dapm_route wm8994_lateclk_intercon[] = {
  1616. { "DAC1L", NULL, "DAC1L Mixer" },
  1617. { "DAC1R", NULL, "DAC1R Mixer" },
  1618. { "DAC2L", NULL, "AIF2DAC2L Mixer" },
  1619. { "DAC2R", NULL, "AIF2DAC2R Mixer" },
  1620. };
  1621. static const struct snd_soc_dapm_route wm8994_revd_intercon[] = {
  1622. { "AIF1DACDAT", NULL, "AIF2DACDAT" },
  1623. { "AIF2DACDAT", NULL, "AIF1DACDAT" },
  1624. { "AIF1ADCDAT", NULL, "AIF2ADCDAT" },
  1625. { "AIF2ADCDAT", NULL, "AIF1ADCDAT" },
  1626. { "MICBIAS1", NULL, "CLK_SYS" },
  1627. { "MICBIAS1", NULL, "MICBIAS Supply" },
  1628. { "MICBIAS2", NULL, "CLK_SYS" },
  1629. { "MICBIAS2", NULL, "MICBIAS Supply" },
  1630. };
  1631. static const struct snd_soc_dapm_route wm8994_intercon[] = {
  1632. { "AIF2DACL", NULL, "AIF2DAC Mux" },
  1633. { "AIF2DACR", NULL, "AIF2DAC Mux" },
  1634. { "MICBIAS1", NULL, "VMID" },
  1635. { "MICBIAS2", NULL, "VMID" },
  1636. };
  1637. static const struct snd_soc_dapm_route wm8958_intercon[] = {
  1638. { "AIF2DACL", NULL, "AIF2DACL Mux" },
  1639. { "AIF2DACR", NULL, "AIF2DACR Mux" },
  1640. { "AIF2DACL Mux", "AIF2", "AIF2DAC Mux" },
  1641. { "AIF2DACL Mux", "AIF3", "AIF3DACDAT" },
  1642. { "AIF2DACR Mux", "AIF2", "AIF2DAC Mux" },
  1643. { "AIF2DACR Mux", "AIF3", "AIF3DACDAT" },
  1644. { "AIF3DACDAT", NULL, "AIF3" },
  1645. { "AIF3ADCDAT", NULL, "AIF3" },
  1646. { "Mono PCM Out Mux", "AIF2ADCL", "AIF2ADCL" },
  1647. { "Mono PCM Out Mux", "AIF2ADCR", "AIF2ADCR" },
  1648. { "AIF3ADC Mux", "Mono PCM", "Mono PCM Out Mux" },
  1649. };
  1650. /* The size in bits of the FLL divide multiplied by 10
  1651. * to allow rounding later */
  1652. #define FIXED_FLL_SIZE ((1 << 16) * 10)
  1653. struct fll_div {
  1654. u16 outdiv;
  1655. u16 n;
  1656. u16 k;
  1657. u16 lambda;
  1658. u16 clk_ref_div;
  1659. u16 fll_fratio;
  1660. };
  1661. static int wm8994_get_fll_config(struct wm8994 *control, struct fll_div *fll,
  1662. int freq_in, int freq_out)
  1663. {
  1664. u64 Kpart;
  1665. unsigned int K, Ndiv, Nmod, gcd_fll;
  1666. pr_debug("FLL input=%dHz, output=%dHz\n", freq_in, freq_out);
  1667. /* Scale the input frequency down to <= 13.5MHz */
  1668. fll->clk_ref_div = 0;
  1669. while (freq_in > 13500000) {
  1670. fll->clk_ref_div++;
  1671. freq_in /= 2;
  1672. if (fll->clk_ref_div > 3)
  1673. return -EINVAL;
  1674. }
  1675. pr_debug("CLK_REF_DIV=%d, Fref=%dHz\n", fll->clk_ref_div, freq_in);
  1676. /* Scale the output to give 90MHz<=Fvco<=100MHz */
  1677. fll->outdiv = 3;
  1678. while (freq_out * (fll->outdiv + 1) < 90000000) {
  1679. fll->outdiv++;
  1680. if (fll->outdiv > 63)
  1681. return -EINVAL;
  1682. }
  1683. freq_out *= fll->outdiv + 1;
  1684. pr_debug("OUTDIV=%d, Fvco=%dHz\n", fll->outdiv, freq_out);
  1685. if (freq_in > 1000000) {
  1686. fll->fll_fratio = 0;
  1687. } else if (freq_in > 256000) {
  1688. fll->fll_fratio = 1;
  1689. freq_in *= 2;
  1690. } else if (freq_in > 128000) {
  1691. fll->fll_fratio = 2;
  1692. freq_in *= 4;
  1693. } else if (freq_in > 64000) {
  1694. fll->fll_fratio = 3;
  1695. freq_in *= 8;
  1696. } else {
  1697. fll->fll_fratio = 4;
  1698. freq_in *= 16;
  1699. }
  1700. pr_debug("FLL_FRATIO=%d, Fref=%dHz\n", fll->fll_fratio, freq_in);
  1701. /* Now, calculate N.K */
  1702. Ndiv = freq_out / freq_in;
  1703. fll->n = Ndiv;
  1704. Nmod = freq_out % freq_in;
  1705. pr_debug("Nmod=%d\n", Nmod);
  1706. switch (control->type) {
  1707. case WM8994:
  1708. /* Calculate fractional part - scale up so we can round. */
  1709. Kpart = FIXED_FLL_SIZE * (long long)Nmod;
  1710. do_div(Kpart, freq_in);
  1711. K = Kpart & 0xFFFFFFFF;
  1712. if ((K % 10) >= 5)
  1713. K += 5;
  1714. /* Move down to proper range now rounding is done */
  1715. fll->k = K / 10;
  1716. pr_debug("N=%x K=%x\n", fll->n, fll->k);
  1717. break;
  1718. default:
  1719. gcd_fll = gcd(freq_out, freq_in);
  1720. fll->k = (freq_out - (freq_in * fll->n)) / gcd_fll;
  1721. fll->lambda = freq_in / gcd_fll;
  1722. }
  1723. return 0;
  1724. }
  1725. static int _wm8994_set_fll(struct snd_soc_codec *codec, int id, int src,
  1726. unsigned int freq_in, unsigned int freq_out)
  1727. {
  1728. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1729. struct wm8994 *control = wm8994->wm8994;
  1730. int reg_offset, ret;
  1731. struct fll_div fll;
  1732. u16 reg, clk1, aif_reg, aif_src;
  1733. unsigned long timeout;
  1734. bool was_enabled;
  1735. switch (id) {
  1736. case WM8994_FLL1:
  1737. reg_offset = 0;
  1738. id = 0;
  1739. aif_src = 0x10;
  1740. break;
  1741. case WM8994_FLL2:
  1742. reg_offset = 0x20;
  1743. id = 1;
  1744. aif_src = 0x18;
  1745. break;
  1746. default:
  1747. return -EINVAL;
  1748. }
  1749. reg = snd_soc_read(codec, WM8994_FLL1_CONTROL_1 + reg_offset);
  1750. was_enabled = reg & WM8994_FLL1_ENA;
  1751. switch (src) {
  1752. case 0:
  1753. /* Allow no source specification when stopping */
  1754. if (freq_out)
  1755. return -EINVAL;
  1756. src = wm8994->fll[id].src;
  1757. break;
  1758. case WM8994_FLL_SRC_MCLK1:
  1759. case WM8994_FLL_SRC_MCLK2:
  1760. case WM8994_FLL_SRC_LRCLK:
  1761. case WM8994_FLL_SRC_BCLK:
  1762. break;
  1763. case WM8994_FLL_SRC_INTERNAL:
  1764. freq_in = 12000000;
  1765. freq_out = 12000000;
  1766. break;
  1767. default:
  1768. return -EINVAL;
  1769. }
  1770. /* Are we changing anything? */
  1771. if (wm8994->fll[id].src == src &&
  1772. wm8994->fll[id].in == freq_in && wm8994->fll[id].out == freq_out)
  1773. return 0;
  1774. /* If we're stopping the FLL redo the old config - no
  1775. * registers will actually be written but we avoid GCC flow
  1776. * analysis bugs spewing warnings.
  1777. */
  1778. if (freq_out)
  1779. ret = wm8994_get_fll_config(control, &fll, freq_in, freq_out);
  1780. else
  1781. ret = wm8994_get_fll_config(control, &fll, wm8994->fll[id].in,
  1782. wm8994->fll[id].out);
  1783. if (ret < 0)
  1784. return ret;
  1785. /* Make sure that we're not providing SYSCLK right now */
  1786. clk1 = snd_soc_read(codec, WM8994_CLOCKING_1);
  1787. if (clk1 & WM8994_SYSCLK_SRC)
  1788. aif_reg = WM8994_AIF2_CLOCKING_1;
  1789. else
  1790. aif_reg = WM8994_AIF1_CLOCKING_1;
  1791. reg = snd_soc_read(codec, aif_reg);
  1792. if ((reg & WM8994_AIF1CLK_ENA) &&
  1793. (reg & WM8994_AIF1CLK_SRC_MASK) == aif_src) {
  1794. dev_err(codec->dev, "FLL%d is currently providing SYSCLK\n",
  1795. id + 1);
  1796. return -EBUSY;
  1797. }
  1798. /* We always need to disable the FLL while reconfiguring */
  1799. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_1 + reg_offset,
  1800. WM8994_FLL1_ENA, 0);
  1801. if (wm8994->fll_byp && src == WM8994_FLL_SRC_BCLK &&
  1802. freq_in == freq_out && freq_out) {
  1803. dev_dbg(codec->dev, "Bypassing FLL%d\n", id + 1);
  1804. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_5 + reg_offset,
  1805. WM8958_FLL1_BYP, WM8958_FLL1_BYP);
  1806. goto out;
  1807. }
  1808. reg = (fll.outdiv << WM8994_FLL1_OUTDIV_SHIFT) |
  1809. (fll.fll_fratio << WM8994_FLL1_FRATIO_SHIFT);
  1810. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_2 + reg_offset,
  1811. WM8994_FLL1_OUTDIV_MASK |
  1812. WM8994_FLL1_FRATIO_MASK, reg);
  1813. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_3 + reg_offset,
  1814. WM8994_FLL1_K_MASK, fll.k);
  1815. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_4 + reg_offset,
  1816. WM8994_FLL1_N_MASK,
  1817. fll.n << WM8994_FLL1_N_SHIFT);
  1818. if (fll.lambda) {
  1819. snd_soc_update_bits(codec, WM8958_FLL1_EFS_1 + reg_offset,
  1820. WM8958_FLL1_LAMBDA_MASK,
  1821. fll.lambda);
  1822. snd_soc_update_bits(codec, WM8958_FLL1_EFS_2 + reg_offset,
  1823. WM8958_FLL1_EFS_ENA, WM8958_FLL1_EFS_ENA);
  1824. } else {
  1825. snd_soc_update_bits(codec, WM8958_FLL1_EFS_2 + reg_offset,
  1826. WM8958_FLL1_EFS_ENA, 0);
  1827. }
  1828. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_5 + reg_offset,
  1829. WM8994_FLL1_FRC_NCO | WM8958_FLL1_BYP |
  1830. WM8994_FLL1_REFCLK_DIV_MASK |
  1831. WM8994_FLL1_REFCLK_SRC_MASK,
  1832. ((src == WM8994_FLL_SRC_INTERNAL)
  1833. << WM8994_FLL1_FRC_NCO_SHIFT) |
  1834. (fll.clk_ref_div << WM8994_FLL1_REFCLK_DIV_SHIFT) |
  1835. (src - 1));
  1836. /* Clear any pending completion from a previous failure */
  1837. try_wait_for_completion(&wm8994->fll_locked[id]);
  1838. /* Enable (with fractional mode if required) */
  1839. if (freq_out) {
  1840. /* Enable VMID if we need it */
  1841. if (!was_enabled) {
  1842. active_reference(codec);
  1843. switch (control->type) {
  1844. case WM8994:
  1845. vmid_reference(codec);
  1846. break;
  1847. case WM8958:
  1848. if (control->revision < 1)
  1849. vmid_reference(codec);
  1850. break;
  1851. default:
  1852. break;
  1853. }
  1854. }
  1855. reg = WM8994_FLL1_ENA;
  1856. if (fll.k)
  1857. reg |= WM8994_FLL1_FRAC;
  1858. if (src == WM8994_FLL_SRC_INTERNAL)
  1859. reg |= WM8994_FLL1_OSC_ENA;
  1860. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_1 + reg_offset,
  1861. WM8994_FLL1_ENA | WM8994_FLL1_OSC_ENA |
  1862. WM8994_FLL1_FRAC, reg);
  1863. if (wm8994->fll_locked_irq) {
  1864. timeout = wait_for_completion_timeout(&wm8994->fll_locked[id],
  1865. msecs_to_jiffies(10));
  1866. if (timeout == 0)
  1867. dev_warn(codec->dev,
  1868. "Timed out waiting for FLL lock\n");
  1869. } else {
  1870. msleep(5);
  1871. }
  1872. } else {
  1873. if (was_enabled) {
  1874. switch (control->type) {
  1875. case WM8994:
  1876. vmid_dereference(codec);
  1877. break;
  1878. case WM8958:
  1879. if (control->revision < 1)
  1880. vmid_dereference(codec);
  1881. break;
  1882. default:
  1883. break;
  1884. }
  1885. active_dereference(codec);
  1886. }
  1887. }
  1888. out:
  1889. wm8994->fll[id].in = freq_in;
  1890. wm8994->fll[id].out = freq_out;
  1891. wm8994->fll[id].src = src;
  1892. configure_clock(codec);
  1893. /*
  1894. * If SYSCLK will be less than 50kHz adjust AIFnCLK dividers
  1895. * for detection.
  1896. */
  1897. if (max(wm8994->aifclk[0], wm8994->aifclk[1]) < 50000) {
  1898. dev_dbg(codec->dev, "Configuring AIFs for 128fs\n");
  1899. wm8994->aifdiv[0] = snd_soc_read(codec, WM8994_AIF1_RATE)
  1900. & WM8994_AIF1CLK_RATE_MASK;
  1901. wm8994->aifdiv[1] = snd_soc_read(codec, WM8994_AIF2_RATE)
  1902. & WM8994_AIF1CLK_RATE_MASK;
  1903. snd_soc_update_bits(codec, WM8994_AIF1_RATE,
  1904. WM8994_AIF1CLK_RATE_MASK, 0x1);
  1905. snd_soc_update_bits(codec, WM8994_AIF2_RATE,
  1906. WM8994_AIF2CLK_RATE_MASK, 0x1);
  1907. } else if (wm8994->aifdiv[0]) {
  1908. snd_soc_update_bits(codec, WM8994_AIF1_RATE,
  1909. WM8994_AIF1CLK_RATE_MASK,
  1910. wm8994->aifdiv[0]);
  1911. snd_soc_update_bits(codec, WM8994_AIF2_RATE,
  1912. WM8994_AIF2CLK_RATE_MASK,
  1913. wm8994->aifdiv[1]);
  1914. wm8994->aifdiv[0] = 0;
  1915. wm8994->aifdiv[1] = 0;
  1916. }
  1917. return 0;
  1918. }
  1919. static irqreturn_t wm8994_fll_locked_irq(int irq, void *data)
  1920. {
  1921. struct completion *completion = data;
  1922. complete(completion);
  1923. return IRQ_HANDLED;
  1924. }
  1925. static int opclk_divs[] = { 10, 20, 30, 40, 55, 60, 80, 120, 160 };
  1926. static int wm8994_set_fll(struct snd_soc_dai *dai, int id, int src,
  1927. unsigned int freq_in, unsigned int freq_out)
  1928. {
  1929. return _wm8994_set_fll(dai->codec, id, src, freq_in, freq_out);
  1930. }
  1931. static int wm8994_set_dai_sysclk(struct snd_soc_dai *dai,
  1932. int clk_id, unsigned int freq, int dir)
  1933. {
  1934. struct snd_soc_codec *codec = dai->codec;
  1935. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1936. int i;
  1937. switch (dai->id) {
  1938. case 1:
  1939. case 2:
  1940. break;
  1941. default:
  1942. /* AIF3 shares clocking with AIF1/2 */
  1943. return -EINVAL;
  1944. }
  1945. switch (clk_id) {
  1946. case WM8994_SYSCLK_MCLK1:
  1947. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK1;
  1948. wm8994->mclk[0] = freq;
  1949. dev_dbg(dai->dev, "AIF%d using MCLK1 at %uHz\n",
  1950. dai->id, freq);
  1951. break;
  1952. case WM8994_SYSCLK_MCLK2:
  1953. /* TODO: Set GPIO AF */
  1954. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK2;
  1955. wm8994->mclk[1] = freq;
  1956. dev_dbg(dai->dev, "AIF%d using MCLK2 at %uHz\n",
  1957. dai->id, freq);
  1958. break;
  1959. case WM8994_SYSCLK_FLL1:
  1960. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL1;
  1961. dev_dbg(dai->dev, "AIF%d using FLL1\n", dai->id);
  1962. break;
  1963. case WM8994_SYSCLK_FLL2:
  1964. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL2;
  1965. dev_dbg(dai->dev, "AIF%d using FLL2\n", dai->id);
  1966. break;
  1967. case WM8994_SYSCLK_OPCLK:
  1968. /* Special case - a division (times 10) is given and
  1969. * no effect on main clocking.
  1970. */
  1971. if (freq) {
  1972. for (i = 0; i < ARRAY_SIZE(opclk_divs); i++)
  1973. if (opclk_divs[i] == freq)
  1974. break;
  1975. if (i == ARRAY_SIZE(opclk_divs))
  1976. return -EINVAL;
  1977. snd_soc_update_bits(codec, WM8994_CLOCKING_2,
  1978. WM8994_OPCLK_DIV_MASK, i);
  1979. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_2,
  1980. WM8994_OPCLK_ENA, WM8994_OPCLK_ENA);
  1981. } else {
  1982. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_2,
  1983. WM8994_OPCLK_ENA, 0);
  1984. }
  1985. default:
  1986. return -EINVAL;
  1987. }
  1988. configure_clock(codec);
  1989. /*
  1990. * If SYSCLK will be less than 50kHz adjust AIFnCLK dividers
  1991. * for detection.
  1992. */
  1993. if (max(wm8994->aifclk[0], wm8994->aifclk[1]) < 50000) {
  1994. dev_dbg(codec->dev, "Configuring AIFs for 128fs\n");
  1995. wm8994->aifdiv[0] = snd_soc_read(codec, WM8994_AIF1_RATE)
  1996. & WM8994_AIF1CLK_RATE_MASK;
  1997. wm8994->aifdiv[1] = snd_soc_read(codec, WM8994_AIF2_RATE)
  1998. & WM8994_AIF1CLK_RATE_MASK;
  1999. snd_soc_update_bits(codec, WM8994_AIF1_RATE,
  2000. WM8994_AIF1CLK_RATE_MASK, 0x1);
  2001. snd_soc_update_bits(codec, WM8994_AIF2_RATE,
  2002. WM8994_AIF2CLK_RATE_MASK, 0x1);
  2003. } else if (wm8994->aifdiv[0]) {
  2004. snd_soc_update_bits(codec, WM8994_AIF1_RATE,
  2005. WM8994_AIF1CLK_RATE_MASK,
  2006. wm8994->aifdiv[0]);
  2007. snd_soc_update_bits(codec, WM8994_AIF2_RATE,
  2008. WM8994_AIF2CLK_RATE_MASK,
  2009. wm8994->aifdiv[1]);
  2010. wm8994->aifdiv[0] = 0;
  2011. wm8994->aifdiv[1] = 0;
  2012. }
  2013. return 0;
  2014. }
  2015. static int wm8994_set_bias_level(struct snd_soc_codec *codec,
  2016. enum snd_soc_bias_level level)
  2017. {
  2018. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2019. struct wm8994 *control = wm8994->wm8994;
  2020. wm_hubs_set_bias_level(codec, level);
  2021. switch (level) {
  2022. case SND_SOC_BIAS_ON:
  2023. break;
  2024. case SND_SOC_BIAS_PREPARE:
  2025. /* MICBIAS into regulating mode */
  2026. switch (control->type) {
  2027. case WM8958:
  2028. case WM1811:
  2029. snd_soc_update_bits(codec, WM8958_MICBIAS1,
  2030. WM8958_MICB1_MODE, 0);
  2031. snd_soc_update_bits(codec, WM8958_MICBIAS2,
  2032. WM8958_MICB2_MODE, 0);
  2033. break;
  2034. default:
  2035. break;
  2036. }
  2037. if (codec->dapm.bias_level == SND_SOC_BIAS_STANDBY)
  2038. active_reference(codec);
  2039. break;
  2040. case SND_SOC_BIAS_STANDBY:
  2041. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
  2042. switch (control->type) {
  2043. case WM8958:
  2044. if (control->revision == 0) {
  2045. /* Optimise performance for rev A */
  2046. snd_soc_update_bits(codec,
  2047. WM8958_CHARGE_PUMP_2,
  2048. WM8958_CP_DISCH,
  2049. WM8958_CP_DISCH);
  2050. }
  2051. break;
  2052. default:
  2053. break;
  2054. }
  2055. /* Discharge LINEOUT1 & 2 */
  2056. snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
  2057. WM8994_LINEOUT1_DISCH |
  2058. WM8994_LINEOUT2_DISCH,
  2059. WM8994_LINEOUT1_DISCH |
  2060. WM8994_LINEOUT2_DISCH);
  2061. }
  2062. if (codec->dapm.bias_level == SND_SOC_BIAS_PREPARE)
  2063. active_dereference(codec);
  2064. /* MICBIAS into bypass mode on newer devices */
  2065. switch (control->type) {
  2066. case WM8958:
  2067. case WM1811:
  2068. snd_soc_update_bits(codec, WM8958_MICBIAS1,
  2069. WM8958_MICB1_MODE,
  2070. WM8958_MICB1_MODE);
  2071. snd_soc_update_bits(codec, WM8958_MICBIAS2,
  2072. WM8958_MICB2_MODE,
  2073. WM8958_MICB2_MODE);
  2074. break;
  2075. default:
  2076. break;
  2077. }
  2078. break;
  2079. case SND_SOC_BIAS_OFF:
  2080. if (codec->dapm.bias_level == SND_SOC_BIAS_STANDBY)
  2081. wm8994->cur_fw = NULL;
  2082. break;
  2083. }
  2084. codec->dapm.bias_level = level;
  2085. return 0;
  2086. }
  2087. int wm8994_vmid_mode(struct snd_soc_codec *codec, enum wm8994_vmid_mode mode)
  2088. {
  2089. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2090. switch (mode) {
  2091. case WM8994_VMID_NORMAL:
  2092. if (wm8994->hubs.lineout1_se) {
  2093. snd_soc_dapm_disable_pin(&codec->dapm,
  2094. "LINEOUT1N Driver");
  2095. snd_soc_dapm_disable_pin(&codec->dapm,
  2096. "LINEOUT1P Driver");
  2097. }
  2098. if (wm8994->hubs.lineout2_se) {
  2099. snd_soc_dapm_disable_pin(&codec->dapm,
  2100. "LINEOUT2N Driver");
  2101. snd_soc_dapm_disable_pin(&codec->dapm,
  2102. "LINEOUT2P Driver");
  2103. }
  2104. /* Do the sync with the old mode to allow it to clean up */
  2105. snd_soc_dapm_sync(&codec->dapm);
  2106. wm8994->vmid_mode = mode;
  2107. break;
  2108. case WM8994_VMID_FORCE:
  2109. if (wm8994->hubs.lineout1_se) {
  2110. snd_soc_dapm_force_enable_pin(&codec->dapm,
  2111. "LINEOUT1N Driver");
  2112. snd_soc_dapm_force_enable_pin(&codec->dapm,
  2113. "LINEOUT1P Driver");
  2114. }
  2115. if (wm8994->hubs.lineout2_se) {
  2116. snd_soc_dapm_force_enable_pin(&codec->dapm,
  2117. "LINEOUT2N Driver");
  2118. snd_soc_dapm_force_enable_pin(&codec->dapm,
  2119. "LINEOUT2P Driver");
  2120. }
  2121. wm8994->vmid_mode = mode;
  2122. snd_soc_dapm_sync(&codec->dapm);
  2123. break;
  2124. default:
  2125. return -EINVAL;
  2126. }
  2127. return 0;
  2128. }
  2129. static int wm8994_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
  2130. {
  2131. struct snd_soc_codec *codec = dai->codec;
  2132. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2133. struct wm8994 *control = wm8994->wm8994;
  2134. int ms_reg;
  2135. int aif1_reg;
  2136. int dac_reg;
  2137. int adc_reg;
  2138. int ms = 0;
  2139. int aif1 = 0;
  2140. int lrclk = 0;
  2141. switch (dai->id) {
  2142. case 1:
  2143. ms_reg = WM8994_AIF1_MASTER_SLAVE;
  2144. aif1_reg = WM8994_AIF1_CONTROL_1;
  2145. dac_reg = WM8994_AIF1DAC_LRCLK;
  2146. adc_reg = WM8994_AIF1ADC_LRCLK;
  2147. break;
  2148. case 2:
  2149. ms_reg = WM8994_AIF2_MASTER_SLAVE;
  2150. aif1_reg = WM8994_AIF2_CONTROL_1;
  2151. dac_reg = WM8994_AIF1DAC_LRCLK;
  2152. adc_reg = WM8994_AIF1ADC_LRCLK;
  2153. break;
  2154. default:
  2155. return -EINVAL;
  2156. }
  2157. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  2158. case SND_SOC_DAIFMT_CBS_CFS:
  2159. break;
  2160. case SND_SOC_DAIFMT_CBM_CFM:
  2161. ms = WM8994_AIF1_MSTR;
  2162. break;
  2163. default:
  2164. return -EINVAL;
  2165. }
  2166. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  2167. case SND_SOC_DAIFMT_DSP_B:
  2168. aif1 |= WM8994_AIF1_LRCLK_INV;
  2169. lrclk |= WM8958_AIF1_LRCLK_INV;
  2170. case SND_SOC_DAIFMT_DSP_A:
  2171. aif1 |= 0x18;
  2172. break;
  2173. case SND_SOC_DAIFMT_I2S:
  2174. aif1 |= 0x10;
  2175. break;
  2176. case SND_SOC_DAIFMT_RIGHT_J:
  2177. break;
  2178. case SND_SOC_DAIFMT_LEFT_J:
  2179. aif1 |= 0x8;
  2180. break;
  2181. default:
  2182. return -EINVAL;
  2183. }
  2184. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  2185. case SND_SOC_DAIFMT_DSP_A:
  2186. case SND_SOC_DAIFMT_DSP_B:
  2187. /* frame inversion not valid for DSP modes */
  2188. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  2189. case SND_SOC_DAIFMT_NB_NF:
  2190. break;
  2191. case SND_SOC_DAIFMT_IB_NF:
  2192. aif1 |= WM8994_AIF1_BCLK_INV;
  2193. break;
  2194. default:
  2195. return -EINVAL;
  2196. }
  2197. break;
  2198. case SND_SOC_DAIFMT_I2S:
  2199. case SND_SOC_DAIFMT_RIGHT_J:
  2200. case SND_SOC_DAIFMT_LEFT_J:
  2201. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  2202. case SND_SOC_DAIFMT_NB_NF:
  2203. break;
  2204. case SND_SOC_DAIFMT_IB_IF:
  2205. aif1 |= WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV;
  2206. lrclk |= WM8958_AIF1_LRCLK_INV;
  2207. break;
  2208. case SND_SOC_DAIFMT_IB_NF:
  2209. aif1 |= WM8994_AIF1_BCLK_INV;
  2210. break;
  2211. case SND_SOC_DAIFMT_NB_IF:
  2212. aif1 |= WM8994_AIF1_LRCLK_INV;
  2213. lrclk |= WM8958_AIF1_LRCLK_INV;
  2214. break;
  2215. default:
  2216. return -EINVAL;
  2217. }
  2218. break;
  2219. default:
  2220. return -EINVAL;
  2221. }
  2222. /* The AIF2 format configuration needs to be mirrored to AIF3
  2223. * on WM8958 if it's in use so just do it all the time. */
  2224. switch (control->type) {
  2225. case WM1811:
  2226. case WM8958:
  2227. if (dai->id == 2)
  2228. snd_soc_update_bits(codec, WM8958_AIF3_CONTROL_1,
  2229. WM8994_AIF1_LRCLK_INV |
  2230. WM8958_AIF3_FMT_MASK, aif1);
  2231. break;
  2232. default:
  2233. break;
  2234. }
  2235. snd_soc_update_bits(codec, aif1_reg,
  2236. WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV |
  2237. WM8994_AIF1_FMT_MASK,
  2238. aif1);
  2239. snd_soc_update_bits(codec, ms_reg, WM8994_AIF1_MSTR,
  2240. ms);
  2241. snd_soc_update_bits(codec, dac_reg,
  2242. WM8958_AIF1_LRCLK_INV, lrclk);
  2243. snd_soc_update_bits(codec, adc_reg,
  2244. WM8958_AIF1_LRCLK_INV, lrclk);
  2245. return 0;
  2246. }
  2247. static struct {
  2248. int val, rate;
  2249. } srs[] = {
  2250. { 0, 8000 },
  2251. { 1, 11025 },
  2252. { 2, 12000 },
  2253. { 3, 16000 },
  2254. { 4, 22050 },
  2255. { 5, 24000 },
  2256. { 6, 32000 },
  2257. { 7, 44100 },
  2258. { 8, 48000 },
  2259. { 9, 88200 },
  2260. { 10, 96000 },
  2261. };
  2262. static int fs_ratios[] = {
  2263. 64, 128, 192, 256, 348, 512, 768, 1024, 1408, 1536
  2264. };
  2265. static int bclk_divs[] = {
  2266. 10, 15, 20, 30, 40, 50, 60, 80, 110, 120, 160, 220, 240, 320, 440, 480,
  2267. 640, 880, 960, 1280, 1760, 1920
  2268. };
  2269. static int wm8994_hw_params(struct snd_pcm_substream *substream,
  2270. struct snd_pcm_hw_params *params,
  2271. struct snd_soc_dai *dai)
  2272. {
  2273. struct snd_soc_codec *codec = dai->codec;
  2274. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2275. struct wm8994 *control = wm8994->wm8994;
  2276. struct wm8994_pdata *pdata = &control->pdata;
  2277. int aif1_reg;
  2278. int aif2_reg;
  2279. int bclk_reg;
  2280. int lrclk_reg;
  2281. int rate_reg;
  2282. int aif1 = 0;
  2283. int aif2 = 0;
  2284. int bclk = 0;
  2285. int lrclk = 0;
  2286. int rate_val = 0;
  2287. int id = dai->id - 1;
  2288. int i, cur_val, best_val, bclk_rate, best;
  2289. switch (dai->id) {
  2290. case 1:
  2291. aif1_reg = WM8994_AIF1_CONTROL_1;
  2292. aif2_reg = WM8994_AIF1_CONTROL_2;
  2293. bclk_reg = WM8994_AIF1_BCLK;
  2294. rate_reg = WM8994_AIF1_RATE;
  2295. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
  2296. wm8994->lrclk_shared[0]) {
  2297. lrclk_reg = WM8994_AIF1DAC_LRCLK;
  2298. } else {
  2299. lrclk_reg = WM8994_AIF1ADC_LRCLK;
  2300. dev_dbg(codec->dev, "AIF1 using split LRCLK\n");
  2301. }
  2302. break;
  2303. case 2:
  2304. aif1_reg = WM8994_AIF2_CONTROL_1;
  2305. aif2_reg = WM8994_AIF2_CONTROL_2;
  2306. bclk_reg = WM8994_AIF2_BCLK;
  2307. rate_reg = WM8994_AIF2_RATE;
  2308. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
  2309. wm8994->lrclk_shared[1]) {
  2310. lrclk_reg = WM8994_AIF2DAC_LRCLK;
  2311. } else {
  2312. lrclk_reg = WM8994_AIF2ADC_LRCLK;
  2313. dev_dbg(codec->dev, "AIF2 using split LRCLK\n");
  2314. }
  2315. break;
  2316. default:
  2317. return -EINVAL;
  2318. }
  2319. bclk_rate = params_rate(params);
  2320. switch (params_format(params)) {
  2321. case SNDRV_PCM_FORMAT_S16_LE:
  2322. bclk_rate *= 16;
  2323. break;
  2324. case SNDRV_PCM_FORMAT_S20_3LE:
  2325. bclk_rate *= 20;
  2326. aif1 |= 0x20;
  2327. break;
  2328. case SNDRV_PCM_FORMAT_S24_LE:
  2329. bclk_rate *= 24;
  2330. aif1 |= 0x40;
  2331. break;
  2332. case SNDRV_PCM_FORMAT_S32_LE:
  2333. bclk_rate *= 32;
  2334. aif1 |= 0x60;
  2335. break;
  2336. default:
  2337. return -EINVAL;
  2338. }
  2339. wm8994->channels[id] = params_channels(params);
  2340. if (pdata->max_channels_clocked[id] &&
  2341. wm8994->channels[id] > pdata->max_channels_clocked[id]) {
  2342. dev_dbg(dai->dev, "Constraining channels to %d from %d\n",
  2343. pdata->max_channels_clocked[id], wm8994->channels[id]);
  2344. wm8994->channels[id] = pdata->max_channels_clocked[id];
  2345. }
  2346. switch (wm8994->channels[id]) {
  2347. case 1:
  2348. case 2:
  2349. bclk_rate *= 2;
  2350. break;
  2351. default:
  2352. bclk_rate *= 4;
  2353. break;
  2354. }
  2355. /* Try to find an appropriate sample rate; look for an exact match. */
  2356. for (i = 0; i < ARRAY_SIZE(srs); i++)
  2357. if (srs[i].rate == params_rate(params))
  2358. break;
  2359. if (i == ARRAY_SIZE(srs))
  2360. return -EINVAL;
  2361. rate_val |= srs[i].val << WM8994_AIF1_SR_SHIFT;
  2362. dev_dbg(dai->dev, "Sample rate is %dHz\n", srs[i].rate);
  2363. dev_dbg(dai->dev, "AIF%dCLK is %dHz, target BCLK %dHz\n",
  2364. dai->id, wm8994->aifclk[id], bclk_rate);
  2365. if (wm8994->channels[id] == 1 &&
  2366. (snd_soc_read(codec, aif1_reg) & 0x18) == 0x18)
  2367. aif2 |= WM8994_AIF1_MONO;
  2368. if (wm8994->aifclk[id] == 0) {
  2369. dev_err(dai->dev, "AIF%dCLK not configured\n", dai->id);
  2370. return -EINVAL;
  2371. }
  2372. /* AIFCLK/fs ratio; look for a close match in either direction */
  2373. best = 0;
  2374. best_val = abs((fs_ratios[0] * params_rate(params))
  2375. - wm8994->aifclk[id]);
  2376. for (i = 1; i < ARRAY_SIZE(fs_ratios); i++) {
  2377. cur_val = abs((fs_ratios[i] * params_rate(params))
  2378. - wm8994->aifclk[id]);
  2379. if (cur_val >= best_val)
  2380. continue;
  2381. best = i;
  2382. best_val = cur_val;
  2383. }
  2384. dev_dbg(dai->dev, "Selected AIF%dCLK/fs = %d\n",
  2385. dai->id, fs_ratios[best]);
  2386. rate_val |= best;
  2387. /* We may not get quite the right frequency if using
  2388. * approximate clocks so look for the closest match that is
  2389. * higher than the target (we need to ensure that there enough
  2390. * BCLKs to clock out the samples).
  2391. */
  2392. best = 0;
  2393. for (i = 0; i < ARRAY_SIZE(bclk_divs); i++) {
  2394. cur_val = (wm8994->aifclk[id] * 10 / bclk_divs[i]) - bclk_rate;
  2395. if (cur_val < 0) /* BCLK table is sorted */
  2396. break;
  2397. best = i;
  2398. }
  2399. bclk_rate = wm8994->aifclk[id] * 10 / bclk_divs[best];
  2400. dev_dbg(dai->dev, "Using BCLK_DIV %d for actual BCLK %dHz\n",
  2401. bclk_divs[best], bclk_rate);
  2402. bclk |= best << WM8994_AIF1_BCLK_DIV_SHIFT;
  2403. lrclk = bclk_rate / params_rate(params);
  2404. if (!lrclk) {
  2405. dev_err(dai->dev, "Unable to generate LRCLK from %dHz BCLK\n",
  2406. bclk_rate);
  2407. return -EINVAL;
  2408. }
  2409. dev_dbg(dai->dev, "Using LRCLK rate %d for actual LRCLK %dHz\n",
  2410. lrclk, bclk_rate / lrclk);
  2411. snd_soc_update_bits(codec, aif1_reg, WM8994_AIF1_WL_MASK, aif1);
  2412. snd_soc_update_bits(codec, aif2_reg, WM8994_AIF1_MONO, aif2);
  2413. snd_soc_update_bits(codec, bclk_reg, WM8994_AIF1_BCLK_DIV_MASK, bclk);
  2414. snd_soc_update_bits(codec, lrclk_reg, WM8994_AIF1DAC_RATE_MASK,
  2415. lrclk);
  2416. snd_soc_update_bits(codec, rate_reg, WM8994_AIF1_SR_MASK |
  2417. WM8994_AIF1CLK_RATE_MASK, rate_val);
  2418. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  2419. switch (dai->id) {
  2420. case 1:
  2421. wm8994->dac_rates[0] = params_rate(params);
  2422. wm8994_set_retune_mobile(codec, 0);
  2423. wm8994_set_retune_mobile(codec, 1);
  2424. break;
  2425. case 2:
  2426. wm8994->dac_rates[1] = params_rate(params);
  2427. wm8994_set_retune_mobile(codec, 2);
  2428. break;
  2429. }
  2430. }
  2431. return 0;
  2432. }
  2433. static int wm8994_aif3_hw_params(struct snd_pcm_substream *substream,
  2434. struct snd_pcm_hw_params *params,
  2435. struct snd_soc_dai *dai)
  2436. {
  2437. struct snd_soc_codec *codec = dai->codec;
  2438. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2439. struct wm8994 *control = wm8994->wm8994;
  2440. int aif1_reg;
  2441. int aif1 = 0;
  2442. switch (dai->id) {
  2443. case 3:
  2444. switch (control->type) {
  2445. case WM1811:
  2446. case WM8958:
  2447. aif1_reg = WM8958_AIF3_CONTROL_1;
  2448. break;
  2449. default:
  2450. return 0;
  2451. }
  2452. break;
  2453. default:
  2454. return 0;
  2455. }
  2456. switch (params_format(params)) {
  2457. case SNDRV_PCM_FORMAT_S16_LE:
  2458. break;
  2459. case SNDRV_PCM_FORMAT_S20_3LE:
  2460. aif1 |= 0x20;
  2461. break;
  2462. case SNDRV_PCM_FORMAT_S24_LE:
  2463. aif1 |= 0x40;
  2464. break;
  2465. case SNDRV_PCM_FORMAT_S32_LE:
  2466. aif1 |= 0x60;
  2467. break;
  2468. default:
  2469. return -EINVAL;
  2470. }
  2471. return snd_soc_update_bits(codec, aif1_reg, WM8994_AIF1_WL_MASK, aif1);
  2472. }
  2473. static int wm8994_aif_mute(struct snd_soc_dai *codec_dai, int mute)
  2474. {
  2475. struct snd_soc_codec *codec = codec_dai->codec;
  2476. int mute_reg;
  2477. int reg;
  2478. switch (codec_dai->id) {
  2479. case 1:
  2480. mute_reg = WM8994_AIF1_DAC1_FILTERS_1;
  2481. break;
  2482. case 2:
  2483. mute_reg = WM8994_AIF2_DAC_FILTERS_1;
  2484. break;
  2485. default:
  2486. return -EINVAL;
  2487. }
  2488. if (mute)
  2489. reg = WM8994_AIF1DAC1_MUTE;
  2490. else
  2491. reg = 0;
  2492. snd_soc_update_bits(codec, mute_reg, WM8994_AIF1DAC1_MUTE, reg);
  2493. return 0;
  2494. }
  2495. static int wm8994_set_tristate(struct snd_soc_dai *codec_dai, int tristate)
  2496. {
  2497. struct snd_soc_codec *codec = codec_dai->codec;
  2498. int reg, val, mask;
  2499. switch (codec_dai->id) {
  2500. case 1:
  2501. reg = WM8994_AIF1_MASTER_SLAVE;
  2502. mask = WM8994_AIF1_TRI;
  2503. break;
  2504. case 2:
  2505. reg = WM8994_AIF2_MASTER_SLAVE;
  2506. mask = WM8994_AIF2_TRI;
  2507. break;
  2508. default:
  2509. return -EINVAL;
  2510. }
  2511. if (tristate)
  2512. val = mask;
  2513. else
  2514. val = 0;
  2515. return snd_soc_update_bits(codec, reg, mask, val);
  2516. }
  2517. static int wm8994_aif2_probe(struct snd_soc_dai *dai)
  2518. {
  2519. struct snd_soc_codec *codec = dai->codec;
  2520. /* Disable the pulls on the AIF if we're using it to save power. */
  2521. snd_soc_update_bits(codec, WM8994_GPIO_3,
  2522. WM8994_GPN_PU | WM8994_GPN_PD, 0);
  2523. snd_soc_update_bits(codec, WM8994_GPIO_4,
  2524. WM8994_GPN_PU | WM8994_GPN_PD, 0);
  2525. snd_soc_update_bits(codec, WM8994_GPIO_5,
  2526. WM8994_GPN_PU | WM8994_GPN_PD, 0);
  2527. return 0;
  2528. }
  2529. #define WM8994_RATES SNDRV_PCM_RATE_8000_96000
  2530. #define WM8994_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
  2531. SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
  2532. static const struct snd_soc_dai_ops wm8994_aif1_dai_ops = {
  2533. .set_sysclk = wm8994_set_dai_sysclk,
  2534. .set_fmt = wm8994_set_dai_fmt,
  2535. .hw_params = wm8994_hw_params,
  2536. .digital_mute = wm8994_aif_mute,
  2537. .set_pll = wm8994_set_fll,
  2538. .set_tristate = wm8994_set_tristate,
  2539. };
  2540. static const struct snd_soc_dai_ops wm8994_aif2_dai_ops = {
  2541. .set_sysclk = wm8994_set_dai_sysclk,
  2542. .set_fmt = wm8994_set_dai_fmt,
  2543. .hw_params = wm8994_hw_params,
  2544. .digital_mute = wm8994_aif_mute,
  2545. .set_pll = wm8994_set_fll,
  2546. .set_tristate = wm8994_set_tristate,
  2547. };
  2548. static const struct snd_soc_dai_ops wm8994_aif3_dai_ops = {
  2549. .hw_params = wm8994_aif3_hw_params,
  2550. };
  2551. static struct snd_soc_dai_driver wm8994_dai[] = {
  2552. {
  2553. .name = "wm8994-aif1",
  2554. .id = 1,
  2555. .playback = {
  2556. .stream_name = "AIF1 Playback",
  2557. .channels_min = 1,
  2558. .channels_max = 2,
  2559. .rates = WM8994_RATES,
  2560. .formats = WM8994_FORMATS,
  2561. .sig_bits = 24,
  2562. },
  2563. .capture = {
  2564. .stream_name = "AIF1 Capture",
  2565. .channels_min = 1,
  2566. .channels_max = 2,
  2567. .rates = WM8994_RATES,
  2568. .formats = WM8994_FORMATS,
  2569. .sig_bits = 24,
  2570. },
  2571. .ops = &wm8994_aif1_dai_ops,
  2572. },
  2573. {
  2574. .name = "wm8994-aif2",
  2575. .id = 2,
  2576. .playback = {
  2577. .stream_name = "AIF2 Playback",
  2578. .channels_min = 1,
  2579. .channels_max = 2,
  2580. .rates = WM8994_RATES,
  2581. .formats = WM8994_FORMATS,
  2582. .sig_bits = 24,
  2583. },
  2584. .capture = {
  2585. .stream_name = "AIF2 Capture",
  2586. .channels_min = 1,
  2587. .channels_max = 2,
  2588. .rates = WM8994_RATES,
  2589. .formats = WM8994_FORMATS,
  2590. .sig_bits = 24,
  2591. },
  2592. .probe = wm8994_aif2_probe,
  2593. .ops = &wm8994_aif2_dai_ops,
  2594. },
  2595. {
  2596. .name = "wm8994-aif3",
  2597. .id = 3,
  2598. .playback = {
  2599. .stream_name = "AIF3 Playback",
  2600. .channels_min = 1,
  2601. .channels_max = 2,
  2602. .rates = WM8994_RATES,
  2603. .formats = WM8994_FORMATS,
  2604. .sig_bits = 24,
  2605. },
  2606. .capture = {
  2607. .stream_name = "AIF3 Capture",
  2608. .channels_min = 1,
  2609. .channels_max = 2,
  2610. .rates = WM8994_RATES,
  2611. .formats = WM8994_FORMATS,
  2612. .sig_bits = 24,
  2613. },
  2614. .ops = &wm8994_aif3_dai_ops,
  2615. }
  2616. };
  2617. #ifdef CONFIG_PM
  2618. static int wm8994_codec_suspend(struct snd_soc_codec *codec)
  2619. {
  2620. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2621. int i, ret;
  2622. for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) {
  2623. memcpy(&wm8994->fll_suspend[i], &wm8994->fll[i],
  2624. sizeof(struct wm8994_fll_config));
  2625. ret = _wm8994_set_fll(codec, i + 1, 0, 0, 0);
  2626. if (ret < 0)
  2627. dev_warn(codec->dev, "Failed to stop FLL%d: %d\n",
  2628. i + 1, ret);
  2629. }
  2630. wm8994_set_bias_level(codec, SND_SOC_BIAS_OFF);
  2631. return 0;
  2632. }
  2633. static int wm8994_codec_resume(struct snd_soc_codec *codec)
  2634. {
  2635. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2636. struct wm8994 *control = wm8994->wm8994;
  2637. int i, ret;
  2638. unsigned int val, mask;
  2639. if (control->revision < 4) {
  2640. /* force a HW read */
  2641. ret = regmap_read(control->regmap,
  2642. WM8994_POWER_MANAGEMENT_5, &val);
  2643. /* modify the cache only */
  2644. codec->cache_only = 1;
  2645. mask = WM8994_DAC1R_ENA | WM8994_DAC1L_ENA |
  2646. WM8994_DAC2R_ENA | WM8994_DAC2L_ENA;
  2647. val &= mask;
  2648. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  2649. mask, val);
  2650. codec->cache_only = 0;
  2651. }
  2652. for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) {
  2653. if (!wm8994->fll_suspend[i].out)
  2654. continue;
  2655. ret = _wm8994_set_fll(codec, i + 1,
  2656. wm8994->fll_suspend[i].src,
  2657. wm8994->fll_suspend[i].in,
  2658. wm8994->fll_suspend[i].out);
  2659. if (ret < 0)
  2660. dev_warn(codec->dev, "Failed to restore FLL%d: %d\n",
  2661. i + 1, ret);
  2662. }
  2663. return 0;
  2664. }
  2665. #else
  2666. #define wm8994_codec_suspend NULL
  2667. #define wm8994_codec_resume NULL
  2668. #endif
  2669. static void wm8994_handle_retune_mobile_pdata(struct wm8994_priv *wm8994)
  2670. {
  2671. struct snd_soc_codec *codec = wm8994->hubs.codec;
  2672. struct wm8994 *control = wm8994->wm8994;
  2673. struct wm8994_pdata *pdata = &control->pdata;
  2674. struct snd_kcontrol_new controls[] = {
  2675. SOC_ENUM_EXT("AIF1.1 EQ Mode",
  2676. wm8994->retune_mobile_enum,
  2677. wm8994_get_retune_mobile_enum,
  2678. wm8994_put_retune_mobile_enum),
  2679. SOC_ENUM_EXT("AIF1.2 EQ Mode",
  2680. wm8994->retune_mobile_enum,
  2681. wm8994_get_retune_mobile_enum,
  2682. wm8994_put_retune_mobile_enum),
  2683. SOC_ENUM_EXT("AIF2 EQ Mode",
  2684. wm8994->retune_mobile_enum,
  2685. wm8994_get_retune_mobile_enum,
  2686. wm8994_put_retune_mobile_enum),
  2687. };
  2688. int ret, i, j;
  2689. const char **t;
  2690. /* We need an array of texts for the enum API but the number
  2691. * of texts is likely to be less than the number of
  2692. * configurations due to the sample rate dependency of the
  2693. * configurations. */
  2694. wm8994->num_retune_mobile_texts = 0;
  2695. wm8994->retune_mobile_texts = NULL;
  2696. for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
  2697. for (j = 0; j < wm8994->num_retune_mobile_texts; j++) {
  2698. if (strcmp(pdata->retune_mobile_cfgs[i].name,
  2699. wm8994->retune_mobile_texts[j]) == 0)
  2700. break;
  2701. }
  2702. if (j != wm8994->num_retune_mobile_texts)
  2703. continue;
  2704. /* Expand the array... */
  2705. t = krealloc(wm8994->retune_mobile_texts,
  2706. sizeof(char *) *
  2707. (wm8994->num_retune_mobile_texts + 1),
  2708. GFP_KERNEL);
  2709. if (t == NULL)
  2710. continue;
  2711. /* ...store the new entry... */
  2712. t[wm8994->num_retune_mobile_texts] =
  2713. pdata->retune_mobile_cfgs[i].name;
  2714. /* ...and remember the new version. */
  2715. wm8994->num_retune_mobile_texts++;
  2716. wm8994->retune_mobile_texts = t;
  2717. }
  2718. dev_dbg(codec->dev, "Allocated %d unique ReTune Mobile names\n",
  2719. wm8994->num_retune_mobile_texts);
  2720. wm8994->retune_mobile_enum.max = wm8994->num_retune_mobile_texts;
  2721. wm8994->retune_mobile_enum.texts = wm8994->retune_mobile_texts;
  2722. ret = snd_soc_add_codec_controls(wm8994->hubs.codec, controls,
  2723. ARRAY_SIZE(controls));
  2724. if (ret != 0)
  2725. dev_err(wm8994->hubs.codec->dev,
  2726. "Failed to add ReTune Mobile controls: %d\n", ret);
  2727. }
  2728. static void wm8994_handle_pdata(struct wm8994_priv *wm8994)
  2729. {
  2730. struct snd_soc_codec *codec = wm8994->hubs.codec;
  2731. struct wm8994 *control = wm8994->wm8994;
  2732. struct wm8994_pdata *pdata = &control->pdata;
  2733. int ret, i;
  2734. if (!pdata)
  2735. return;
  2736. wm_hubs_handle_analogue_pdata(codec, pdata->lineout1_diff,
  2737. pdata->lineout2_diff,
  2738. pdata->lineout1fb,
  2739. pdata->lineout2fb,
  2740. pdata->jd_scthr,
  2741. pdata->jd_thr,
  2742. pdata->micb1_delay,
  2743. pdata->micb2_delay,
  2744. pdata->micbias1_lvl,
  2745. pdata->micbias2_lvl);
  2746. dev_dbg(codec->dev, "%d DRC configurations\n", pdata->num_drc_cfgs);
  2747. if (pdata->num_drc_cfgs) {
  2748. struct snd_kcontrol_new controls[] = {
  2749. SOC_ENUM_EXT("AIF1DRC1 Mode", wm8994->drc_enum,
  2750. wm8994_get_drc_enum, wm8994_put_drc_enum),
  2751. SOC_ENUM_EXT("AIF1DRC2 Mode", wm8994->drc_enum,
  2752. wm8994_get_drc_enum, wm8994_put_drc_enum),
  2753. SOC_ENUM_EXT("AIF2DRC Mode", wm8994->drc_enum,
  2754. wm8994_get_drc_enum, wm8994_put_drc_enum),
  2755. };
  2756. /* We need an array of texts for the enum API */
  2757. wm8994->drc_texts = devm_kzalloc(wm8994->hubs.codec->dev,
  2758. sizeof(char *) * pdata->num_drc_cfgs, GFP_KERNEL);
  2759. if (!wm8994->drc_texts) {
  2760. dev_err(wm8994->hubs.codec->dev,
  2761. "Failed to allocate %d DRC config texts\n",
  2762. pdata->num_drc_cfgs);
  2763. return;
  2764. }
  2765. for (i = 0; i < pdata->num_drc_cfgs; i++)
  2766. wm8994->drc_texts[i] = pdata->drc_cfgs[i].name;
  2767. wm8994->drc_enum.max = pdata->num_drc_cfgs;
  2768. wm8994->drc_enum.texts = wm8994->drc_texts;
  2769. ret = snd_soc_add_codec_controls(wm8994->hubs.codec, controls,
  2770. ARRAY_SIZE(controls));
  2771. for (i = 0; i < WM8994_NUM_DRC; i++)
  2772. wm8994_set_drc(codec, i);
  2773. } else {
  2774. ret = snd_soc_add_codec_controls(wm8994->hubs.codec,
  2775. wm8994_drc_controls,
  2776. ARRAY_SIZE(wm8994_drc_controls));
  2777. }
  2778. if (ret != 0)
  2779. dev_err(wm8994->hubs.codec->dev,
  2780. "Failed to add DRC mode controls: %d\n", ret);
  2781. dev_dbg(codec->dev, "%d ReTune Mobile configurations\n",
  2782. pdata->num_retune_mobile_cfgs);
  2783. if (pdata->num_retune_mobile_cfgs)
  2784. wm8994_handle_retune_mobile_pdata(wm8994);
  2785. else
  2786. snd_soc_add_codec_controls(wm8994->hubs.codec, wm8994_eq_controls,
  2787. ARRAY_SIZE(wm8994_eq_controls));
  2788. for (i = 0; i < ARRAY_SIZE(pdata->micbias); i++) {
  2789. if (pdata->micbias[i]) {
  2790. snd_soc_write(codec, WM8958_MICBIAS1 + i,
  2791. pdata->micbias[i] & 0xffff);
  2792. }
  2793. }
  2794. }
  2795. /**
  2796. * wm8994_mic_detect - Enable microphone detection via the WM8994 IRQ
  2797. *
  2798. * @codec: WM8994 codec
  2799. * @jack: jack to report detection events on
  2800. * @micbias: microphone bias to detect on
  2801. *
  2802. * Enable microphone detection via IRQ on the WM8994. If GPIOs are
  2803. * being used to bring out signals to the processor then only platform
  2804. * data configuration is needed for WM8994 and processor GPIOs should
  2805. * be configured using snd_soc_jack_add_gpios() instead.
  2806. *
  2807. * Configuration of detection levels is available via the micbias1_lvl
  2808. * and micbias2_lvl platform data members.
  2809. */
  2810. int wm8994_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
  2811. int micbias)
  2812. {
  2813. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2814. struct wm8994_micdet *micdet;
  2815. struct wm8994 *control = wm8994->wm8994;
  2816. int reg, ret;
  2817. if (control->type != WM8994) {
  2818. dev_warn(codec->dev, "Not a WM8994\n");
  2819. return -EINVAL;
  2820. }
  2821. switch (micbias) {
  2822. case 1:
  2823. micdet = &wm8994->micdet[0];
  2824. if (jack)
  2825. ret = snd_soc_dapm_force_enable_pin(&codec->dapm,
  2826. "MICBIAS1");
  2827. else
  2828. ret = snd_soc_dapm_disable_pin(&codec->dapm,
  2829. "MICBIAS1");
  2830. break;
  2831. case 2:
  2832. micdet = &wm8994->micdet[1];
  2833. if (jack)
  2834. ret = snd_soc_dapm_force_enable_pin(&codec->dapm,
  2835. "MICBIAS1");
  2836. else
  2837. ret = snd_soc_dapm_disable_pin(&codec->dapm,
  2838. "MICBIAS1");
  2839. break;
  2840. default:
  2841. dev_warn(codec->dev, "Invalid MICBIAS %d\n", micbias);
  2842. return -EINVAL;
  2843. }
  2844. if (ret != 0)
  2845. dev_warn(codec->dev, "Failed to configure MICBIAS%d: %d\n",
  2846. micbias, ret);
  2847. dev_dbg(codec->dev, "Configuring microphone detection on %d %p\n",
  2848. micbias, jack);
  2849. /* Store the configuration */
  2850. micdet->jack = jack;
  2851. micdet->detecting = true;
  2852. /* If either of the jacks is set up then enable detection */
  2853. if (wm8994->micdet[0].jack || wm8994->micdet[1].jack)
  2854. reg = WM8994_MICD_ENA;
  2855. else
  2856. reg = 0;
  2857. snd_soc_update_bits(codec, WM8994_MICBIAS, WM8994_MICD_ENA, reg);
  2858. /* enable MICDET and MICSHRT deboune */
  2859. snd_soc_update_bits(codec, WM8994_IRQ_DEBOUNCE,
  2860. WM8994_MIC1_DET_DB_MASK | WM8994_MIC1_SHRT_DB_MASK |
  2861. WM8994_MIC2_DET_DB_MASK | WM8994_MIC2_SHRT_DB_MASK,
  2862. WM8994_MIC1_DET_DB | WM8994_MIC1_SHRT_DB);
  2863. snd_soc_dapm_sync(&codec->dapm);
  2864. return 0;
  2865. }
  2866. EXPORT_SYMBOL_GPL(wm8994_mic_detect);
  2867. static void wm8994_mic_work(struct work_struct *work)
  2868. {
  2869. struct wm8994_priv *priv = container_of(work,
  2870. struct wm8994_priv,
  2871. mic_work.work);
  2872. struct regmap *regmap = priv->wm8994->regmap;
  2873. struct device *dev = priv->wm8994->dev;
  2874. unsigned int reg;
  2875. int ret;
  2876. int report;
  2877. pm_runtime_get_sync(dev);
  2878. ret = regmap_read(regmap, WM8994_INTERRUPT_RAW_STATUS_2, &reg);
  2879. if (ret < 0) {
  2880. dev_err(dev, "Failed to read microphone status: %d\n",
  2881. ret);
  2882. pm_runtime_put(dev);
  2883. return;
  2884. }
  2885. dev_dbg(dev, "Microphone status: %x\n", reg);
  2886. report = 0;
  2887. if (reg & WM8994_MIC1_DET_STS) {
  2888. if (priv->micdet[0].detecting)
  2889. report = SND_JACK_HEADSET;
  2890. }
  2891. if (reg & WM8994_MIC1_SHRT_STS) {
  2892. if (priv->micdet[0].detecting)
  2893. report = SND_JACK_HEADPHONE;
  2894. else
  2895. report |= SND_JACK_BTN_0;
  2896. }
  2897. if (report)
  2898. priv->micdet[0].detecting = false;
  2899. else
  2900. priv->micdet[0].detecting = true;
  2901. snd_soc_jack_report(priv->micdet[0].jack, report,
  2902. SND_JACK_HEADSET | SND_JACK_BTN_0);
  2903. report = 0;
  2904. if (reg & WM8994_MIC2_DET_STS) {
  2905. if (priv->micdet[1].detecting)
  2906. report = SND_JACK_HEADSET;
  2907. }
  2908. if (reg & WM8994_MIC2_SHRT_STS) {
  2909. if (priv->micdet[1].detecting)
  2910. report = SND_JACK_HEADPHONE;
  2911. else
  2912. report |= SND_JACK_BTN_0;
  2913. }
  2914. if (report)
  2915. priv->micdet[1].detecting = false;
  2916. else
  2917. priv->micdet[1].detecting = true;
  2918. snd_soc_jack_report(priv->micdet[1].jack, report,
  2919. SND_JACK_HEADSET | SND_JACK_BTN_0);
  2920. pm_runtime_put(dev);
  2921. }
  2922. static irqreturn_t wm8994_mic_irq(int irq, void *data)
  2923. {
  2924. struct wm8994_priv *priv = data;
  2925. struct snd_soc_codec *codec = priv->hubs.codec;
  2926. #ifndef CONFIG_SND_SOC_WM8994_MODULE
  2927. trace_snd_soc_jack_irq(dev_name(codec->dev));
  2928. #endif
  2929. pm_wakeup_event(codec->dev, 300);
  2930. schedule_delayed_work(&priv->mic_work, msecs_to_jiffies(250));
  2931. return IRQ_HANDLED;
  2932. }
  2933. static void wm1811_micd_stop(struct snd_soc_codec *codec)
  2934. {
  2935. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2936. if (!wm8994->jackdet)
  2937. return;
  2938. mutex_lock(&wm8994->accdet_lock);
  2939. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1, WM8958_MICD_ENA, 0);
  2940. wm1811_jackdet_set_mode(codec, WM1811_JACKDET_MODE_JACK);
  2941. mutex_unlock(&wm8994->accdet_lock);
  2942. if (wm8994->wm8994->pdata.jd_ext_cap)
  2943. snd_soc_dapm_disable_pin(&codec->dapm,
  2944. "MICBIAS2");
  2945. }
  2946. static void wm8958_button_det(struct snd_soc_codec *codec, u16 status)
  2947. {
  2948. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2949. int report;
  2950. report = 0;
  2951. if (status & 0x4)
  2952. report |= SND_JACK_BTN_0;
  2953. if (status & 0x8)
  2954. report |= SND_JACK_BTN_1;
  2955. if (status & 0x10)
  2956. report |= SND_JACK_BTN_2;
  2957. if (status & 0x20)
  2958. report |= SND_JACK_BTN_3;
  2959. if (status & 0x40)
  2960. report |= SND_JACK_BTN_4;
  2961. if (status & 0x80)
  2962. report |= SND_JACK_BTN_5;
  2963. snd_soc_jack_report(wm8994->micdet[0].jack, report,
  2964. wm8994->btn_mask);
  2965. }
  2966. static void wm8958_mic_id(void *data, u16 status)
  2967. {
  2968. struct snd_soc_codec *codec = data;
  2969. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2970. /* Either nothing present or just starting detection */
  2971. if (!(status & WM8958_MICD_STS)) {
  2972. /* If nothing present then clear our statuses */
  2973. dev_dbg(codec->dev, "Detected open circuit\n");
  2974. wm8994->jack_mic = false;
  2975. wm8994->mic_detecting = true;
  2976. wm1811_micd_stop(codec);
  2977. wm8958_micd_set_rate(codec);
  2978. snd_soc_jack_report(wm8994->micdet[0].jack, 0,
  2979. wm8994->btn_mask |
  2980. SND_JACK_HEADSET);
  2981. return;
  2982. }
  2983. /* If the measurement is showing a high impedence we've got a
  2984. * microphone.
  2985. */
  2986. if (status & 0x600) {
  2987. dev_dbg(codec->dev, "Detected microphone\n");
  2988. wm8994->mic_detecting = false;
  2989. wm8994->jack_mic = true;
  2990. wm8958_micd_set_rate(codec);
  2991. snd_soc_jack_report(wm8994->micdet[0].jack, SND_JACK_HEADSET,
  2992. SND_JACK_HEADSET);
  2993. }
  2994. if (status & 0xfc) {
  2995. dev_dbg(codec->dev, "Detected headphone\n");
  2996. wm8994->mic_detecting = false;
  2997. wm8958_micd_set_rate(codec);
  2998. /* If we have jackdet that will detect removal */
  2999. wm1811_micd_stop(codec);
  3000. snd_soc_jack_report(wm8994->micdet[0].jack, SND_JACK_HEADPHONE,
  3001. SND_JACK_HEADSET);
  3002. }
  3003. }
  3004. /* Deferred mic detection to allow for extra settling time */
  3005. static void wm1811_mic_work(struct work_struct *work)
  3006. {
  3007. struct wm8994_priv *wm8994 = container_of(work, struct wm8994_priv,
  3008. mic_work.work);
  3009. struct wm8994 *control = wm8994->wm8994;
  3010. struct snd_soc_codec *codec = wm8994->hubs.codec;
  3011. pm_runtime_get_sync(codec->dev);
  3012. /* If required for an external cap force MICBIAS on */
  3013. if (control->pdata.jd_ext_cap) {
  3014. snd_soc_dapm_force_enable_pin(&codec->dapm,
  3015. "MICBIAS2");
  3016. snd_soc_dapm_sync(&codec->dapm);
  3017. }
  3018. mutex_lock(&wm8994->accdet_lock);
  3019. dev_dbg(codec->dev, "Starting mic detection\n");
  3020. /* Use a user-supplied callback if we have one */
  3021. if (wm8994->micd_cb) {
  3022. wm8994->micd_cb(wm8994->micd_cb_data);
  3023. } else {
  3024. /*
  3025. * Start off measument of microphone impedence to find out
  3026. * what's actually there.
  3027. */
  3028. wm8994->mic_detecting = true;
  3029. wm1811_jackdet_set_mode(codec, WM1811_JACKDET_MODE_MIC);
  3030. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  3031. WM8958_MICD_ENA, WM8958_MICD_ENA);
  3032. }
  3033. mutex_unlock(&wm8994->accdet_lock);
  3034. pm_runtime_put(codec->dev);
  3035. }
  3036. static irqreturn_t wm1811_jackdet_irq(int irq, void *data)
  3037. {
  3038. struct wm8994_priv *wm8994 = data;
  3039. struct wm8994 *control = wm8994->wm8994;
  3040. struct snd_soc_codec *codec = wm8994->hubs.codec;
  3041. int reg, delay;
  3042. bool present;
  3043. pm_runtime_get_sync(codec->dev);
  3044. mutex_lock(&wm8994->accdet_lock);
  3045. reg = snd_soc_read(codec, WM1811_JACKDET_CTRL);
  3046. if (reg < 0) {
  3047. dev_err(codec->dev, "Failed to read jack status: %d\n", reg);
  3048. mutex_unlock(&wm8994->accdet_lock);
  3049. pm_runtime_put(codec->dev);
  3050. return IRQ_NONE;
  3051. }
  3052. dev_dbg(codec->dev, "JACKDET %x\n", reg);
  3053. present = reg & WM1811_JACKDET_LVL;
  3054. if (present) {
  3055. dev_dbg(codec->dev, "Jack detected\n");
  3056. wm8958_micd_set_rate(codec);
  3057. snd_soc_update_bits(codec, WM8958_MICBIAS2,
  3058. WM8958_MICB2_DISCH, 0);
  3059. /* Disable debounce while inserted */
  3060. snd_soc_update_bits(codec, WM1811_JACKDET_CTRL,
  3061. WM1811_JACKDET_DB, 0);
  3062. delay = control->pdata.micdet_delay;
  3063. schedule_delayed_work(&wm8994->mic_work,
  3064. msecs_to_jiffies(delay));
  3065. } else {
  3066. dev_dbg(codec->dev, "Jack not detected\n");
  3067. cancel_delayed_work_sync(&wm8994->mic_work);
  3068. snd_soc_update_bits(codec, WM8958_MICBIAS2,
  3069. WM8958_MICB2_DISCH, WM8958_MICB2_DISCH);
  3070. /* Enable debounce while removed */
  3071. snd_soc_update_bits(codec, WM1811_JACKDET_CTRL,
  3072. WM1811_JACKDET_DB, WM1811_JACKDET_DB);
  3073. wm8994->mic_detecting = false;
  3074. wm8994->jack_mic = false;
  3075. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  3076. WM8958_MICD_ENA, 0);
  3077. wm1811_jackdet_set_mode(codec, WM1811_JACKDET_MODE_JACK);
  3078. }
  3079. mutex_unlock(&wm8994->accdet_lock);
  3080. /* Turn off MICBIAS if it was on for an external cap */
  3081. if (control->pdata.jd_ext_cap && !present)
  3082. snd_soc_dapm_disable_pin(&codec->dapm, "MICBIAS2");
  3083. if (present)
  3084. snd_soc_jack_report(wm8994->micdet[0].jack,
  3085. SND_JACK_MECHANICAL, SND_JACK_MECHANICAL);
  3086. else
  3087. snd_soc_jack_report(wm8994->micdet[0].jack, 0,
  3088. SND_JACK_MECHANICAL | SND_JACK_HEADSET |
  3089. wm8994->btn_mask);
  3090. /* Since we only report deltas force an update, ensures we
  3091. * avoid bootstrapping issues with the core. */
  3092. snd_soc_jack_report(wm8994->micdet[0].jack, 0, 0);
  3093. pm_runtime_put(codec->dev);
  3094. return IRQ_HANDLED;
  3095. }
  3096. static void wm1811_jackdet_bootstrap(struct work_struct *work)
  3097. {
  3098. struct wm8994_priv *wm8994 = container_of(work,
  3099. struct wm8994_priv,
  3100. jackdet_bootstrap.work);
  3101. wm1811_jackdet_irq(0, wm8994);
  3102. }
  3103. /**
  3104. * wm8958_mic_detect - Enable microphone detection via the WM8958 IRQ
  3105. *
  3106. * @codec: WM8958 codec
  3107. * @jack: jack to report detection events on
  3108. *
  3109. * Enable microphone detection functionality for the WM8958. By
  3110. * default simple detection which supports the detection of up to 6
  3111. * buttons plus video and microphone functionality is supported.
  3112. *
  3113. * The WM8958 has an advanced jack detection facility which is able to
  3114. * support complex accessory detection, especially when used in
  3115. * conjunction with external circuitry. In order to provide maximum
  3116. * flexiblity a callback is provided which allows a completely custom
  3117. * detection algorithm.
  3118. */
  3119. int wm8958_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
  3120. wm1811_micdet_cb det_cb, void *det_cb_data,
  3121. wm1811_mic_id_cb id_cb, void *id_cb_data)
  3122. {
  3123. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  3124. struct wm8994 *control = wm8994->wm8994;
  3125. u16 micd_lvl_sel;
  3126. switch (control->type) {
  3127. case WM1811:
  3128. case WM8958:
  3129. break;
  3130. default:
  3131. return -EINVAL;
  3132. }
  3133. if (jack) {
  3134. snd_soc_dapm_force_enable_pin(&codec->dapm, "CLK_SYS");
  3135. snd_soc_dapm_sync(&codec->dapm);
  3136. wm8994->micdet[0].jack = jack;
  3137. if (det_cb) {
  3138. wm8994->micd_cb = det_cb;
  3139. wm8994->micd_cb_data = det_cb_data;
  3140. } else {
  3141. wm8994->mic_detecting = true;
  3142. wm8994->jack_mic = false;
  3143. }
  3144. if (id_cb) {
  3145. wm8994->mic_id_cb = id_cb;
  3146. wm8994->mic_id_cb_data = id_cb_data;
  3147. } else {
  3148. wm8994->mic_id_cb = wm8958_mic_id;
  3149. wm8994->mic_id_cb_data = codec;
  3150. }
  3151. wm8958_micd_set_rate(codec);
  3152. /* Detect microphones and short circuits by default */
  3153. if (control->pdata.micd_lvl_sel)
  3154. micd_lvl_sel = control->pdata.micd_lvl_sel;
  3155. else
  3156. micd_lvl_sel = 0x41;
  3157. wm8994->btn_mask = SND_JACK_BTN_0 | SND_JACK_BTN_1 |
  3158. SND_JACK_BTN_2 | SND_JACK_BTN_3 |
  3159. SND_JACK_BTN_4 | SND_JACK_BTN_5;
  3160. snd_soc_update_bits(codec, WM8958_MIC_DETECT_2,
  3161. WM8958_MICD_LVL_SEL_MASK, micd_lvl_sel);
  3162. WARN_ON(codec->dapm.bias_level > SND_SOC_BIAS_STANDBY);
  3163. /*
  3164. * If we can use jack detection start off with that,
  3165. * otherwise jump straight to microphone detection.
  3166. */
  3167. if (wm8994->jackdet) {
  3168. /* Disable debounce for the initial detect */
  3169. snd_soc_update_bits(codec, WM1811_JACKDET_CTRL,
  3170. WM1811_JACKDET_DB, 0);
  3171. snd_soc_update_bits(codec, WM8958_MICBIAS2,
  3172. WM8958_MICB2_DISCH,
  3173. WM8958_MICB2_DISCH);
  3174. snd_soc_update_bits(codec, WM8994_LDO_1,
  3175. WM8994_LDO1_DISCH, 0);
  3176. wm1811_jackdet_set_mode(codec,
  3177. WM1811_JACKDET_MODE_JACK);
  3178. } else {
  3179. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  3180. WM8958_MICD_ENA, WM8958_MICD_ENA);
  3181. }
  3182. } else {
  3183. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  3184. WM8958_MICD_ENA, 0);
  3185. wm1811_jackdet_set_mode(codec, WM1811_JACKDET_MODE_NONE);
  3186. snd_soc_dapm_disable_pin(&codec->dapm, "CLK_SYS");
  3187. snd_soc_dapm_sync(&codec->dapm);
  3188. }
  3189. return 0;
  3190. }
  3191. EXPORT_SYMBOL_GPL(wm8958_mic_detect);
  3192. static irqreturn_t wm8958_mic_irq(int irq, void *data)
  3193. {
  3194. struct wm8994_priv *wm8994 = data;
  3195. struct snd_soc_codec *codec = wm8994->hubs.codec;
  3196. int reg, count, ret;
  3197. /*
  3198. * Jack detection may have detected a removal simulataneously
  3199. * with an update of the MICDET status; if so it will have
  3200. * stopped detection and we can ignore this interrupt.
  3201. */
  3202. if (!(snd_soc_read(codec, WM8958_MIC_DETECT_1) & WM8958_MICD_ENA))
  3203. return IRQ_HANDLED;
  3204. pm_runtime_get_sync(codec->dev);
  3205. /* We may occasionally read a detection without an impedence
  3206. * range being provided - if that happens loop again.
  3207. */
  3208. count = 10;
  3209. do {
  3210. reg = snd_soc_read(codec, WM8958_MIC_DETECT_3);
  3211. if (reg < 0) {
  3212. dev_err(codec->dev,
  3213. "Failed to read mic detect status: %d\n",
  3214. reg);
  3215. pm_runtime_put(codec->dev);
  3216. return IRQ_NONE;
  3217. }
  3218. if (!(reg & WM8958_MICD_VALID)) {
  3219. dev_dbg(codec->dev, "Mic detect data not valid\n");
  3220. goto out;
  3221. }
  3222. if (!(reg & WM8958_MICD_STS) || (reg & WM8958_MICD_LVL_MASK))
  3223. break;
  3224. msleep(1);
  3225. } while (count--);
  3226. if (count == 0)
  3227. dev_warn(codec->dev, "No impedance range reported for jack\n");
  3228. #ifndef CONFIG_SND_SOC_WM8994_MODULE
  3229. trace_snd_soc_jack_irq(dev_name(codec->dev));
  3230. #endif
  3231. /* Avoid a transient report when the accessory is being removed */
  3232. if (wm8994->jackdet) {
  3233. ret = snd_soc_read(codec, WM1811_JACKDET_CTRL);
  3234. if (ret < 0) {
  3235. dev_err(codec->dev, "Failed to read jack status: %d\n",
  3236. ret);
  3237. } else if (!(ret & WM1811_JACKDET_LVL)) {
  3238. dev_dbg(codec->dev, "Ignoring removed jack\n");
  3239. return IRQ_HANDLED;
  3240. }
  3241. }
  3242. if (wm8994->mic_detecting)
  3243. wm8994->mic_id_cb(wm8994->mic_id_cb_data, reg);
  3244. else
  3245. wm8958_button_det(codec, reg);
  3246. out:
  3247. pm_runtime_put(codec->dev);
  3248. return IRQ_HANDLED;
  3249. }
  3250. static irqreturn_t wm8994_fifo_error(int irq, void *data)
  3251. {
  3252. struct snd_soc_codec *codec = data;
  3253. dev_err(codec->dev, "FIFO error\n");
  3254. return IRQ_HANDLED;
  3255. }
  3256. static irqreturn_t wm8994_temp_warn(int irq, void *data)
  3257. {
  3258. struct snd_soc_codec *codec = data;
  3259. dev_err(codec->dev, "Thermal warning\n");
  3260. return IRQ_HANDLED;
  3261. }
  3262. static irqreturn_t wm8994_temp_shut(int irq, void *data)
  3263. {
  3264. struct snd_soc_codec *codec = data;
  3265. dev_crit(codec->dev, "Thermal shutdown\n");
  3266. return IRQ_HANDLED;
  3267. }
  3268. static int wm8994_codec_probe(struct snd_soc_codec *codec)
  3269. {
  3270. struct wm8994 *control = dev_get_drvdata(codec->dev->parent);
  3271. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  3272. struct snd_soc_dapm_context *dapm = &codec->dapm;
  3273. unsigned int reg;
  3274. int ret, i;
  3275. wm8994->hubs.codec = codec;
  3276. codec->control_data = control->regmap;
  3277. snd_soc_codec_set_cache_io(codec, 16, 16, SND_SOC_REGMAP);
  3278. mutex_init(&wm8994->accdet_lock);
  3279. INIT_DELAYED_WORK(&wm8994->jackdet_bootstrap,
  3280. wm1811_jackdet_bootstrap);
  3281. switch (control->type) {
  3282. case WM8994:
  3283. INIT_DELAYED_WORK(&wm8994->mic_work, wm8994_mic_work);
  3284. break;
  3285. case WM1811:
  3286. INIT_DELAYED_WORK(&wm8994->mic_work, wm1811_mic_work);
  3287. break;
  3288. default:
  3289. break;
  3290. }
  3291. for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
  3292. init_completion(&wm8994->fll_locked[i]);
  3293. wm8994->micdet_irq = control->pdata.micdet_irq;
  3294. pm_runtime_enable(codec->dev);
  3295. pm_runtime_idle(codec->dev);
  3296. /* By default use idle_bias_off, will override for WM8994 */
  3297. codec->dapm.idle_bias_off = 1;
  3298. /* Set revision-specific configuration */
  3299. switch (control->type) {
  3300. case WM8994:
  3301. /* Single ended line outputs should have VMID on. */
  3302. if (!control->pdata.lineout1_diff ||
  3303. !control->pdata.lineout2_diff)
  3304. codec->dapm.idle_bias_off = 0;
  3305. switch (control->revision) {
  3306. case 2:
  3307. case 3:
  3308. wm8994->hubs.dcs_codes_l = -5;
  3309. wm8994->hubs.dcs_codes_r = -5;
  3310. wm8994->hubs.hp_startup_mode = 1;
  3311. wm8994->hubs.dcs_readback_mode = 1;
  3312. wm8994->hubs.series_startup = 1;
  3313. break;
  3314. default:
  3315. wm8994->hubs.dcs_readback_mode = 2;
  3316. break;
  3317. }
  3318. break;
  3319. case WM8958:
  3320. wm8994->hubs.dcs_readback_mode = 1;
  3321. wm8994->hubs.hp_startup_mode = 1;
  3322. switch (control->revision) {
  3323. case 0:
  3324. break;
  3325. default:
  3326. wm8994->fll_byp = true;
  3327. break;
  3328. }
  3329. break;
  3330. case WM1811:
  3331. wm8994->hubs.dcs_readback_mode = 2;
  3332. wm8994->hubs.no_series_update = 1;
  3333. wm8994->hubs.hp_startup_mode = 1;
  3334. wm8994->hubs.no_cache_dac_hp_direct = true;
  3335. wm8994->fll_byp = true;
  3336. wm8994->hubs.dcs_codes_l = -9;
  3337. wm8994->hubs.dcs_codes_r = -7;
  3338. snd_soc_update_bits(codec, WM8994_ANALOGUE_HP_1,
  3339. WM1811_HPOUT1_ATTN, WM1811_HPOUT1_ATTN);
  3340. break;
  3341. default:
  3342. break;
  3343. }
  3344. wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_FIFOS_ERR,
  3345. wm8994_fifo_error, "FIFO error", codec);
  3346. wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_TEMP_WARN,
  3347. wm8994_temp_warn, "Thermal warning", codec);
  3348. wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_TEMP_SHUT,
  3349. wm8994_temp_shut, "Thermal shutdown", codec);
  3350. ret = wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_DCS_DONE,
  3351. wm_hubs_dcs_done, "DC servo done",
  3352. &wm8994->hubs);
  3353. if (ret == 0)
  3354. wm8994->hubs.dcs_done_irq = true;
  3355. switch (control->type) {
  3356. case WM8994:
  3357. if (wm8994->micdet_irq) {
  3358. ret = request_threaded_irq(wm8994->micdet_irq, NULL,
  3359. wm8994_mic_irq,
  3360. IRQF_TRIGGER_RISING,
  3361. "Mic1 detect",
  3362. wm8994);
  3363. if (ret != 0)
  3364. dev_warn(codec->dev,
  3365. "Failed to request Mic1 detect IRQ: %d\n",
  3366. ret);
  3367. }
  3368. ret = wm8994_request_irq(wm8994->wm8994,
  3369. WM8994_IRQ_MIC1_SHRT,
  3370. wm8994_mic_irq, "Mic 1 short",
  3371. wm8994);
  3372. if (ret != 0)
  3373. dev_warn(codec->dev,
  3374. "Failed to request Mic1 short IRQ: %d\n",
  3375. ret);
  3376. ret = wm8994_request_irq(wm8994->wm8994,
  3377. WM8994_IRQ_MIC2_DET,
  3378. wm8994_mic_irq, "Mic 2 detect",
  3379. wm8994);
  3380. if (ret != 0)
  3381. dev_warn(codec->dev,
  3382. "Failed to request Mic2 detect IRQ: %d\n",
  3383. ret);
  3384. ret = wm8994_request_irq(wm8994->wm8994,
  3385. WM8994_IRQ_MIC2_SHRT,
  3386. wm8994_mic_irq, "Mic 2 short",
  3387. wm8994);
  3388. if (ret != 0)
  3389. dev_warn(codec->dev,
  3390. "Failed to request Mic2 short IRQ: %d\n",
  3391. ret);
  3392. break;
  3393. case WM8958:
  3394. case WM1811:
  3395. if (wm8994->micdet_irq) {
  3396. ret = request_threaded_irq(wm8994->micdet_irq, NULL,
  3397. wm8958_mic_irq,
  3398. IRQF_TRIGGER_RISING,
  3399. "Mic detect",
  3400. wm8994);
  3401. if (ret != 0)
  3402. dev_warn(codec->dev,
  3403. "Failed to request Mic detect IRQ: %d\n",
  3404. ret);
  3405. } else {
  3406. wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_MIC1_DET,
  3407. wm8958_mic_irq, "Mic detect",
  3408. wm8994);
  3409. }
  3410. }
  3411. switch (control->type) {
  3412. case WM1811:
  3413. if (control->cust_id > 1 || control->revision > 1) {
  3414. ret = wm8994_request_irq(wm8994->wm8994,
  3415. WM8994_IRQ_GPIO(6),
  3416. wm1811_jackdet_irq, "JACKDET",
  3417. wm8994);
  3418. if (ret == 0)
  3419. wm8994->jackdet = true;
  3420. }
  3421. break;
  3422. default:
  3423. break;
  3424. }
  3425. wm8994->fll_locked_irq = true;
  3426. for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++) {
  3427. ret = wm8994_request_irq(wm8994->wm8994,
  3428. WM8994_IRQ_FLL1_LOCK + i,
  3429. wm8994_fll_locked_irq, "FLL lock",
  3430. &wm8994->fll_locked[i]);
  3431. if (ret != 0)
  3432. wm8994->fll_locked_irq = false;
  3433. }
  3434. /* Make sure we can read from the GPIOs if they're inputs */
  3435. pm_runtime_get_sync(codec->dev);
  3436. /* Remember if AIFnLRCLK is configured as a GPIO. This should be
  3437. * configured on init - if a system wants to do this dynamically
  3438. * at runtime we can deal with that then.
  3439. */
  3440. ret = regmap_read(control->regmap, WM8994_GPIO_1, &reg);
  3441. if (ret < 0) {
  3442. dev_err(codec->dev, "Failed to read GPIO1 state: %d\n", ret);
  3443. goto err_irq;
  3444. }
  3445. if ((reg & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) {
  3446. wm8994->lrclk_shared[0] = 1;
  3447. wm8994_dai[0].symmetric_rates = 1;
  3448. } else {
  3449. wm8994->lrclk_shared[0] = 0;
  3450. }
  3451. ret = regmap_read(control->regmap, WM8994_GPIO_6, &reg);
  3452. if (ret < 0) {
  3453. dev_err(codec->dev, "Failed to read GPIO6 state: %d\n", ret);
  3454. goto err_irq;
  3455. }
  3456. if ((reg & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) {
  3457. wm8994->lrclk_shared[1] = 1;
  3458. wm8994_dai[1].symmetric_rates = 1;
  3459. } else {
  3460. wm8994->lrclk_shared[1] = 0;
  3461. }
  3462. pm_runtime_put(codec->dev);
  3463. /* Latch volume update bits */
  3464. for (i = 0; i < ARRAY_SIZE(wm8994_vu_bits); i++)
  3465. snd_soc_update_bits(codec, wm8994_vu_bits[i].reg,
  3466. wm8994_vu_bits[i].mask,
  3467. wm8994_vu_bits[i].mask);
  3468. /* Set the low bit of the 3D stereo depth so TLV matches */
  3469. snd_soc_update_bits(codec, WM8994_AIF1_DAC1_FILTERS_2,
  3470. 1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT,
  3471. 1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT);
  3472. snd_soc_update_bits(codec, WM8994_AIF1_DAC2_FILTERS_2,
  3473. 1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT,
  3474. 1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT);
  3475. snd_soc_update_bits(codec, WM8994_AIF2_DAC_FILTERS_2,
  3476. 1 << WM8994_AIF2DAC_3D_GAIN_SHIFT,
  3477. 1 << WM8994_AIF2DAC_3D_GAIN_SHIFT);
  3478. /* Unconditionally enable AIF1 ADC TDM mode on chips which can
  3479. * use this; it only affects behaviour on idle TDM clock
  3480. * cycles. */
  3481. switch (control->type) {
  3482. case WM8994:
  3483. case WM8958:
  3484. snd_soc_update_bits(codec, WM8994_AIF1_CONTROL_1,
  3485. WM8994_AIF1ADC_TDM, WM8994_AIF1ADC_TDM);
  3486. break;
  3487. default:
  3488. break;
  3489. }
  3490. /* Put MICBIAS into bypass mode by default on newer devices */
  3491. switch (control->type) {
  3492. case WM8958:
  3493. case WM1811:
  3494. snd_soc_update_bits(codec, WM8958_MICBIAS1,
  3495. WM8958_MICB1_MODE, WM8958_MICB1_MODE);
  3496. snd_soc_update_bits(codec, WM8958_MICBIAS2,
  3497. WM8958_MICB2_MODE, WM8958_MICB2_MODE);
  3498. break;
  3499. default:
  3500. break;
  3501. }
  3502. wm8994->hubs.check_class_w_digital = wm8994_check_class_w_digital;
  3503. wm_hubs_update_class_w(codec);
  3504. wm8994_handle_pdata(wm8994);
  3505. wm_hubs_add_analogue_controls(codec);
  3506. snd_soc_add_codec_controls(codec, wm8994_snd_controls,
  3507. ARRAY_SIZE(wm8994_snd_controls));
  3508. snd_soc_dapm_new_controls(dapm, wm8994_dapm_widgets,
  3509. ARRAY_SIZE(wm8994_dapm_widgets));
  3510. switch (control->type) {
  3511. case WM8994:
  3512. snd_soc_dapm_new_controls(dapm, wm8994_specific_dapm_widgets,
  3513. ARRAY_SIZE(wm8994_specific_dapm_widgets));
  3514. if (control->revision < 4) {
  3515. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_revd_widgets,
  3516. ARRAY_SIZE(wm8994_lateclk_revd_widgets));
  3517. snd_soc_dapm_new_controls(dapm, wm8994_adc_revd_widgets,
  3518. ARRAY_SIZE(wm8994_adc_revd_widgets));
  3519. snd_soc_dapm_new_controls(dapm, wm8994_dac_revd_widgets,
  3520. ARRAY_SIZE(wm8994_dac_revd_widgets));
  3521. } else {
  3522. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
  3523. ARRAY_SIZE(wm8994_lateclk_widgets));
  3524. snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
  3525. ARRAY_SIZE(wm8994_adc_widgets));
  3526. snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
  3527. ARRAY_SIZE(wm8994_dac_widgets));
  3528. }
  3529. break;
  3530. case WM8958:
  3531. snd_soc_add_codec_controls(codec, wm8958_snd_controls,
  3532. ARRAY_SIZE(wm8958_snd_controls));
  3533. snd_soc_dapm_new_controls(dapm, wm8958_dapm_widgets,
  3534. ARRAY_SIZE(wm8958_dapm_widgets));
  3535. if (control->revision < 1) {
  3536. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_revd_widgets,
  3537. ARRAY_SIZE(wm8994_lateclk_revd_widgets));
  3538. snd_soc_dapm_new_controls(dapm, wm8994_adc_revd_widgets,
  3539. ARRAY_SIZE(wm8994_adc_revd_widgets));
  3540. snd_soc_dapm_new_controls(dapm, wm8994_dac_revd_widgets,
  3541. ARRAY_SIZE(wm8994_dac_revd_widgets));
  3542. } else {
  3543. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
  3544. ARRAY_SIZE(wm8994_lateclk_widgets));
  3545. snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
  3546. ARRAY_SIZE(wm8994_adc_widgets));
  3547. snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
  3548. ARRAY_SIZE(wm8994_dac_widgets));
  3549. }
  3550. break;
  3551. case WM1811:
  3552. snd_soc_add_codec_controls(codec, wm8958_snd_controls,
  3553. ARRAY_SIZE(wm8958_snd_controls));
  3554. snd_soc_dapm_new_controls(dapm, wm8958_dapm_widgets,
  3555. ARRAY_SIZE(wm8958_dapm_widgets));
  3556. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
  3557. ARRAY_SIZE(wm8994_lateclk_widgets));
  3558. snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
  3559. ARRAY_SIZE(wm8994_adc_widgets));
  3560. snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
  3561. ARRAY_SIZE(wm8994_dac_widgets));
  3562. break;
  3563. }
  3564. wm_hubs_add_analogue_routes(codec, 0, 0);
  3565. snd_soc_dapm_add_routes(dapm, intercon, ARRAY_SIZE(intercon));
  3566. switch (control->type) {
  3567. case WM8994:
  3568. snd_soc_dapm_add_routes(dapm, wm8994_intercon,
  3569. ARRAY_SIZE(wm8994_intercon));
  3570. if (control->revision < 4) {
  3571. snd_soc_dapm_add_routes(dapm, wm8994_revd_intercon,
  3572. ARRAY_SIZE(wm8994_revd_intercon));
  3573. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_revd_intercon,
  3574. ARRAY_SIZE(wm8994_lateclk_revd_intercon));
  3575. } else {
  3576. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
  3577. ARRAY_SIZE(wm8994_lateclk_intercon));
  3578. }
  3579. break;
  3580. case WM8958:
  3581. if (control->revision < 1) {
  3582. snd_soc_dapm_add_routes(dapm, wm8994_intercon,
  3583. ARRAY_SIZE(wm8994_intercon));
  3584. snd_soc_dapm_add_routes(dapm, wm8994_revd_intercon,
  3585. ARRAY_SIZE(wm8994_revd_intercon));
  3586. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_revd_intercon,
  3587. ARRAY_SIZE(wm8994_lateclk_revd_intercon));
  3588. } else {
  3589. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
  3590. ARRAY_SIZE(wm8994_lateclk_intercon));
  3591. snd_soc_dapm_add_routes(dapm, wm8958_intercon,
  3592. ARRAY_SIZE(wm8958_intercon));
  3593. }
  3594. wm8958_dsp2_init(codec);
  3595. break;
  3596. case WM1811:
  3597. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
  3598. ARRAY_SIZE(wm8994_lateclk_intercon));
  3599. snd_soc_dapm_add_routes(dapm, wm8958_intercon,
  3600. ARRAY_SIZE(wm8958_intercon));
  3601. break;
  3602. }
  3603. return 0;
  3604. err_irq:
  3605. if (wm8994->jackdet)
  3606. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_GPIO(6), wm8994);
  3607. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC2_SHRT, wm8994);
  3608. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC2_DET, wm8994);
  3609. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC1_SHRT, wm8994);
  3610. if (wm8994->micdet_irq)
  3611. free_irq(wm8994->micdet_irq, wm8994);
  3612. for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
  3613. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FLL1_LOCK + i,
  3614. &wm8994->fll_locked[i]);
  3615. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_DCS_DONE,
  3616. &wm8994->hubs);
  3617. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FIFOS_ERR, codec);
  3618. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_SHUT, codec);
  3619. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_WARN, codec);
  3620. return ret;
  3621. }
  3622. static int wm8994_codec_remove(struct snd_soc_codec *codec)
  3623. {
  3624. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  3625. struct wm8994 *control = wm8994->wm8994;
  3626. int i;
  3627. wm8994_set_bias_level(codec, SND_SOC_BIAS_OFF);
  3628. pm_runtime_disable(codec->dev);
  3629. for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
  3630. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FLL1_LOCK + i,
  3631. &wm8994->fll_locked[i]);
  3632. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_DCS_DONE,
  3633. &wm8994->hubs);
  3634. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FIFOS_ERR, codec);
  3635. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_SHUT, codec);
  3636. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_WARN, codec);
  3637. if (wm8994->jackdet)
  3638. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_GPIO(6), wm8994);
  3639. switch (control->type) {
  3640. case WM8994:
  3641. if (wm8994->micdet_irq)
  3642. free_irq(wm8994->micdet_irq, wm8994);
  3643. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC2_DET,
  3644. wm8994);
  3645. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC1_SHRT,
  3646. wm8994);
  3647. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC1_DET,
  3648. wm8994);
  3649. break;
  3650. case WM1811:
  3651. case WM8958:
  3652. if (wm8994->micdet_irq)
  3653. free_irq(wm8994->micdet_irq, wm8994);
  3654. break;
  3655. }
  3656. release_firmware(wm8994->mbc);
  3657. release_firmware(wm8994->mbc_vss);
  3658. release_firmware(wm8994->enh_eq);
  3659. kfree(wm8994->retune_mobile_texts);
  3660. return 0;
  3661. }
  3662. static struct snd_soc_codec_driver soc_codec_dev_wm8994 = {
  3663. .probe = wm8994_codec_probe,
  3664. .remove = wm8994_codec_remove,
  3665. .suspend = wm8994_codec_suspend,
  3666. .resume = wm8994_codec_resume,
  3667. .set_bias_level = wm8994_set_bias_level,
  3668. };
  3669. static int wm8994_probe(struct platform_device *pdev)
  3670. {
  3671. struct wm8994_priv *wm8994;
  3672. wm8994 = devm_kzalloc(&pdev->dev, sizeof(struct wm8994_priv),
  3673. GFP_KERNEL);
  3674. if (wm8994 == NULL)
  3675. return -ENOMEM;
  3676. platform_set_drvdata(pdev, wm8994);
  3677. wm8994->wm8994 = dev_get_drvdata(pdev->dev.parent);
  3678. return snd_soc_register_codec(&pdev->dev, &soc_codec_dev_wm8994,
  3679. wm8994_dai, ARRAY_SIZE(wm8994_dai));
  3680. }
  3681. static int wm8994_remove(struct platform_device *pdev)
  3682. {
  3683. snd_soc_unregister_codec(&pdev->dev);
  3684. return 0;
  3685. }
  3686. #ifdef CONFIG_PM_SLEEP
  3687. static int wm8994_suspend(struct device *dev)
  3688. {
  3689. struct wm8994_priv *wm8994 = dev_get_drvdata(dev);
  3690. /* Drop down to power saving mode when system is suspended */
  3691. if (wm8994->jackdet && !wm8994->active_refcount)
  3692. regmap_update_bits(wm8994->wm8994->regmap, WM8994_ANTIPOP_2,
  3693. WM1811_JACKDET_MODE_MASK,
  3694. wm8994->jackdet_mode);
  3695. return 0;
  3696. }
  3697. static int wm8994_resume(struct device *dev)
  3698. {
  3699. struct wm8994_priv *wm8994 = dev_get_drvdata(dev);
  3700. if (wm8994->jackdet && wm8994->jackdet_mode)
  3701. regmap_update_bits(wm8994->wm8994->regmap, WM8994_ANTIPOP_2,
  3702. WM1811_JACKDET_MODE_MASK,
  3703. WM1811_JACKDET_MODE_AUDIO);
  3704. return 0;
  3705. }
  3706. #endif
  3707. static const struct dev_pm_ops wm8994_pm_ops = {
  3708. SET_SYSTEM_SLEEP_PM_OPS(wm8994_suspend, wm8994_resume)
  3709. };
  3710. static struct platform_driver wm8994_codec_driver = {
  3711. .driver = {
  3712. .name = "wm8994-codec",
  3713. .owner = THIS_MODULE,
  3714. .pm = &wm8994_pm_ops,
  3715. },
  3716. .probe = wm8994_probe,
  3717. .remove = wm8994_remove,
  3718. };
  3719. module_platform_driver(wm8994_codec_driver);
  3720. MODULE_DESCRIPTION("ASoC WM8994 driver");
  3721. MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfsonmicro.com>");
  3722. MODULE_LICENSE("GPL");
  3723. MODULE_ALIAS("platform:wm8994-codec");