at91sam9260_devices.c 33 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345
  1. /*
  2. * arch/arm/mach-at91/at91sam9260_devices.c
  3. *
  4. * Copyright (C) 2006 Atmel
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. */
  12. #include <asm/mach/arch.h>
  13. #include <asm/mach/map.h>
  14. #include <linux/dma-mapping.h>
  15. #include <linux/gpio.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/i2c-gpio.h>
  18. #include <mach/board.h>
  19. #include <mach/cpu.h>
  20. #include <mach/at91sam9260.h>
  21. #include <mach/at91sam9260_matrix.h>
  22. #include <mach/at91_matrix.h>
  23. #include <mach/at91sam9_smc.h>
  24. #include "generic.h"
  25. /* --------------------------------------------------------------------
  26. * USB Host
  27. * -------------------------------------------------------------------- */
  28. #if defined(CONFIG_USB_OHCI_HCD) || defined(CONFIG_USB_OHCI_HCD_MODULE)
  29. static u64 ohci_dmamask = DMA_BIT_MASK(32);
  30. static struct at91_usbh_data usbh_data;
  31. static struct resource usbh_resources[] = {
  32. [0] = {
  33. .start = AT91SAM9260_UHP_BASE,
  34. .end = AT91SAM9260_UHP_BASE + SZ_1M - 1,
  35. .flags = IORESOURCE_MEM,
  36. },
  37. [1] = {
  38. .start = AT91SAM9260_ID_UHP,
  39. .end = AT91SAM9260_ID_UHP,
  40. .flags = IORESOURCE_IRQ,
  41. },
  42. };
  43. static struct platform_device at91_usbh_device = {
  44. .name = "at91_ohci",
  45. .id = -1,
  46. .dev = {
  47. .dma_mask = &ohci_dmamask,
  48. .coherent_dma_mask = DMA_BIT_MASK(32),
  49. .platform_data = &usbh_data,
  50. },
  51. .resource = usbh_resources,
  52. .num_resources = ARRAY_SIZE(usbh_resources),
  53. };
  54. void __init at91_add_device_usbh(struct at91_usbh_data *data)
  55. {
  56. int i;
  57. if (!data)
  58. return;
  59. /* Enable overcurrent notification */
  60. for (i = 0; i < data->ports; i++) {
  61. if (data->overcurrent_pin[i])
  62. at91_set_gpio_input(data->overcurrent_pin[i], 1);
  63. }
  64. usbh_data = *data;
  65. platform_device_register(&at91_usbh_device);
  66. }
  67. #else
  68. void __init at91_add_device_usbh(struct at91_usbh_data *data) {}
  69. #endif
  70. /* --------------------------------------------------------------------
  71. * USB Device (Gadget)
  72. * -------------------------------------------------------------------- */
  73. #ifdef CONFIG_USB_AT91
  74. static struct at91_udc_data udc_data;
  75. static struct resource udc_resources[] = {
  76. [0] = {
  77. .start = AT91SAM9260_BASE_UDP,
  78. .end = AT91SAM9260_BASE_UDP + SZ_16K - 1,
  79. .flags = IORESOURCE_MEM,
  80. },
  81. [1] = {
  82. .start = AT91SAM9260_ID_UDP,
  83. .end = AT91SAM9260_ID_UDP,
  84. .flags = IORESOURCE_IRQ,
  85. },
  86. };
  87. static struct platform_device at91_udc_device = {
  88. .name = "at91_udc",
  89. .id = -1,
  90. .dev = {
  91. .platform_data = &udc_data,
  92. },
  93. .resource = udc_resources,
  94. .num_resources = ARRAY_SIZE(udc_resources),
  95. };
  96. void __init at91_add_device_udc(struct at91_udc_data *data)
  97. {
  98. if (!data)
  99. return;
  100. if (gpio_is_valid(data->vbus_pin)) {
  101. at91_set_gpio_input(data->vbus_pin, 0);
  102. at91_set_deglitch(data->vbus_pin, 1);
  103. }
  104. /* Pullup pin is handled internally by USB device peripheral */
  105. udc_data = *data;
  106. platform_device_register(&at91_udc_device);
  107. }
  108. #else
  109. void __init at91_add_device_udc(struct at91_udc_data *data) {}
  110. #endif
  111. /* --------------------------------------------------------------------
  112. * Ethernet
  113. * -------------------------------------------------------------------- */
  114. #if defined(CONFIG_MACB) || defined(CONFIG_MACB_MODULE)
  115. static u64 eth_dmamask = DMA_BIT_MASK(32);
  116. static struct macb_platform_data eth_data;
  117. static struct resource eth_resources[] = {
  118. [0] = {
  119. .start = AT91SAM9260_BASE_EMAC,
  120. .end = AT91SAM9260_BASE_EMAC + SZ_16K - 1,
  121. .flags = IORESOURCE_MEM,
  122. },
  123. [1] = {
  124. .start = AT91SAM9260_ID_EMAC,
  125. .end = AT91SAM9260_ID_EMAC,
  126. .flags = IORESOURCE_IRQ,
  127. },
  128. };
  129. static struct platform_device at91sam9260_eth_device = {
  130. .name = "macb",
  131. .id = -1,
  132. .dev = {
  133. .dma_mask = &eth_dmamask,
  134. .coherent_dma_mask = DMA_BIT_MASK(32),
  135. .platform_data = &eth_data,
  136. },
  137. .resource = eth_resources,
  138. .num_resources = ARRAY_SIZE(eth_resources),
  139. };
  140. void __init at91_add_device_eth(struct macb_platform_data *data)
  141. {
  142. if (!data)
  143. return;
  144. if (gpio_is_valid(data->phy_irq_pin)) {
  145. at91_set_gpio_input(data->phy_irq_pin, 0);
  146. at91_set_deglitch(data->phy_irq_pin, 1);
  147. }
  148. /* Pins used for MII and RMII */
  149. at91_set_A_periph(AT91_PIN_PA19, 0); /* ETXCK_EREFCK */
  150. at91_set_A_periph(AT91_PIN_PA17, 0); /* ERXDV */
  151. at91_set_A_periph(AT91_PIN_PA14, 0); /* ERX0 */
  152. at91_set_A_periph(AT91_PIN_PA15, 0); /* ERX1 */
  153. at91_set_A_periph(AT91_PIN_PA18, 0); /* ERXER */
  154. at91_set_A_periph(AT91_PIN_PA16, 0); /* ETXEN */
  155. at91_set_A_periph(AT91_PIN_PA12, 0); /* ETX0 */
  156. at91_set_A_periph(AT91_PIN_PA13, 0); /* ETX1 */
  157. at91_set_A_periph(AT91_PIN_PA21, 0); /* EMDIO */
  158. at91_set_A_periph(AT91_PIN_PA20, 0); /* EMDC */
  159. if (!data->is_rmii) {
  160. at91_set_B_periph(AT91_PIN_PA28, 0); /* ECRS */
  161. at91_set_B_periph(AT91_PIN_PA29, 0); /* ECOL */
  162. at91_set_B_periph(AT91_PIN_PA25, 0); /* ERX2 */
  163. at91_set_B_periph(AT91_PIN_PA26, 0); /* ERX3 */
  164. at91_set_B_periph(AT91_PIN_PA27, 0); /* ERXCK */
  165. at91_set_B_periph(AT91_PIN_PA23, 0); /* ETX2 */
  166. at91_set_B_periph(AT91_PIN_PA24, 0); /* ETX3 */
  167. at91_set_B_periph(AT91_PIN_PA22, 0); /* ETXER */
  168. }
  169. eth_data = *data;
  170. platform_device_register(&at91sam9260_eth_device);
  171. }
  172. #else
  173. void __init at91_add_device_eth(struct macb_platform_data *data) {}
  174. #endif
  175. /* --------------------------------------------------------------------
  176. * MMC / SD
  177. * -------------------------------------------------------------------- */
  178. #if defined(CONFIG_MMC_AT91) || defined(CONFIG_MMC_AT91_MODULE)
  179. static u64 mmc_dmamask = DMA_BIT_MASK(32);
  180. static struct at91_mmc_data mmc_data;
  181. static struct resource mmc_resources[] = {
  182. [0] = {
  183. .start = AT91SAM9260_BASE_MCI,
  184. .end = AT91SAM9260_BASE_MCI + SZ_16K - 1,
  185. .flags = IORESOURCE_MEM,
  186. },
  187. [1] = {
  188. .start = AT91SAM9260_ID_MCI,
  189. .end = AT91SAM9260_ID_MCI,
  190. .flags = IORESOURCE_IRQ,
  191. },
  192. };
  193. static struct platform_device at91sam9260_mmc_device = {
  194. .name = "at91_mci",
  195. .id = -1,
  196. .dev = {
  197. .dma_mask = &mmc_dmamask,
  198. .coherent_dma_mask = DMA_BIT_MASK(32),
  199. .platform_data = &mmc_data,
  200. },
  201. .resource = mmc_resources,
  202. .num_resources = ARRAY_SIZE(mmc_resources),
  203. };
  204. void __init at91_add_device_mmc(short mmc_id, struct at91_mmc_data *data)
  205. {
  206. if (!data)
  207. return;
  208. /* input/irq */
  209. if (gpio_is_valid(data->det_pin)) {
  210. at91_set_gpio_input(data->det_pin, 1);
  211. at91_set_deglitch(data->det_pin, 1);
  212. }
  213. if (gpio_is_valid(data->wp_pin))
  214. at91_set_gpio_input(data->wp_pin, 1);
  215. if (gpio_is_valid(data->vcc_pin))
  216. at91_set_gpio_output(data->vcc_pin, 0);
  217. /* CLK */
  218. at91_set_A_periph(AT91_PIN_PA8, 0);
  219. if (data->slot_b) {
  220. /* CMD */
  221. at91_set_B_periph(AT91_PIN_PA1, 1);
  222. /* DAT0, maybe DAT1..DAT3 */
  223. at91_set_B_periph(AT91_PIN_PA0, 1);
  224. if (data->wire4) {
  225. at91_set_B_periph(AT91_PIN_PA5, 1);
  226. at91_set_B_periph(AT91_PIN_PA4, 1);
  227. at91_set_B_periph(AT91_PIN_PA3, 1);
  228. }
  229. } else {
  230. /* CMD */
  231. at91_set_A_periph(AT91_PIN_PA7, 1);
  232. /* DAT0, maybe DAT1..DAT3 */
  233. at91_set_A_periph(AT91_PIN_PA6, 1);
  234. if (data->wire4) {
  235. at91_set_A_periph(AT91_PIN_PA9, 1);
  236. at91_set_A_periph(AT91_PIN_PA10, 1);
  237. at91_set_A_periph(AT91_PIN_PA11, 1);
  238. }
  239. }
  240. mmc_data = *data;
  241. platform_device_register(&at91sam9260_mmc_device);
  242. }
  243. #else
  244. void __init at91_add_device_mmc(short mmc_id, struct at91_mmc_data *data) {}
  245. #endif
  246. /* --------------------------------------------------------------------
  247. * MMC / SD Slot for Atmel MCI Driver
  248. * -------------------------------------------------------------------- */
  249. #if defined(CONFIG_MMC_ATMELMCI) || defined(CONFIG_MMC_ATMELMCI_MODULE)
  250. static u64 mmc_dmamask = DMA_BIT_MASK(32);
  251. static struct mci_platform_data mmc_data;
  252. static struct resource mmc_resources[] = {
  253. [0] = {
  254. .start = AT91SAM9260_BASE_MCI,
  255. .end = AT91SAM9260_BASE_MCI + SZ_16K - 1,
  256. .flags = IORESOURCE_MEM,
  257. },
  258. [1] = {
  259. .start = AT91SAM9260_ID_MCI,
  260. .end = AT91SAM9260_ID_MCI,
  261. .flags = IORESOURCE_IRQ,
  262. },
  263. };
  264. static struct platform_device at91sam9260_mmc_device = {
  265. .name = "atmel_mci",
  266. .id = -1,
  267. .dev = {
  268. .dma_mask = &mmc_dmamask,
  269. .coherent_dma_mask = DMA_BIT_MASK(32),
  270. .platform_data = &mmc_data,
  271. },
  272. .resource = mmc_resources,
  273. .num_resources = ARRAY_SIZE(mmc_resources),
  274. };
  275. void __init at91_add_device_mci(short mmc_id, struct mci_platform_data *data)
  276. {
  277. unsigned int i;
  278. unsigned int slot_count = 0;
  279. if (!data)
  280. return;
  281. for (i = 0; i < ATMCI_MAX_NR_SLOTS; i++) {
  282. if (data->slot[i].bus_width) {
  283. /* input/irq */
  284. if (gpio_is_valid(data->slot[i].detect_pin)) {
  285. at91_set_gpio_input(data->slot[i].detect_pin, 1);
  286. at91_set_deglitch(data->slot[i].detect_pin, 1);
  287. }
  288. if (gpio_is_valid(data->slot[i].wp_pin))
  289. at91_set_gpio_input(data->slot[i].wp_pin, 1);
  290. switch (i) {
  291. case 0:
  292. /* CMD */
  293. at91_set_A_periph(AT91_PIN_PA7, 1);
  294. /* DAT0, maybe DAT1..DAT3 */
  295. at91_set_A_periph(AT91_PIN_PA6, 1);
  296. if (data->slot[i].bus_width == 4) {
  297. at91_set_A_periph(AT91_PIN_PA9, 1);
  298. at91_set_A_periph(AT91_PIN_PA10, 1);
  299. at91_set_A_periph(AT91_PIN_PA11, 1);
  300. }
  301. slot_count++;
  302. break;
  303. case 1:
  304. /* CMD */
  305. at91_set_B_periph(AT91_PIN_PA1, 1);
  306. /* DAT0, maybe DAT1..DAT3 */
  307. at91_set_B_periph(AT91_PIN_PA0, 1);
  308. if (data->slot[i].bus_width == 4) {
  309. at91_set_B_periph(AT91_PIN_PA5, 1);
  310. at91_set_B_periph(AT91_PIN_PA4, 1);
  311. at91_set_B_periph(AT91_PIN_PA3, 1);
  312. }
  313. slot_count++;
  314. break;
  315. default:
  316. printk(KERN_ERR
  317. "AT91: SD/MMC slot %d not available\n", i);
  318. break;
  319. }
  320. }
  321. }
  322. if (slot_count) {
  323. /* CLK */
  324. at91_set_A_periph(AT91_PIN_PA8, 0);
  325. mmc_data = *data;
  326. platform_device_register(&at91sam9260_mmc_device);
  327. }
  328. }
  329. #else
  330. void __init at91_add_device_mci(short mmc_id, struct mci_platform_data *data) {}
  331. #endif
  332. /* --------------------------------------------------------------------
  333. * NAND / SmartMedia
  334. * -------------------------------------------------------------------- */
  335. #if defined(CONFIG_MTD_NAND_ATMEL) || defined(CONFIG_MTD_NAND_ATMEL_MODULE)
  336. static struct atmel_nand_data nand_data;
  337. #define NAND_BASE AT91_CHIPSELECT_3
  338. static struct resource nand_resources[] = {
  339. [0] = {
  340. .start = NAND_BASE,
  341. .end = NAND_BASE + SZ_256M - 1,
  342. .flags = IORESOURCE_MEM,
  343. },
  344. [1] = {
  345. .start = AT91SAM9260_BASE_ECC,
  346. .end = AT91SAM9260_BASE_ECC + SZ_512 - 1,
  347. .flags = IORESOURCE_MEM,
  348. }
  349. };
  350. static struct platform_device at91sam9260_nand_device = {
  351. .name = "atmel_nand",
  352. .id = -1,
  353. .dev = {
  354. .platform_data = &nand_data,
  355. },
  356. .resource = nand_resources,
  357. .num_resources = ARRAY_SIZE(nand_resources),
  358. };
  359. void __init at91_add_device_nand(struct atmel_nand_data *data)
  360. {
  361. unsigned long csa;
  362. if (!data)
  363. return;
  364. csa = at91_matrix_read(AT91_MATRIX_EBICSA);
  365. at91_matrix_write(AT91_MATRIX_EBICSA, csa | AT91_MATRIX_CS3A_SMC_SMARTMEDIA);
  366. /* enable pin */
  367. if (gpio_is_valid(data->enable_pin))
  368. at91_set_gpio_output(data->enable_pin, 1);
  369. /* ready/busy pin */
  370. if (gpio_is_valid(data->rdy_pin))
  371. at91_set_gpio_input(data->rdy_pin, 1);
  372. /* card detect pin */
  373. if (gpio_is_valid(data->det_pin))
  374. at91_set_gpio_input(data->det_pin, 1);
  375. nand_data = *data;
  376. platform_device_register(&at91sam9260_nand_device);
  377. }
  378. #else
  379. void __init at91_add_device_nand(struct atmel_nand_data *data) {}
  380. #endif
  381. /* --------------------------------------------------------------------
  382. * TWI (i2c)
  383. * -------------------------------------------------------------------- */
  384. /*
  385. * Prefer the GPIO code since the TWI controller isn't robust
  386. * (gets overruns and underruns under load) and can only issue
  387. * repeated STARTs in one scenario (the driver doesn't yet handle them).
  388. */
  389. #if defined(CONFIG_I2C_GPIO) || defined(CONFIG_I2C_GPIO_MODULE)
  390. static struct i2c_gpio_platform_data pdata = {
  391. .sda_pin = AT91_PIN_PA23,
  392. .sda_is_open_drain = 1,
  393. .scl_pin = AT91_PIN_PA24,
  394. .scl_is_open_drain = 1,
  395. .udelay = 2, /* ~100 kHz */
  396. };
  397. static struct platform_device at91sam9260_twi_device = {
  398. .name = "i2c-gpio",
  399. .id = -1,
  400. .dev.platform_data = &pdata,
  401. };
  402. void __init at91_add_device_i2c(struct i2c_board_info *devices, int nr_devices)
  403. {
  404. at91_set_GPIO_periph(AT91_PIN_PA23, 1); /* TWD (SDA) */
  405. at91_set_multi_drive(AT91_PIN_PA23, 1);
  406. at91_set_GPIO_periph(AT91_PIN_PA24, 1); /* TWCK (SCL) */
  407. at91_set_multi_drive(AT91_PIN_PA24, 1);
  408. i2c_register_board_info(0, devices, nr_devices);
  409. platform_device_register(&at91sam9260_twi_device);
  410. }
  411. #elif defined(CONFIG_I2C_AT91) || defined(CONFIG_I2C_AT91_MODULE)
  412. static struct resource twi_resources[] = {
  413. [0] = {
  414. .start = AT91SAM9260_BASE_TWI,
  415. .end = AT91SAM9260_BASE_TWI + SZ_16K - 1,
  416. .flags = IORESOURCE_MEM,
  417. },
  418. [1] = {
  419. .start = AT91SAM9260_ID_TWI,
  420. .end = AT91SAM9260_ID_TWI,
  421. .flags = IORESOURCE_IRQ,
  422. },
  423. };
  424. static struct platform_device at91sam9260_twi_device = {
  425. .name = "at91_i2c",
  426. .id = -1,
  427. .resource = twi_resources,
  428. .num_resources = ARRAY_SIZE(twi_resources),
  429. };
  430. void __init at91_add_device_i2c(struct i2c_board_info *devices, int nr_devices)
  431. {
  432. /* pins used for TWI interface */
  433. at91_set_A_periph(AT91_PIN_PA23, 0); /* TWD */
  434. at91_set_multi_drive(AT91_PIN_PA23, 1);
  435. at91_set_A_periph(AT91_PIN_PA24, 0); /* TWCK */
  436. at91_set_multi_drive(AT91_PIN_PA24, 1);
  437. i2c_register_board_info(0, devices, nr_devices);
  438. platform_device_register(&at91sam9260_twi_device);
  439. }
  440. #else
  441. void __init at91_add_device_i2c(struct i2c_board_info *devices, int nr_devices) {}
  442. #endif
  443. /* --------------------------------------------------------------------
  444. * SPI
  445. * -------------------------------------------------------------------- */
  446. #if defined(CONFIG_SPI_ATMEL) || defined(CONFIG_SPI_ATMEL_MODULE)
  447. static u64 spi_dmamask = DMA_BIT_MASK(32);
  448. static struct resource spi0_resources[] = {
  449. [0] = {
  450. .start = AT91SAM9260_BASE_SPI0,
  451. .end = AT91SAM9260_BASE_SPI0 + SZ_16K - 1,
  452. .flags = IORESOURCE_MEM,
  453. },
  454. [1] = {
  455. .start = AT91SAM9260_ID_SPI0,
  456. .end = AT91SAM9260_ID_SPI0,
  457. .flags = IORESOURCE_IRQ,
  458. },
  459. };
  460. static struct platform_device at91sam9260_spi0_device = {
  461. .name = "atmel_spi",
  462. .id = 0,
  463. .dev = {
  464. .dma_mask = &spi_dmamask,
  465. .coherent_dma_mask = DMA_BIT_MASK(32),
  466. },
  467. .resource = spi0_resources,
  468. .num_resources = ARRAY_SIZE(spi0_resources),
  469. };
  470. static const unsigned spi0_standard_cs[4] = { AT91_PIN_PA3, AT91_PIN_PC11, AT91_PIN_PC16, AT91_PIN_PC17 };
  471. static struct resource spi1_resources[] = {
  472. [0] = {
  473. .start = AT91SAM9260_BASE_SPI1,
  474. .end = AT91SAM9260_BASE_SPI1 + SZ_16K - 1,
  475. .flags = IORESOURCE_MEM,
  476. },
  477. [1] = {
  478. .start = AT91SAM9260_ID_SPI1,
  479. .end = AT91SAM9260_ID_SPI1,
  480. .flags = IORESOURCE_IRQ,
  481. },
  482. };
  483. static struct platform_device at91sam9260_spi1_device = {
  484. .name = "atmel_spi",
  485. .id = 1,
  486. .dev = {
  487. .dma_mask = &spi_dmamask,
  488. .coherent_dma_mask = DMA_BIT_MASK(32),
  489. },
  490. .resource = spi1_resources,
  491. .num_resources = ARRAY_SIZE(spi1_resources),
  492. };
  493. static const unsigned spi1_standard_cs[4] = { AT91_PIN_PB3, AT91_PIN_PC5, AT91_PIN_PC4, AT91_PIN_PC3 };
  494. void __init at91_add_device_spi(struct spi_board_info *devices, int nr_devices)
  495. {
  496. int i;
  497. unsigned long cs_pin;
  498. short enable_spi0 = 0;
  499. short enable_spi1 = 0;
  500. /* Choose SPI chip-selects */
  501. for (i = 0; i < nr_devices; i++) {
  502. if (devices[i].controller_data)
  503. cs_pin = (unsigned long) devices[i].controller_data;
  504. else if (devices[i].bus_num == 0)
  505. cs_pin = spi0_standard_cs[devices[i].chip_select];
  506. else
  507. cs_pin = spi1_standard_cs[devices[i].chip_select];
  508. if (devices[i].bus_num == 0)
  509. enable_spi0 = 1;
  510. else
  511. enable_spi1 = 1;
  512. /* enable chip-select pin */
  513. at91_set_gpio_output(cs_pin, 1);
  514. /* pass chip-select pin to driver */
  515. devices[i].controller_data = (void *) cs_pin;
  516. }
  517. spi_register_board_info(devices, nr_devices);
  518. /* Configure SPI bus(es) */
  519. if (enable_spi0) {
  520. at91_set_A_periph(AT91_PIN_PA0, 0); /* SPI0_MISO */
  521. at91_set_A_periph(AT91_PIN_PA1, 0); /* SPI0_MOSI */
  522. at91_set_A_periph(AT91_PIN_PA2, 0); /* SPI1_SPCK */
  523. platform_device_register(&at91sam9260_spi0_device);
  524. }
  525. if (enable_spi1) {
  526. at91_set_A_periph(AT91_PIN_PB0, 0); /* SPI1_MISO */
  527. at91_set_A_periph(AT91_PIN_PB1, 0); /* SPI1_MOSI */
  528. at91_set_A_periph(AT91_PIN_PB2, 0); /* SPI1_SPCK */
  529. platform_device_register(&at91sam9260_spi1_device);
  530. }
  531. }
  532. #else
  533. void __init at91_add_device_spi(struct spi_board_info *devices, int nr_devices) {}
  534. #endif
  535. /* --------------------------------------------------------------------
  536. * Timer/Counter blocks
  537. * -------------------------------------------------------------------- */
  538. #ifdef CONFIG_ATMEL_TCLIB
  539. static struct resource tcb0_resources[] = {
  540. [0] = {
  541. .start = AT91SAM9260_BASE_TCB0,
  542. .end = AT91SAM9260_BASE_TCB0 + SZ_16K - 1,
  543. .flags = IORESOURCE_MEM,
  544. },
  545. [1] = {
  546. .start = AT91SAM9260_ID_TC0,
  547. .end = AT91SAM9260_ID_TC0,
  548. .flags = IORESOURCE_IRQ,
  549. },
  550. [2] = {
  551. .start = AT91SAM9260_ID_TC1,
  552. .end = AT91SAM9260_ID_TC1,
  553. .flags = IORESOURCE_IRQ,
  554. },
  555. [3] = {
  556. .start = AT91SAM9260_ID_TC2,
  557. .end = AT91SAM9260_ID_TC2,
  558. .flags = IORESOURCE_IRQ,
  559. },
  560. };
  561. static struct platform_device at91sam9260_tcb0_device = {
  562. .name = "atmel_tcb",
  563. .id = 0,
  564. .resource = tcb0_resources,
  565. .num_resources = ARRAY_SIZE(tcb0_resources),
  566. };
  567. static struct resource tcb1_resources[] = {
  568. [0] = {
  569. .start = AT91SAM9260_BASE_TCB1,
  570. .end = AT91SAM9260_BASE_TCB1 + SZ_16K - 1,
  571. .flags = IORESOURCE_MEM,
  572. },
  573. [1] = {
  574. .start = AT91SAM9260_ID_TC3,
  575. .end = AT91SAM9260_ID_TC3,
  576. .flags = IORESOURCE_IRQ,
  577. },
  578. [2] = {
  579. .start = AT91SAM9260_ID_TC4,
  580. .end = AT91SAM9260_ID_TC4,
  581. .flags = IORESOURCE_IRQ,
  582. },
  583. [3] = {
  584. .start = AT91SAM9260_ID_TC5,
  585. .end = AT91SAM9260_ID_TC5,
  586. .flags = IORESOURCE_IRQ,
  587. },
  588. };
  589. static struct platform_device at91sam9260_tcb1_device = {
  590. .name = "atmel_tcb",
  591. .id = 1,
  592. .resource = tcb1_resources,
  593. .num_resources = ARRAY_SIZE(tcb1_resources),
  594. };
  595. static void __init at91_add_device_tc(void)
  596. {
  597. platform_device_register(&at91sam9260_tcb0_device);
  598. platform_device_register(&at91sam9260_tcb1_device);
  599. }
  600. #else
  601. static void __init at91_add_device_tc(void) { }
  602. #endif
  603. /* --------------------------------------------------------------------
  604. * RTT
  605. * -------------------------------------------------------------------- */
  606. static struct resource rtt_resources[] = {
  607. {
  608. .start = AT91SAM9260_BASE_RTT,
  609. .end = AT91SAM9260_BASE_RTT + SZ_16 - 1,
  610. .flags = IORESOURCE_MEM,
  611. }
  612. };
  613. static struct platform_device at91sam9260_rtt_device = {
  614. .name = "at91_rtt",
  615. .id = 0,
  616. .resource = rtt_resources,
  617. .num_resources = ARRAY_SIZE(rtt_resources),
  618. };
  619. static void __init at91_add_device_rtt(void)
  620. {
  621. platform_device_register(&at91sam9260_rtt_device);
  622. }
  623. /* --------------------------------------------------------------------
  624. * Watchdog
  625. * -------------------------------------------------------------------- */
  626. #if defined(CONFIG_AT91SAM9X_WATCHDOG) || defined(CONFIG_AT91SAM9X_WATCHDOG_MODULE)
  627. static struct resource wdt_resources[] = {
  628. {
  629. .start = AT91SAM9260_BASE_WDT,
  630. .end = AT91SAM9260_BASE_WDT + SZ_16 - 1,
  631. .flags = IORESOURCE_MEM,
  632. }
  633. };
  634. static struct platform_device at91sam9260_wdt_device = {
  635. .name = "at91_wdt",
  636. .id = -1,
  637. .resource = wdt_resources,
  638. .num_resources = ARRAY_SIZE(wdt_resources),
  639. };
  640. static void __init at91_add_device_watchdog(void)
  641. {
  642. platform_device_register(&at91sam9260_wdt_device);
  643. }
  644. #else
  645. static void __init at91_add_device_watchdog(void) {}
  646. #endif
  647. /* --------------------------------------------------------------------
  648. * SSC -- Synchronous Serial Controller
  649. * -------------------------------------------------------------------- */
  650. #if defined(CONFIG_ATMEL_SSC) || defined(CONFIG_ATMEL_SSC_MODULE)
  651. static u64 ssc_dmamask = DMA_BIT_MASK(32);
  652. static struct resource ssc_resources[] = {
  653. [0] = {
  654. .start = AT91SAM9260_BASE_SSC,
  655. .end = AT91SAM9260_BASE_SSC + SZ_16K - 1,
  656. .flags = IORESOURCE_MEM,
  657. },
  658. [1] = {
  659. .start = AT91SAM9260_ID_SSC,
  660. .end = AT91SAM9260_ID_SSC,
  661. .flags = IORESOURCE_IRQ,
  662. },
  663. };
  664. static struct platform_device at91sam9260_ssc_device = {
  665. .name = "ssc",
  666. .id = 0,
  667. .dev = {
  668. .dma_mask = &ssc_dmamask,
  669. .coherent_dma_mask = DMA_BIT_MASK(32),
  670. },
  671. .resource = ssc_resources,
  672. .num_resources = ARRAY_SIZE(ssc_resources),
  673. };
  674. static inline void configure_ssc_pins(unsigned pins)
  675. {
  676. if (pins & ATMEL_SSC_TF)
  677. at91_set_A_periph(AT91_PIN_PB17, 1);
  678. if (pins & ATMEL_SSC_TK)
  679. at91_set_A_periph(AT91_PIN_PB16, 1);
  680. if (pins & ATMEL_SSC_TD)
  681. at91_set_A_periph(AT91_PIN_PB18, 1);
  682. if (pins & ATMEL_SSC_RD)
  683. at91_set_A_periph(AT91_PIN_PB19, 1);
  684. if (pins & ATMEL_SSC_RK)
  685. at91_set_A_periph(AT91_PIN_PB20, 1);
  686. if (pins & ATMEL_SSC_RF)
  687. at91_set_A_periph(AT91_PIN_PB21, 1);
  688. }
  689. /*
  690. * SSC controllers are accessed through library code, instead of any
  691. * kind of all-singing/all-dancing driver. For example one could be
  692. * used by a particular I2S audio codec's driver, while another one
  693. * on the same system might be used by a custom data capture driver.
  694. */
  695. void __init at91_add_device_ssc(unsigned id, unsigned pins)
  696. {
  697. struct platform_device *pdev;
  698. /*
  699. * NOTE: caller is responsible for passing information matching
  700. * "pins" to whatever will be using each particular controller.
  701. */
  702. switch (id) {
  703. case AT91SAM9260_ID_SSC:
  704. pdev = &at91sam9260_ssc_device;
  705. configure_ssc_pins(pins);
  706. break;
  707. default:
  708. return;
  709. }
  710. platform_device_register(pdev);
  711. }
  712. #else
  713. void __init at91_add_device_ssc(unsigned id, unsigned pins) {}
  714. #endif
  715. /* --------------------------------------------------------------------
  716. * UART
  717. * -------------------------------------------------------------------- */
  718. #if defined(CONFIG_SERIAL_ATMEL)
  719. static struct resource dbgu_resources[] = {
  720. [0] = {
  721. .start = AT91SAM9260_BASE_DBGU,
  722. .end = AT91SAM9260_BASE_DBGU + SZ_512 - 1,
  723. .flags = IORESOURCE_MEM,
  724. },
  725. [1] = {
  726. .start = AT91_ID_SYS,
  727. .end = AT91_ID_SYS,
  728. .flags = IORESOURCE_IRQ,
  729. },
  730. };
  731. static struct atmel_uart_data dbgu_data = {
  732. .use_dma_tx = 0,
  733. .use_dma_rx = 0, /* DBGU not capable of receive DMA */
  734. };
  735. static u64 dbgu_dmamask = DMA_BIT_MASK(32);
  736. static struct platform_device at91sam9260_dbgu_device = {
  737. .name = "atmel_usart",
  738. .id = 0,
  739. .dev = {
  740. .dma_mask = &dbgu_dmamask,
  741. .coherent_dma_mask = DMA_BIT_MASK(32),
  742. .platform_data = &dbgu_data,
  743. },
  744. .resource = dbgu_resources,
  745. .num_resources = ARRAY_SIZE(dbgu_resources),
  746. };
  747. static inline void configure_dbgu_pins(void)
  748. {
  749. at91_set_A_periph(AT91_PIN_PB14, 0); /* DRXD */
  750. at91_set_A_periph(AT91_PIN_PB15, 1); /* DTXD */
  751. }
  752. static struct resource uart0_resources[] = {
  753. [0] = {
  754. .start = AT91SAM9260_BASE_US0,
  755. .end = AT91SAM9260_BASE_US0 + SZ_16K - 1,
  756. .flags = IORESOURCE_MEM,
  757. },
  758. [1] = {
  759. .start = AT91SAM9260_ID_US0,
  760. .end = AT91SAM9260_ID_US0,
  761. .flags = IORESOURCE_IRQ,
  762. },
  763. };
  764. static struct atmel_uart_data uart0_data = {
  765. .use_dma_tx = 1,
  766. .use_dma_rx = 1,
  767. };
  768. static u64 uart0_dmamask = DMA_BIT_MASK(32);
  769. static struct platform_device at91sam9260_uart0_device = {
  770. .name = "atmel_usart",
  771. .id = 1,
  772. .dev = {
  773. .dma_mask = &uart0_dmamask,
  774. .coherent_dma_mask = DMA_BIT_MASK(32),
  775. .platform_data = &uart0_data,
  776. },
  777. .resource = uart0_resources,
  778. .num_resources = ARRAY_SIZE(uart0_resources),
  779. };
  780. static inline void configure_usart0_pins(unsigned pins)
  781. {
  782. at91_set_A_periph(AT91_PIN_PB4, 1); /* TXD0 */
  783. at91_set_A_periph(AT91_PIN_PB5, 0); /* RXD0 */
  784. if (pins & ATMEL_UART_RTS)
  785. at91_set_A_periph(AT91_PIN_PB26, 0); /* RTS0 */
  786. if (pins & ATMEL_UART_CTS)
  787. at91_set_A_periph(AT91_PIN_PB27, 0); /* CTS0 */
  788. if (pins & ATMEL_UART_DTR)
  789. at91_set_A_periph(AT91_PIN_PB24, 0); /* DTR0 */
  790. if (pins & ATMEL_UART_DSR)
  791. at91_set_A_periph(AT91_PIN_PB22, 0); /* DSR0 */
  792. if (pins & ATMEL_UART_DCD)
  793. at91_set_A_periph(AT91_PIN_PB23, 0); /* DCD0 */
  794. if (pins & ATMEL_UART_RI)
  795. at91_set_A_periph(AT91_PIN_PB25, 0); /* RI0 */
  796. }
  797. static struct resource uart1_resources[] = {
  798. [0] = {
  799. .start = AT91SAM9260_BASE_US1,
  800. .end = AT91SAM9260_BASE_US1 + SZ_16K - 1,
  801. .flags = IORESOURCE_MEM,
  802. },
  803. [1] = {
  804. .start = AT91SAM9260_ID_US1,
  805. .end = AT91SAM9260_ID_US1,
  806. .flags = IORESOURCE_IRQ,
  807. },
  808. };
  809. static struct atmel_uart_data uart1_data = {
  810. .use_dma_tx = 1,
  811. .use_dma_rx = 1,
  812. };
  813. static u64 uart1_dmamask = DMA_BIT_MASK(32);
  814. static struct platform_device at91sam9260_uart1_device = {
  815. .name = "atmel_usart",
  816. .id = 2,
  817. .dev = {
  818. .dma_mask = &uart1_dmamask,
  819. .coherent_dma_mask = DMA_BIT_MASK(32),
  820. .platform_data = &uart1_data,
  821. },
  822. .resource = uart1_resources,
  823. .num_resources = ARRAY_SIZE(uart1_resources),
  824. };
  825. static inline void configure_usart1_pins(unsigned pins)
  826. {
  827. at91_set_A_periph(AT91_PIN_PB6, 1); /* TXD1 */
  828. at91_set_A_periph(AT91_PIN_PB7, 0); /* RXD1 */
  829. if (pins & ATMEL_UART_RTS)
  830. at91_set_A_periph(AT91_PIN_PB28, 0); /* RTS1 */
  831. if (pins & ATMEL_UART_CTS)
  832. at91_set_A_periph(AT91_PIN_PB29, 0); /* CTS1 */
  833. }
  834. static struct resource uart2_resources[] = {
  835. [0] = {
  836. .start = AT91SAM9260_BASE_US2,
  837. .end = AT91SAM9260_BASE_US2 + SZ_16K - 1,
  838. .flags = IORESOURCE_MEM,
  839. },
  840. [1] = {
  841. .start = AT91SAM9260_ID_US2,
  842. .end = AT91SAM9260_ID_US2,
  843. .flags = IORESOURCE_IRQ,
  844. },
  845. };
  846. static struct atmel_uart_data uart2_data = {
  847. .use_dma_tx = 1,
  848. .use_dma_rx = 1,
  849. };
  850. static u64 uart2_dmamask = DMA_BIT_MASK(32);
  851. static struct platform_device at91sam9260_uart2_device = {
  852. .name = "atmel_usart",
  853. .id = 3,
  854. .dev = {
  855. .dma_mask = &uart2_dmamask,
  856. .coherent_dma_mask = DMA_BIT_MASK(32),
  857. .platform_data = &uart2_data,
  858. },
  859. .resource = uart2_resources,
  860. .num_resources = ARRAY_SIZE(uart2_resources),
  861. };
  862. static inline void configure_usart2_pins(unsigned pins)
  863. {
  864. at91_set_A_periph(AT91_PIN_PB8, 1); /* TXD2 */
  865. at91_set_A_periph(AT91_PIN_PB9, 0); /* RXD2 */
  866. if (pins & ATMEL_UART_RTS)
  867. at91_set_A_periph(AT91_PIN_PA4, 0); /* RTS2 */
  868. if (pins & ATMEL_UART_CTS)
  869. at91_set_A_periph(AT91_PIN_PA5, 0); /* CTS2 */
  870. }
  871. static struct resource uart3_resources[] = {
  872. [0] = {
  873. .start = AT91SAM9260_BASE_US3,
  874. .end = AT91SAM9260_BASE_US3 + SZ_16K - 1,
  875. .flags = IORESOURCE_MEM,
  876. },
  877. [1] = {
  878. .start = AT91SAM9260_ID_US3,
  879. .end = AT91SAM9260_ID_US3,
  880. .flags = IORESOURCE_IRQ,
  881. },
  882. };
  883. static struct atmel_uart_data uart3_data = {
  884. .use_dma_tx = 1,
  885. .use_dma_rx = 1,
  886. };
  887. static u64 uart3_dmamask = DMA_BIT_MASK(32);
  888. static struct platform_device at91sam9260_uart3_device = {
  889. .name = "atmel_usart",
  890. .id = 4,
  891. .dev = {
  892. .dma_mask = &uart3_dmamask,
  893. .coherent_dma_mask = DMA_BIT_MASK(32),
  894. .platform_data = &uart3_data,
  895. },
  896. .resource = uart3_resources,
  897. .num_resources = ARRAY_SIZE(uart3_resources),
  898. };
  899. static inline void configure_usart3_pins(unsigned pins)
  900. {
  901. at91_set_A_periph(AT91_PIN_PB10, 1); /* TXD3 */
  902. at91_set_A_periph(AT91_PIN_PB11, 0); /* RXD3 */
  903. if (pins & ATMEL_UART_RTS)
  904. at91_set_B_periph(AT91_PIN_PC8, 0); /* RTS3 */
  905. if (pins & ATMEL_UART_CTS)
  906. at91_set_B_periph(AT91_PIN_PC10, 0); /* CTS3 */
  907. }
  908. static struct resource uart4_resources[] = {
  909. [0] = {
  910. .start = AT91SAM9260_BASE_US4,
  911. .end = AT91SAM9260_BASE_US4 + SZ_16K - 1,
  912. .flags = IORESOURCE_MEM,
  913. },
  914. [1] = {
  915. .start = AT91SAM9260_ID_US4,
  916. .end = AT91SAM9260_ID_US4,
  917. .flags = IORESOURCE_IRQ,
  918. },
  919. };
  920. static struct atmel_uart_data uart4_data = {
  921. .use_dma_tx = 1,
  922. .use_dma_rx = 1,
  923. };
  924. static u64 uart4_dmamask = DMA_BIT_MASK(32);
  925. static struct platform_device at91sam9260_uart4_device = {
  926. .name = "atmel_usart",
  927. .id = 5,
  928. .dev = {
  929. .dma_mask = &uart4_dmamask,
  930. .coherent_dma_mask = DMA_BIT_MASK(32),
  931. .platform_data = &uart4_data,
  932. },
  933. .resource = uart4_resources,
  934. .num_resources = ARRAY_SIZE(uart4_resources),
  935. };
  936. static inline void configure_usart4_pins(void)
  937. {
  938. at91_set_B_periph(AT91_PIN_PA31, 1); /* TXD4 */
  939. at91_set_B_periph(AT91_PIN_PA30, 0); /* RXD4 */
  940. }
  941. static struct resource uart5_resources[] = {
  942. [0] = {
  943. .start = AT91SAM9260_BASE_US5,
  944. .end = AT91SAM9260_BASE_US5 + SZ_16K - 1,
  945. .flags = IORESOURCE_MEM,
  946. },
  947. [1] = {
  948. .start = AT91SAM9260_ID_US5,
  949. .end = AT91SAM9260_ID_US5,
  950. .flags = IORESOURCE_IRQ,
  951. },
  952. };
  953. static struct atmel_uart_data uart5_data = {
  954. .use_dma_tx = 1,
  955. .use_dma_rx = 1,
  956. };
  957. static u64 uart5_dmamask = DMA_BIT_MASK(32);
  958. static struct platform_device at91sam9260_uart5_device = {
  959. .name = "atmel_usart",
  960. .id = 6,
  961. .dev = {
  962. .dma_mask = &uart5_dmamask,
  963. .coherent_dma_mask = DMA_BIT_MASK(32),
  964. .platform_data = &uart5_data,
  965. },
  966. .resource = uart5_resources,
  967. .num_resources = ARRAY_SIZE(uart5_resources),
  968. };
  969. static inline void configure_usart5_pins(void)
  970. {
  971. at91_set_A_periph(AT91_PIN_PB12, 1); /* TXD5 */
  972. at91_set_A_periph(AT91_PIN_PB13, 0); /* RXD5 */
  973. }
  974. static struct platform_device *__initdata at91_uarts[ATMEL_MAX_UART]; /* the UARTs to use */
  975. struct platform_device *atmel_default_console_device; /* the serial console device */
  976. void __init at91_register_uart(unsigned id, unsigned portnr, unsigned pins)
  977. {
  978. struct platform_device *pdev;
  979. struct atmel_uart_data *pdata;
  980. switch (id) {
  981. case 0: /* DBGU */
  982. pdev = &at91sam9260_dbgu_device;
  983. configure_dbgu_pins();
  984. break;
  985. case AT91SAM9260_ID_US0:
  986. pdev = &at91sam9260_uart0_device;
  987. configure_usart0_pins(pins);
  988. break;
  989. case AT91SAM9260_ID_US1:
  990. pdev = &at91sam9260_uart1_device;
  991. configure_usart1_pins(pins);
  992. break;
  993. case AT91SAM9260_ID_US2:
  994. pdev = &at91sam9260_uart2_device;
  995. configure_usart2_pins(pins);
  996. break;
  997. case AT91SAM9260_ID_US3:
  998. pdev = &at91sam9260_uart3_device;
  999. configure_usart3_pins(pins);
  1000. break;
  1001. case AT91SAM9260_ID_US4:
  1002. pdev = &at91sam9260_uart4_device;
  1003. configure_usart4_pins();
  1004. break;
  1005. case AT91SAM9260_ID_US5:
  1006. pdev = &at91sam9260_uart5_device;
  1007. configure_usart5_pins();
  1008. break;
  1009. default:
  1010. return;
  1011. }
  1012. pdata = pdev->dev.platform_data;
  1013. pdata->num = portnr; /* update to mapped ID */
  1014. if (portnr < ATMEL_MAX_UART)
  1015. at91_uarts[portnr] = pdev;
  1016. }
  1017. void __init at91_set_serial_console(unsigned portnr)
  1018. {
  1019. if (portnr < ATMEL_MAX_UART) {
  1020. atmel_default_console_device = at91_uarts[portnr];
  1021. at91sam9260_set_console_clock(at91_uarts[portnr]->id);
  1022. }
  1023. }
  1024. void __init at91_add_device_serial(void)
  1025. {
  1026. int i;
  1027. for (i = 0; i < ATMEL_MAX_UART; i++) {
  1028. if (at91_uarts[i])
  1029. platform_device_register(at91_uarts[i]);
  1030. }
  1031. if (!atmel_default_console_device)
  1032. printk(KERN_INFO "AT91: No default serial console defined.\n");
  1033. }
  1034. #else
  1035. void __init at91_register_uart(unsigned id, unsigned portnr, unsigned pins) {}
  1036. void __init at91_set_serial_console(unsigned portnr) {}
  1037. void __init at91_add_device_serial(void) {}
  1038. #endif
  1039. /* --------------------------------------------------------------------
  1040. * CF/IDE
  1041. * -------------------------------------------------------------------- */
  1042. #if defined(CONFIG_BLK_DEV_IDE_AT91) || defined(CONFIG_BLK_DEV_IDE_AT91_MODULE) || \
  1043. defined(CONFIG_PATA_AT91) || defined(CONFIG_PATA_AT91_MODULE) || \
  1044. defined(CONFIG_AT91_CF) || defined(CONFIG_AT91_CF_MODULE)
  1045. static struct at91_cf_data cf0_data;
  1046. static struct resource cf0_resources[] = {
  1047. [0] = {
  1048. .start = AT91_CHIPSELECT_4,
  1049. .end = AT91_CHIPSELECT_4 + SZ_256M - 1,
  1050. .flags = IORESOURCE_MEM,
  1051. }
  1052. };
  1053. static struct platform_device cf0_device = {
  1054. .id = 0,
  1055. .dev = {
  1056. .platform_data = &cf0_data,
  1057. },
  1058. .resource = cf0_resources,
  1059. .num_resources = ARRAY_SIZE(cf0_resources),
  1060. };
  1061. static struct at91_cf_data cf1_data;
  1062. static struct resource cf1_resources[] = {
  1063. [0] = {
  1064. .start = AT91_CHIPSELECT_5,
  1065. .end = AT91_CHIPSELECT_5 + SZ_256M - 1,
  1066. .flags = IORESOURCE_MEM,
  1067. }
  1068. };
  1069. static struct platform_device cf1_device = {
  1070. .id = 1,
  1071. .dev = {
  1072. .platform_data = &cf1_data,
  1073. },
  1074. .resource = cf1_resources,
  1075. .num_resources = ARRAY_SIZE(cf1_resources),
  1076. };
  1077. void __init at91_add_device_cf(struct at91_cf_data *data)
  1078. {
  1079. struct platform_device *pdev;
  1080. unsigned long csa;
  1081. if (!data)
  1082. return;
  1083. csa = at91_matrix_read(AT91_MATRIX_EBICSA);
  1084. switch (data->chipselect) {
  1085. case 4:
  1086. at91_set_multi_drive(AT91_PIN_PC8, 0);
  1087. at91_set_A_periph(AT91_PIN_PC8, 0);
  1088. csa |= AT91_MATRIX_CS4A_SMC_CF1;
  1089. cf0_data = *data;
  1090. pdev = &cf0_device;
  1091. break;
  1092. case 5:
  1093. at91_set_multi_drive(AT91_PIN_PC9, 0);
  1094. at91_set_A_periph(AT91_PIN_PC9, 0);
  1095. csa |= AT91_MATRIX_CS5A_SMC_CF2;
  1096. cf1_data = *data;
  1097. pdev = &cf1_device;
  1098. break;
  1099. default:
  1100. printk(KERN_ERR "AT91 CF: bad chip-select requested (%u)\n",
  1101. data->chipselect);
  1102. return;
  1103. }
  1104. at91_matrix_write(AT91_MATRIX_EBICSA, csa);
  1105. if (gpio_is_valid(data->rst_pin)) {
  1106. at91_set_multi_drive(data->rst_pin, 0);
  1107. at91_set_gpio_output(data->rst_pin, 1);
  1108. }
  1109. if (gpio_is_valid(data->irq_pin)) {
  1110. at91_set_gpio_input(data->irq_pin, 0);
  1111. at91_set_deglitch(data->irq_pin, 1);
  1112. }
  1113. if (gpio_is_valid(data->det_pin)) {
  1114. at91_set_gpio_input(data->det_pin, 0);
  1115. at91_set_deglitch(data->det_pin, 1);
  1116. }
  1117. at91_set_B_periph(AT91_PIN_PC6, 0); /* CFCE1 */
  1118. at91_set_B_periph(AT91_PIN_PC7, 0); /* CFCE2 */
  1119. at91_set_A_periph(AT91_PIN_PC10, 0); /* CFRNW */
  1120. at91_set_A_periph(AT91_PIN_PC15, 1); /* NWAIT */
  1121. if (data->flags & AT91_CF_TRUE_IDE)
  1122. #if defined(CONFIG_PATA_AT91) || defined(CONFIG_PATA_AT91_MODULE)
  1123. pdev->name = "pata_at91";
  1124. #elif defined(CONFIG_BLK_DEV_IDE_AT91) || defined(CONFIG_BLK_DEV_IDE_AT91_MODULE)
  1125. pdev->name = "at91_ide";
  1126. #else
  1127. #warning "board requires AT91_CF_TRUE_IDE: enable either at91_ide or pata_at91"
  1128. #endif
  1129. else
  1130. pdev->name = "at91_cf";
  1131. platform_device_register(pdev);
  1132. }
  1133. #else
  1134. void __init at91_add_device_cf(struct at91_cf_data * data) {}
  1135. #endif
  1136. /* -------------------------------------------------------------------- */
  1137. /*
  1138. * These devices are always present and don't need any board-specific
  1139. * setup.
  1140. */
  1141. static int __init at91_add_standard_devices(void)
  1142. {
  1143. at91_add_device_rtt();
  1144. at91_add_device_watchdog();
  1145. at91_add_device_tc();
  1146. return 0;
  1147. }
  1148. arch_initcall(at91_add_standard_devices);