ipath_init_chip.c 31 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999
  1. /*
  2. * Copyright (c) 2006, 2007 QLogic Corporation. All rights reserved.
  3. * Copyright (c) 2003, 2004, 2005, 2006 PathScale, Inc. All rights reserved.
  4. *
  5. * This software is available to you under a choice of one of two
  6. * licenses. You may choose to be licensed under the terms of the GNU
  7. * General Public License (GPL) Version 2, available from the file
  8. * COPYING in the main directory of this source tree, or the
  9. * OpenIB.org BSD license below:
  10. *
  11. * Redistribution and use in source and binary forms, with or
  12. * without modification, are permitted provided that the following
  13. * conditions are met:
  14. *
  15. * - Redistributions of source code must retain the above
  16. * copyright notice, this list of conditions and the following
  17. * disclaimer.
  18. *
  19. * - Redistributions in binary form must reproduce the above
  20. * copyright notice, this list of conditions and the following
  21. * disclaimer in the documentation and/or other materials
  22. * provided with the distribution.
  23. *
  24. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  25. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  26. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  27. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  28. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  29. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  30. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  31. * SOFTWARE.
  32. */
  33. #include <linux/pci.h>
  34. #include <linux/netdevice.h>
  35. #include <linux/vmalloc.h>
  36. #include "ipath_kernel.h"
  37. #include "ipath_common.h"
  38. /*
  39. * min buffers we want to have per port, after driver
  40. */
  41. #define IPATH_MIN_USER_PORT_BUFCNT 8
  42. /*
  43. * Number of ports we are configured to use (to allow for more pio
  44. * buffers per port, etc.) Zero means use chip value.
  45. */
  46. static ushort ipath_cfgports;
  47. module_param_named(cfgports, ipath_cfgports, ushort, S_IRUGO);
  48. MODULE_PARM_DESC(cfgports, "Set max number of ports to use");
  49. /*
  50. * Number of buffers reserved for driver (verbs and layered drivers.)
  51. * Reserved at end of buffer list. Initialized based on
  52. * number of PIO buffers if not set via module interface.
  53. * The problem with this is that it's global, but we'll use different
  54. * numbers for different chip types. So the default value is not
  55. * very useful. I've redefined it for the 1.3 release so that it's
  56. * zero unless set by the user to something else, in which case we
  57. * try to respect it.
  58. */
  59. static ushort ipath_kpiobufs;
  60. static int ipath_set_kpiobufs(const char *val, struct kernel_param *kp);
  61. module_param_call(kpiobufs, ipath_set_kpiobufs, param_get_ushort,
  62. &ipath_kpiobufs, S_IWUSR | S_IRUGO);
  63. MODULE_PARM_DESC(kpiobufs, "Set number of PIO buffers for driver");
  64. /**
  65. * create_port0_egr - allocate the eager TID buffers
  66. * @dd: the infinipath device
  67. *
  68. * This code is now quite different for user and kernel, because
  69. * the kernel uses skb's, for the accelerated network performance.
  70. * This is the kernel (port0) version.
  71. *
  72. * Allocate the eager TID buffers and program them into infinipath.
  73. * We use the network layer alloc_skb() allocator to allocate the
  74. * memory, and either use the buffers as is for things like verbs
  75. * packets, or pass the buffers up to the ipath layered driver and
  76. * thence the network layer, replacing them as we do so (see
  77. * ipath_rcv_layer()).
  78. */
  79. static int create_port0_egr(struct ipath_devdata *dd)
  80. {
  81. unsigned e, egrcnt;
  82. struct ipath_skbinfo *skbinfo;
  83. int ret;
  84. egrcnt = dd->ipath_p0_rcvegrcnt;
  85. skbinfo = vmalloc(sizeof(*dd->ipath_port0_skbinfo) * egrcnt);
  86. if (skbinfo == NULL) {
  87. ipath_dev_err(dd, "allocation error for eager TID "
  88. "skb array\n");
  89. ret = -ENOMEM;
  90. goto bail;
  91. }
  92. for (e = 0; e < egrcnt; e++) {
  93. /*
  94. * This is a bit tricky in that we allocate extra
  95. * space for 2 bytes of the 14 byte ethernet header.
  96. * These two bytes are passed in the ipath header so
  97. * the rest of the data is word aligned. We allocate
  98. * 4 bytes so that the data buffer stays word aligned.
  99. * See ipath_kreceive() for more details.
  100. */
  101. skbinfo[e].skb = ipath_alloc_skb(dd, GFP_KERNEL);
  102. if (!skbinfo[e].skb) {
  103. ipath_dev_err(dd, "SKB allocation error for "
  104. "eager TID %u\n", e);
  105. while (e != 0)
  106. dev_kfree_skb(skbinfo[--e].skb);
  107. vfree(skbinfo);
  108. ret = -ENOMEM;
  109. goto bail;
  110. }
  111. }
  112. /*
  113. * After loop above, so we can test non-NULL to see if ready
  114. * to use at receive, etc.
  115. */
  116. dd->ipath_port0_skbinfo = skbinfo;
  117. for (e = 0; e < egrcnt; e++) {
  118. dd->ipath_port0_skbinfo[e].phys =
  119. ipath_map_single(dd->pcidev,
  120. dd->ipath_port0_skbinfo[e].skb->data,
  121. dd->ipath_ibmaxlen, PCI_DMA_FROMDEVICE);
  122. dd->ipath_f_put_tid(dd, e + (u64 __iomem *)
  123. ((char __iomem *) dd->ipath_kregbase +
  124. dd->ipath_rcvegrbase),
  125. RCVHQ_RCV_TYPE_EAGER,
  126. dd->ipath_port0_skbinfo[e].phys);
  127. }
  128. ret = 0;
  129. bail:
  130. return ret;
  131. }
  132. static int bringup_link(struct ipath_devdata *dd)
  133. {
  134. u64 val, ibc;
  135. int ret = 0;
  136. /* hold IBC in reset */
  137. dd->ipath_control &= ~INFINIPATH_C_LINKENABLE;
  138. ipath_write_kreg(dd, dd->ipath_kregs->kr_control,
  139. dd->ipath_control);
  140. /*
  141. * set initial max size pkt IBC will send, including ICRC; it's the
  142. * PIO buffer size in dwords, less 1; also see ipath_set_mtu()
  143. */
  144. val = (dd->ipath_ibmaxlen >> 2) + 1;
  145. ibc = val << dd->ibcc_mpl_shift;
  146. /* flowcontrolwatermark is in units of KBytes */
  147. ibc |= 0x5ULL << INFINIPATH_IBCC_FLOWCTRLWATERMARK_SHIFT;
  148. /*
  149. * How often flowctrl sent. More or less in usecs; balance against
  150. * watermark value, so that in theory senders always get a flow
  151. * control update in time to not let the IB link go idle.
  152. */
  153. ibc |= 0x3ULL << INFINIPATH_IBCC_FLOWCTRLPERIOD_SHIFT;
  154. /* max error tolerance */
  155. ibc |= 0xfULL << INFINIPATH_IBCC_PHYERRTHRESHOLD_SHIFT;
  156. /* use "real" buffer space for */
  157. ibc |= 4ULL << INFINIPATH_IBCC_CREDITSCALE_SHIFT;
  158. /* IB credit flow control. */
  159. ibc |= 0xfULL << INFINIPATH_IBCC_OVERRUNTHRESHOLD_SHIFT;
  160. /* initially come up waiting for TS1, without sending anything. */
  161. dd->ipath_ibcctrl = ibc;
  162. /*
  163. * Want to start out with both LINKCMD and LINKINITCMD in NOP
  164. * (0 and 0). Don't put linkinitcmd in ipath_ibcctrl, want that
  165. * to stay a NOP. Flag that we are disabled, for the (unlikely)
  166. * case that some recovery path is trying to bring the link up
  167. * before we are ready.
  168. */
  169. ibc |= INFINIPATH_IBCC_LINKINITCMD_DISABLE <<
  170. INFINIPATH_IBCC_LINKINITCMD_SHIFT;
  171. dd->ipath_flags |= IPATH_IB_LINK_DISABLED;
  172. ipath_cdbg(VERBOSE, "Writing 0x%llx to ibcctrl\n",
  173. (unsigned long long) ibc);
  174. ipath_write_kreg(dd, dd->ipath_kregs->kr_ibcctrl, ibc);
  175. // be sure chip saw it
  176. val = ipath_read_kreg64(dd, dd->ipath_kregs->kr_scratch);
  177. ret = dd->ipath_f_bringup_serdes(dd);
  178. if (ret)
  179. dev_info(&dd->pcidev->dev, "Could not initialize SerDes, "
  180. "not usable\n");
  181. else {
  182. /* enable IBC */
  183. dd->ipath_control |= INFINIPATH_C_LINKENABLE;
  184. ipath_write_kreg(dd, dd->ipath_kregs->kr_control,
  185. dd->ipath_control);
  186. }
  187. return ret;
  188. }
  189. static struct ipath_portdata *create_portdata0(struct ipath_devdata *dd)
  190. {
  191. struct ipath_portdata *pd = NULL;
  192. pd = kzalloc(sizeof(*pd), GFP_KERNEL);
  193. if (pd) {
  194. pd->port_dd = dd;
  195. pd->port_cnt = 1;
  196. /* The port 0 pkey table is used by the layer interface. */
  197. pd->port_pkeys[0] = IPATH_DEFAULT_P_KEY;
  198. }
  199. return pd;
  200. }
  201. static int init_chip_first(struct ipath_devdata *dd,
  202. struct ipath_portdata **pdp)
  203. {
  204. struct ipath_portdata *pd = NULL;
  205. int ret = 0;
  206. u64 val;
  207. /*
  208. * skip cfgports stuff because we are not allocating memory,
  209. * and we don't want problems if the portcnt changed due to
  210. * cfgports. We do still check and report a difference, if
  211. * not same (should be impossible).
  212. */
  213. dd->ipath_f_config_ports(dd, ipath_cfgports);
  214. if (!ipath_cfgports)
  215. dd->ipath_cfgports = dd->ipath_portcnt;
  216. else if (ipath_cfgports <= dd->ipath_portcnt) {
  217. dd->ipath_cfgports = ipath_cfgports;
  218. ipath_dbg("Configured to use %u ports out of %u in chip\n",
  219. dd->ipath_cfgports, dd->ipath_portcnt);
  220. } else {
  221. dd->ipath_cfgports = dd->ipath_portcnt;
  222. ipath_dbg("Tried to configured to use %u ports; chip "
  223. "only supports %u\n", ipath_cfgports,
  224. dd->ipath_portcnt);
  225. }
  226. /*
  227. * Allocate full portcnt array, rather than just cfgports, because
  228. * cleanup iterates across all possible ports.
  229. */
  230. dd->ipath_pd = kzalloc(sizeof(*dd->ipath_pd) * dd->ipath_portcnt,
  231. GFP_KERNEL);
  232. if (!dd->ipath_pd) {
  233. ipath_dev_err(dd, "Unable to allocate portdata array, "
  234. "failing\n");
  235. ret = -ENOMEM;
  236. goto done;
  237. }
  238. pd = create_portdata0(dd);
  239. if (!pd) {
  240. ipath_dev_err(dd, "Unable to allocate portdata for port "
  241. "0, failing\n");
  242. ret = -ENOMEM;
  243. goto done;
  244. }
  245. dd->ipath_pd[0] = pd;
  246. dd->ipath_rcvtidcnt =
  247. ipath_read_kreg32(dd, dd->ipath_kregs->kr_rcvtidcnt);
  248. dd->ipath_rcvtidbase =
  249. ipath_read_kreg32(dd, dd->ipath_kregs->kr_rcvtidbase);
  250. dd->ipath_rcvegrcnt =
  251. ipath_read_kreg32(dd, dd->ipath_kregs->kr_rcvegrcnt);
  252. dd->ipath_rcvegrbase =
  253. ipath_read_kreg32(dd, dd->ipath_kregs->kr_rcvegrbase);
  254. dd->ipath_palign =
  255. ipath_read_kreg32(dd, dd->ipath_kregs->kr_pagealign);
  256. dd->ipath_piobufbase =
  257. ipath_read_kreg64(dd, dd->ipath_kregs->kr_sendpiobufbase);
  258. val = ipath_read_kreg64(dd, dd->ipath_kregs->kr_sendpiosize);
  259. dd->ipath_piosize2k = val & ~0U;
  260. dd->ipath_piosize4k = val >> 32;
  261. if (dd->ipath_piosize4k == 0 && ipath_mtu4096)
  262. ipath_mtu4096 = 0; /* 4KB not supported by this chip */
  263. dd->ipath_ibmtu = ipath_mtu4096 ? 4096 : 2048;
  264. val = ipath_read_kreg64(dd, dd->ipath_kregs->kr_sendpiobufcnt);
  265. dd->ipath_piobcnt2k = val & ~0U;
  266. dd->ipath_piobcnt4k = val >> 32;
  267. dd->ipath_pio2kbase =
  268. (u32 __iomem *) (((char __iomem *) dd->ipath_kregbase) +
  269. (dd->ipath_piobufbase & 0xffffffff));
  270. if (dd->ipath_piobcnt4k) {
  271. dd->ipath_pio4kbase = (u32 __iomem *)
  272. (((char __iomem *) dd->ipath_kregbase) +
  273. (dd->ipath_piobufbase >> 32));
  274. /*
  275. * 4K buffers take 2 pages; we use roundup just to be
  276. * paranoid; we calculate it once here, rather than on
  277. * ever buf allocate
  278. */
  279. dd->ipath_4kalign = ALIGN(dd->ipath_piosize4k,
  280. dd->ipath_palign);
  281. ipath_dbg("%u 2k(%x) piobufs @ %p, %u 4k(%x) @ %p "
  282. "(%x aligned)\n",
  283. dd->ipath_piobcnt2k, dd->ipath_piosize2k,
  284. dd->ipath_pio2kbase, dd->ipath_piobcnt4k,
  285. dd->ipath_piosize4k, dd->ipath_pio4kbase,
  286. dd->ipath_4kalign);
  287. }
  288. else ipath_dbg("%u 2k piobufs @ %p\n",
  289. dd->ipath_piobcnt2k, dd->ipath_pio2kbase);
  290. spin_lock_init(&dd->ipath_tid_lock);
  291. spin_lock_init(&dd->ipath_sendctrl_lock);
  292. spin_lock_init(&dd->ipath_gpio_lock);
  293. spin_lock_init(&dd->ipath_eep_st_lock);
  294. mutex_init(&dd->ipath_eep_lock);
  295. done:
  296. *pdp = pd;
  297. return ret;
  298. }
  299. /**
  300. * init_chip_reset - re-initialize after a reset, or enable
  301. * @dd: the infinipath device
  302. * @pdp: output for port data
  303. *
  304. * sanity check at least some of the values after reset, and
  305. * ensure no receive or transmit (explictly, in case reset
  306. * failed
  307. */
  308. static int init_chip_reset(struct ipath_devdata *dd,
  309. struct ipath_portdata **pdp)
  310. {
  311. u32 rtmp;
  312. *pdp = dd->ipath_pd[0];
  313. /* ensure chip does no sends or receives while we re-initialize */
  314. dd->ipath_control = dd->ipath_sendctrl = dd->ipath_rcvctrl = 0U;
  315. ipath_write_kreg(dd, dd->ipath_kregs->kr_rcvctrl, dd->ipath_rcvctrl);
  316. ipath_write_kreg(dd, dd->ipath_kregs->kr_sendctrl, dd->ipath_sendctrl);
  317. ipath_write_kreg(dd, dd->ipath_kregs->kr_control, dd->ipath_control);
  318. rtmp = ipath_read_kreg32(dd, dd->ipath_kregs->kr_portcnt);
  319. if (dd->ipath_portcnt != rtmp)
  320. dev_info(&dd->pcidev->dev, "portcnt was %u before "
  321. "reset, now %u, using original\n",
  322. dd->ipath_portcnt, rtmp);
  323. rtmp = ipath_read_kreg32(dd, dd->ipath_kregs->kr_rcvtidcnt);
  324. if (rtmp != dd->ipath_rcvtidcnt)
  325. dev_info(&dd->pcidev->dev, "tidcnt was %u before "
  326. "reset, now %u, using original\n",
  327. dd->ipath_rcvtidcnt, rtmp);
  328. rtmp = ipath_read_kreg32(dd, dd->ipath_kregs->kr_rcvtidbase);
  329. if (rtmp != dd->ipath_rcvtidbase)
  330. dev_info(&dd->pcidev->dev, "tidbase was %u before "
  331. "reset, now %u, using original\n",
  332. dd->ipath_rcvtidbase, rtmp);
  333. rtmp = ipath_read_kreg32(dd, dd->ipath_kregs->kr_rcvegrcnt);
  334. if (rtmp != dd->ipath_rcvegrcnt)
  335. dev_info(&dd->pcidev->dev, "egrcnt was %u before "
  336. "reset, now %u, using original\n",
  337. dd->ipath_rcvegrcnt, rtmp);
  338. rtmp = ipath_read_kreg32(dd, dd->ipath_kregs->kr_rcvegrbase);
  339. if (rtmp != dd->ipath_rcvegrbase)
  340. dev_info(&dd->pcidev->dev, "egrbase was %u before "
  341. "reset, now %u, using original\n",
  342. dd->ipath_rcvegrbase, rtmp);
  343. return 0;
  344. }
  345. static int init_pioavailregs(struct ipath_devdata *dd)
  346. {
  347. int ret;
  348. dd->ipath_pioavailregs_dma = dma_alloc_coherent(
  349. &dd->pcidev->dev, PAGE_SIZE, &dd->ipath_pioavailregs_phys,
  350. GFP_KERNEL);
  351. if (!dd->ipath_pioavailregs_dma) {
  352. ipath_dev_err(dd, "failed to allocate PIOavail reg area "
  353. "in memory\n");
  354. ret = -ENOMEM;
  355. goto done;
  356. }
  357. /*
  358. * we really want L2 cache aligned, but for current CPUs of
  359. * interest, they are the same.
  360. */
  361. dd->ipath_statusp = (u64 *)
  362. ((char *)dd->ipath_pioavailregs_dma +
  363. ((2 * L1_CACHE_BYTES +
  364. dd->ipath_pioavregs * sizeof(u64)) & ~L1_CACHE_BYTES));
  365. /* copy the current value now that it's really allocated */
  366. *dd->ipath_statusp = dd->_ipath_status;
  367. /*
  368. * setup buffer to hold freeze msg, accessible to apps,
  369. * following statusp
  370. */
  371. dd->ipath_freezemsg = (char *)&dd->ipath_statusp[1];
  372. /* and its length */
  373. dd->ipath_freezelen = L1_CACHE_BYTES - sizeof(dd->ipath_statusp[0]);
  374. ret = 0;
  375. done:
  376. return ret;
  377. }
  378. /**
  379. * init_shadow_tids - allocate the shadow TID array
  380. * @dd: the infinipath device
  381. *
  382. * allocate the shadow TID array, so we can ipath_munlock previous
  383. * entries. It may make more sense to move the pageshadow to the
  384. * port data structure, so we only allocate memory for ports actually
  385. * in use, since we at 8k per port, now.
  386. */
  387. static void init_shadow_tids(struct ipath_devdata *dd)
  388. {
  389. struct page **pages;
  390. dma_addr_t *addrs;
  391. pages = vmalloc(dd->ipath_cfgports * dd->ipath_rcvtidcnt *
  392. sizeof(struct page *));
  393. if (!pages) {
  394. ipath_dev_err(dd, "failed to allocate shadow page * "
  395. "array, no expected sends!\n");
  396. dd->ipath_pageshadow = NULL;
  397. return;
  398. }
  399. addrs = vmalloc(dd->ipath_cfgports * dd->ipath_rcvtidcnt *
  400. sizeof(dma_addr_t));
  401. if (!addrs) {
  402. ipath_dev_err(dd, "failed to allocate shadow dma handle "
  403. "array, no expected sends!\n");
  404. vfree(dd->ipath_pageshadow);
  405. dd->ipath_pageshadow = NULL;
  406. return;
  407. }
  408. memset(pages, 0, dd->ipath_cfgports * dd->ipath_rcvtidcnt *
  409. sizeof(struct page *));
  410. dd->ipath_pageshadow = pages;
  411. dd->ipath_physshadow = addrs;
  412. }
  413. static void enable_chip(struct ipath_devdata *dd,
  414. struct ipath_portdata *pd, int reinit)
  415. {
  416. u32 val;
  417. unsigned long flags;
  418. int i;
  419. if (!reinit)
  420. init_waitqueue_head(&ipath_state_wait);
  421. ipath_write_kreg(dd, dd->ipath_kregs->kr_rcvctrl,
  422. dd->ipath_rcvctrl);
  423. spin_lock_irqsave(&dd->ipath_sendctrl_lock, flags);
  424. /* Enable PIO send, and update of PIOavail regs to memory. */
  425. dd->ipath_sendctrl = INFINIPATH_S_PIOENABLE |
  426. INFINIPATH_S_PIOBUFAVAILUPD;
  427. ipath_write_kreg(dd, dd->ipath_kregs->kr_sendctrl, dd->ipath_sendctrl);
  428. ipath_read_kreg64(dd, dd->ipath_kregs->kr_scratch);
  429. spin_unlock_irqrestore(&dd->ipath_sendctrl_lock, flags);
  430. /*
  431. * enable port 0 receive, and receive interrupt. other ports
  432. * done as user opens and inits them.
  433. */
  434. dd->ipath_rcvctrl = (1ULL << dd->ipath_r_tailupd_shift) |
  435. (1ULL << dd->ipath_r_portenable_shift) |
  436. (1ULL << dd->ipath_r_intravail_shift);
  437. ipath_write_kreg(dd, dd->ipath_kregs->kr_rcvctrl,
  438. dd->ipath_rcvctrl);
  439. /*
  440. * now ready for use. this should be cleared whenever we
  441. * detect a reset, or initiate one.
  442. */
  443. dd->ipath_flags |= IPATH_INITTED;
  444. /*
  445. * init our shadow copies of head from tail values, and write
  446. * head values to match.
  447. */
  448. val = ipath_read_ureg32(dd, ur_rcvegrindextail, 0);
  449. ipath_write_ureg(dd, ur_rcvegrindexhead, val, 0);
  450. /* Initialize so we interrupt on next packet received */
  451. ipath_write_ureg(dd, ur_rcvhdrhead,
  452. dd->ipath_rhdrhead_intr_off |
  453. dd->ipath_pd[0]->port_head, 0);
  454. /*
  455. * by now pioavail updates to memory should have occurred, so
  456. * copy them into our working/shadow registers; this is in
  457. * case something went wrong with abort, but mostly to get the
  458. * initial values of the generation bit correct.
  459. */
  460. for (i = 0; i < dd->ipath_pioavregs; i++) {
  461. __le64 pioavail;
  462. /*
  463. * Chip Errata bug 6641; even and odd qwords>3 are swapped.
  464. */
  465. if (i > 3 && (dd->ipath_flags & IPATH_SWAP_PIOBUFS))
  466. pioavail = dd->ipath_pioavailregs_dma[i ^ 1];
  467. else
  468. pioavail = dd->ipath_pioavailregs_dma[i];
  469. dd->ipath_pioavailshadow[i] = le64_to_cpu(pioavail);
  470. }
  471. /* can get counters, stats, etc. */
  472. dd->ipath_flags |= IPATH_PRESENT;
  473. }
  474. static int init_housekeeping(struct ipath_devdata *dd,
  475. struct ipath_portdata **pdp, int reinit)
  476. {
  477. char boardn[32];
  478. int ret = 0;
  479. /*
  480. * have to clear shadow copies of registers at init that are
  481. * not otherwise set here, or all kinds of bizarre things
  482. * happen with driver on chip reset
  483. */
  484. dd->ipath_rcvhdrsize = 0;
  485. /*
  486. * Don't clear ipath_flags as 8bit mode was set before
  487. * entering this func. However, we do set the linkstate to
  488. * unknown, so we can watch for a transition.
  489. * PRESENT is set because we want register reads to work,
  490. * and the kernel infrastructure saw it in config space;
  491. * We clear it if we have failures.
  492. */
  493. dd->ipath_flags |= IPATH_LINKUNK | IPATH_PRESENT;
  494. dd->ipath_flags &= ~(IPATH_LINKACTIVE | IPATH_LINKARMED |
  495. IPATH_LINKDOWN | IPATH_LINKINIT);
  496. ipath_cdbg(VERBOSE, "Try to read spc chip revision\n");
  497. dd->ipath_revision =
  498. ipath_read_kreg64(dd, dd->ipath_kregs->kr_revision);
  499. /*
  500. * set up fundamental info we need to use the chip; we assume
  501. * if the revision reg and these regs are OK, we don't need to
  502. * special case the rest
  503. */
  504. dd->ipath_sregbase =
  505. ipath_read_kreg32(dd, dd->ipath_kregs->kr_sendregbase);
  506. dd->ipath_cregbase =
  507. ipath_read_kreg32(dd, dd->ipath_kregs->kr_counterregbase);
  508. dd->ipath_uregbase =
  509. ipath_read_kreg32(dd, dd->ipath_kregs->kr_userregbase);
  510. ipath_cdbg(VERBOSE, "ipath_kregbase %p, sendbase %x usrbase %x, "
  511. "cntrbase %x\n", dd->ipath_kregbase, dd->ipath_sregbase,
  512. dd->ipath_uregbase, dd->ipath_cregbase);
  513. if ((dd->ipath_revision & 0xffffffff) == 0xffffffff
  514. || (dd->ipath_sregbase & 0xffffffff) == 0xffffffff
  515. || (dd->ipath_cregbase & 0xffffffff) == 0xffffffff
  516. || (dd->ipath_uregbase & 0xffffffff) == 0xffffffff) {
  517. ipath_dev_err(dd, "Register read failures from chip, "
  518. "giving up initialization\n");
  519. dd->ipath_flags &= ~IPATH_PRESENT;
  520. ret = -ENODEV;
  521. goto done;
  522. }
  523. /* clear diagctrl register, in case diags were running and crashed */
  524. ipath_write_kreg (dd, dd->ipath_kregs->kr_hwdiagctrl, 0);
  525. /* clear the initial reset flag, in case first driver load */
  526. ipath_write_kreg(dd, dd->ipath_kregs->kr_errorclear,
  527. INFINIPATH_E_RESET);
  528. if (reinit)
  529. ret = init_chip_reset(dd, pdp);
  530. else
  531. ret = init_chip_first(dd, pdp);
  532. if (ret)
  533. goto done;
  534. ipath_cdbg(VERBOSE, "Revision %llx (PCI %x), %u ports, %u tids, "
  535. "%u egrtids\n", (unsigned long long) dd->ipath_revision,
  536. dd->ipath_pcirev, dd->ipath_portcnt, dd->ipath_rcvtidcnt,
  537. dd->ipath_rcvegrcnt);
  538. if (((dd->ipath_revision >> INFINIPATH_R_SOFTWARE_SHIFT) &
  539. INFINIPATH_R_SOFTWARE_MASK) != IPATH_CHIP_SWVERSION) {
  540. ipath_dev_err(dd, "Driver only handles version %d, "
  541. "chip swversion is %d (%llx), failng\n",
  542. IPATH_CHIP_SWVERSION,
  543. (int)(dd->ipath_revision >>
  544. INFINIPATH_R_SOFTWARE_SHIFT) &
  545. INFINIPATH_R_SOFTWARE_MASK,
  546. (unsigned long long) dd->ipath_revision);
  547. ret = -ENOSYS;
  548. goto done;
  549. }
  550. dd->ipath_majrev = (u8) ((dd->ipath_revision >>
  551. INFINIPATH_R_CHIPREVMAJOR_SHIFT) &
  552. INFINIPATH_R_CHIPREVMAJOR_MASK);
  553. dd->ipath_minrev = (u8) ((dd->ipath_revision >>
  554. INFINIPATH_R_CHIPREVMINOR_SHIFT) &
  555. INFINIPATH_R_CHIPREVMINOR_MASK);
  556. dd->ipath_boardrev = (u8) ((dd->ipath_revision >>
  557. INFINIPATH_R_BOARDID_SHIFT) &
  558. INFINIPATH_R_BOARDID_MASK);
  559. ret = dd->ipath_f_get_boardname(dd, boardn, sizeof boardn);
  560. snprintf(dd->ipath_boardversion, sizeof(dd->ipath_boardversion),
  561. "ChipABI %u.%u, %s, InfiniPath%u %u.%u, PCI %u, "
  562. "SW Compat %u\n",
  563. IPATH_CHIP_VERS_MAJ, IPATH_CHIP_VERS_MIN, boardn,
  564. (unsigned)(dd->ipath_revision >> INFINIPATH_R_ARCH_SHIFT) &
  565. INFINIPATH_R_ARCH_MASK,
  566. dd->ipath_majrev, dd->ipath_minrev, dd->ipath_pcirev,
  567. (unsigned)(dd->ipath_revision >>
  568. INFINIPATH_R_SOFTWARE_SHIFT) &
  569. INFINIPATH_R_SOFTWARE_MASK);
  570. ipath_dbg("%s", dd->ipath_boardversion);
  571. done:
  572. return ret;
  573. }
  574. /**
  575. * ipath_init_chip - do the actual initialization sequence on the chip
  576. * @dd: the infinipath device
  577. * @reinit: reinitializing, so don't allocate new memory
  578. *
  579. * Do the actual initialization sequence on the chip. This is done
  580. * both from the init routine called from the PCI infrastructure, and
  581. * when we reset the chip, or detect that it was reset internally,
  582. * or it's administratively re-enabled.
  583. *
  584. * Memory allocation here and in called routines is only done in
  585. * the first case (reinit == 0). We have to be careful, because even
  586. * without memory allocation, we need to re-write all the chip registers
  587. * TIDs, etc. after the reset or enable has completed.
  588. */
  589. int ipath_init_chip(struct ipath_devdata *dd, int reinit)
  590. {
  591. int ret = 0;
  592. u32 val32, kpiobufs;
  593. u32 piobufs, uports;
  594. u64 val;
  595. struct ipath_portdata *pd = NULL; /* keep gcc4 happy */
  596. gfp_t gfp_flags = GFP_USER | __GFP_COMP;
  597. unsigned long flags;
  598. ret = init_housekeeping(dd, &pd, reinit);
  599. if (ret)
  600. goto done;
  601. /*
  602. * we ignore most issues after reporting them, but have to specially
  603. * handle hardware-disabled chips.
  604. */
  605. if (ret == 2) {
  606. /* unique error, known to ipath_init_one */
  607. ret = -EPERM;
  608. goto done;
  609. }
  610. /*
  611. * We could bump this to allow for full rcvegrcnt + rcvtidcnt,
  612. * but then it no longer nicely fits power of two, and since
  613. * we now use routines that backend onto __get_free_pages, the
  614. * rest would be wasted.
  615. */
  616. dd->ipath_rcvhdrcnt = dd->ipath_rcvegrcnt;
  617. ipath_write_kreg(dd, dd->ipath_kregs->kr_rcvhdrcnt,
  618. dd->ipath_rcvhdrcnt);
  619. /*
  620. * Set up the shadow copies of the piobufavail registers,
  621. * which we compare against the chip registers for now, and
  622. * the in memory DMA'ed copies of the registers. This has to
  623. * be done early, before we calculate lastport, etc.
  624. */
  625. piobufs = dd->ipath_piobcnt2k + dd->ipath_piobcnt4k;
  626. /*
  627. * calc number of pioavail registers, and save it; we have 2
  628. * bits per buffer.
  629. */
  630. dd->ipath_pioavregs = ALIGN(piobufs, sizeof(u64) * BITS_PER_BYTE / 2)
  631. / (sizeof(u64) * BITS_PER_BYTE / 2);
  632. uports = dd->ipath_cfgports ? dd->ipath_cfgports - 1 : 0;
  633. if (ipath_kpiobufs == 0) {
  634. /* not set by user (this is default) */
  635. if (piobufs > 144)
  636. kpiobufs = 32;
  637. else
  638. kpiobufs = 16;
  639. }
  640. else
  641. kpiobufs = ipath_kpiobufs;
  642. if (kpiobufs + (uports * IPATH_MIN_USER_PORT_BUFCNT) > piobufs) {
  643. int i = (int) piobufs -
  644. (int) (uports * IPATH_MIN_USER_PORT_BUFCNT);
  645. if (i < 0)
  646. i = 0;
  647. dev_info(&dd->pcidev->dev, "Allocating %d PIO bufs of "
  648. "%d for kernel leaves too few for %d user ports "
  649. "(%d each); using %u\n", kpiobufs,
  650. piobufs, uports, IPATH_MIN_USER_PORT_BUFCNT, i);
  651. /*
  652. * shouldn't change ipath_kpiobufs, because could be
  653. * different for different devices...
  654. */
  655. kpiobufs = i;
  656. }
  657. dd->ipath_lastport_piobuf = piobufs - kpiobufs;
  658. dd->ipath_pbufsport =
  659. uports ? dd->ipath_lastport_piobuf / uports : 0;
  660. val32 = dd->ipath_lastport_piobuf - (dd->ipath_pbufsport * uports);
  661. if (val32 > 0) {
  662. ipath_dbg("allocating %u pbufs/port leaves %u unused, "
  663. "add to kernel\n", dd->ipath_pbufsport, val32);
  664. dd->ipath_lastport_piobuf -= val32;
  665. ipath_dbg("%u pbufs/port leaves %u unused, add to kernel\n",
  666. dd->ipath_pbufsport, val32);
  667. }
  668. dd->ipath_lastpioindex = dd->ipath_lastport_piobuf;
  669. ipath_cdbg(VERBOSE, "%d PIO bufs for kernel out of %d total %u "
  670. "each for %u user ports\n", kpiobufs,
  671. piobufs, dd->ipath_pbufsport, uports);
  672. dd->ipath_f_early_init(dd);
  673. /*
  674. * cancel any possible active sends from early driver load.
  675. * Follows early_init because some chips have to initialize
  676. * PIO buffers in early_init to avoid false parity errors.
  677. */
  678. ipath_cancel_sends(dd, 0);
  679. /* early_init sets rcvhdrentsize and rcvhdrsize, so this must be
  680. * done after early_init */
  681. dd->ipath_hdrqlast =
  682. dd->ipath_rcvhdrentsize * (dd->ipath_rcvhdrcnt - 1);
  683. ipath_write_kreg(dd, dd->ipath_kregs->kr_rcvhdrentsize,
  684. dd->ipath_rcvhdrentsize);
  685. ipath_write_kreg(dd, dd->ipath_kregs->kr_rcvhdrsize,
  686. dd->ipath_rcvhdrsize);
  687. if (!reinit) {
  688. ret = init_pioavailregs(dd);
  689. init_shadow_tids(dd);
  690. if (ret)
  691. goto done;
  692. }
  693. ipath_write_kreg(dd, dd->ipath_kregs->kr_sendpioavailaddr,
  694. dd->ipath_pioavailregs_phys);
  695. /*
  696. * this is to detect s/w errors, which the h/w works around by
  697. * ignoring the low 6 bits of address, if it wasn't aligned.
  698. */
  699. val = ipath_read_kreg64(dd, dd->ipath_kregs->kr_sendpioavailaddr);
  700. if (val != dd->ipath_pioavailregs_phys) {
  701. ipath_dev_err(dd, "Catastrophic software error, "
  702. "SendPIOAvailAddr written as %lx, "
  703. "read back as %llx\n",
  704. (unsigned long) dd->ipath_pioavailregs_phys,
  705. (unsigned long long) val);
  706. ret = -EINVAL;
  707. goto done;
  708. }
  709. ipath_write_kreg(dd, dd->ipath_kregs->kr_rcvbthqp, IPATH_KD_QP);
  710. /*
  711. * make sure we are not in freeze, and PIO send enabled, so
  712. * writes to pbc happen
  713. */
  714. ipath_write_kreg(dd, dd->ipath_kregs->kr_hwerrmask, 0ULL);
  715. ipath_write_kreg(dd, dd->ipath_kregs->kr_hwerrclear,
  716. ~0ULL&~INFINIPATH_HWE_MEMBISTFAILED);
  717. ipath_write_kreg(dd, dd->ipath_kregs->kr_control, 0ULL);
  718. spin_lock_irqsave(&dd->ipath_sendctrl_lock, flags);
  719. dd->ipath_sendctrl = INFINIPATH_S_PIOENABLE;
  720. ipath_write_kreg(dd, dd->ipath_kregs->kr_sendctrl, dd->ipath_sendctrl);
  721. ipath_read_kreg64(dd, dd->ipath_kregs->kr_scratch);
  722. spin_unlock_irqrestore(&dd->ipath_sendctrl_lock, flags);
  723. /*
  724. * before error clears, since we expect serdes pll errors during
  725. * this, the first time after reset
  726. */
  727. if (bringup_link(dd)) {
  728. dev_info(&dd->pcidev->dev, "Failed to bringup IB link\n");
  729. ret = -ENETDOWN;
  730. goto done;
  731. }
  732. /*
  733. * clear any "expected" hwerrs from reset and/or initialization
  734. * clear any that aren't enabled (at least this once), and then
  735. * set the enable mask
  736. */
  737. dd->ipath_f_init_hwerrors(dd);
  738. ipath_write_kreg(dd, dd->ipath_kregs->kr_hwerrclear,
  739. ~0ULL&~INFINIPATH_HWE_MEMBISTFAILED);
  740. ipath_write_kreg(dd, dd->ipath_kregs->kr_hwerrmask,
  741. dd->ipath_hwerrmask);
  742. /* clear all */
  743. ipath_write_kreg(dd, dd->ipath_kregs->kr_errorclear, -1LL);
  744. /* enable errors that are masked, at least this first time. */
  745. ipath_write_kreg(dd, dd->ipath_kregs->kr_errormask,
  746. ~dd->ipath_maskederrs);
  747. dd->ipath_errormask = ipath_read_kreg64(dd,
  748. dd->ipath_kregs->kr_errormask);
  749. /* clear any interrupts up to this point (ints still not enabled) */
  750. ipath_write_kreg(dd, dd->ipath_kregs->kr_intclear, -1LL);
  751. /*
  752. * Set up the port 0 (kernel) rcvhdr q and egr TIDs. If doing
  753. * re-init, the simplest way to handle this is to free
  754. * existing, and re-allocate.
  755. * Need to re-create rest of port 0 portdata as well.
  756. */
  757. if (reinit) {
  758. /* Alloc and init new ipath_portdata for port0,
  759. * Then free old pd. Could lead to fragmentation, but also
  760. * makes later support for hot-swap easier.
  761. */
  762. struct ipath_portdata *npd;
  763. npd = create_portdata0(dd);
  764. if (npd) {
  765. ipath_free_pddata(dd, pd);
  766. dd->ipath_pd[0] = pd = npd;
  767. } else {
  768. ipath_dev_err(dd, "Unable to allocate portdata for"
  769. " port 0, failing\n");
  770. ret = -ENOMEM;
  771. goto done;
  772. }
  773. }
  774. dd->ipath_f_tidtemplate(dd);
  775. ret = ipath_create_rcvhdrq(dd, pd);
  776. if (!ret) {
  777. dd->ipath_hdrqtailptr =
  778. (volatile __le64 *)pd->port_rcvhdrtail_kvaddr;
  779. ret = create_port0_egr(dd);
  780. }
  781. if (ret)
  782. ipath_dev_err(dd, "failed to allocate port 0 (kernel) "
  783. "rcvhdrq and/or egr bufs\n");
  784. else
  785. enable_chip(dd, pd, reinit);
  786. if (!ret && !reinit) {
  787. /* used when we close a port, for DMA already in flight at close */
  788. dd->ipath_dummy_hdrq = dma_alloc_coherent(
  789. &dd->pcidev->dev, pd->port_rcvhdrq_size,
  790. &dd->ipath_dummy_hdrq_phys,
  791. gfp_flags);
  792. if (!dd->ipath_dummy_hdrq ) {
  793. dev_info(&dd->pcidev->dev,
  794. "Couldn't allocate 0x%lx bytes for dummy hdrq\n",
  795. pd->port_rcvhdrq_size);
  796. /* fallback to just 0'ing */
  797. dd->ipath_dummy_hdrq_phys = 0UL;
  798. }
  799. }
  800. /*
  801. * cause retrigger of pending interrupts ignored during init,
  802. * even if we had errors
  803. */
  804. ipath_write_kreg(dd, dd->ipath_kregs->kr_intclear, 0ULL);
  805. if(!dd->ipath_stats_timer_active) {
  806. /*
  807. * first init, or after an admin disable/enable
  808. * set up stats retrieval timer, even if we had errors
  809. * in last portion of setup
  810. */
  811. init_timer(&dd->ipath_stats_timer);
  812. dd->ipath_stats_timer.function = ipath_get_faststats;
  813. dd->ipath_stats_timer.data = (unsigned long) dd;
  814. /* every 5 seconds; */
  815. dd->ipath_stats_timer.expires = jiffies + 5 * HZ;
  816. /* takes ~16 seconds to overflow at full IB 4x bandwdith */
  817. add_timer(&dd->ipath_stats_timer);
  818. dd->ipath_stats_timer_active = 1;
  819. }
  820. /* Set up HoL state */
  821. init_timer(&dd->ipath_hol_timer);
  822. dd->ipath_hol_timer.function = ipath_hol_event;
  823. dd->ipath_hol_timer.data = (unsigned long)dd;
  824. dd->ipath_hol_state = IPATH_HOL_UP;
  825. done:
  826. if (!ret) {
  827. *dd->ipath_statusp |= IPATH_STATUS_CHIP_PRESENT;
  828. if (!dd->ipath_f_intrsetup(dd)) {
  829. /* now we can enable all interrupts from the chip */
  830. ipath_write_kreg(dd, dd->ipath_kregs->kr_intmask,
  831. -1LL);
  832. /* force re-interrupt of any pending interrupts. */
  833. ipath_write_kreg(dd, dd->ipath_kregs->kr_intclear,
  834. 0ULL);
  835. /* chip is usable; mark it as initialized */
  836. *dd->ipath_statusp |= IPATH_STATUS_INITTED;
  837. } else
  838. ipath_dev_err(dd, "No interrupts enabled, couldn't "
  839. "setup interrupt address\n");
  840. if (dd->ipath_cfgports > ipath_stats.sps_nports)
  841. /*
  842. * sps_nports is a global, so, we set it to
  843. * the highest number of ports of any of the
  844. * chips we find; we never decrement it, at
  845. * least for now. Since this might have changed
  846. * over disable/enable or prior to reset, always
  847. * do the check and potentially adjust.
  848. */
  849. ipath_stats.sps_nports = dd->ipath_cfgports;
  850. } else
  851. ipath_dbg("Failed (%d) to initialize chip\n", ret);
  852. /* if ret is non-zero, we probably should do some cleanup
  853. here... */
  854. return ret;
  855. }
  856. static int ipath_set_kpiobufs(const char *str, struct kernel_param *kp)
  857. {
  858. struct ipath_devdata *dd;
  859. unsigned long flags;
  860. unsigned short val;
  861. int ret;
  862. ret = ipath_parse_ushort(str, &val);
  863. spin_lock_irqsave(&ipath_devs_lock, flags);
  864. if (ret < 0)
  865. goto bail;
  866. if (val == 0) {
  867. ret = -EINVAL;
  868. goto bail;
  869. }
  870. list_for_each_entry(dd, &ipath_dev_list, ipath_list) {
  871. if (dd->ipath_kregbase)
  872. continue;
  873. if (val > (dd->ipath_piobcnt2k + dd->ipath_piobcnt4k -
  874. (dd->ipath_cfgports *
  875. IPATH_MIN_USER_PORT_BUFCNT)))
  876. {
  877. ipath_dev_err(
  878. dd,
  879. "Allocating %d PIO bufs for kernel leaves "
  880. "too few for %d user ports (%d each)\n",
  881. val, dd->ipath_cfgports - 1,
  882. IPATH_MIN_USER_PORT_BUFCNT);
  883. ret = -EINVAL;
  884. goto bail;
  885. }
  886. dd->ipath_lastport_piobuf =
  887. dd->ipath_piobcnt2k + dd->ipath_piobcnt4k - val;
  888. }
  889. ipath_kpiobufs = val;
  890. ret = 0;
  891. bail:
  892. spin_unlock_irqrestore(&ipath_devs_lock, flags);
  893. return ret;
  894. }