timer.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747
  1. /*
  2. * linux/arch/arm/mach-omap2/timer.c
  3. *
  4. * OMAP2 GP timer support.
  5. *
  6. * Copyright (C) 2009 Nokia Corporation
  7. *
  8. * Update to use new clocksource/clockevent layers
  9. * Author: Kevin Hilman, MontaVista Software, Inc. <source@mvista.com>
  10. * Copyright (C) 2007 MontaVista Software, Inc.
  11. *
  12. * Original driver:
  13. * Copyright (C) 2005 Nokia Corporation
  14. * Author: Paul Mundt <paul.mundt@nokia.com>
  15. * Juha Yrjölä <juha.yrjola@nokia.com>
  16. * OMAP Dual-mode timer framework support by Timo Teras
  17. *
  18. * Some parts based off of TI's 24xx code:
  19. *
  20. * Copyright (C) 2004-2009 Texas Instruments, Inc.
  21. *
  22. * Roughly modelled after the OMAP1 MPU timer code.
  23. * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
  24. *
  25. * This file is subject to the terms and conditions of the GNU General Public
  26. * License. See the file "COPYING" in the main directory of this archive
  27. * for more details.
  28. */
  29. #include <linux/init.h>
  30. #include <linux/time.h>
  31. #include <linux/interrupt.h>
  32. #include <linux/err.h>
  33. #include <linux/clk.h>
  34. #include <linux/delay.h>
  35. #include <linux/irq.h>
  36. #include <linux/clocksource.h>
  37. #include <linux/clockchips.h>
  38. #include <linux/slab.h>
  39. #include <linux/of.h>
  40. #include <linux/of_address.h>
  41. #include <linux/of_irq.h>
  42. #include <linux/platform_device.h>
  43. #include <linux/platform_data/dmtimer-omap.h>
  44. #include <asm/mach/time.h>
  45. #include <asm/smp_twd.h>
  46. #include <asm/sched_clock.h>
  47. #include <asm/arch_timer.h>
  48. #include "omap_hwmod.h"
  49. #include "omap_device.h"
  50. #include <plat/counter-32k.h>
  51. #include <plat/dmtimer.h>
  52. #include "omap-pm.h"
  53. #include "soc.h"
  54. #include "common.h"
  55. #include "powerdomain.h"
  56. /* Parent clocks, eventually these will come from the clock framework */
  57. #define OMAP2_MPU_SOURCE "sys_ck"
  58. #define OMAP3_MPU_SOURCE OMAP2_MPU_SOURCE
  59. #define OMAP4_MPU_SOURCE "sys_clkin_ck"
  60. #define OMAP5_MPU_SOURCE "sys_clkin"
  61. #define OMAP2_32K_SOURCE "func_32k_ck"
  62. #define OMAP3_32K_SOURCE "omap_32k_fck"
  63. #define OMAP4_32K_SOURCE "sys_32k_ck"
  64. #define REALTIME_COUNTER_BASE 0x48243200
  65. #define INCREMENTER_NUMERATOR_OFFSET 0x10
  66. #define INCREMENTER_DENUMERATOR_RELOAD_OFFSET 0x14
  67. #define NUMERATOR_DENUMERATOR_MASK 0xfffff000
  68. /* Clockevent code */
  69. static struct omap_dm_timer clkev;
  70. static struct clock_event_device clockevent_gpt;
  71. static irqreturn_t omap2_gp_timer_interrupt(int irq, void *dev_id)
  72. {
  73. struct clock_event_device *evt = &clockevent_gpt;
  74. __omap_dm_timer_write_status(&clkev, OMAP_TIMER_INT_OVERFLOW);
  75. evt->event_handler(evt);
  76. return IRQ_HANDLED;
  77. }
  78. static struct irqaction omap2_gp_timer_irq = {
  79. .name = "gp_timer",
  80. .flags = IRQF_DISABLED | IRQF_TIMER | IRQF_IRQPOLL,
  81. .handler = omap2_gp_timer_interrupt,
  82. };
  83. static int omap2_gp_timer_set_next_event(unsigned long cycles,
  84. struct clock_event_device *evt)
  85. {
  86. __omap_dm_timer_load_start(&clkev, OMAP_TIMER_CTRL_ST,
  87. 0xffffffff - cycles, OMAP_TIMER_POSTED);
  88. return 0;
  89. }
  90. static void omap2_gp_timer_set_mode(enum clock_event_mode mode,
  91. struct clock_event_device *evt)
  92. {
  93. u32 period;
  94. __omap_dm_timer_stop(&clkev, OMAP_TIMER_POSTED, clkev.rate);
  95. switch (mode) {
  96. case CLOCK_EVT_MODE_PERIODIC:
  97. period = clkev.rate / HZ;
  98. period -= 1;
  99. /* Looks like we need to first set the load value separately */
  100. __omap_dm_timer_write(&clkev, OMAP_TIMER_LOAD_REG,
  101. 0xffffffff - period, OMAP_TIMER_POSTED);
  102. __omap_dm_timer_load_start(&clkev,
  103. OMAP_TIMER_CTRL_AR | OMAP_TIMER_CTRL_ST,
  104. 0xffffffff - period, OMAP_TIMER_POSTED);
  105. break;
  106. case CLOCK_EVT_MODE_ONESHOT:
  107. break;
  108. case CLOCK_EVT_MODE_UNUSED:
  109. case CLOCK_EVT_MODE_SHUTDOWN:
  110. case CLOCK_EVT_MODE_RESUME:
  111. break;
  112. }
  113. }
  114. static struct clock_event_device clockevent_gpt = {
  115. .name = "gp_timer",
  116. .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT,
  117. .rating = 300,
  118. .set_next_event = omap2_gp_timer_set_next_event,
  119. .set_mode = omap2_gp_timer_set_mode,
  120. };
  121. static struct property device_disabled = {
  122. .name = "status",
  123. .length = sizeof("disabled"),
  124. .value = "disabled",
  125. };
  126. static struct of_device_id omap_timer_match[] __initdata = {
  127. { .compatible = "ti,omap2-timer", },
  128. { }
  129. };
  130. /**
  131. * omap_get_timer_dt - get a timer using device-tree
  132. * @match - device-tree match structure for matching a device type
  133. * @property - optional timer property to match
  134. *
  135. * Helper function to get a timer during early boot using device-tree for use
  136. * as kernel system timer. Optionally, the property argument can be used to
  137. * select a timer with a specific property. Once a timer is found then mark
  138. * the timer node in device-tree as disabled, to prevent the kernel from
  139. * registering this timer as a platform device and so no one else can use it.
  140. */
  141. static struct device_node * __init omap_get_timer_dt(struct of_device_id *match,
  142. const char *property)
  143. {
  144. struct device_node *np;
  145. for_each_matching_node(np, match) {
  146. if (!of_device_is_available(np))
  147. continue;
  148. if (property && !of_get_property(np, property, NULL))
  149. continue;
  150. of_add_property(np, &device_disabled);
  151. return np;
  152. }
  153. return NULL;
  154. }
  155. /**
  156. * omap_dmtimer_init - initialisation function when device tree is used
  157. *
  158. * For secure OMAP3 devices, timers with device type "timer-secure" cannot
  159. * be used by the kernel as they are reserved. Therefore, to prevent the
  160. * kernel registering these devices remove them dynamically from the device
  161. * tree on boot.
  162. */
  163. static void __init omap_dmtimer_init(void)
  164. {
  165. struct device_node *np;
  166. if (!cpu_is_omap34xx())
  167. return;
  168. /* If we are a secure device, remove any secure timer nodes */
  169. if ((omap_type() != OMAP2_DEVICE_TYPE_GP)) {
  170. np = omap_get_timer_dt(omap_timer_match, "ti,timer-secure");
  171. if (np)
  172. of_node_put(np);
  173. }
  174. }
  175. /**
  176. * omap_dm_timer_get_errata - get errata flags for a timer
  177. *
  178. * Get the timer errata flags that are specific to the OMAP device being used.
  179. */
  180. static u32 __init omap_dm_timer_get_errata(void)
  181. {
  182. if (cpu_is_omap24xx())
  183. return 0;
  184. return OMAP_TIMER_ERRATA_I103_I767;
  185. }
  186. static int __init omap_dm_timer_init_one(struct omap_dm_timer *timer,
  187. int gptimer_id,
  188. const char *fck_source,
  189. const char *property,
  190. int posted)
  191. {
  192. char name[10]; /* 10 = sizeof("gptXX_Xck0") */
  193. const char *oh_name;
  194. struct device_node *np;
  195. struct omap_hwmod *oh;
  196. struct resource irq, mem;
  197. int r = 0;
  198. if (of_have_populated_dt()) {
  199. np = omap_get_timer_dt(omap_timer_match, property);
  200. if (!np)
  201. return -ENODEV;
  202. of_property_read_string_index(np, "ti,hwmods", 0, &oh_name);
  203. if (!oh_name)
  204. return -ENODEV;
  205. timer->irq = irq_of_parse_and_map(np, 0);
  206. if (!timer->irq)
  207. return -ENXIO;
  208. timer->io_base = of_iomap(np, 0);
  209. of_node_put(np);
  210. } else {
  211. if (omap_dm_timer_reserve_systimer(gptimer_id))
  212. return -ENODEV;
  213. sprintf(name, "timer%d", gptimer_id);
  214. oh_name = name;
  215. }
  216. oh = omap_hwmod_lookup(oh_name);
  217. if (!oh)
  218. return -ENODEV;
  219. if (!of_have_populated_dt()) {
  220. r = omap_hwmod_get_resource_byname(oh, IORESOURCE_IRQ, NULL,
  221. &irq);
  222. if (r)
  223. return -ENXIO;
  224. timer->irq = irq.start;
  225. r = omap_hwmod_get_resource_byname(oh, IORESOURCE_MEM, NULL,
  226. &mem);
  227. if (r)
  228. return -ENXIO;
  229. /* Static mapping, never released */
  230. timer->io_base = ioremap(mem.start, mem.end - mem.start);
  231. }
  232. if (!timer->io_base)
  233. return -ENXIO;
  234. /* After the dmtimer is using hwmod these clocks won't be needed */
  235. timer->fclk = clk_get(NULL, omap_hwmod_get_main_clk(oh));
  236. if (IS_ERR(timer->fclk))
  237. return -ENODEV;
  238. /* FIXME: Need to remove hard-coded test on timer ID */
  239. if (gptimer_id != 12) {
  240. struct clk *src;
  241. src = clk_get(NULL, fck_source);
  242. if (IS_ERR(src)) {
  243. r = -EINVAL;
  244. } else {
  245. r = clk_set_parent(timer->fclk, src);
  246. if (r < 0)
  247. pr_warn("%s: %s cannot set source\n",
  248. __func__, oh->name);
  249. clk_put(src);
  250. }
  251. }
  252. omap_hwmod_setup_one(oh_name);
  253. omap_hwmod_enable(oh);
  254. __omap_dm_timer_init_regs(timer);
  255. if (posted)
  256. __omap_dm_timer_enable_posted(timer);
  257. /* Check that the intended posted configuration matches the actual */
  258. if (posted != timer->posted)
  259. return -EINVAL;
  260. timer->rate = clk_get_rate(timer->fclk);
  261. timer->reserved = 1;
  262. return r;
  263. }
  264. static void __init omap2_gp_clockevent_init(int gptimer_id,
  265. const char *fck_source,
  266. const char *property)
  267. {
  268. int res;
  269. clkev.errata = omap_dm_timer_get_errata();
  270. /*
  271. * For clock-event timers we never read the timer counter and
  272. * so we are not impacted by errata i103 and i767. Therefore,
  273. * we can safely ignore this errata for clock-event timers.
  274. */
  275. __omap_dm_timer_override_errata(&clkev, OMAP_TIMER_ERRATA_I103_I767);
  276. res = omap_dm_timer_init_one(&clkev, gptimer_id, fck_source, property,
  277. OMAP_TIMER_POSTED);
  278. BUG_ON(res);
  279. omap2_gp_timer_irq.dev_id = &clkev;
  280. setup_irq(clkev.irq, &omap2_gp_timer_irq);
  281. __omap_dm_timer_int_enable(&clkev, OMAP_TIMER_INT_OVERFLOW);
  282. clockevent_gpt.cpumask = cpu_possible_mask;
  283. clockevent_gpt.irq = omap_dm_timer_get_irq(&clkev);
  284. clockevents_config_and_register(&clockevent_gpt, clkev.rate,
  285. 3, /* Timer internal resynch latency */
  286. 0xffffffff);
  287. pr_info("OMAP clockevent source: GPTIMER%d at %lu Hz\n",
  288. gptimer_id, clkev.rate);
  289. }
  290. /* Clocksource code */
  291. static struct omap_dm_timer clksrc;
  292. static bool use_gptimer_clksrc;
  293. /*
  294. * clocksource
  295. */
  296. static cycle_t clocksource_read_cycles(struct clocksource *cs)
  297. {
  298. return (cycle_t)__omap_dm_timer_read_counter(&clksrc,
  299. OMAP_TIMER_NONPOSTED);
  300. }
  301. static struct clocksource clocksource_gpt = {
  302. .name = "gp_timer",
  303. .rating = 300,
  304. .read = clocksource_read_cycles,
  305. .mask = CLOCKSOURCE_MASK(32),
  306. .flags = CLOCK_SOURCE_IS_CONTINUOUS,
  307. };
  308. static u32 notrace dmtimer_read_sched_clock(void)
  309. {
  310. if (clksrc.reserved)
  311. return __omap_dm_timer_read_counter(&clksrc,
  312. OMAP_TIMER_NONPOSTED);
  313. return 0;
  314. }
  315. static struct of_device_id omap_counter_match[] __initdata = {
  316. { .compatible = "ti,omap-counter32k", },
  317. { }
  318. };
  319. /* Setup free-running counter for clocksource */
  320. static int __init __maybe_unused omap2_sync32k_clocksource_init(void)
  321. {
  322. int ret;
  323. struct device_node *np = NULL;
  324. struct omap_hwmod *oh;
  325. void __iomem *vbase;
  326. const char *oh_name = "counter_32k";
  327. /*
  328. * If device-tree is present, then search the DT blob
  329. * to see if the 32kHz counter is supported.
  330. */
  331. if (of_have_populated_dt()) {
  332. np = omap_get_timer_dt(omap_counter_match, NULL);
  333. if (!np)
  334. return -ENODEV;
  335. of_property_read_string_index(np, "ti,hwmods", 0, &oh_name);
  336. if (!oh_name)
  337. return -ENODEV;
  338. }
  339. /*
  340. * First check hwmod data is available for sync32k counter
  341. */
  342. oh = omap_hwmod_lookup(oh_name);
  343. if (!oh || oh->slaves_cnt == 0)
  344. return -ENODEV;
  345. omap_hwmod_setup_one(oh_name);
  346. if (np) {
  347. vbase = of_iomap(np, 0);
  348. of_node_put(np);
  349. } else {
  350. vbase = omap_hwmod_get_mpu_rt_va(oh);
  351. }
  352. if (!vbase) {
  353. pr_warn("%s: failed to get counter_32k resource\n", __func__);
  354. return -ENXIO;
  355. }
  356. ret = omap_hwmod_enable(oh);
  357. if (ret) {
  358. pr_warn("%s: failed to enable counter_32k module (%d)\n",
  359. __func__, ret);
  360. return ret;
  361. }
  362. ret = omap_init_clocksource_32k(vbase);
  363. if (ret) {
  364. pr_warn("%s: failed to initialize counter_32k as a clocksource (%d)\n",
  365. __func__, ret);
  366. omap_hwmod_idle(oh);
  367. }
  368. return ret;
  369. }
  370. static void __init omap2_gptimer_clocksource_init(int gptimer_id,
  371. const char *fck_source)
  372. {
  373. int res;
  374. clksrc.errata = omap_dm_timer_get_errata();
  375. res = omap_dm_timer_init_one(&clksrc, gptimer_id, fck_source, NULL,
  376. OMAP_TIMER_NONPOSTED);
  377. BUG_ON(res);
  378. __omap_dm_timer_load_start(&clksrc,
  379. OMAP_TIMER_CTRL_ST | OMAP_TIMER_CTRL_AR, 0,
  380. OMAP_TIMER_NONPOSTED);
  381. setup_sched_clock(dmtimer_read_sched_clock, 32, clksrc.rate);
  382. if (clocksource_register_hz(&clocksource_gpt, clksrc.rate))
  383. pr_err("Could not register clocksource %s\n",
  384. clocksource_gpt.name);
  385. else
  386. pr_info("OMAP clocksource: GPTIMER%d at %lu Hz\n",
  387. gptimer_id, clksrc.rate);
  388. }
  389. #ifdef CONFIG_SOC_HAS_REALTIME_COUNTER
  390. /*
  391. * The realtime counter also called master counter, is a free-running
  392. * counter, which is related to real time. It produces the count used
  393. * by the CPU local timer peripherals in the MPU cluster. The timer counts
  394. * at a rate of 6.144 MHz. Because the device operates on different clocks
  395. * in different power modes, the master counter shifts operation between
  396. * clocks, adjusting the increment per clock in hardware accordingly to
  397. * maintain a constant count rate.
  398. */
  399. static void __init realtime_counter_init(void)
  400. {
  401. void __iomem *base;
  402. static struct clk *sys_clk;
  403. unsigned long rate;
  404. unsigned int reg, num, den;
  405. base = ioremap(REALTIME_COUNTER_BASE, SZ_32);
  406. if (!base) {
  407. pr_err("%s: ioremap failed\n", __func__);
  408. return;
  409. }
  410. sys_clk = clk_get(NULL, OMAP5_MPU_SOURCE);
  411. if (IS_ERR(sys_clk)) {
  412. pr_err("%s: failed to get system clock handle\n", __func__);
  413. iounmap(base);
  414. return;
  415. }
  416. rate = clk_get_rate(sys_clk);
  417. /* Numerator/denumerator values refer TRM Realtime Counter section */
  418. switch (rate) {
  419. case 1200000:
  420. num = 64;
  421. den = 125;
  422. break;
  423. case 1300000:
  424. num = 768;
  425. den = 1625;
  426. break;
  427. case 19200000:
  428. num = 8;
  429. den = 25;
  430. break;
  431. case 2600000:
  432. num = 384;
  433. den = 1625;
  434. break;
  435. case 2700000:
  436. num = 256;
  437. den = 1125;
  438. break;
  439. case 38400000:
  440. default:
  441. /* Program it for 38.4 MHz */
  442. num = 4;
  443. den = 25;
  444. break;
  445. }
  446. /* Program numerator and denumerator registers */
  447. reg = __raw_readl(base + INCREMENTER_NUMERATOR_OFFSET) &
  448. NUMERATOR_DENUMERATOR_MASK;
  449. reg |= num;
  450. __raw_writel(reg, base + INCREMENTER_NUMERATOR_OFFSET);
  451. reg = __raw_readl(base + INCREMENTER_NUMERATOR_OFFSET) &
  452. NUMERATOR_DENUMERATOR_MASK;
  453. reg |= den;
  454. __raw_writel(reg, base + INCREMENTER_DENUMERATOR_RELOAD_OFFSET);
  455. iounmap(base);
  456. }
  457. #else
  458. static inline void __init realtime_counter_init(void)
  459. {}
  460. #endif
  461. #define OMAP_SYS_GP_TIMER_INIT(name, clkev_nr, clkev_src, clkev_prop, \
  462. clksrc_nr, clksrc_src) \
  463. void __init omap##name##_gptimer_timer_init(void) \
  464. { \
  465. omap_dmtimer_init(); \
  466. omap2_gp_clockevent_init((clkev_nr), clkev_src, clkev_prop); \
  467. omap2_gptimer_clocksource_init((clksrc_nr), clksrc_src); \
  468. }
  469. #define OMAP_SYS_32K_TIMER_INIT(name, clkev_nr, clkev_src, clkev_prop, \
  470. clksrc_nr, clksrc_src) \
  471. void __init omap##name##_sync32k_timer_init(void) \
  472. { \
  473. omap_dmtimer_init(); \
  474. omap2_gp_clockevent_init((clkev_nr), clkev_src, clkev_prop); \
  475. /* Enable the use of clocksource="gp_timer" kernel parameter */ \
  476. if (use_gptimer_clksrc) \
  477. omap2_gptimer_clocksource_init((clksrc_nr), clksrc_src);\
  478. else \
  479. omap2_sync32k_clocksource_init(); \
  480. }
  481. #ifdef CONFIG_ARCH_OMAP2
  482. OMAP_SYS_32K_TIMER_INIT(2, 1, OMAP2_32K_SOURCE, "ti,timer-alwon",
  483. 2, OMAP2_MPU_SOURCE);
  484. #endif /* CONFIG_ARCH_OMAP2 */
  485. #ifdef CONFIG_ARCH_OMAP3
  486. OMAP_SYS_32K_TIMER_INIT(3, 1, OMAP3_32K_SOURCE, "ti,timer-alwon",
  487. 2, OMAP3_MPU_SOURCE);
  488. OMAP_SYS_32K_TIMER_INIT(3_secure, 12, OMAP3_32K_SOURCE, "ti,timer-secure",
  489. 2, OMAP3_MPU_SOURCE);
  490. OMAP_SYS_GP_TIMER_INIT(3_gp, 1, OMAP3_MPU_SOURCE, "ti,timer-alwon",
  491. 2, OMAP3_MPU_SOURCE);
  492. #endif /* CONFIG_ARCH_OMAP3 */
  493. #ifdef CONFIG_SOC_AM33XX
  494. OMAP_SYS_GP_TIMER_INIT(3_am33xx, 1, OMAP4_MPU_SOURCE, "ti,timer-alwon",
  495. 2, OMAP4_MPU_SOURCE);
  496. #endif /* CONFIG_SOC_AM33XX */
  497. #ifdef CONFIG_ARCH_OMAP4
  498. OMAP_SYS_32K_TIMER_INIT(4, 1, OMAP4_32K_SOURCE, "ti,timer-alwon",
  499. 2, OMAP4_MPU_SOURCE);
  500. #ifdef CONFIG_LOCAL_TIMERS
  501. static DEFINE_TWD_LOCAL_TIMER(twd_local_timer, OMAP44XX_LOCAL_TWD_BASE, 29);
  502. void __init omap4_local_timer_init(void)
  503. {
  504. omap4_sync32k_timer_init();
  505. /* Local timers are not supprted on OMAP4430 ES1.0 */
  506. if (omap_rev() != OMAP4430_REV_ES1_0) {
  507. int err;
  508. if (of_have_populated_dt()) {
  509. twd_local_timer_of_register();
  510. return;
  511. }
  512. err = twd_local_timer_register(&twd_local_timer);
  513. if (err)
  514. pr_err("twd_local_timer_register failed %d\n", err);
  515. }
  516. }
  517. #else /* CONFIG_LOCAL_TIMERS */
  518. void __init omap4_local_timer_init(void)
  519. {
  520. omap4_sync32k_timer_init();
  521. }
  522. #endif /* CONFIG_LOCAL_TIMERS */
  523. #endif /* CONFIG_ARCH_OMAP4 */
  524. #ifdef CONFIG_SOC_OMAP5
  525. OMAP_SYS_32K_TIMER_INIT(5, 1, OMAP4_32K_SOURCE, "ti,timer-alwon",
  526. 2, OMAP5_MPU_SOURCE);
  527. void __init omap5_realtime_timer_init(void)
  528. {
  529. int err;
  530. omap5_sync32k_timer_init();
  531. realtime_counter_init();
  532. err = arch_timer_of_register();
  533. if (err)
  534. pr_err("%s: arch_timer_register failed %d\n", __func__, err);
  535. }
  536. #endif /* CONFIG_SOC_OMAP5 */
  537. /**
  538. * omap_timer_init - build and register timer device with an
  539. * associated timer hwmod
  540. * @oh: timer hwmod pointer to be used to build timer device
  541. * @user: parameter that can be passed from calling hwmod API
  542. *
  543. * Called by omap_hwmod_for_each_by_class to register each of the timer
  544. * devices present in the system. The number of timer devices is known
  545. * by parsing through the hwmod database for a given class name. At the
  546. * end of function call memory is allocated for timer device and it is
  547. * registered to the framework ready to be proved by the driver.
  548. */
  549. static int __init omap_timer_init(struct omap_hwmod *oh, void *unused)
  550. {
  551. int id;
  552. int ret = 0;
  553. char *name = "omap_timer";
  554. struct dmtimer_platform_data *pdata;
  555. struct platform_device *pdev;
  556. struct omap_timer_capability_dev_attr *timer_dev_attr;
  557. pr_debug("%s: %s\n", __func__, oh->name);
  558. /* on secure device, do not register secure timer */
  559. timer_dev_attr = oh->dev_attr;
  560. if (omap_type() != OMAP2_DEVICE_TYPE_GP && timer_dev_attr)
  561. if (timer_dev_attr->timer_capability == OMAP_TIMER_SECURE)
  562. return ret;
  563. pdata = kzalloc(sizeof(*pdata), GFP_KERNEL);
  564. if (!pdata) {
  565. pr_err("%s: No memory for [%s]\n", __func__, oh->name);
  566. return -ENOMEM;
  567. }
  568. /*
  569. * Extract the IDs from name field in hwmod database
  570. * and use the same for constructing ids' for the
  571. * timer devices. In a way, we are avoiding usage of
  572. * static variable witin the function to do the same.
  573. * CAUTION: We have to be careful and make sure the
  574. * name in hwmod database does not change in which case
  575. * we might either make corresponding change here or
  576. * switch back static variable mechanism.
  577. */
  578. sscanf(oh->name, "timer%2d", &id);
  579. if (timer_dev_attr)
  580. pdata->timer_capability = timer_dev_attr->timer_capability;
  581. pdata->timer_errata = omap_dm_timer_get_errata();
  582. pdata->get_context_loss_count = omap_pm_get_dev_context_loss_count;
  583. pdev = omap_device_build(name, id, oh, pdata, sizeof(*pdata));
  584. if (IS_ERR(pdev)) {
  585. pr_err("%s: Can't build omap_device for %s: %s.\n",
  586. __func__, name, oh->name);
  587. ret = -EINVAL;
  588. }
  589. kfree(pdata);
  590. return ret;
  591. }
  592. /**
  593. * omap2_dm_timer_init - top level regular device initialization
  594. *
  595. * Uses dedicated hwmod api to parse through hwmod database for
  596. * given class name and then build and register the timer device.
  597. */
  598. static int __init omap2_dm_timer_init(void)
  599. {
  600. int ret;
  601. /* If dtb is there, the devices will be created dynamically */
  602. if (of_have_populated_dt())
  603. return -ENODEV;
  604. ret = omap_hwmod_for_each_by_class("timer", omap_timer_init, NULL);
  605. if (unlikely(ret)) {
  606. pr_err("%s: device registration failed.\n", __func__);
  607. return -EINVAL;
  608. }
  609. return 0;
  610. }
  611. omap_arch_initcall(omap2_dm_timer_init);
  612. /**
  613. * omap2_override_clocksource - clocksource override with user configuration
  614. *
  615. * Allows user to override default clocksource, using kernel parameter
  616. * clocksource="gp_timer" (For all OMAP2PLUS architectures)
  617. *
  618. * Note that, here we are using same standard kernel parameter "clocksource=",
  619. * and not introducing any OMAP specific interface.
  620. */
  621. static int __init omap2_override_clocksource(char *str)
  622. {
  623. if (!str)
  624. return 0;
  625. /*
  626. * For OMAP architecture, we only have two options
  627. * - sync_32k (default)
  628. * - gp_timer (sys_clk based)
  629. */
  630. if (!strcmp(str, "gp_timer"))
  631. use_gptimer_clksrc = true;
  632. return 0;
  633. }
  634. early_param("clocksource", omap2_override_clocksource);