hda_intel.c 45 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714
  1. /*
  2. *
  3. * hda_intel.c - Implementation of primary alsa driver code base for Intel HD Audio.
  4. *
  5. * Copyright(c) 2004 Intel Corporation. All rights reserved.
  6. *
  7. * Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
  8. * PeiSen Hou <pshou@realtek.com.tw>
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License as published by the Free
  12. * Software Foundation; either version 2 of the License, or (at your option)
  13. * any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful, but WITHOUT
  16. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  17. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  18. * more details.
  19. *
  20. * You should have received a copy of the GNU General Public License along with
  21. * this program; if not, write to the Free Software Foundation, Inc., 59
  22. * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  23. *
  24. * CONTACTS:
  25. *
  26. * Matt Jared matt.jared@intel.com
  27. * Andy Kopp andy.kopp@intel.com
  28. * Dan Kogan dan.d.kogan@intel.com
  29. *
  30. * CHANGES:
  31. *
  32. * 2004.12.01 Major rewrite by tiwai, merged the work of pshou
  33. *
  34. */
  35. #include <sound/driver.h>
  36. #include <asm/io.h>
  37. #include <linux/delay.h>
  38. #include <linux/interrupt.h>
  39. #include <linux/kernel.h>
  40. #include <linux/module.h>
  41. #include <linux/moduleparam.h>
  42. #include <linux/init.h>
  43. #include <linux/slab.h>
  44. #include <linux/pci.h>
  45. #include <linux/mutex.h>
  46. #include <sound/core.h>
  47. #include <sound/initval.h>
  48. #include "hda_codec.h"
  49. static int index = SNDRV_DEFAULT_IDX1;
  50. static char *id = SNDRV_DEFAULT_STR1;
  51. static char *model;
  52. static int position_fix;
  53. static int probe_mask = -1;
  54. static int single_cmd;
  55. static int disable_msi;
  56. module_param(index, int, 0444);
  57. MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
  58. module_param(id, charp, 0444);
  59. MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
  60. module_param(model, charp, 0444);
  61. MODULE_PARM_DESC(model, "Use the given board model.");
  62. module_param(position_fix, int, 0444);
  63. MODULE_PARM_DESC(position_fix, "Fix DMA pointer (0 = auto, 1 = none, 2 = POSBUF, 3 = FIFO size).");
  64. module_param(probe_mask, int, 0444);
  65. MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
  66. module_param(single_cmd, bool, 0444);
  67. MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs (for debugging only).");
  68. module_param(disable_msi, int, 0);
  69. MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
  70. /* just for backward compatibility */
  71. static int enable;
  72. module_param(enable, bool, 0444);
  73. MODULE_LICENSE("GPL");
  74. MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
  75. "{Intel, ICH6M},"
  76. "{Intel, ICH7},"
  77. "{Intel, ESB2},"
  78. "{Intel, ICH8},"
  79. "{ATI, SB450},"
  80. "{ATI, SB600},"
  81. "{ATI, RS600},"
  82. "{VIA, VT8251},"
  83. "{VIA, VT8237A},"
  84. "{SiS, SIS966},"
  85. "{ULI, M5461}}");
  86. MODULE_DESCRIPTION("Intel HDA driver");
  87. #define SFX "hda-intel: "
  88. /*
  89. * registers
  90. */
  91. #define ICH6_REG_GCAP 0x00
  92. #define ICH6_REG_VMIN 0x02
  93. #define ICH6_REG_VMAJ 0x03
  94. #define ICH6_REG_OUTPAY 0x04
  95. #define ICH6_REG_INPAY 0x06
  96. #define ICH6_REG_GCTL 0x08
  97. #define ICH6_REG_WAKEEN 0x0c
  98. #define ICH6_REG_STATESTS 0x0e
  99. #define ICH6_REG_GSTS 0x10
  100. #define ICH6_REG_INTCTL 0x20
  101. #define ICH6_REG_INTSTS 0x24
  102. #define ICH6_REG_WALCLK 0x30
  103. #define ICH6_REG_SYNC 0x34
  104. #define ICH6_REG_CORBLBASE 0x40
  105. #define ICH6_REG_CORBUBASE 0x44
  106. #define ICH6_REG_CORBWP 0x48
  107. #define ICH6_REG_CORBRP 0x4A
  108. #define ICH6_REG_CORBCTL 0x4c
  109. #define ICH6_REG_CORBSTS 0x4d
  110. #define ICH6_REG_CORBSIZE 0x4e
  111. #define ICH6_REG_RIRBLBASE 0x50
  112. #define ICH6_REG_RIRBUBASE 0x54
  113. #define ICH6_REG_RIRBWP 0x58
  114. #define ICH6_REG_RINTCNT 0x5a
  115. #define ICH6_REG_RIRBCTL 0x5c
  116. #define ICH6_REG_RIRBSTS 0x5d
  117. #define ICH6_REG_RIRBSIZE 0x5e
  118. #define ICH6_REG_IC 0x60
  119. #define ICH6_REG_IR 0x64
  120. #define ICH6_REG_IRS 0x68
  121. #define ICH6_IRS_VALID (1<<1)
  122. #define ICH6_IRS_BUSY (1<<0)
  123. #define ICH6_REG_DPLBASE 0x70
  124. #define ICH6_REG_DPUBASE 0x74
  125. #define ICH6_DPLBASE_ENABLE 0x1 /* Enable position buffer */
  126. /* SD offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
  127. enum { SDI0, SDI1, SDI2, SDI3, SDO0, SDO1, SDO2, SDO3 };
  128. /* stream register offsets from stream base */
  129. #define ICH6_REG_SD_CTL 0x00
  130. #define ICH6_REG_SD_STS 0x03
  131. #define ICH6_REG_SD_LPIB 0x04
  132. #define ICH6_REG_SD_CBL 0x08
  133. #define ICH6_REG_SD_LVI 0x0c
  134. #define ICH6_REG_SD_FIFOW 0x0e
  135. #define ICH6_REG_SD_FIFOSIZE 0x10
  136. #define ICH6_REG_SD_FORMAT 0x12
  137. #define ICH6_REG_SD_BDLPL 0x18
  138. #define ICH6_REG_SD_BDLPU 0x1c
  139. /* PCI space */
  140. #define ICH6_PCIREG_TCSEL 0x44
  141. /*
  142. * other constants
  143. */
  144. /* max number of SDs */
  145. /* ICH, ATI and VIA have 4 playback and 4 capture */
  146. #define ICH6_CAPTURE_INDEX 0
  147. #define ICH6_NUM_CAPTURE 4
  148. #define ICH6_PLAYBACK_INDEX 4
  149. #define ICH6_NUM_PLAYBACK 4
  150. /* ULI has 6 playback and 5 capture */
  151. #define ULI_CAPTURE_INDEX 0
  152. #define ULI_NUM_CAPTURE 5
  153. #define ULI_PLAYBACK_INDEX 5
  154. #define ULI_NUM_PLAYBACK 6
  155. /* ATI HDMI has 1 playback and 0 capture */
  156. #define ATIHDMI_CAPTURE_INDEX 0
  157. #define ATIHDMI_NUM_CAPTURE 0
  158. #define ATIHDMI_PLAYBACK_INDEX 0
  159. #define ATIHDMI_NUM_PLAYBACK 1
  160. /* this number is statically defined for simplicity */
  161. #define MAX_AZX_DEV 16
  162. /* max number of fragments - we may use more if allocating more pages for BDL */
  163. #define BDL_SIZE PAGE_ALIGN(8192)
  164. #define AZX_MAX_FRAG (BDL_SIZE / (MAX_AZX_DEV * 16))
  165. /* max buffer size - no h/w limit, you can increase as you like */
  166. #define AZX_MAX_BUF_SIZE (1024*1024*1024)
  167. /* max number of PCM devics per card */
  168. #define AZX_MAX_AUDIO_PCMS 6
  169. #define AZX_MAX_MODEM_PCMS 2
  170. #define AZX_MAX_PCMS (AZX_MAX_AUDIO_PCMS + AZX_MAX_MODEM_PCMS)
  171. /* RIRB int mask: overrun[2], response[0] */
  172. #define RIRB_INT_RESPONSE 0x01
  173. #define RIRB_INT_OVERRUN 0x04
  174. #define RIRB_INT_MASK 0x05
  175. /* STATESTS int mask: SD2,SD1,SD0 */
  176. #define STATESTS_INT_MASK 0x07
  177. #define AZX_MAX_CODECS 4
  178. /* SD_CTL bits */
  179. #define SD_CTL_STREAM_RESET 0x01 /* stream reset bit */
  180. #define SD_CTL_DMA_START 0x02 /* stream DMA start bit */
  181. #define SD_CTL_STREAM_TAG_MASK (0xf << 20)
  182. #define SD_CTL_STREAM_TAG_SHIFT 20
  183. /* SD_CTL and SD_STS */
  184. #define SD_INT_DESC_ERR 0x10 /* descriptor error interrupt */
  185. #define SD_INT_FIFO_ERR 0x08 /* FIFO error interrupt */
  186. #define SD_INT_COMPLETE 0x04 /* completion interrupt */
  187. #define SD_INT_MASK (SD_INT_DESC_ERR|SD_INT_FIFO_ERR|SD_INT_COMPLETE)
  188. /* SD_STS */
  189. #define SD_STS_FIFO_READY 0x20 /* FIFO ready */
  190. /* INTCTL and INTSTS */
  191. #define ICH6_INT_ALL_STREAM 0xff /* all stream interrupts */
  192. #define ICH6_INT_CTRL_EN 0x40000000 /* controller interrupt enable bit */
  193. #define ICH6_INT_GLOBAL_EN 0x80000000 /* global interrupt enable bit */
  194. /* GCTL unsolicited response enable bit */
  195. #define ICH6_GCTL_UREN (1<<8)
  196. /* GCTL reset bit */
  197. #define ICH6_GCTL_RESET (1<<0)
  198. /* CORB/RIRB control, read/write pointer */
  199. #define ICH6_RBCTL_DMA_EN 0x02 /* enable DMA */
  200. #define ICH6_RBCTL_IRQ_EN 0x01 /* enable IRQ */
  201. #define ICH6_RBRWP_CLR 0x8000 /* read/write pointer clear */
  202. /* below are so far hardcoded - should read registers in future */
  203. #define ICH6_MAX_CORB_ENTRIES 256
  204. #define ICH6_MAX_RIRB_ENTRIES 256
  205. /* position fix mode */
  206. enum {
  207. POS_FIX_AUTO,
  208. POS_FIX_NONE,
  209. POS_FIX_POSBUF,
  210. POS_FIX_FIFO,
  211. };
  212. /* Defines for ATI HD Audio support in SB450 south bridge */
  213. #define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR 0x42
  214. #define ATI_SB450_HDAUDIO_ENABLE_SNOOP 0x02
  215. /* Defines for Nvidia HDA support */
  216. #define NVIDIA_HDA_TRANSREG_ADDR 0x4e
  217. #define NVIDIA_HDA_ENABLE_COHBITS 0x0f
  218. /*
  219. */
  220. struct azx_dev {
  221. u32 *bdl; /* virtual address of the BDL */
  222. dma_addr_t bdl_addr; /* physical address of the BDL */
  223. u32 *posbuf; /* position buffer pointer */
  224. unsigned int bufsize; /* size of the play buffer in bytes */
  225. unsigned int fragsize; /* size of each period in bytes */
  226. unsigned int frags; /* number for period in the play buffer */
  227. unsigned int fifo_size; /* FIFO size */
  228. void __iomem *sd_addr; /* stream descriptor pointer */
  229. u32 sd_int_sta_mask; /* stream int status mask */
  230. /* pcm support */
  231. struct snd_pcm_substream *substream; /* assigned substream, set in PCM open */
  232. unsigned int format_val; /* format value to be set in the controller and the codec */
  233. unsigned char stream_tag; /* assigned stream */
  234. unsigned char index; /* stream index */
  235. /* for sanity check of position buffer */
  236. unsigned int period_intr;
  237. unsigned int opened :1;
  238. unsigned int running :1;
  239. };
  240. /* CORB/RIRB */
  241. struct azx_rb {
  242. u32 *buf; /* CORB/RIRB buffer
  243. * Each CORB entry is 4byte, RIRB is 8byte
  244. */
  245. dma_addr_t addr; /* physical address of CORB/RIRB buffer */
  246. /* for RIRB */
  247. unsigned short rp, wp; /* read/write pointers */
  248. int cmds; /* number of pending requests */
  249. u32 res; /* last read value */
  250. };
  251. struct azx {
  252. struct snd_card *card;
  253. struct pci_dev *pci;
  254. /* chip type specific */
  255. int driver_type;
  256. int playback_streams;
  257. int playback_index_offset;
  258. int capture_streams;
  259. int capture_index_offset;
  260. int num_streams;
  261. /* pci resources */
  262. unsigned long addr;
  263. void __iomem *remap_addr;
  264. int irq;
  265. /* locks */
  266. spinlock_t reg_lock;
  267. struct mutex open_mutex;
  268. /* streams (x num_streams) */
  269. struct azx_dev *azx_dev;
  270. /* PCM */
  271. unsigned int pcm_devs;
  272. struct snd_pcm *pcm[AZX_MAX_PCMS];
  273. /* HD codec */
  274. unsigned short codec_mask;
  275. struct hda_bus *bus;
  276. /* CORB/RIRB */
  277. struct azx_rb corb;
  278. struct azx_rb rirb;
  279. /* BDL, CORB/RIRB and position buffers */
  280. struct snd_dma_buffer bdl;
  281. struct snd_dma_buffer rb;
  282. struct snd_dma_buffer posbuf;
  283. /* flags */
  284. int position_fix;
  285. unsigned int initialized :1;
  286. unsigned int single_cmd :1;
  287. unsigned int polling_mode :1;
  288. };
  289. /* driver types */
  290. enum {
  291. AZX_DRIVER_ICH,
  292. AZX_DRIVER_ATI,
  293. AZX_DRIVER_ATIHDMI,
  294. AZX_DRIVER_VIA,
  295. AZX_DRIVER_SIS,
  296. AZX_DRIVER_ULI,
  297. AZX_DRIVER_NVIDIA,
  298. };
  299. static char *driver_short_names[] __devinitdata = {
  300. [AZX_DRIVER_ICH] = "HDA Intel",
  301. [AZX_DRIVER_ATI] = "HDA ATI SB",
  302. [AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
  303. [AZX_DRIVER_VIA] = "HDA VIA VT82xx",
  304. [AZX_DRIVER_SIS] = "HDA SIS966",
  305. [AZX_DRIVER_ULI] = "HDA ULI M5461",
  306. [AZX_DRIVER_NVIDIA] = "HDA NVidia",
  307. };
  308. /*
  309. * macros for easy use
  310. */
  311. #define azx_writel(chip,reg,value) \
  312. writel(value, (chip)->remap_addr + ICH6_REG_##reg)
  313. #define azx_readl(chip,reg) \
  314. readl((chip)->remap_addr + ICH6_REG_##reg)
  315. #define azx_writew(chip,reg,value) \
  316. writew(value, (chip)->remap_addr + ICH6_REG_##reg)
  317. #define azx_readw(chip,reg) \
  318. readw((chip)->remap_addr + ICH6_REG_##reg)
  319. #define azx_writeb(chip,reg,value) \
  320. writeb(value, (chip)->remap_addr + ICH6_REG_##reg)
  321. #define azx_readb(chip,reg) \
  322. readb((chip)->remap_addr + ICH6_REG_##reg)
  323. #define azx_sd_writel(dev,reg,value) \
  324. writel(value, (dev)->sd_addr + ICH6_REG_##reg)
  325. #define azx_sd_readl(dev,reg) \
  326. readl((dev)->sd_addr + ICH6_REG_##reg)
  327. #define azx_sd_writew(dev,reg,value) \
  328. writew(value, (dev)->sd_addr + ICH6_REG_##reg)
  329. #define azx_sd_readw(dev,reg) \
  330. readw((dev)->sd_addr + ICH6_REG_##reg)
  331. #define azx_sd_writeb(dev,reg,value) \
  332. writeb(value, (dev)->sd_addr + ICH6_REG_##reg)
  333. #define azx_sd_readb(dev,reg) \
  334. readb((dev)->sd_addr + ICH6_REG_##reg)
  335. /* for pcm support */
  336. #define get_azx_dev(substream) (substream->runtime->private_data)
  337. /* Get the upper 32bit of the given dma_addr_t
  338. * Compiler should optimize and eliminate the code if dma_addr_t is 32bit
  339. */
  340. #define upper_32bit(addr) (sizeof(addr) > 4 ? (u32)((addr) >> 32) : (u32)0)
  341. /*
  342. * Interface for HD codec
  343. */
  344. /*
  345. * CORB / RIRB interface
  346. */
  347. static int azx_alloc_cmd_io(struct azx *chip)
  348. {
  349. int err;
  350. /* single page (at least 4096 bytes) must suffice for both ringbuffes */
  351. err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV, snd_dma_pci_data(chip->pci),
  352. PAGE_SIZE, &chip->rb);
  353. if (err < 0) {
  354. snd_printk(KERN_ERR SFX "cannot allocate CORB/RIRB\n");
  355. return err;
  356. }
  357. return 0;
  358. }
  359. static void azx_init_cmd_io(struct azx *chip)
  360. {
  361. /* CORB set up */
  362. chip->corb.addr = chip->rb.addr;
  363. chip->corb.buf = (u32 *)chip->rb.area;
  364. azx_writel(chip, CORBLBASE, (u32)chip->corb.addr);
  365. azx_writel(chip, CORBUBASE, upper_32bit(chip->corb.addr));
  366. /* set the corb size to 256 entries (ULI requires explicitly) */
  367. azx_writeb(chip, CORBSIZE, 0x02);
  368. /* set the corb write pointer to 0 */
  369. azx_writew(chip, CORBWP, 0);
  370. /* reset the corb hw read pointer */
  371. azx_writew(chip, CORBRP, ICH6_RBRWP_CLR);
  372. /* enable corb dma */
  373. azx_writeb(chip, CORBCTL, ICH6_RBCTL_DMA_EN);
  374. /* RIRB set up */
  375. chip->rirb.addr = chip->rb.addr + 2048;
  376. chip->rirb.buf = (u32 *)(chip->rb.area + 2048);
  377. azx_writel(chip, RIRBLBASE, (u32)chip->rirb.addr);
  378. azx_writel(chip, RIRBUBASE, upper_32bit(chip->rirb.addr));
  379. /* set the rirb size to 256 entries (ULI requires explicitly) */
  380. azx_writeb(chip, RIRBSIZE, 0x02);
  381. /* reset the rirb hw write pointer */
  382. azx_writew(chip, RIRBWP, ICH6_RBRWP_CLR);
  383. /* set N=1, get RIRB response interrupt for new entry */
  384. azx_writew(chip, RINTCNT, 1);
  385. /* enable rirb dma and response irq */
  386. azx_writeb(chip, RIRBCTL, ICH6_RBCTL_DMA_EN | ICH6_RBCTL_IRQ_EN);
  387. chip->rirb.rp = chip->rirb.cmds = 0;
  388. }
  389. static void azx_free_cmd_io(struct azx *chip)
  390. {
  391. /* disable ringbuffer DMAs */
  392. azx_writeb(chip, RIRBCTL, 0);
  393. azx_writeb(chip, CORBCTL, 0);
  394. }
  395. /* send a command */
  396. static int azx_corb_send_cmd(struct hda_codec *codec, hda_nid_t nid, int direct,
  397. unsigned int verb, unsigned int para)
  398. {
  399. struct azx *chip = codec->bus->private_data;
  400. unsigned int wp;
  401. u32 val;
  402. val = (u32)(codec->addr & 0x0f) << 28;
  403. val |= (u32)direct << 27;
  404. val |= (u32)nid << 20;
  405. val |= verb << 8;
  406. val |= para;
  407. /* add command to corb */
  408. wp = azx_readb(chip, CORBWP);
  409. wp++;
  410. wp %= ICH6_MAX_CORB_ENTRIES;
  411. spin_lock_irq(&chip->reg_lock);
  412. chip->rirb.cmds++;
  413. chip->corb.buf[wp] = cpu_to_le32(val);
  414. azx_writel(chip, CORBWP, wp);
  415. spin_unlock_irq(&chip->reg_lock);
  416. return 0;
  417. }
  418. #define ICH6_RIRB_EX_UNSOL_EV (1<<4)
  419. /* retrieve RIRB entry - called from interrupt handler */
  420. static void azx_update_rirb(struct azx *chip)
  421. {
  422. unsigned int rp, wp;
  423. u32 res, res_ex;
  424. wp = azx_readb(chip, RIRBWP);
  425. if (wp == chip->rirb.wp)
  426. return;
  427. chip->rirb.wp = wp;
  428. while (chip->rirb.rp != wp) {
  429. chip->rirb.rp++;
  430. chip->rirb.rp %= ICH6_MAX_RIRB_ENTRIES;
  431. rp = chip->rirb.rp << 1; /* an RIRB entry is 8-bytes */
  432. res_ex = le32_to_cpu(chip->rirb.buf[rp + 1]);
  433. res = le32_to_cpu(chip->rirb.buf[rp]);
  434. if (res_ex & ICH6_RIRB_EX_UNSOL_EV)
  435. snd_hda_queue_unsol_event(chip->bus, res, res_ex);
  436. else if (chip->rirb.cmds) {
  437. chip->rirb.cmds--;
  438. chip->rirb.res = res;
  439. }
  440. }
  441. }
  442. /* receive a response */
  443. static unsigned int azx_rirb_get_response(struct hda_codec *codec)
  444. {
  445. struct azx *chip = codec->bus->private_data;
  446. int timeout = 50;
  447. for (;;) {
  448. if (chip->polling_mode) {
  449. spin_lock_irq(&chip->reg_lock);
  450. azx_update_rirb(chip);
  451. spin_unlock_irq(&chip->reg_lock);
  452. }
  453. if (! chip->rirb.cmds)
  454. break;
  455. if (! --timeout) {
  456. if (! chip->polling_mode) {
  457. snd_printk(KERN_WARNING "hda_intel: "
  458. "azx_get_response timeout, "
  459. "switching to polling mode...\n");
  460. chip->polling_mode = 1;
  461. timeout = 50;
  462. continue;
  463. }
  464. snd_printk(KERN_ERR
  465. "hda_intel: azx_get_response timeout, "
  466. "switching to single_cmd mode...\n");
  467. chip->rirb.rp = azx_readb(chip, RIRBWP);
  468. chip->rirb.cmds = 0;
  469. /* switch to single_cmd mode */
  470. chip->single_cmd = 1;
  471. azx_free_cmd_io(chip);
  472. return -1;
  473. }
  474. msleep(1);
  475. }
  476. return chip->rirb.res; /* the last value */
  477. }
  478. /*
  479. * Use the single immediate command instead of CORB/RIRB for simplicity
  480. *
  481. * Note: according to Intel, this is not preferred use. The command was
  482. * intended for the BIOS only, and may get confused with unsolicited
  483. * responses. So, we shouldn't use it for normal operation from the
  484. * driver.
  485. * I left the codes, however, for debugging/testing purposes.
  486. */
  487. /* send a command */
  488. static int azx_single_send_cmd(struct hda_codec *codec, hda_nid_t nid,
  489. int direct, unsigned int verb,
  490. unsigned int para)
  491. {
  492. struct azx *chip = codec->bus->private_data;
  493. u32 val;
  494. int timeout = 50;
  495. val = (u32)(codec->addr & 0x0f) << 28;
  496. val |= (u32)direct << 27;
  497. val |= (u32)nid << 20;
  498. val |= verb << 8;
  499. val |= para;
  500. while (timeout--) {
  501. /* check ICB busy bit */
  502. if (! (azx_readw(chip, IRS) & ICH6_IRS_BUSY)) {
  503. /* Clear IRV valid bit */
  504. azx_writew(chip, IRS, azx_readw(chip, IRS) | ICH6_IRS_VALID);
  505. azx_writel(chip, IC, val);
  506. azx_writew(chip, IRS, azx_readw(chip, IRS) | ICH6_IRS_BUSY);
  507. return 0;
  508. }
  509. udelay(1);
  510. }
  511. snd_printd(SFX "send_cmd timeout: IRS=0x%x, val=0x%x\n", azx_readw(chip, IRS), val);
  512. return -EIO;
  513. }
  514. /* receive a response */
  515. static unsigned int azx_single_get_response(struct hda_codec *codec)
  516. {
  517. struct azx *chip = codec->bus->private_data;
  518. int timeout = 50;
  519. while (timeout--) {
  520. /* check IRV busy bit */
  521. if (azx_readw(chip, IRS) & ICH6_IRS_VALID)
  522. return azx_readl(chip, IR);
  523. udelay(1);
  524. }
  525. snd_printd(SFX "get_response timeout: IRS=0x%x\n", azx_readw(chip, IRS));
  526. return (unsigned int)-1;
  527. }
  528. /*
  529. * The below are the main callbacks from hda_codec.
  530. *
  531. * They are just the skeleton to call sub-callbacks according to the
  532. * current setting of chip->single_cmd.
  533. */
  534. /* send a command */
  535. static int azx_send_cmd(struct hda_codec *codec, hda_nid_t nid,
  536. int direct, unsigned int verb,
  537. unsigned int para)
  538. {
  539. struct azx *chip = codec->bus->private_data;
  540. if (chip->single_cmd)
  541. return azx_single_send_cmd(codec, nid, direct, verb, para);
  542. else
  543. return azx_corb_send_cmd(codec, nid, direct, verb, para);
  544. }
  545. /* get a response */
  546. static unsigned int azx_get_response(struct hda_codec *codec)
  547. {
  548. struct azx *chip = codec->bus->private_data;
  549. if (chip->single_cmd)
  550. return azx_single_get_response(codec);
  551. else
  552. return azx_rirb_get_response(codec);
  553. }
  554. /* reset codec link */
  555. static int azx_reset(struct azx *chip)
  556. {
  557. int count;
  558. /* reset controller */
  559. azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_RESET);
  560. count = 50;
  561. while (azx_readb(chip, GCTL) && --count)
  562. msleep(1);
  563. /* delay for >= 100us for codec PLL to settle per spec
  564. * Rev 0.9 section 5.5.1
  565. */
  566. msleep(1);
  567. /* Bring controller out of reset */
  568. azx_writeb(chip, GCTL, azx_readb(chip, GCTL) | ICH6_GCTL_RESET);
  569. count = 50;
  570. while (!azx_readb(chip, GCTL) && --count)
  571. msleep(1);
  572. /* Brent Chartrand said to wait >= 540us for codecs to initialize */
  573. msleep(1);
  574. /* check to see if controller is ready */
  575. if (!azx_readb(chip, GCTL)) {
  576. snd_printd("azx_reset: controller not ready!\n");
  577. return -EBUSY;
  578. }
  579. /* Accept unsolicited responses */
  580. azx_writel(chip, GCTL, azx_readl(chip, GCTL) | ICH6_GCTL_UREN);
  581. /* detect codecs */
  582. if (!chip->codec_mask) {
  583. chip->codec_mask = azx_readw(chip, STATESTS);
  584. snd_printdd("codec_mask = 0x%x\n", chip->codec_mask);
  585. }
  586. return 0;
  587. }
  588. /*
  589. * Lowlevel interface
  590. */
  591. /* enable interrupts */
  592. static void azx_int_enable(struct azx *chip)
  593. {
  594. /* enable controller CIE and GIE */
  595. azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) |
  596. ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN);
  597. }
  598. /* disable interrupts */
  599. static void azx_int_disable(struct azx *chip)
  600. {
  601. int i;
  602. /* disable interrupts in stream descriptor */
  603. for (i = 0; i < chip->num_streams; i++) {
  604. struct azx_dev *azx_dev = &chip->azx_dev[i];
  605. azx_sd_writeb(azx_dev, SD_CTL,
  606. azx_sd_readb(azx_dev, SD_CTL) & ~SD_INT_MASK);
  607. }
  608. /* disable SIE for all streams */
  609. azx_writeb(chip, INTCTL, 0);
  610. /* disable controller CIE and GIE */
  611. azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) &
  612. ~(ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN));
  613. }
  614. /* clear interrupts */
  615. static void azx_int_clear(struct azx *chip)
  616. {
  617. int i;
  618. /* clear stream status */
  619. for (i = 0; i < chip->num_streams; i++) {
  620. struct azx_dev *azx_dev = &chip->azx_dev[i];
  621. azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
  622. }
  623. /* clear STATESTS */
  624. azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
  625. /* clear rirb status */
  626. azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
  627. /* clear int status */
  628. azx_writel(chip, INTSTS, ICH6_INT_CTRL_EN | ICH6_INT_ALL_STREAM);
  629. }
  630. /* start a stream */
  631. static void azx_stream_start(struct azx *chip, struct azx_dev *azx_dev)
  632. {
  633. /* enable SIE */
  634. azx_writeb(chip, INTCTL,
  635. azx_readb(chip, INTCTL) | (1 << azx_dev->index));
  636. /* set DMA start and interrupt mask */
  637. azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
  638. SD_CTL_DMA_START | SD_INT_MASK);
  639. }
  640. /* stop a stream */
  641. static void azx_stream_stop(struct azx *chip, struct azx_dev *azx_dev)
  642. {
  643. /* stop DMA */
  644. azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
  645. ~(SD_CTL_DMA_START | SD_INT_MASK));
  646. azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK); /* to be sure */
  647. /* disable SIE */
  648. azx_writeb(chip, INTCTL,
  649. azx_readb(chip, INTCTL) & ~(1 << azx_dev->index));
  650. }
  651. /*
  652. * initialize the chip
  653. */
  654. static void azx_init_chip(struct azx *chip)
  655. {
  656. unsigned char reg;
  657. /* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
  658. * TCSEL == Traffic Class Select Register, which sets PCI express QOS
  659. * Ensuring these bits are 0 clears playback static on some HD Audio codecs
  660. */
  661. pci_read_config_byte (chip->pci, ICH6_PCIREG_TCSEL, &reg);
  662. pci_write_config_byte(chip->pci, ICH6_PCIREG_TCSEL, reg & 0xf8);
  663. /* reset controller */
  664. azx_reset(chip);
  665. /* initialize interrupts */
  666. azx_int_clear(chip);
  667. azx_int_enable(chip);
  668. /* initialize the codec command I/O */
  669. if (!chip->single_cmd)
  670. azx_init_cmd_io(chip);
  671. /* program the position buffer */
  672. azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr);
  673. azx_writel(chip, DPUBASE, upper_32bit(chip->posbuf.addr));
  674. switch (chip->driver_type) {
  675. case AZX_DRIVER_ATI:
  676. /* For ATI SB450 azalia HD audio, we need to enable snoop */
  677. pci_read_config_byte(chip->pci, ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR,
  678. &reg);
  679. pci_write_config_byte(chip->pci, ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR,
  680. (reg & 0xf8) | ATI_SB450_HDAUDIO_ENABLE_SNOOP);
  681. break;
  682. case AZX_DRIVER_NVIDIA:
  683. /* For NVIDIA HDA, enable snoop */
  684. pci_read_config_byte(chip->pci,NVIDIA_HDA_TRANSREG_ADDR, &reg);
  685. pci_write_config_byte(chip->pci,NVIDIA_HDA_TRANSREG_ADDR,
  686. (reg & 0xf0) | NVIDIA_HDA_ENABLE_COHBITS);
  687. break;
  688. }
  689. }
  690. /*
  691. * interrupt handler
  692. */
  693. static irqreturn_t azx_interrupt(int irq, void *dev_id, struct pt_regs *regs)
  694. {
  695. struct azx *chip = dev_id;
  696. struct azx_dev *azx_dev;
  697. u32 status;
  698. int i;
  699. spin_lock(&chip->reg_lock);
  700. status = azx_readl(chip, INTSTS);
  701. if (status == 0) {
  702. spin_unlock(&chip->reg_lock);
  703. return IRQ_NONE;
  704. }
  705. for (i = 0; i < chip->num_streams; i++) {
  706. azx_dev = &chip->azx_dev[i];
  707. if (status & azx_dev->sd_int_sta_mask) {
  708. azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
  709. if (azx_dev->substream && azx_dev->running) {
  710. azx_dev->period_intr++;
  711. spin_unlock(&chip->reg_lock);
  712. snd_pcm_period_elapsed(azx_dev->substream);
  713. spin_lock(&chip->reg_lock);
  714. }
  715. }
  716. }
  717. /* clear rirb int */
  718. status = azx_readb(chip, RIRBSTS);
  719. if (status & RIRB_INT_MASK) {
  720. if (! chip->single_cmd && (status & RIRB_INT_RESPONSE))
  721. azx_update_rirb(chip);
  722. azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
  723. }
  724. #if 0
  725. /* clear state status int */
  726. if (azx_readb(chip, STATESTS) & 0x04)
  727. azx_writeb(chip, STATESTS, 0x04);
  728. #endif
  729. spin_unlock(&chip->reg_lock);
  730. return IRQ_HANDLED;
  731. }
  732. /*
  733. * set up BDL entries
  734. */
  735. static void azx_setup_periods(struct azx_dev *azx_dev)
  736. {
  737. u32 *bdl = azx_dev->bdl;
  738. dma_addr_t dma_addr = azx_dev->substream->runtime->dma_addr;
  739. int idx;
  740. /* reset BDL address */
  741. azx_sd_writel(azx_dev, SD_BDLPL, 0);
  742. azx_sd_writel(azx_dev, SD_BDLPU, 0);
  743. /* program the initial BDL entries */
  744. for (idx = 0; idx < azx_dev->frags; idx++) {
  745. unsigned int off = idx << 2; /* 4 dword step */
  746. dma_addr_t addr = dma_addr + idx * azx_dev->fragsize;
  747. /* program the address field of the BDL entry */
  748. bdl[off] = cpu_to_le32((u32)addr);
  749. bdl[off+1] = cpu_to_le32(upper_32bit(addr));
  750. /* program the size field of the BDL entry */
  751. bdl[off+2] = cpu_to_le32(azx_dev->fragsize);
  752. /* program the IOC to enable interrupt when buffer completes */
  753. bdl[off+3] = cpu_to_le32(0x01);
  754. }
  755. }
  756. /*
  757. * set up the SD for streaming
  758. */
  759. static int azx_setup_controller(struct azx *chip, struct azx_dev *azx_dev)
  760. {
  761. unsigned char val;
  762. int timeout;
  763. /* make sure the run bit is zero for SD */
  764. azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) & ~SD_CTL_DMA_START);
  765. /* reset stream */
  766. azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) | SD_CTL_STREAM_RESET);
  767. udelay(3);
  768. timeout = 300;
  769. while (!((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
  770. --timeout)
  771. ;
  772. val &= ~SD_CTL_STREAM_RESET;
  773. azx_sd_writeb(azx_dev, SD_CTL, val);
  774. udelay(3);
  775. timeout = 300;
  776. /* waiting for hardware to report that the stream is out of reset */
  777. while (((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
  778. --timeout)
  779. ;
  780. /* program the stream_tag */
  781. azx_sd_writel(azx_dev, SD_CTL,
  782. (azx_sd_readl(azx_dev, SD_CTL) & ~SD_CTL_STREAM_TAG_MASK) |
  783. (azx_dev->stream_tag << SD_CTL_STREAM_TAG_SHIFT));
  784. /* program the length of samples in cyclic buffer */
  785. azx_sd_writel(azx_dev, SD_CBL, azx_dev->bufsize);
  786. /* program the stream format */
  787. /* this value needs to be the same as the one programmed */
  788. azx_sd_writew(azx_dev, SD_FORMAT, azx_dev->format_val);
  789. /* program the stream LVI (last valid index) of the BDL */
  790. azx_sd_writew(azx_dev, SD_LVI, azx_dev->frags - 1);
  791. /* program the BDL address */
  792. /* lower BDL address */
  793. azx_sd_writel(azx_dev, SD_BDLPL, (u32)azx_dev->bdl_addr);
  794. /* upper BDL address */
  795. azx_sd_writel(azx_dev, SD_BDLPU, upper_32bit(azx_dev->bdl_addr));
  796. /* enable the position buffer */
  797. if (! (azx_readl(chip, DPLBASE) & ICH6_DPLBASE_ENABLE))
  798. azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr | ICH6_DPLBASE_ENABLE);
  799. /* set the interrupt enable bits in the descriptor control register */
  800. azx_sd_writel(azx_dev, SD_CTL, azx_sd_readl(azx_dev, SD_CTL) | SD_INT_MASK);
  801. return 0;
  802. }
  803. /*
  804. * Codec initialization
  805. */
  806. static int __devinit azx_codec_create(struct azx *chip, const char *model)
  807. {
  808. struct hda_bus_template bus_temp;
  809. int c, codecs, err;
  810. memset(&bus_temp, 0, sizeof(bus_temp));
  811. bus_temp.private_data = chip;
  812. bus_temp.modelname = model;
  813. bus_temp.pci = chip->pci;
  814. bus_temp.ops.command = azx_send_cmd;
  815. bus_temp.ops.get_response = azx_get_response;
  816. if ((err = snd_hda_bus_new(chip->card, &bus_temp, &chip->bus)) < 0)
  817. return err;
  818. codecs = 0;
  819. for (c = 0; c < AZX_MAX_CODECS; c++) {
  820. if ((chip->codec_mask & (1 << c)) & probe_mask) {
  821. err = snd_hda_codec_new(chip->bus, c, NULL);
  822. if (err < 0)
  823. continue;
  824. codecs++;
  825. }
  826. }
  827. if (! codecs) {
  828. snd_printk(KERN_ERR SFX "no codecs initialized\n");
  829. return -ENXIO;
  830. }
  831. return 0;
  832. }
  833. /*
  834. * PCM support
  835. */
  836. /* assign a stream for the PCM */
  837. static inline struct azx_dev *azx_assign_device(struct azx *chip, int stream)
  838. {
  839. int dev, i, nums;
  840. if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
  841. dev = chip->playback_index_offset;
  842. nums = chip->playback_streams;
  843. } else {
  844. dev = chip->capture_index_offset;
  845. nums = chip->capture_streams;
  846. }
  847. for (i = 0; i < nums; i++, dev++)
  848. if (! chip->azx_dev[dev].opened) {
  849. chip->azx_dev[dev].opened = 1;
  850. return &chip->azx_dev[dev];
  851. }
  852. return NULL;
  853. }
  854. /* release the assigned stream */
  855. static inline void azx_release_device(struct azx_dev *azx_dev)
  856. {
  857. azx_dev->opened = 0;
  858. }
  859. static struct snd_pcm_hardware azx_pcm_hw = {
  860. .info = (SNDRV_PCM_INFO_MMAP | SNDRV_PCM_INFO_INTERLEAVED |
  861. SNDRV_PCM_INFO_BLOCK_TRANSFER |
  862. SNDRV_PCM_INFO_MMAP_VALID |
  863. /* No full-resume yet implemented */
  864. /* SNDRV_PCM_INFO_RESUME |*/
  865. SNDRV_PCM_INFO_PAUSE),
  866. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  867. .rates = SNDRV_PCM_RATE_48000,
  868. .rate_min = 48000,
  869. .rate_max = 48000,
  870. .channels_min = 2,
  871. .channels_max = 2,
  872. .buffer_bytes_max = AZX_MAX_BUF_SIZE,
  873. .period_bytes_min = 128,
  874. .period_bytes_max = AZX_MAX_BUF_SIZE / 2,
  875. .periods_min = 2,
  876. .periods_max = AZX_MAX_FRAG,
  877. .fifo_size = 0,
  878. };
  879. struct azx_pcm {
  880. struct azx *chip;
  881. struct hda_codec *codec;
  882. struct hda_pcm_stream *hinfo[2];
  883. };
  884. static int azx_pcm_open(struct snd_pcm_substream *substream)
  885. {
  886. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  887. struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
  888. struct azx *chip = apcm->chip;
  889. struct azx_dev *azx_dev;
  890. struct snd_pcm_runtime *runtime = substream->runtime;
  891. unsigned long flags;
  892. int err;
  893. mutex_lock(&chip->open_mutex);
  894. azx_dev = azx_assign_device(chip, substream->stream);
  895. if (azx_dev == NULL) {
  896. mutex_unlock(&chip->open_mutex);
  897. return -EBUSY;
  898. }
  899. runtime->hw = azx_pcm_hw;
  900. runtime->hw.channels_min = hinfo->channels_min;
  901. runtime->hw.channels_max = hinfo->channels_max;
  902. runtime->hw.formats = hinfo->formats;
  903. runtime->hw.rates = hinfo->rates;
  904. snd_pcm_limit_hw_rates(runtime);
  905. snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS);
  906. if ((err = hinfo->ops.open(hinfo, apcm->codec, substream)) < 0) {
  907. azx_release_device(azx_dev);
  908. mutex_unlock(&chip->open_mutex);
  909. return err;
  910. }
  911. spin_lock_irqsave(&chip->reg_lock, flags);
  912. azx_dev->substream = substream;
  913. azx_dev->running = 0;
  914. spin_unlock_irqrestore(&chip->reg_lock, flags);
  915. runtime->private_data = azx_dev;
  916. mutex_unlock(&chip->open_mutex);
  917. return 0;
  918. }
  919. static int azx_pcm_close(struct snd_pcm_substream *substream)
  920. {
  921. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  922. struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
  923. struct azx *chip = apcm->chip;
  924. struct azx_dev *azx_dev = get_azx_dev(substream);
  925. unsigned long flags;
  926. mutex_lock(&chip->open_mutex);
  927. spin_lock_irqsave(&chip->reg_lock, flags);
  928. azx_dev->substream = NULL;
  929. azx_dev->running = 0;
  930. spin_unlock_irqrestore(&chip->reg_lock, flags);
  931. azx_release_device(azx_dev);
  932. hinfo->ops.close(hinfo, apcm->codec, substream);
  933. mutex_unlock(&chip->open_mutex);
  934. return 0;
  935. }
  936. static int azx_pcm_hw_params(struct snd_pcm_substream *substream, struct snd_pcm_hw_params *hw_params)
  937. {
  938. return snd_pcm_lib_malloc_pages(substream, params_buffer_bytes(hw_params));
  939. }
  940. static int azx_pcm_hw_free(struct snd_pcm_substream *substream)
  941. {
  942. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  943. struct azx_dev *azx_dev = get_azx_dev(substream);
  944. struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
  945. /* reset BDL address */
  946. azx_sd_writel(azx_dev, SD_BDLPL, 0);
  947. azx_sd_writel(azx_dev, SD_BDLPU, 0);
  948. azx_sd_writel(azx_dev, SD_CTL, 0);
  949. hinfo->ops.cleanup(hinfo, apcm->codec, substream);
  950. return snd_pcm_lib_free_pages(substream);
  951. }
  952. static int azx_pcm_prepare(struct snd_pcm_substream *substream)
  953. {
  954. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  955. struct azx *chip = apcm->chip;
  956. struct azx_dev *azx_dev = get_azx_dev(substream);
  957. struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
  958. struct snd_pcm_runtime *runtime = substream->runtime;
  959. azx_dev->bufsize = snd_pcm_lib_buffer_bytes(substream);
  960. azx_dev->fragsize = snd_pcm_lib_period_bytes(substream);
  961. azx_dev->frags = azx_dev->bufsize / azx_dev->fragsize;
  962. azx_dev->format_val = snd_hda_calc_stream_format(runtime->rate,
  963. runtime->channels,
  964. runtime->format,
  965. hinfo->maxbps);
  966. if (! azx_dev->format_val) {
  967. snd_printk(KERN_ERR SFX "invalid format_val, rate=%d, ch=%d, format=%d\n",
  968. runtime->rate, runtime->channels, runtime->format);
  969. return -EINVAL;
  970. }
  971. snd_printdd("azx_pcm_prepare: bufsize=0x%x, fragsize=0x%x, format=0x%x\n",
  972. azx_dev->bufsize, azx_dev->fragsize, azx_dev->format_val);
  973. azx_setup_periods(azx_dev);
  974. azx_setup_controller(chip, azx_dev);
  975. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  976. azx_dev->fifo_size = azx_sd_readw(azx_dev, SD_FIFOSIZE) + 1;
  977. else
  978. azx_dev->fifo_size = 0;
  979. return hinfo->ops.prepare(hinfo, apcm->codec, azx_dev->stream_tag,
  980. azx_dev->format_val, substream);
  981. }
  982. static int azx_pcm_trigger(struct snd_pcm_substream *substream, int cmd)
  983. {
  984. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  985. struct azx_dev *azx_dev = get_azx_dev(substream);
  986. struct azx *chip = apcm->chip;
  987. int err = 0;
  988. spin_lock(&chip->reg_lock);
  989. switch (cmd) {
  990. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  991. case SNDRV_PCM_TRIGGER_RESUME:
  992. case SNDRV_PCM_TRIGGER_START:
  993. azx_stream_start(chip, azx_dev);
  994. azx_dev->running = 1;
  995. break;
  996. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  997. case SNDRV_PCM_TRIGGER_SUSPEND:
  998. case SNDRV_PCM_TRIGGER_STOP:
  999. azx_stream_stop(chip, azx_dev);
  1000. azx_dev->running = 0;
  1001. break;
  1002. default:
  1003. err = -EINVAL;
  1004. }
  1005. spin_unlock(&chip->reg_lock);
  1006. if (cmd == SNDRV_PCM_TRIGGER_PAUSE_PUSH ||
  1007. cmd == SNDRV_PCM_TRIGGER_SUSPEND ||
  1008. cmd == SNDRV_PCM_TRIGGER_STOP) {
  1009. int timeout = 5000;
  1010. while (azx_sd_readb(azx_dev, SD_CTL) & SD_CTL_DMA_START && --timeout)
  1011. ;
  1012. }
  1013. return err;
  1014. }
  1015. static snd_pcm_uframes_t azx_pcm_pointer(struct snd_pcm_substream *substream)
  1016. {
  1017. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  1018. struct azx *chip = apcm->chip;
  1019. struct azx_dev *azx_dev = get_azx_dev(substream);
  1020. unsigned int pos;
  1021. if (chip->position_fix == POS_FIX_POSBUF ||
  1022. chip->position_fix == POS_FIX_AUTO) {
  1023. /* use the position buffer */
  1024. pos = le32_to_cpu(*azx_dev->posbuf);
  1025. if (chip->position_fix == POS_FIX_AUTO &&
  1026. azx_dev->period_intr == 1 && ! pos) {
  1027. printk(KERN_WARNING
  1028. "hda-intel: Invalid position buffer, "
  1029. "using LPIB read method instead.\n");
  1030. chip->position_fix = POS_FIX_NONE;
  1031. goto read_lpib;
  1032. }
  1033. } else {
  1034. read_lpib:
  1035. /* read LPIB */
  1036. pos = azx_sd_readl(azx_dev, SD_LPIB);
  1037. if (chip->position_fix == POS_FIX_FIFO)
  1038. pos += azx_dev->fifo_size;
  1039. }
  1040. if (pos >= azx_dev->bufsize)
  1041. pos = 0;
  1042. return bytes_to_frames(substream->runtime, pos);
  1043. }
  1044. static struct snd_pcm_ops azx_pcm_ops = {
  1045. .open = azx_pcm_open,
  1046. .close = azx_pcm_close,
  1047. .ioctl = snd_pcm_lib_ioctl,
  1048. .hw_params = azx_pcm_hw_params,
  1049. .hw_free = azx_pcm_hw_free,
  1050. .prepare = azx_pcm_prepare,
  1051. .trigger = azx_pcm_trigger,
  1052. .pointer = azx_pcm_pointer,
  1053. };
  1054. static void azx_pcm_free(struct snd_pcm *pcm)
  1055. {
  1056. kfree(pcm->private_data);
  1057. }
  1058. static int __devinit create_codec_pcm(struct azx *chip, struct hda_codec *codec,
  1059. struct hda_pcm *cpcm, int pcm_dev)
  1060. {
  1061. int err;
  1062. struct snd_pcm *pcm;
  1063. struct azx_pcm *apcm;
  1064. /* if no substreams are defined for both playback and capture,
  1065. * it's just a placeholder. ignore it.
  1066. */
  1067. if (!cpcm->stream[0].substreams && !cpcm->stream[1].substreams)
  1068. return 0;
  1069. snd_assert(cpcm->name, return -EINVAL);
  1070. err = snd_pcm_new(chip->card, cpcm->name, pcm_dev,
  1071. cpcm->stream[0].substreams, cpcm->stream[1].substreams,
  1072. &pcm);
  1073. if (err < 0)
  1074. return err;
  1075. strcpy(pcm->name, cpcm->name);
  1076. apcm = kmalloc(sizeof(*apcm), GFP_KERNEL);
  1077. if (apcm == NULL)
  1078. return -ENOMEM;
  1079. apcm->chip = chip;
  1080. apcm->codec = codec;
  1081. apcm->hinfo[0] = &cpcm->stream[0];
  1082. apcm->hinfo[1] = &cpcm->stream[1];
  1083. pcm->private_data = apcm;
  1084. pcm->private_free = azx_pcm_free;
  1085. if (cpcm->stream[0].substreams)
  1086. snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_PLAYBACK, &azx_pcm_ops);
  1087. if (cpcm->stream[1].substreams)
  1088. snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_CAPTURE, &azx_pcm_ops);
  1089. snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV,
  1090. snd_dma_pci_data(chip->pci),
  1091. 1024 * 64, 1024 * 128);
  1092. chip->pcm[pcm_dev] = pcm;
  1093. if (chip->pcm_devs < pcm_dev + 1)
  1094. chip->pcm_devs = pcm_dev + 1;
  1095. return 0;
  1096. }
  1097. static int __devinit azx_pcm_create(struct azx *chip)
  1098. {
  1099. struct list_head *p;
  1100. struct hda_codec *codec;
  1101. int c, err;
  1102. int pcm_dev;
  1103. if ((err = snd_hda_build_pcms(chip->bus)) < 0)
  1104. return err;
  1105. /* create audio PCMs */
  1106. pcm_dev = 0;
  1107. list_for_each(p, &chip->bus->codec_list) {
  1108. codec = list_entry(p, struct hda_codec, list);
  1109. for (c = 0; c < codec->num_pcms; c++) {
  1110. if (codec->pcm_info[c].is_modem)
  1111. continue; /* create later */
  1112. if (pcm_dev >= AZX_MAX_AUDIO_PCMS) {
  1113. snd_printk(KERN_ERR SFX "Too many audio PCMs\n");
  1114. return -EINVAL;
  1115. }
  1116. err = create_codec_pcm(chip, codec, &codec->pcm_info[c], pcm_dev);
  1117. if (err < 0)
  1118. return err;
  1119. pcm_dev++;
  1120. }
  1121. }
  1122. /* create modem PCMs */
  1123. pcm_dev = AZX_MAX_AUDIO_PCMS;
  1124. list_for_each(p, &chip->bus->codec_list) {
  1125. codec = list_entry(p, struct hda_codec, list);
  1126. for (c = 0; c < codec->num_pcms; c++) {
  1127. if (! codec->pcm_info[c].is_modem)
  1128. continue; /* already created */
  1129. if (pcm_dev >= AZX_MAX_PCMS) {
  1130. snd_printk(KERN_ERR SFX "Too many modem PCMs\n");
  1131. return -EINVAL;
  1132. }
  1133. err = create_codec_pcm(chip, codec, &codec->pcm_info[c], pcm_dev);
  1134. if (err < 0)
  1135. return err;
  1136. chip->pcm[pcm_dev]->dev_class = SNDRV_PCM_CLASS_MODEM;
  1137. pcm_dev++;
  1138. }
  1139. }
  1140. return 0;
  1141. }
  1142. /*
  1143. * mixer creation - all stuff is implemented in hda module
  1144. */
  1145. static int __devinit azx_mixer_create(struct azx *chip)
  1146. {
  1147. return snd_hda_build_controls(chip->bus);
  1148. }
  1149. /*
  1150. * initialize SD streams
  1151. */
  1152. static int __devinit azx_init_stream(struct azx *chip)
  1153. {
  1154. int i;
  1155. /* initialize each stream (aka device)
  1156. * assign the starting bdl address to each stream (device) and initialize
  1157. */
  1158. for (i = 0; i < chip->num_streams; i++) {
  1159. unsigned int off = sizeof(u32) * (i * AZX_MAX_FRAG * 4);
  1160. struct azx_dev *azx_dev = &chip->azx_dev[i];
  1161. azx_dev->bdl = (u32 *)(chip->bdl.area + off);
  1162. azx_dev->bdl_addr = chip->bdl.addr + off;
  1163. azx_dev->posbuf = (u32 __iomem *)(chip->posbuf.area + i * 8);
  1164. /* offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
  1165. azx_dev->sd_addr = chip->remap_addr + (0x20 * i + 0x80);
  1166. /* int mask: SDI0=0x01, SDI1=0x02, ... SDO3=0x80 */
  1167. azx_dev->sd_int_sta_mask = 1 << i;
  1168. /* stream tag: must be non-zero and unique */
  1169. azx_dev->index = i;
  1170. azx_dev->stream_tag = i + 1;
  1171. }
  1172. return 0;
  1173. }
  1174. #ifdef CONFIG_PM
  1175. /*
  1176. * power management
  1177. */
  1178. static int azx_suspend(struct pci_dev *pci, pm_message_t state)
  1179. {
  1180. struct snd_card *card = pci_get_drvdata(pci);
  1181. struct azx *chip = card->private_data;
  1182. int i;
  1183. snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
  1184. for (i = 0; i < chip->pcm_devs; i++)
  1185. snd_pcm_suspend_all(chip->pcm[i]);
  1186. snd_hda_suspend(chip->bus, state);
  1187. azx_free_cmd_io(chip);
  1188. if (chip->irq >= 0)
  1189. free_irq(chip->irq, chip);
  1190. if (!disable_msi)
  1191. pci_disable_msi(chip->pci);
  1192. pci_disable_device(pci);
  1193. pci_save_state(pci);
  1194. return 0;
  1195. }
  1196. static int azx_resume(struct pci_dev *pci)
  1197. {
  1198. struct snd_card *card = pci_get_drvdata(pci);
  1199. struct azx *chip = card->private_data;
  1200. pci_restore_state(pci);
  1201. pci_enable_device(pci);
  1202. if (!disable_msi)
  1203. pci_enable_msi(pci);
  1204. /* FIXME: need proper error handling */
  1205. request_irq(pci->irq, azx_interrupt, IRQF_DISABLED|IRQF_SHARED,
  1206. "HDA Intel", chip);
  1207. chip->irq = pci->irq;
  1208. pci_set_master(pci);
  1209. azx_init_chip(chip);
  1210. snd_hda_resume(chip->bus);
  1211. snd_power_change_state(card, SNDRV_CTL_POWER_D0);
  1212. return 0;
  1213. }
  1214. #endif /* CONFIG_PM */
  1215. /*
  1216. * destructor
  1217. */
  1218. static int azx_free(struct azx *chip)
  1219. {
  1220. if (chip->initialized) {
  1221. int i;
  1222. for (i = 0; i < chip->num_streams; i++)
  1223. azx_stream_stop(chip, &chip->azx_dev[i]);
  1224. /* disable interrupts */
  1225. azx_int_disable(chip);
  1226. azx_int_clear(chip);
  1227. /* disable CORB/RIRB */
  1228. azx_free_cmd_io(chip);
  1229. /* disable position buffer */
  1230. azx_writel(chip, DPLBASE, 0);
  1231. azx_writel(chip, DPUBASE, 0);
  1232. synchronize_irq(chip->irq);
  1233. }
  1234. if (chip->irq >= 0) {
  1235. free_irq(chip->irq, (void*)chip);
  1236. if (!disable_msi)
  1237. pci_disable_msi(chip->pci);
  1238. }
  1239. if (chip->remap_addr)
  1240. iounmap(chip->remap_addr);
  1241. if (chip->bdl.area)
  1242. snd_dma_free_pages(&chip->bdl);
  1243. if (chip->rb.area)
  1244. snd_dma_free_pages(&chip->rb);
  1245. if (chip->posbuf.area)
  1246. snd_dma_free_pages(&chip->posbuf);
  1247. pci_release_regions(chip->pci);
  1248. pci_disable_device(chip->pci);
  1249. kfree(chip->azx_dev);
  1250. kfree(chip);
  1251. return 0;
  1252. }
  1253. static int azx_dev_free(struct snd_device *device)
  1254. {
  1255. return azx_free(device->device_data);
  1256. }
  1257. /*
  1258. * constructor
  1259. */
  1260. static int __devinit azx_create(struct snd_card *card, struct pci_dev *pci,
  1261. int driver_type,
  1262. struct azx **rchip)
  1263. {
  1264. struct azx *chip;
  1265. int err;
  1266. static struct snd_device_ops ops = {
  1267. .dev_free = azx_dev_free,
  1268. };
  1269. *rchip = NULL;
  1270. err = pci_enable_device(pci);
  1271. if (err < 0)
  1272. return err;
  1273. chip = kzalloc(sizeof(*chip), GFP_KERNEL);
  1274. if (!chip) {
  1275. snd_printk(KERN_ERR SFX "cannot allocate chip\n");
  1276. pci_disable_device(pci);
  1277. return -ENOMEM;
  1278. }
  1279. spin_lock_init(&chip->reg_lock);
  1280. mutex_init(&chip->open_mutex);
  1281. chip->card = card;
  1282. chip->pci = pci;
  1283. chip->irq = -1;
  1284. chip->driver_type = driver_type;
  1285. chip->position_fix = position_fix;
  1286. chip->single_cmd = single_cmd;
  1287. #if BITS_PER_LONG != 64
  1288. /* Fix up base address on ULI M5461 */
  1289. if (chip->driver_type == AZX_DRIVER_ULI) {
  1290. u16 tmp3;
  1291. pci_read_config_word(pci, 0x40, &tmp3);
  1292. pci_write_config_word(pci, 0x40, tmp3 | 0x10);
  1293. pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
  1294. }
  1295. #endif
  1296. err = pci_request_regions(pci, "ICH HD audio");
  1297. if (err < 0) {
  1298. kfree(chip);
  1299. pci_disable_device(pci);
  1300. return err;
  1301. }
  1302. chip->addr = pci_resource_start(pci, 0);
  1303. chip->remap_addr = ioremap_nocache(chip->addr, pci_resource_len(pci,0));
  1304. if (chip->remap_addr == NULL) {
  1305. snd_printk(KERN_ERR SFX "ioremap error\n");
  1306. err = -ENXIO;
  1307. goto errout;
  1308. }
  1309. if (!disable_msi)
  1310. pci_enable_msi(pci);
  1311. if (request_irq(pci->irq, azx_interrupt, IRQF_DISABLED|IRQF_SHARED,
  1312. "HDA Intel", (void*)chip)) {
  1313. snd_printk(KERN_ERR SFX "unable to grab IRQ %d\n", pci->irq);
  1314. err = -EBUSY;
  1315. goto errout;
  1316. }
  1317. chip->irq = pci->irq;
  1318. pci_set_master(pci);
  1319. synchronize_irq(chip->irq);
  1320. switch (chip->driver_type) {
  1321. case AZX_DRIVER_ULI:
  1322. chip->playback_streams = ULI_NUM_PLAYBACK;
  1323. chip->capture_streams = ULI_NUM_CAPTURE;
  1324. chip->playback_index_offset = ULI_PLAYBACK_INDEX;
  1325. chip->capture_index_offset = ULI_CAPTURE_INDEX;
  1326. break;
  1327. case AZX_DRIVER_ATIHDMI:
  1328. chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
  1329. chip->capture_streams = ATIHDMI_NUM_CAPTURE;
  1330. chip->playback_index_offset = ATIHDMI_PLAYBACK_INDEX;
  1331. chip->capture_index_offset = ATIHDMI_CAPTURE_INDEX;
  1332. break;
  1333. default:
  1334. chip->playback_streams = ICH6_NUM_PLAYBACK;
  1335. chip->capture_streams = ICH6_NUM_CAPTURE;
  1336. chip->playback_index_offset = ICH6_PLAYBACK_INDEX;
  1337. chip->capture_index_offset = ICH6_CAPTURE_INDEX;
  1338. break;
  1339. }
  1340. chip->num_streams = chip->playback_streams + chip->capture_streams;
  1341. chip->azx_dev = kcalloc(chip->num_streams, sizeof(*chip->azx_dev), GFP_KERNEL);
  1342. if (!chip->azx_dev) {
  1343. snd_printk(KERN_ERR "cannot malloc azx_dev\n");
  1344. goto errout;
  1345. }
  1346. /* allocate memory for the BDL for each stream */
  1347. if ((err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV, snd_dma_pci_data(chip->pci),
  1348. BDL_SIZE, &chip->bdl)) < 0) {
  1349. snd_printk(KERN_ERR SFX "cannot allocate BDL\n");
  1350. goto errout;
  1351. }
  1352. /* allocate memory for the position buffer */
  1353. if ((err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV, snd_dma_pci_data(chip->pci),
  1354. chip->num_streams * 8, &chip->posbuf)) < 0) {
  1355. snd_printk(KERN_ERR SFX "cannot allocate posbuf\n");
  1356. goto errout;
  1357. }
  1358. /* allocate CORB/RIRB */
  1359. if (! chip->single_cmd)
  1360. if ((err = azx_alloc_cmd_io(chip)) < 0)
  1361. goto errout;
  1362. /* initialize streams */
  1363. azx_init_stream(chip);
  1364. /* initialize chip */
  1365. azx_init_chip(chip);
  1366. chip->initialized = 1;
  1367. /* codec detection */
  1368. if (!chip->codec_mask) {
  1369. snd_printk(KERN_ERR SFX "no codecs found!\n");
  1370. err = -ENODEV;
  1371. goto errout;
  1372. }
  1373. if ((err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops)) <0) {
  1374. snd_printk(KERN_ERR SFX "Error creating device [card]!\n");
  1375. goto errout;
  1376. }
  1377. strcpy(card->driver, "HDA-Intel");
  1378. strcpy(card->shortname, driver_short_names[chip->driver_type]);
  1379. sprintf(card->longname, "%s at 0x%lx irq %i", card->shortname, chip->addr, chip->irq);
  1380. *rchip = chip;
  1381. return 0;
  1382. errout:
  1383. azx_free(chip);
  1384. return err;
  1385. }
  1386. static int __devinit azx_probe(struct pci_dev *pci, const struct pci_device_id *pci_id)
  1387. {
  1388. struct snd_card *card;
  1389. struct azx *chip;
  1390. int err;
  1391. card = snd_card_new(index, id, THIS_MODULE, 0);
  1392. if (!card) {
  1393. snd_printk(KERN_ERR SFX "Error creating card!\n");
  1394. return -ENOMEM;
  1395. }
  1396. err = azx_create(card, pci, pci_id->driver_data, &chip);
  1397. if (err < 0) {
  1398. snd_card_free(card);
  1399. return err;
  1400. }
  1401. card->private_data = chip;
  1402. /* create codec instances */
  1403. if ((err = azx_codec_create(chip, model)) < 0) {
  1404. snd_card_free(card);
  1405. return err;
  1406. }
  1407. /* create PCM streams */
  1408. if ((err = azx_pcm_create(chip)) < 0) {
  1409. snd_card_free(card);
  1410. return err;
  1411. }
  1412. /* create mixer controls */
  1413. if ((err = azx_mixer_create(chip)) < 0) {
  1414. snd_card_free(card);
  1415. return err;
  1416. }
  1417. snd_card_set_dev(card, &pci->dev);
  1418. if ((err = snd_card_register(card)) < 0) {
  1419. snd_card_free(card);
  1420. return err;
  1421. }
  1422. pci_set_drvdata(pci, card);
  1423. return err;
  1424. }
  1425. static void __devexit azx_remove(struct pci_dev *pci)
  1426. {
  1427. snd_card_free(pci_get_drvdata(pci));
  1428. pci_set_drvdata(pci, NULL);
  1429. }
  1430. /* PCI IDs */
  1431. static struct pci_device_id azx_ids[] = {
  1432. { 0x8086, 0x2668, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH6 */
  1433. { 0x8086, 0x27d8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH7 */
  1434. { 0x8086, 0x269a, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ESB2 */
  1435. { 0x8086, 0x284b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH8 */
  1436. { 0x1002, 0x437b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATI }, /* ATI SB450 */
  1437. { 0x1002, 0x4383, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATI }, /* ATI SB600 */
  1438. { 0x1002, 0x793b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RS600 HDMI */
  1439. { 0x1106, 0x3288, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_VIA }, /* VIA VT8251/VT8237A */
  1440. { 0x1039, 0x7502, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_SIS }, /* SIS966 */
  1441. { 0x10b9, 0x5461, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ULI }, /* ULI M5461 */
  1442. { 0x10de, 0x026c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA 026c */
  1443. { 0x10de, 0x0371, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA 0371 */
  1444. { 0, }
  1445. };
  1446. MODULE_DEVICE_TABLE(pci, azx_ids);
  1447. /* pci_driver definition */
  1448. static struct pci_driver driver = {
  1449. .name = "HDA Intel",
  1450. .id_table = azx_ids,
  1451. .probe = azx_probe,
  1452. .remove = __devexit_p(azx_remove),
  1453. #ifdef CONFIG_PM
  1454. .suspend = azx_suspend,
  1455. .resume = azx_resume,
  1456. #endif
  1457. };
  1458. static int __init alsa_card_azx_init(void)
  1459. {
  1460. return pci_register_driver(&driver);
  1461. }
  1462. static void __exit alsa_card_azx_exit(void)
  1463. {
  1464. pci_unregister_driver(&driver);
  1465. }
  1466. module_init(alsa_card_azx_init)
  1467. module_exit(alsa_card_azx_exit)