pci.c 56 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2012 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called LICENSE.
  20. *
  21. * Contact Information:
  22. * wlanfae <wlanfae@realtek.com>
  23. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  24. * Hsinchu 300, Taiwan.
  25. *
  26. * Larry Finger <Larry.Finger@lwfinger.net>
  27. *
  28. *****************************************************************************/
  29. #include "wifi.h"
  30. #include "core.h"
  31. #include "pci.h"
  32. #include "base.h"
  33. #include "ps.h"
  34. #include "efuse.h"
  35. #include <linux/export.h>
  36. #include <linux/kmemleak.h>
  37. static const u16 pcibridge_vendors[PCI_BRIDGE_VENDOR_MAX] = {
  38. PCI_VENDOR_ID_INTEL,
  39. PCI_VENDOR_ID_ATI,
  40. PCI_VENDOR_ID_AMD,
  41. PCI_VENDOR_ID_SI
  42. };
  43. static const u8 ac_to_hwq[] = {
  44. VO_QUEUE,
  45. VI_QUEUE,
  46. BE_QUEUE,
  47. BK_QUEUE
  48. };
  49. static u8 _rtl_mac_to_hwqueue(struct ieee80211_hw *hw,
  50. struct sk_buff *skb)
  51. {
  52. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  53. __le16 fc = rtl_get_fc(skb);
  54. u8 queue_index = skb_get_queue_mapping(skb);
  55. if (unlikely(ieee80211_is_beacon(fc)))
  56. return BEACON_QUEUE;
  57. if (ieee80211_is_mgmt(fc) || ieee80211_is_ctl(fc))
  58. return MGNT_QUEUE;
  59. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8192SE)
  60. if (ieee80211_is_nullfunc(fc))
  61. return HIGH_QUEUE;
  62. return ac_to_hwq[queue_index];
  63. }
  64. /* Update PCI dependent default settings*/
  65. static void _rtl_pci_update_default_setting(struct ieee80211_hw *hw)
  66. {
  67. struct rtl_priv *rtlpriv = rtl_priv(hw);
  68. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  69. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  70. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  71. u8 pcibridge_vendor = pcipriv->ndis_adapter.pcibridge_vendor;
  72. u8 init_aspm;
  73. ppsc->reg_rfps_level = 0;
  74. ppsc->support_aspm = false;
  75. /*Update PCI ASPM setting */
  76. ppsc->const_amdpci_aspm = rtlpci->const_amdpci_aspm;
  77. switch (rtlpci->const_pci_aspm) {
  78. case 0:
  79. /*No ASPM */
  80. break;
  81. case 1:
  82. /*ASPM dynamically enabled/disable. */
  83. ppsc->reg_rfps_level |= RT_RF_LPS_LEVEL_ASPM;
  84. break;
  85. case 2:
  86. /*ASPM with Clock Req dynamically enabled/disable. */
  87. ppsc->reg_rfps_level |= (RT_RF_LPS_LEVEL_ASPM |
  88. RT_RF_OFF_LEVL_CLK_REQ);
  89. break;
  90. case 3:
  91. /*
  92. * Always enable ASPM and Clock Req
  93. * from initialization to halt.
  94. * */
  95. ppsc->reg_rfps_level &= ~(RT_RF_LPS_LEVEL_ASPM);
  96. ppsc->reg_rfps_level |= (RT_RF_PS_LEVEL_ALWAYS_ASPM |
  97. RT_RF_OFF_LEVL_CLK_REQ);
  98. break;
  99. case 4:
  100. /*
  101. * Always enable ASPM without Clock Req
  102. * from initialization to halt.
  103. * */
  104. ppsc->reg_rfps_level &= ~(RT_RF_LPS_LEVEL_ASPM |
  105. RT_RF_OFF_LEVL_CLK_REQ);
  106. ppsc->reg_rfps_level |= RT_RF_PS_LEVEL_ALWAYS_ASPM;
  107. break;
  108. }
  109. ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_HALT_NIC;
  110. /*Update Radio OFF setting */
  111. switch (rtlpci->const_hwsw_rfoff_d3) {
  112. case 1:
  113. if (ppsc->reg_rfps_level & RT_RF_LPS_LEVEL_ASPM)
  114. ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_ASPM;
  115. break;
  116. case 2:
  117. if (ppsc->reg_rfps_level & RT_RF_LPS_LEVEL_ASPM)
  118. ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_ASPM;
  119. ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_HALT_NIC;
  120. break;
  121. case 3:
  122. ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_PCI_D3;
  123. break;
  124. }
  125. /*Set HW definition to determine if it supports ASPM. */
  126. switch (rtlpci->const_support_pciaspm) {
  127. case 0:{
  128. /*Not support ASPM. */
  129. bool support_aspm = false;
  130. ppsc->support_aspm = support_aspm;
  131. break;
  132. }
  133. case 1:{
  134. /*Support ASPM. */
  135. bool support_aspm = true;
  136. bool support_backdoor = true;
  137. ppsc->support_aspm = support_aspm;
  138. /*if (priv->oem_id == RT_CID_TOSHIBA &&
  139. !priv->ndis_adapter.amd_l1_patch)
  140. support_backdoor = false; */
  141. ppsc->support_backdoor = support_backdoor;
  142. break;
  143. }
  144. case 2:
  145. /*ASPM value set by chipset. */
  146. if (pcibridge_vendor == PCI_BRIDGE_VENDOR_INTEL) {
  147. bool support_aspm = true;
  148. ppsc->support_aspm = support_aspm;
  149. }
  150. break;
  151. default:
  152. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  153. "switch case not processed\n");
  154. break;
  155. }
  156. /* toshiba aspm issue, toshiba will set aspm selfly
  157. * so we should not set aspm in driver */
  158. pci_read_config_byte(rtlpci->pdev, 0x80, &init_aspm);
  159. if (rtlpriv->rtlhal.hw_type == HARDWARE_TYPE_RTL8192SE &&
  160. init_aspm == 0x43)
  161. ppsc->support_aspm = false;
  162. }
  163. static bool _rtl_pci_platform_switch_device_pci_aspm(
  164. struct ieee80211_hw *hw,
  165. u8 value)
  166. {
  167. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  168. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  169. if (rtlhal->hw_type != HARDWARE_TYPE_RTL8192SE)
  170. value |= 0x40;
  171. pci_write_config_byte(rtlpci->pdev, 0x80, value);
  172. return false;
  173. }
  174. /*When we set 0x01 to enable clk request. Set 0x0 to disable clk req.*/
  175. static void _rtl_pci_switch_clk_req(struct ieee80211_hw *hw, u8 value)
  176. {
  177. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  178. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  179. pci_write_config_byte(rtlpci->pdev, 0x81, value);
  180. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8192SE)
  181. udelay(100);
  182. }
  183. /*Disable RTL8192SE ASPM & Disable Pci Bridge ASPM*/
  184. static void rtl_pci_disable_aspm(struct ieee80211_hw *hw)
  185. {
  186. struct rtl_priv *rtlpriv = rtl_priv(hw);
  187. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  188. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  189. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  190. u8 pcibridge_vendor = pcipriv->ndis_adapter.pcibridge_vendor;
  191. u8 num4bytes = pcipriv->ndis_adapter.num4bytes;
  192. /*Retrieve original configuration settings. */
  193. u8 linkctrl_reg = pcipriv->ndis_adapter.linkctrl_reg;
  194. u16 pcibridge_linkctrlreg = pcipriv->ndis_adapter.
  195. pcibridge_linkctrlreg;
  196. u16 aspmlevel = 0;
  197. u8 tmp_u1b = 0;
  198. if (!ppsc->support_aspm)
  199. return;
  200. if (pcibridge_vendor == PCI_BRIDGE_VENDOR_UNKNOWN) {
  201. RT_TRACE(rtlpriv, COMP_POWER, DBG_TRACE,
  202. "PCI(Bridge) UNKNOWN\n");
  203. return;
  204. }
  205. if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_CLK_REQ) {
  206. RT_CLEAR_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_CLK_REQ);
  207. _rtl_pci_switch_clk_req(hw, 0x0);
  208. }
  209. /*for promising device will in L0 state after an I/O. */
  210. pci_read_config_byte(rtlpci->pdev, 0x80, &tmp_u1b);
  211. /*Set corresponding value. */
  212. aspmlevel |= BIT(0) | BIT(1);
  213. linkctrl_reg &= ~aspmlevel;
  214. pcibridge_linkctrlreg &= ~(BIT(0) | BIT(1));
  215. _rtl_pci_platform_switch_device_pci_aspm(hw, linkctrl_reg);
  216. udelay(50);
  217. /*4 Disable Pci Bridge ASPM */
  218. pci_write_config_byte(rtlpci->pdev, (num4bytes << 2),
  219. pcibridge_linkctrlreg);
  220. udelay(50);
  221. }
  222. /*
  223. *Enable RTL8192SE ASPM & Enable Pci Bridge ASPM for
  224. *power saving We should follow the sequence to enable
  225. *RTL8192SE first then enable Pci Bridge ASPM
  226. *or the system will show bluescreen.
  227. */
  228. static void rtl_pci_enable_aspm(struct ieee80211_hw *hw)
  229. {
  230. struct rtl_priv *rtlpriv = rtl_priv(hw);
  231. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  232. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  233. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  234. u8 pcibridge_vendor = pcipriv->ndis_adapter.pcibridge_vendor;
  235. u8 num4bytes = pcipriv->ndis_adapter.num4bytes;
  236. u16 aspmlevel;
  237. u8 u_pcibridge_aspmsetting;
  238. u8 u_device_aspmsetting;
  239. if (!ppsc->support_aspm)
  240. return;
  241. if (pcibridge_vendor == PCI_BRIDGE_VENDOR_UNKNOWN) {
  242. RT_TRACE(rtlpriv, COMP_POWER, DBG_TRACE,
  243. "PCI(Bridge) UNKNOWN\n");
  244. return;
  245. }
  246. /*4 Enable Pci Bridge ASPM */
  247. u_pcibridge_aspmsetting =
  248. pcipriv->ndis_adapter.pcibridge_linkctrlreg |
  249. rtlpci->const_hostpci_aspm_setting;
  250. if (pcibridge_vendor == PCI_BRIDGE_VENDOR_INTEL)
  251. u_pcibridge_aspmsetting &= ~BIT(0);
  252. pci_write_config_byte(rtlpci->pdev, (num4bytes << 2),
  253. u_pcibridge_aspmsetting);
  254. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  255. "PlatformEnableASPM(): Write reg[%x] = %x\n",
  256. (pcipriv->ndis_adapter.pcibridge_pciehdr_offset + 0x10),
  257. u_pcibridge_aspmsetting);
  258. udelay(50);
  259. /*Get ASPM level (with/without Clock Req) */
  260. aspmlevel = rtlpci->const_devicepci_aspm_setting;
  261. u_device_aspmsetting = pcipriv->ndis_adapter.linkctrl_reg;
  262. /*_rtl_pci_platform_switch_device_pci_aspm(dev,*/
  263. /*(priv->ndis_adapter.linkctrl_reg | ASPMLevel)); */
  264. u_device_aspmsetting |= aspmlevel;
  265. _rtl_pci_platform_switch_device_pci_aspm(hw, u_device_aspmsetting);
  266. if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_CLK_REQ) {
  267. _rtl_pci_switch_clk_req(hw, (ppsc->reg_rfps_level &
  268. RT_RF_OFF_LEVL_CLK_REQ) ? 1 : 0);
  269. RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_CLK_REQ);
  270. }
  271. udelay(100);
  272. }
  273. static bool rtl_pci_get_amd_l1_patch(struct ieee80211_hw *hw)
  274. {
  275. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  276. bool status = false;
  277. u8 offset_e0;
  278. unsigned offset_e4;
  279. pci_write_config_byte(rtlpci->pdev, 0xe0, 0xa0);
  280. pci_read_config_byte(rtlpci->pdev, 0xe0, &offset_e0);
  281. if (offset_e0 == 0xA0) {
  282. pci_read_config_dword(rtlpci->pdev, 0xe4, &offset_e4);
  283. if (offset_e4 & BIT(23))
  284. status = true;
  285. }
  286. return status;
  287. }
  288. static bool rtl_pci_check_buddy_priv(struct ieee80211_hw *hw,
  289. struct rtl_priv **buddy_priv)
  290. {
  291. struct rtl_priv *rtlpriv = rtl_priv(hw);
  292. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  293. bool find_buddy_priv = false;
  294. struct rtl_priv *tpriv = NULL;
  295. struct rtl_pci_priv *tpcipriv = NULL;
  296. if (!list_empty(&rtlpriv->glb_var->glb_priv_list)) {
  297. list_for_each_entry(tpriv, &rtlpriv->glb_var->glb_priv_list,
  298. list) {
  299. if (tpriv) {
  300. tpcipriv = (struct rtl_pci_priv *)tpriv->priv;
  301. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  302. "pcipriv->ndis_adapter.funcnumber %x\n",
  303. pcipriv->ndis_adapter.funcnumber);
  304. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  305. "tpcipriv->ndis_adapter.funcnumber %x\n",
  306. tpcipriv->ndis_adapter.funcnumber);
  307. if ((pcipriv->ndis_adapter.busnumber ==
  308. tpcipriv->ndis_adapter.busnumber) &&
  309. (pcipriv->ndis_adapter.devnumber ==
  310. tpcipriv->ndis_adapter.devnumber) &&
  311. (pcipriv->ndis_adapter.funcnumber !=
  312. tpcipriv->ndis_adapter.funcnumber)) {
  313. find_buddy_priv = true;
  314. break;
  315. }
  316. }
  317. }
  318. }
  319. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  320. "find_buddy_priv %d\n", find_buddy_priv);
  321. if (find_buddy_priv)
  322. *buddy_priv = tpriv;
  323. return find_buddy_priv;
  324. }
  325. static void rtl_pci_get_linkcontrol_field(struct ieee80211_hw *hw)
  326. {
  327. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  328. struct rtl_pci *rtlpci = rtl_pcidev(pcipriv);
  329. u8 capabilityoffset = pcipriv->ndis_adapter.pcibridge_pciehdr_offset;
  330. u8 linkctrl_reg;
  331. u8 num4bbytes;
  332. num4bbytes = (capabilityoffset + 0x10) / 4;
  333. /*Read Link Control Register */
  334. pci_read_config_byte(rtlpci->pdev, (num4bbytes << 2), &linkctrl_reg);
  335. pcipriv->ndis_adapter.pcibridge_linkctrlreg = linkctrl_reg;
  336. }
  337. static void rtl_pci_parse_configuration(struct pci_dev *pdev,
  338. struct ieee80211_hw *hw)
  339. {
  340. struct rtl_priv *rtlpriv = rtl_priv(hw);
  341. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  342. u8 tmp;
  343. u16 linkctrl_reg;
  344. /*Link Control Register */
  345. pcie_capability_read_word(pdev, PCI_EXP_LNKCTL, &linkctrl_reg);
  346. pcipriv->ndis_adapter.linkctrl_reg = (u8)linkctrl_reg;
  347. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE, "Link Control Register =%x\n",
  348. pcipriv->ndis_adapter.linkctrl_reg);
  349. pci_read_config_byte(pdev, 0x98, &tmp);
  350. tmp |= BIT(4);
  351. pci_write_config_byte(pdev, 0x98, tmp);
  352. tmp = 0x17;
  353. pci_write_config_byte(pdev, 0x70f, tmp);
  354. }
  355. static void rtl_pci_init_aspm(struct ieee80211_hw *hw)
  356. {
  357. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  358. _rtl_pci_update_default_setting(hw);
  359. if (ppsc->reg_rfps_level & RT_RF_PS_LEVEL_ALWAYS_ASPM) {
  360. /*Always enable ASPM & Clock Req. */
  361. rtl_pci_enable_aspm(hw);
  362. RT_SET_PS_LEVEL(ppsc, RT_RF_PS_LEVEL_ALWAYS_ASPM);
  363. }
  364. }
  365. static void _rtl_pci_io_handler_init(struct device *dev,
  366. struct ieee80211_hw *hw)
  367. {
  368. struct rtl_priv *rtlpriv = rtl_priv(hw);
  369. rtlpriv->io.dev = dev;
  370. rtlpriv->io.write8_async = pci_write8_async;
  371. rtlpriv->io.write16_async = pci_write16_async;
  372. rtlpriv->io.write32_async = pci_write32_async;
  373. rtlpriv->io.read8_sync = pci_read8_sync;
  374. rtlpriv->io.read16_sync = pci_read16_sync;
  375. rtlpriv->io.read32_sync = pci_read32_sync;
  376. }
  377. static bool _rtl_update_earlymode_info(struct ieee80211_hw *hw,
  378. struct sk_buff *skb, struct rtl_tcb_desc *tcb_desc, u8 tid)
  379. {
  380. struct rtl_priv *rtlpriv = rtl_priv(hw);
  381. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  382. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  383. struct sk_buff *next_skb;
  384. u8 additionlen = FCS_LEN;
  385. /* here open is 4, wep/tkip is 8, aes is 12*/
  386. if (info->control.hw_key)
  387. additionlen += info->control.hw_key->icv_len;
  388. /* The most skb num is 6 */
  389. tcb_desc->empkt_num = 0;
  390. spin_lock_bh(&rtlpriv->locks.waitq_lock);
  391. skb_queue_walk(&rtlpriv->mac80211.skb_waitq[tid], next_skb) {
  392. struct ieee80211_tx_info *next_info;
  393. next_info = IEEE80211_SKB_CB(next_skb);
  394. if (next_info->flags & IEEE80211_TX_CTL_AMPDU) {
  395. tcb_desc->empkt_len[tcb_desc->empkt_num] =
  396. next_skb->len + additionlen;
  397. tcb_desc->empkt_num++;
  398. } else {
  399. break;
  400. }
  401. if (skb_queue_is_last(&rtlpriv->mac80211.skb_waitq[tid],
  402. next_skb))
  403. break;
  404. if (tcb_desc->empkt_num >= rtlhal->max_earlymode_num)
  405. break;
  406. }
  407. spin_unlock_bh(&rtlpriv->locks.waitq_lock);
  408. return true;
  409. }
  410. /* just for early mode now */
  411. static void _rtl_pci_tx_chk_waitq(struct ieee80211_hw *hw)
  412. {
  413. struct rtl_priv *rtlpriv = rtl_priv(hw);
  414. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  415. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  416. struct sk_buff *skb = NULL;
  417. struct ieee80211_tx_info *info = NULL;
  418. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  419. int tid;
  420. if (!rtlpriv->rtlhal.earlymode_enable)
  421. return;
  422. if (rtlpriv->dm.supp_phymode_switch &&
  423. (rtlpriv->easy_concurrent_ctl.switch_in_process ||
  424. (rtlpriv->buddy_priv &&
  425. rtlpriv->buddy_priv->easy_concurrent_ctl.switch_in_process)))
  426. return;
  427. /* we juse use em for BE/BK/VI/VO */
  428. for (tid = 7; tid >= 0; tid--) {
  429. u8 hw_queue = ac_to_hwq[rtl_tid_to_ac(tid)];
  430. struct rtl8192_tx_ring *ring = &rtlpci->tx_ring[hw_queue];
  431. while (!mac->act_scanning &&
  432. rtlpriv->psc.rfpwr_state == ERFON) {
  433. struct rtl_tcb_desc tcb_desc;
  434. memset(&tcb_desc, 0, sizeof(struct rtl_tcb_desc));
  435. spin_lock_bh(&rtlpriv->locks.waitq_lock);
  436. if (!skb_queue_empty(&mac->skb_waitq[tid]) &&
  437. (ring->entries - skb_queue_len(&ring->queue) >
  438. rtlhal->max_earlymode_num)) {
  439. skb = skb_dequeue(&mac->skb_waitq[tid]);
  440. } else {
  441. spin_unlock_bh(&rtlpriv->locks.waitq_lock);
  442. break;
  443. }
  444. spin_unlock_bh(&rtlpriv->locks.waitq_lock);
  445. /* Some macaddr can't do early mode. like
  446. * multicast/broadcast/no_qos data */
  447. info = IEEE80211_SKB_CB(skb);
  448. if (info->flags & IEEE80211_TX_CTL_AMPDU)
  449. _rtl_update_earlymode_info(hw, skb,
  450. &tcb_desc, tid);
  451. rtlpriv->intf_ops->adapter_tx(hw, NULL, skb, &tcb_desc);
  452. }
  453. }
  454. }
  455. static void _rtl_pci_tx_isr(struct ieee80211_hw *hw, int prio)
  456. {
  457. struct rtl_priv *rtlpriv = rtl_priv(hw);
  458. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  459. struct rtl8192_tx_ring *ring = &rtlpci->tx_ring[prio];
  460. while (skb_queue_len(&ring->queue)) {
  461. struct rtl_tx_desc *entry = &ring->desc[ring->idx];
  462. struct sk_buff *skb;
  463. struct ieee80211_tx_info *info;
  464. __le16 fc;
  465. u8 tid;
  466. u8 own = (u8) rtlpriv->cfg->ops->get_desc((u8 *) entry, true,
  467. HW_DESC_OWN);
  468. /*beacon packet will only use the first
  469. *descriptor by defaut, and the own may not
  470. *be cleared by the hardware
  471. */
  472. if (own)
  473. return;
  474. ring->idx = (ring->idx + 1) % ring->entries;
  475. skb = __skb_dequeue(&ring->queue);
  476. pci_unmap_single(rtlpci->pdev,
  477. rtlpriv->cfg->ops->
  478. get_desc((u8 *) entry, true,
  479. HW_DESC_TXBUFF_ADDR),
  480. skb->len, PCI_DMA_TODEVICE);
  481. /* remove early mode header */
  482. if (rtlpriv->rtlhal.earlymode_enable)
  483. skb_pull(skb, EM_HDR_LEN);
  484. RT_TRACE(rtlpriv, (COMP_INTR | COMP_SEND), DBG_TRACE,
  485. "new ring->idx:%d, free: skb_queue_len:%d, free: seq:%x\n",
  486. ring->idx,
  487. skb_queue_len(&ring->queue),
  488. *(u16 *) (skb->data + 22));
  489. if (prio == TXCMD_QUEUE) {
  490. dev_kfree_skb(skb);
  491. goto tx_status_ok;
  492. }
  493. /* for sw LPS, just after NULL skb send out, we can
  494. * sure AP knows we are sleeping, we should not let
  495. * rf sleep
  496. */
  497. fc = rtl_get_fc(skb);
  498. if (ieee80211_is_nullfunc(fc)) {
  499. if (ieee80211_has_pm(fc)) {
  500. rtlpriv->mac80211.offchan_delay = true;
  501. rtlpriv->psc.state_inap = true;
  502. } else {
  503. rtlpriv->psc.state_inap = false;
  504. }
  505. }
  506. if (ieee80211_is_action(fc)) {
  507. struct ieee80211_mgmt *action_frame =
  508. (struct ieee80211_mgmt *)skb->data;
  509. if (action_frame->u.action.u.ht_smps.action ==
  510. WLAN_HT_ACTION_SMPS) {
  511. dev_kfree_skb(skb);
  512. goto tx_status_ok;
  513. }
  514. }
  515. /* update tid tx pkt num */
  516. tid = rtl_get_tid(skb);
  517. if (tid <= 7)
  518. rtlpriv->link_info.tidtx_inperiod[tid]++;
  519. info = IEEE80211_SKB_CB(skb);
  520. ieee80211_tx_info_clear_status(info);
  521. info->flags |= IEEE80211_TX_STAT_ACK;
  522. /*info->status.rates[0].count = 1; */
  523. ieee80211_tx_status_irqsafe(hw, skb);
  524. if ((ring->entries - skb_queue_len(&ring->queue))
  525. == 2) {
  526. RT_TRACE(rtlpriv, COMP_ERR, DBG_LOUD,
  527. "more desc left, wake skb_queue@%d, ring->idx = %d, skb_queue_len = 0x%d\n",
  528. prio, ring->idx,
  529. skb_queue_len(&ring->queue));
  530. ieee80211_wake_queue(hw,
  531. skb_get_queue_mapping
  532. (skb));
  533. }
  534. tx_status_ok:
  535. skb = NULL;
  536. }
  537. if (((rtlpriv->link_info.num_rx_inperiod +
  538. rtlpriv->link_info.num_tx_inperiod) > 8) ||
  539. (rtlpriv->link_info.num_rx_inperiod > 2)) {
  540. rtlpriv->enter_ps = false;
  541. schedule_work(&rtlpriv->works.lps_change_work);
  542. }
  543. }
  544. static void _rtl_receive_one(struct ieee80211_hw *hw, struct sk_buff *skb,
  545. struct ieee80211_rx_status rx_status)
  546. {
  547. struct rtl_priv *rtlpriv = rtl_priv(hw);
  548. struct ieee80211_hdr *hdr = rtl_get_hdr(skb);
  549. __le16 fc = rtl_get_fc(skb);
  550. bool unicast = false;
  551. struct sk_buff *uskb = NULL;
  552. u8 *pdata;
  553. memcpy(IEEE80211_SKB_RXCB(skb), &rx_status, sizeof(rx_status));
  554. if (is_broadcast_ether_addr(hdr->addr1)) {
  555. ;/*TODO*/
  556. } else if (is_multicast_ether_addr(hdr->addr1)) {
  557. ;/*TODO*/
  558. } else {
  559. unicast = true;
  560. rtlpriv->stats.rxbytesunicast += skb->len;
  561. }
  562. rtl_is_special_data(hw, skb, false);
  563. if (ieee80211_is_data(fc)) {
  564. rtlpriv->cfg->ops->led_control(hw, LED_CTL_RX);
  565. if (unicast)
  566. rtlpriv->link_info.num_rx_inperiod++;
  567. }
  568. /* static bcn for roaming */
  569. rtl_beacon_statistic(hw, skb);
  570. rtl_p2p_info(hw, (void *)skb->data, skb->len);
  571. /* for sw lps */
  572. rtl_swlps_beacon(hw, (void *)skb->data, skb->len);
  573. rtl_recognize_peer(hw, (void *)skb->data, skb->len);
  574. if ((rtlpriv->mac80211.opmode == NL80211_IFTYPE_AP) &&
  575. (rtlpriv->rtlhal.current_bandtype == BAND_ON_2_4G) &&
  576. (ieee80211_is_beacon(fc) || ieee80211_is_probe_resp(fc)))
  577. return;
  578. if (unlikely(!rtl_action_proc(hw, skb, false)))
  579. return;
  580. uskb = dev_alloc_skb(skb->len + 128);
  581. if (!uskb)
  582. return; /* exit if allocation failed */
  583. memcpy(IEEE80211_SKB_RXCB(uskb), &rx_status, sizeof(rx_status));
  584. pdata = (u8 *)skb_put(uskb, skb->len);
  585. memcpy(pdata, skb->data, skb->len);
  586. ieee80211_rx_irqsafe(hw, uskb);
  587. }
  588. static void _rtl_pci_rx_interrupt(struct ieee80211_hw *hw)
  589. {
  590. struct rtl_priv *rtlpriv = rtl_priv(hw);
  591. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  592. int rx_queue_idx = RTL_PCI_RX_MPDU_QUEUE;
  593. struct ieee80211_rx_status rx_status = { 0 };
  594. unsigned int count = rtlpci->rxringcount;
  595. u8 own;
  596. u8 tmp_one;
  597. u32 bufferaddress;
  598. struct rtl_stats stats = {
  599. .signal = 0,
  600. .noise = -98,
  601. .rate = 0,
  602. };
  603. int index = rtlpci->rx_ring[rx_queue_idx].idx;
  604. /*RX NORMAL PKT */
  605. while (count--) {
  606. /*rx descriptor */
  607. struct rtl_rx_desc *pdesc = &rtlpci->rx_ring[rx_queue_idx].desc[
  608. index];
  609. /*rx pkt */
  610. struct sk_buff *skb = rtlpci->rx_ring[rx_queue_idx].rx_buf[
  611. index];
  612. struct sk_buff *new_skb = NULL;
  613. own = (u8) rtlpriv->cfg->ops->get_desc((u8 *) pdesc,
  614. false, HW_DESC_OWN);
  615. /*wait data to be filled by hardware */
  616. if (own)
  617. break;
  618. rtlpriv->cfg->ops->query_rx_desc(hw, &stats,
  619. &rx_status,
  620. (u8 *) pdesc, skb);
  621. if (stats.crc || stats.hwerror)
  622. goto done;
  623. new_skb = dev_alloc_skb(rtlpci->rxbuffersize);
  624. if (unlikely(!new_skb)) {
  625. RT_TRACE(rtlpriv, (COMP_INTR | COMP_RECV), DBG_DMESG,
  626. "can't alloc skb for rx\n");
  627. goto done;
  628. }
  629. kmemleak_not_leak(new_skb);
  630. pci_unmap_single(rtlpci->pdev,
  631. *((dma_addr_t *) skb->cb),
  632. rtlpci->rxbuffersize,
  633. PCI_DMA_FROMDEVICE);
  634. skb_put(skb, rtlpriv->cfg->ops->get_desc((u8 *) pdesc, false,
  635. HW_DESC_RXPKT_LEN));
  636. skb_reserve(skb, stats.rx_drvinfo_size + stats.rx_bufshift);
  637. /*
  638. * NOTICE This can not be use for mac80211,
  639. * this is done in mac80211 code,
  640. * if you done here sec DHCP will fail
  641. * skb_trim(skb, skb->len - 4);
  642. */
  643. _rtl_receive_one(hw, skb, rx_status);
  644. if (((rtlpriv->link_info.num_rx_inperiod +
  645. rtlpriv->link_info.num_tx_inperiod) > 8) ||
  646. (rtlpriv->link_info.num_rx_inperiod > 2)) {
  647. rtlpriv->enter_ps = false;
  648. schedule_work(&rtlpriv->works.lps_change_work);
  649. }
  650. dev_kfree_skb_any(skb);
  651. skb = new_skb;
  652. rtlpci->rx_ring[rx_queue_idx].rx_buf[index] = skb;
  653. *((dma_addr_t *) skb->cb) =
  654. pci_map_single(rtlpci->pdev, skb_tail_pointer(skb),
  655. rtlpci->rxbuffersize,
  656. PCI_DMA_FROMDEVICE);
  657. done:
  658. bufferaddress = (*((dma_addr_t *)skb->cb));
  659. if (pci_dma_mapping_error(rtlpci->pdev, bufferaddress))
  660. return;
  661. tmp_one = 1;
  662. rtlpriv->cfg->ops->set_desc((u8 *) pdesc, false,
  663. HW_DESC_RXBUFF_ADDR,
  664. (u8 *)&bufferaddress);
  665. rtlpriv->cfg->ops->set_desc((u8 *)pdesc, false,
  666. HW_DESC_RXPKT_LEN,
  667. (u8 *)&rtlpci->rxbuffersize);
  668. if (index == rtlpci->rxringcount - 1)
  669. rtlpriv->cfg->ops->set_desc((u8 *)pdesc, false,
  670. HW_DESC_RXERO,
  671. &tmp_one);
  672. rtlpriv->cfg->ops->set_desc((u8 *)pdesc, false, HW_DESC_RXOWN,
  673. &tmp_one);
  674. index = (index + 1) % rtlpci->rxringcount;
  675. }
  676. rtlpci->rx_ring[rx_queue_idx].idx = index;
  677. }
  678. static irqreturn_t _rtl_pci_interrupt(int irq, void *dev_id)
  679. {
  680. struct ieee80211_hw *hw = dev_id;
  681. struct rtl_priv *rtlpriv = rtl_priv(hw);
  682. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  683. unsigned long flags;
  684. u32 inta = 0;
  685. u32 intb = 0;
  686. irqreturn_t ret = IRQ_HANDLED;
  687. spin_lock_irqsave(&rtlpriv->locks.irq_th_lock, flags);
  688. /*read ISR: 4/8bytes */
  689. rtlpriv->cfg->ops->interrupt_recognized(hw, &inta, &intb);
  690. /*Shared IRQ or HW disappared */
  691. if (!inta || inta == 0xffff) {
  692. ret = IRQ_NONE;
  693. goto done;
  694. }
  695. /*<1> beacon related */
  696. if (inta & rtlpriv->cfg->maps[RTL_IMR_TBDOK]) {
  697. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  698. "beacon ok interrupt!\n");
  699. }
  700. if (unlikely(inta & rtlpriv->cfg->maps[RTL_IMR_TBDER])) {
  701. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  702. "beacon err interrupt!\n");
  703. }
  704. if (inta & rtlpriv->cfg->maps[RTL_IMR_BDOK]) {
  705. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE, "beacon interrupt!\n");
  706. }
  707. if (inta & rtlpriv->cfg->maps[RTL_IMR_BCNINT]) {
  708. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  709. "prepare beacon for interrupt!\n");
  710. tasklet_schedule(&rtlpriv->works.irq_prepare_bcn_tasklet);
  711. }
  712. /*<3> Tx related */
  713. if (unlikely(inta & rtlpriv->cfg->maps[RTL_IMR_TXFOVW]))
  714. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING, "IMR_TXFOVW!\n");
  715. if (inta & rtlpriv->cfg->maps[RTL_IMR_MGNTDOK]) {
  716. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  717. "Manage ok interrupt!\n");
  718. _rtl_pci_tx_isr(hw, MGNT_QUEUE);
  719. }
  720. if (inta & rtlpriv->cfg->maps[RTL_IMR_HIGHDOK]) {
  721. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  722. "HIGH_QUEUE ok interrupt!\n");
  723. _rtl_pci_tx_isr(hw, HIGH_QUEUE);
  724. }
  725. if (inta & rtlpriv->cfg->maps[RTL_IMR_BKDOK]) {
  726. rtlpriv->link_info.num_tx_inperiod++;
  727. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  728. "BK Tx OK interrupt!\n");
  729. _rtl_pci_tx_isr(hw, BK_QUEUE);
  730. }
  731. if (inta & rtlpriv->cfg->maps[RTL_IMR_BEDOK]) {
  732. rtlpriv->link_info.num_tx_inperiod++;
  733. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  734. "BE TX OK interrupt!\n");
  735. _rtl_pci_tx_isr(hw, BE_QUEUE);
  736. }
  737. if (inta & rtlpriv->cfg->maps[RTL_IMR_VIDOK]) {
  738. rtlpriv->link_info.num_tx_inperiod++;
  739. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  740. "VI TX OK interrupt!\n");
  741. _rtl_pci_tx_isr(hw, VI_QUEUE);
  742. }
  743. if (inta & rtlpriv->cfg->maps[RTL_IMR_VODOK]) {
  744. rtlpriv->link_info.num_tx_inperiod++;
  745. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  746. "Vo TX OK interrupt!\n");
  747. _rtl_pci_tx_isr(hw, VO_QUEUE);
  748. }
  749. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8192SE) {
  750. if (inta & rtlpriv->cfg->maps[RTL_IMR_COMDOK]) {
  751. rtlpriv->link_info.num_tx_inperiod++;
  752. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  753. "CMD TX OK interrupt!\n");
  754. _rtl_pci_tx_isr(hw, TXCMD_QUEUE);
  755. }
  756. }
  757. /*<2> Rx related */
  758. if (inta & rtlpriv->cfg->maps[RTL_IMR_ROK]) {
  759. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE, "Rx ok interrupt!\n");
  760. _rtl_pci_rx_interrupt(hw);
  761. }
  762. if (unlikely(inta & rtlpriv->cfg->maps[RTL_IMR_RDU])) {
  763. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  764. "rx descriptor unavailable!\n");
  765. _rtl_pci_rx_interrupt(hw);
  766. }
  767. if (unlikely(inta & rtlpriv->cfg->maps[RTL_IMR_RXFOVW])) {
  768. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING, "rx overflow !\n");
  769. _rtl_pci_rx_interrupt(hw);
  770. }
  771. /*fw related*/
  772. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8723AE) {
  773. if (inta & rtlpriv->cfg->maps[RTL_IMR_C2HCMD]) {
  774. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  775. "firmware interrupt!\n");
  776. queue_delayed_work(rtlpriv->works.rtl_wq,
  777. &rtlpriv->works.fwevt_wq, 0);
  778. }
  779. }
  780. if (rtlpriv->rtlhal.earlymode_enable)
  781. tasklet_schedule(&rtlpriv->works.irq_tasklet);
  782. done:
  783. spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock, flags);
  784. return ret;
  785. }
  786. static void _rtl_pci_irq_tasklet(struct ieee80211_hw *hw)
  787. {
  788. _rtl_pci_tx_chk_waitq(hw);
  789. }
  790. static void _rtl_pci_prepare_bcn_tasklet(struct ieee80211_hw *hw)
  791. {
  792. struct rtl_priv *rtlpriv = rtl_priv(hw);
  793. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  794. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  795. struct rtl8192_tx_ring *ring = NULL;
  796. struct ieee80211_hdr *hdr = NULL;
  797. struct ieee80211_tx_info *info = NULL;
  798. struct sk_buff *pskb = NULL;
  799. struct rtl_tx_desc *pdesc = NULL;
  800. struct rtl_tcb_desc tcb_desc;
  801. u8 temp_one = 1;
  802. memset(&tcb_desc, 0, sizeof(struct rtl_tcb_desc));
  803. ring = &rtlpci->tx_ring[BEACON_QUEUE];
  804. pskb = __skb_dequeue(&ring->queue);
  805. if (pskb) {
  806. struct rtl_tx_desc *entry = &ring->desc[ring->idx];
  807. pci_unmap_single(rtlpci->pdev, rtlpriv->cfg->ops->get_desc(
  808. (u8 *) entry, true, HW_DESC_TXBUFF_ADDR),
  809. pskb->len, PCI_DMA_TODEVICE);
  810. kfree_skb(pskb);
  811. }
  812. /*NB: the beacon data buffer must be 32-bit aligned. */
  813. pskb = ieee80211_beacon_get(hw, mac->vif);
  814. if (pskb == NULL)
  815. return;
  816. hdr = rtl_get_hdr(pskb);
  817. info = IEEE80211_SKB_CB(pskb);
  818. pdesc = &ring->desc[0];
  819. rtlpriv->cfg->ops->fill_tx_desc(hw, hdr, (u8 *) pdesc,
  820. info, NULL, pskb, BEACON_QUEUE, &tcb_desc);
  821. __skb_queue_tail(&ring->queue, pskb);
  822. rtlpriv->cfg->ops->set_desc((u8 *) pdesc, true, HW_DESC_OWN,
  823. &temp_one);
  824. return;
  825. }
  826. static void rtl_lps_change_work_callback(struct work_struct *work)
  827. {
  828. struct rtl_works *rtlworks =
  829. container_of(work, struct rtl_works, lps_change_work);
  830. struct ieee80211_hw *hw = rtlworks->hw;
  831. struct rtl_priv *rtlpriv = rtl_priv(hw);
  832. if (rtlpriv->enter_ps)
  833. rtl_lps_enter(hw);
  834. else
  835. rtl_lps_leave(hw);
  836. }
  837. static void _rtl_pci_init_trx_var(struct ieee80211_hw *hw)
  838. {
  839. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  840. u8 i;
  841. for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++)
  842. rtlpci->txringcount[i] = RT_TXDESC_NUM;
  843. /*
  844. *we just alloc 2 desc for beacon queue,
  845. *because we just need first desc in hw beacon.
  846. */
  847. rtlpci->txringcount[BEACON_QUEUE] = 2;
  848. /*
  849. *BE queue need more descriptor for performance
  850. *consideration or, No more tx desc will happen,
  851. *and may cause mac80211 mem leakage.
  852. */
  853. rtlpci->txringcount[BE_QUEUE] = RT_TXDESC_NUM_BE_QUEUE;
  854. rtlpci->rxbuffersize = 9100; /*2048/1024; */
  855. rtlpci->rxringcount = RTL_PCI_MAX_RX_COUNT; /*64; */
  856. }
  857. static void _rtl_pci_init_struct(struct ieee80211_hw *hw,
  858. struct pci_dev *pdev)
  859. {
  860. struct rtl_priv *rtlpriv = rtl_priv(hw);
  861. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  862. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  863. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  864. rtlpci->up_first_time = true;
  865. rtlpci->being_init_adapter = false;
  866. rtlhal->hw = hw;
  867. rtlpci->pdev = pdev;
  868. /*Tx/Rx related var */
  869. _rtl_pci_init_trx_var(hw);
  870. /*IBSS*/ mac->beacon_interval = 100;
  871. /*AMPDU*/
  872. mac->min_space_cfg = 0;
  873. mac->max_mss_density = 0;
  874. /*set sane AMPDU defaults */
  875. mac->current_ampdu_density = 7;
  876. mac->current_ampdu_factor = 3;
  877. /*QOS*/
  878. rtlpci->acm_method = eAcmWay2_SW;
  879. /*task */
  880. tasklet_init(&rtlpriv->works.irq_tasklet,
  881. (void (*)(unsigned long))_rtl_pci_irq_tasklet,
  882. (unsigned long)hw);
  883. tasklet_init(&rtlpriv->works.irq_prepare_bcn_tasklet,
  884. (void (*)(unsigned long))_rtl_pci_prepare_bcn_tasklet,
  885. (unsigned long)hw);
  886. INIT_WORK(&rtlpriv->works.lps_change_work,
  887. rtl_lps_change_work_callback);
  888. }
  889. static int _rtl_pci_init_tx_ring(struct ieee80211_hw *hw,
  890. unsigned int prio, unsigned int entries)
  891. {
  892. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  893. struct rtl_priv *rtlpriv = rtl_priv(hw);
  894. struct rtl_tx_desc *ring;
  895. dma_addr_t dma;
  896. u32 nextdescaddress;
  897. int i;
  898. ring = pci_alloc_consistent(rtlpci->pdev,
  899. sizeof(*ring) * entries, &dma);
  900. if (!ring || (unsigned long)ring & 0xFF) {
  901. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  902. "Cannot allocate TX ring (prio = %d)\n", prio);
  903. return -ENOMEM;
  904. }
  905. memset(ring, 0, sizeof(*ring) * entries);
  906. rtlpci->tx_ring[prio].desc = ring;
  907. rtlpci->tx_ring[prio].dma = dma;
  908. rtlpci->tx_ring[prio].idx = 0;
  909. rtlpci->tx_ring[prio].entries = entries;
  910. skb_queue_head_init(&rtlpci->tx_ring[prio].queue);
  911. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "queue:%d, ring_addr:%p\n",
  912. prio, ring);
  913. for (i = 0; i < entries; i++) {
  914. nextdescaddress = (u32) dma +
  915. ((i + 1) % entries) *
  916. sizeof(*ring);
  917. rtlpriv->cfg->ops->set_desc((u8 *)&(ring[i]),
  918. true, HW_DESC_TX_NEXTDESC_ADDR,
  919. (u8 *)&nextdescaddress);
  920. }
  921. return 0;
  922. }
  923. static int _rtl_pci_init_rx_ring(struct ieee80211_hw *hw)
  924. {
  925. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  926. struct rtl_priv *rtlpriv = rtl_priv(hw);
  927. struct rtl_rx_desc *entry = NULL;
  928. int i, rx_queue_idx;
  929. u8 tmp_one = 1;
  930. /*
  931. *rx_queue_idx 0:RX_MPDU_QUEUE
  932. *rx_queue_idx 1:RX_CMD_QUEUE
  933. */
  934. for (rx_queue_idx = 0; rx_queue_idx < RTL_PCI_MAX_RX_QUEUE;
  935. rx_queue_idx++) {
  936. rtlpci->rx_ring[rx_queue_idx].desc =
  937. pci_alloc_consistent(rtlpci->pdev,
  938. sizeof(*rtlpci->rx_ring[rx_queue_idx].
  939. desc) * rtlpci->rxringcount,
  940. &rtlpci->rx_ring[rx_queue_idx].dma);
  941. if (!rtlpci->rx_ring[rx_queue_idx].desc ||
  942. (unsigned long)rtlpci->rx_ring[rx_queue_idx].desc & 0xFF) {
  943. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  944. "Cannot allocate RX ring\n");
  945. return -ENOMEM;
  946. }
  947. memset(rtlpci->rx_ring[rx_queue_idx].desc, 0,
  948. sizeof(*rtlpci->rx_ring[rx_queue_idx].desc) *
  949. rtlpci->rxringcount);
  950. rtlpci->rx_ring[rx_queue_idx].idx = 0;
  951. /* If amsdu_8k is disabled, set buffersize to 4096. This
  952. * change will reduce memory fragmentation.
  953. */
  954. if (rtlpci->rxbuffersize > 4096 &&
  955. rtlpriv->rtlhal.disable_amsdu_8k)
  956. rtlpci->rxbuffersize = 4096;
  957. for (i = 0; i < rtlpci->rxringcount; i++) {
  958. struct sk_buff *skb =
  959. dev_alloc_skb(rtlpci->rxbuffersize);
  960. u32 bufferaddress;
  961. if (!skb)
  962. return 0;
  963. kmemleak_not_leak(skb);
  964. entry = &rtlpci->rx_ring[rx_queue_idx].desc[i];
  965. /*skb->dev = dev; */
  966. rtlpci->rx_ring[rx_queue_idx].rx_buf[i] = skb;
  967. /*
  968. *just set skb->cb to mapping addr
  969. *for pci_unmap_single use
  970. */
  971. *((dma_addr_t *) skb->cb) =
  972. pci_map_single(rtlpci->pdev, skb_tail_pointer(skb),
  973. rtlpci->rxbuffersize,
  974. PCI_DMA_FROMDEVICE);
  975. bufferaddress = (*((dma_addr_t *)skb->cb));
  976. if (pci_dma_mapping_error(rtlpci->pdev, bufferaddress)) {
  977. dev_kfree_skb_any(skb);
  978. return 1;
  979. }
  980. rtlpriv->cfg->ops->set_desc((u8 *)entry, false,
  981. HW_DESC_RXBUFF_ADDR,
  982. (u8 *)&bufferaddress);
  983. rtlpriv->cfg->ops->set_desc((u8 *)entry, false,
  984. HW_DESC_RXPKT_LEN,
  985. (u8 *)&rtlpci->
  986. rxbuffersize);
  987. rtlpriv->cfg->ops->set_desc((u8 *) entry, false,
  988. HW_DESC_RXOWN,
  989. &tmp_one);
  990. }
  991. rtlpriv->cfg->ops->set_desc((u8 *) entry, false,
  992. HW_DESC_RXERO, &tmp_one);
  993. }
  994. return 0;
  995. }
  996. static void _rtl_pci_free_tx_ring(struct ieee80211_hw *hw,
  997. unsigned int prio)
  998. {
  999. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1000. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1001. struct rtl8192_tx_ring *ring = &rtlpci->tx_ring[prio];
  1002. while (skb_queue_len(&ring->queue)) {
  1003. struct rtl_tx_desc *entry = &ring->desc[ring->idx];
  1004. struct sk_buff *skb = __skb_dequeue(&ring->queue);
  1005. pci_unmap_single(rtlpci->pdev,
  1006. rtlpriv->cfg->
  1007. ops->get_desc((u8 *) entry, true,
  1008. HW_DESC_TXBUFF_ADDR),
  1009. skb->len, PCI_DMA_TODEVICE);
  1010. kfree_skb(skb);
  1011. ring->idx = (ring->idx + 1) % ring->entries;
  1012. }
  1013. if (ring->desc) {
  1014. pci_free_consistent(rtlpci->pdev,
  1015. sizeof(*ring->desc) * ring->entries,
  1016. ring->desc, ring->dma);
  1017. ring->desc = NULL;
  1018. }
  1019. }
  1020. static void _rtl_pci_free_rx_ring(struct rtl_pci *rtlpci)
  1021. {
  1022. int i, rx_queue_idx;
  1023. /*rx_queue_idx 0:RX_MPDU_QUEUE */
  1024. /*rx_queue_idx 1:RX_CMD_QUEUE */
  1025. for (rx_queue_idx = 0; rx_queue_idx < RTL_PCI_MAX_RX_QUEUE;
  1026. rx_queue_idx++) {
  1027. for (i = 0; i < rtlpci->rxringcount; i++) {
  1028. struct sk_buff *skb =
  1029. rtlpci->rx_ring[rx_queue_idx].rx_buf[i];
  1030. if (!skb)
  1031. continue;
  1032. pci_unmap_single(rtlpci->pdev,
  1033. *((dma_addr_t *) skb->cb),
  1034. rtlpci->rxbuffersize,
  1035. PCI_DMA_FROMDEVICE);
  1036. kfree_skb(skb);
  1037. }
  1038. if (rtlpci->rx_ring[rx_queue_idx].desc) {
  1039. pci_free_consistent(rtlpci->pdev,
  1040. sizeof(*rtlpci->rx_ring[rx_queue_idx].
  1041. desc) * rtlpci->rxringcount,
  1042. rtlpci->rx_ring[rx_queue_idx].desc,
  1043. rtlpci->rx_ring[rx_queue_idx].dma);
  1044. rtlpci->rx_ring[rx_queue_idx].desc = NULL;
  1045. }
  1046. }
  1047. }
  1048. static int _rtl_pci_init_trx_ring(struct ieee80211_hw *hw)
  1049. {
  1050. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1051. int ret;
  1052. int i;
  1053. ret = _rtl_pci_init_rx_ring(hw);
  1054. if (ret)
  1055. return ret;
  1056. for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++) {
  1057. ret = _rtl_pci_init_tx_ring(hw, i,
  1058. rtlpci->txringcount[i]);
  1059. if (ret)
  1060. goto err_free_rings;
  1061. }
  1062. return 0;
  1063. err_free_rings:
  1064. _rtl_pci_free_rx_ring(rtlpci);
  1065. for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++)
  1066. if (rtlpci->tx_ring[i].desc)
  1067. _rtl_pci_free_tx_ring(hw, i);
  1068. return 1;
  1069. }
  1070. static int _rtl_pci_deinit_trx_ring(struct ieee80211_hw *hw)
  1071. {
  1072. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1073. u32 i;
  1074. /*free rx rings */
  1075. _rtl_pci_free_rx_ring(rtlpci);
  1076. /*free tx rings */
  1077. for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++)
  1078. _rtl_pci_free_tx_ring(hw, i);
  1079. return 0;
  1080. }
  1081. int rtl_pci_reset_trx_ring(struct ieee80211_hw *hw)
  1082. {
  1083. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1084. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1085. int i, rx_queue_idx;
  1086. unsigned long flags;
  1087. u8 tmp_one = 1;
  1088. /*rx_queue_idx 0:RX_MPDU_QUEUE */
  1089. /*rx_queue_idx 1:RX_CMD_QUEUE */
  1090. for (rx_queue_idx = 0; rx_queue_idx < RTL_PCI_MAX_RX_QUEUE;
  1091. rx_queue_idx++) {
  1092. /*
  1093. *force the rx_ring[RX_MPDU_QUEUE/
  1094. *RX_CMD_QUEUE].idx to the first one
  1095. */
  1096. if (rtlpci->rx_ring[rx_queue_idx].desc) {
  1097. struct rtl_rx_desc *entry = NULL;
  1098. for (i = 0; i < rtlpci->rxringcount; i++) {
  1099. entry = &rtlpci->rx_ring[rx_queue_idx].desc[i];
  1100. rtlpriv->cfg->ops->set_desc((u8 *) entry,
  1101. false,
  1102. HW_DESC_RXOWN,
  1103. &tmp_one);
  1104. }
  1105. rtlpci->rx_ring[rx_queue_idx].idx = 0;
  1106. }
  1107. }
  1108. /*
  1109. *after reset, release previous pending packet,
  1110. *and force the tx idx to the first one
  1111. */
  1112. for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++) {
  1113. if (rtlpci->tx_ring[i].desc) {
  1114. struct rtl8192_tx_ring *ring = &rtlpci->tx_ring[i];
  1115. while (skb_queue_len(&ring->queue)) {
  1116. struct rtl_tx_desc *entry;
  1117. struct sk_buff *skb;
  1118. spin_lock_irqsave(&rtlpriv->locks.irq_th_lock,
  1119. flags);
  1120. entry = &ring->desc[ring->idx];
  1121. skb = __skb_dequeue(&ring->queue);
  1122. pci_unmap_single(rtlpci->pdev,
  1123. rtlpriv->cfg->ops->
  1124. get_desc((u8 *)
  1125. entry,
  1126. true,
  1127. HW_DESC_TXBUFF_ADDR),
  1128. skb->len, PCI_DMA_TODEVICE);
  1129. ring->idx = (ring->idx + 1) % ring->entries;
  1130. spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock,
  1131. flags);
  1132. kfree_skb(skb);
  1133. }
  1134. ring->idx = 0;
  1135. }
  1136. }
  1137. return 0;
  1138. }
  1139. static bool rtl_pci_tx_chk_waitq_insert(struct ieee80211_hw *hw,
  1140. struct ieee80211_sta *sta,
  1141. struct sk_buff *skb)
  1142. {
  1143. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1144. struct rtl_sta_info *sta_entry = NULL;
  1145. u8 tid = rtl_get_tid(skb);
  1146. __le16 fc = rtl_get_fc(skb);
  1147. if (!sta)
  1148. return false;
  1149. sta_entry = (struct rtl_sta_info *)sta->drv_priv;
  1150. if (!rtlpriv->rtlhal.earlymode_enable)
  1151. return false;
  1152. if (ieee80211_is_nullfunc(fc))
  1153. return false;
  1154. if (ieee80211_is_qos_nullfunc(fc))
  1155. return false;
  1156. if (ieee80211_is_pspoll(fc))
  1157. return false;
  1158. if (sta_entry->tids[tid].agg.agg_state != RTL_AGG_OPERATIONAL)
  1159. return false;
  1160. if (_rtl_mac_to_hwqueue(hw, skb) > VO_QUEUE)
  1161. return false;
  1162. if (tid > 7)
  1163. return false;
  1164. /* maybe every tid should be checked */
  1165. if (!rtlpriv->link_info.higher_busytxtraffic[tid])
  1166. return false;
  1167. spin_lock_bh(&rtlpriv->locks.waitq_lock);
  1168. skb_queue_tail(&rtlpriv->mac80211.skb_waitq[tid], skb);
  1169. spin_unlock_bh(&rtlpriv->locks.waitq_lock);
  1170. return true;
  1171. }
  1172. static int rtl_pci_tx(struct ieee80211_hw *hw,
  1173. struct ieee80211_sta *sta,
  1174. struct sk_buff *skb,
  1175. struct rtl_tcb_desc *ptcb_desc)
  1176. {
  1177. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1178. struct rtl_sta_info *sta_entry = NULL;
  1179. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1180. struct rtl8192_tx_ring *ring;
  1181. struct rtl_tx_desc *pdesc;
  1182. u8 idx;
  1183. u8 hw_queue = _rtl_mac_to_hwqueue(hw, skb);
  1184. unsigned long flags;
  1185. struct ieee80211_hdr *hdr = rtl_get_hdr(skb);
  1186. __le16 fc = rtl_get_fc(skb);
  1187. u8 *pda_addr = hdr->addr1;
  1188. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1189. /*ssn */
  1190. u8 tid = 0;
  1191. u16 seq_number = 0;
  1192. u8 own;
  1193. u8 temp_one = 1;
  1194. if (ieee80211_is_mgmt(fc))
  1195. rtl_tx_mgmt_proc(hw, skb);
  1196. if (rtlpriv->psc.sw_ps_enabled) {
  1197. if (ieee80211_is_data(fc) && !ieee80211_is_nullfunc(fc) &&
  1198. !ieee80211_has_pm(fc))
  1199. hdr->frame_control |= cpu_to_le16(IEEE80211_FCTL_PM);
  1200. }
  1201. rtl_action_proc(hw, skb, true);
  1202. if (is_multicast_ether_addr(pda_addr))
  1203. rtlpriv->stats.txbytesmulticast += skb->len;
  1204. else if (is_broadcast_ether_addr(pda_addr))
  1205. rtlpriv->stats.txbytesbroadcast += skb->len;
  1206. else
  1207. rtlpriv->stats.txbytesunicast += skb->len;
  1208. spin_lock_irqsave(&rtlpriv->locks.irq_th_lock, flags);
  1209. ring = &rtlpci->tx_ring[hw_queue];
  1210. if (hw_queue != BEACON_QUEUE)
  1211. idx = (ring->idx + skb_queue_len(&ring->queue)) %
  1212. ring->entries;
  1213. else
  1214. idx = 0;
  1215. pdesc = &ring->desc[idx];
  1216. own = (u8) rtlpriv->cfg->ops->get_desc((u8 *) pdesc,
  1217. true, HW_DESC_OWN);
  1218. if ((own == 1) && (hw_queue != BEACON_QUEUE)) {
  1219. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  1220. "No more TX desc@%d, ring->idx = %d, idx = %d, skb_queue_len = 0x%d\n",
  1221. hw_queue, ring->idx, idx,
  1222. skb_queue_len(&ring->queue));
  1223. spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock, flags);
  1224. return skb->len;
  1225. }
  1226. if (ieee80211_is_data_qos(fc)) {
  1227. tid = rtl_get_tid(skb);
  1228. if (sta) {
  1229. sta_entry = (struct rtl_sta_info *)sta->drv_priv;
  1230. seq_number = (le16_to_cpu(hdr->seq_ctrl) &
  1231. IEEE80211_SCTL_SEQ) >> 4;
  1232. seq_number += 1;
  1233. if (!ieee80211_has_morefrags(hdr->frame_control))
  1234. sta_entry->tids[tid].seq_number = seq_number;
  1235. }
  1236. }
  1237. if (ieee80211_is_data(fc))
  1238. rtlpriv->cfg->ops->led_control(hw, LED_CTL_TX);
  1239. rtlpriv->cfg->ops->fill_tx_desc(hw, hdr, (u8 *)pdesc,
  1240. info, sta, skb, hw_queue, ptcb_desc);
  1241. __skb_queue_tail(&ring->queue, skb);
  1242. rtlpriv->cfg->ops->set_desc((u8 *)pdesc, true,
  1243. HW_DESC_OWN, &temp_one);
  1244. if ((ring->entries - skb_queue_len(&ring->queue)) < 2 &&
  1245. hw_queue != BEACON_QUEUE) {
  1246. RT_TRACE(rtlpriv, COMP_ERR, DBG_LOUD,
  1247. "less desc left, stop skb_queue@%d, ring->idx = %d, idx = %d, skb_queue_len = 0x%d\n",
  1248. hw_queue, ring->idx, idx,
  1249. skb_queue_len(&ring->queue));
  1250. ieee80211_stop_queue(hw, skb_get_queue_mapping(skb));
  1251. }
  1252. spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock, flags);
  1253. rtlpriv->cfg->ops->tx_polling(hw, hw_queue);
  1254. return 0;
  1255. }
  1256. static void rtl_pci_flush(struct ieee80211_hw *hw, bool drop)
  1257. {
  1258. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1259. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  1260. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1261. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1262. u16 i = 0;
  1263. int queue_id;
  1264. struct rtl8192_tx_ring *ring;
  1265. if (mac->skip_scan)
  1266. return;
  1267. for (queue_id = RTL_PCI_MAX_TX_QUEUE_COUNT - 1; queue_id >= 0;) {
  1268. u32 queue_len;
  1269. ring = &pcipriv->dev.tx_ring[queue_id];
  1270. queue_len = skb_queue_len(&ring->queue);
  1271. if (queue_len == 0 || queue_id == BEACON_QUEUE ||
  1272. queue_id == TXCMD_QUEUE) {
  1273. queue_id--;
  1274. continue;
  1275. } else {
  1276. msleep(20);
  1277. i++;
  1278. }
  1279. /* we just wait 1s for all queues */
  1280. if (rtlpriv->psc.rfpwr_state == ERFOFF ||
  1281. is_hal_stop(rtlhal) || i >= 200)
  1282. return;
  1283. }
  1284. }
  1285. static void rtl_pci_deinit(struct ieee80211_hw *hw)
  1286. {
  1287. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1288. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1289. _rtl_pci_deinit_trx_ring(hw);
  1290. synchronize_irq(rtlpci->pdev->irq);
  1291. tasklet_kill(&rtlpriv->works.irq_tasklet);
  1292. cancel_work_sync(&rtlpriv->works.lps_change_work);
  1293. flush_workqueue(rtlpriv->works.rtl_wq);
  1294. destroy_workqueue(rtlpriv->works.rtl_wq);
  1295. }
  1296. static int rtl_pci_init(struct ieee80211_hw *hw, struct pci_dev *pdev)
  1297. {
  1298. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1299. int err;
  1300. _rtl_pci_init_struct(hw, pdev);
  1301. err = _rtl_pci_init_trx_ring(hw);
  1302. if (err) {
  1303. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1304. "tx ring initialization failed\n");
  1305. return err;
  1306. }
  1307. return 0;
  1308. }
  1309. static int rtl_pci_start(struct ieee80211_hw *hw)
  1310. {
  1311. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1312. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1313. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1314. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  1315. int err;
  1316. rtl_pci_reset_trx_ring(hw);
  1317. rtlpci->driver_is_goingto_unload = false;
  1318. err = rtlpriv->cfg->ops->hw_init(hw);
  1319. if (err) {
  1320. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1321. "Failed to config hardware!\n");
  1322. return err;
  1323. }
  1324. rtlpriv->cfg->ops->enable_interrupt(hw);
  1325. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "enable_interrupt OK\n");
  1326. rtl_init_rx_config(hw);
  1327. /*should be after adapter start and interrupt enable. */
  1328. set_hal_start(rtlhal);
  1329. RT_CLEAR_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
  1330. rtlpci->up_first_time = false;
  1331. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG, "OK\n");
  1332. return 0;
  1333. }
  1334. static void rtl_pci_stop(struct ieee80211_hw *hw)
  1335. {
  1336. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1337. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1338. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  1339. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1340. unsigned long flags;
  1341. u8 RFInProgressTimeOut = 0;
  1342. /*
  1343. *should be before disable interrupt&adapter
  1344. *and will do it immediately.
  1345. */
  1346. set_hal_stop(rtlhal);
  1347. rtlpriv->cfg->ops->disable_interrupt(hw);
  1348. cancel_work_sync(&rtlpriv->works.lps_change_work);
  1349. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flags);
  1350. while (ppsc->rfchange_inprogress) {
  1351. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flags);
  1352. if (RFInProgressTimeOut > 100) {
  1353. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flags);
  1354. break;
  1355. }
  1356. mdelay(1);
  1357. RFInProgressTimeOut++;
  1358. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flags);
  1359. }
  1360. ppsc->rfchange_inprogress = true;
  1361. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flags);
  1362. rtlpci->driver_is_goingto_unload = true;
  1363. rtlpriv->cfg->ops->hw_disable(hw);
  1364. /* some things are not needed if firmware not available */
  1365. if (!rtlpriv->max_fw_size)
  1366. return;
  1367. rtlpriv->cfg->ops->led_control(hw, LED_CTL_POWER_OFF);
  1368. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flags);
  1369. ppsc->rfchange_inprogress = false;
  1370. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flags);
  1371. rtl_pci_enable_aspm(hw);
  1372. }
  1373. static bool _rtl_pci_find_adapter(struct pci_dev *pdev,
  1374. struct ieee80211_hw *hw)
  1375. {
  1376. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1377. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  1378. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1379. struct pci_dev *bridge_pdev = pdev->bus->self;
  1380. u16 venderid;
  1381. u16 deviceid;
  1382. u8 revisionid;
  1383. u16 irqline;
  1384. u8 tmp;
  1385. pcipriv->ndis_adapter.pcibridge_vendor = PCI_BRIDGE_VENDOR_UNKNOWN;
  1386. venderid = pdev->vendor;
  1387. deviceid = pdev->device;
  1388. pci_read_config_byte(pdev, 0x8, &revisionid);
  1389. pci_read_config_word(pdev, 0x3C, &irqline);
  1390. /* PCI ID 0x10ec:0x8192 occurs for both RTL8192E, which uses
  1391. * r8192e_pci, and RTL8192SE, which uses this driver. If the
  1392. * revision ID is RTL_PCI_REVISION_ID_8192PCIE (0x01), then
  1393. * the correct driver is r8192e_pci, thus this routine should
  1394. * return false.
  1395. */
  1396. if (deviceid == RTL_PCI_8192SE_DID &&
  1397. revisionid == RTL_PCI_REVISION_ID_8192PCIE)
  1398. return false;
  1399. if (deviceid == RTL_PCI_8192_DID ||
  1400. deviceid == RTL_PCI_0044_DID ||
  1401. deviceid == RTL_PCI_0047_DID ||
  1402. deviceid == RTL_PCI_8192SE_DID ||
  1403. deviceid == RTL_PCI_8174_DID ||
  1404. deviceid == RTL_PCI_8173_DID ||
  1405. deviceid == RTL_PCI_8172_DID ||
  1406. deviceid == RTL_PCI_8171_DID) {
  1407. switch (revisionid) {
  1408. case RTL_PCI_REVISION_ID_8192PCIE:
  1409. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1410. "8192 PCI-E is found - vid/did=%x/%x\n",
  1411. venderid, deviceid);
  1412. rtlhal->hw_type = HARDWARE_TYPE_RTL8192E;
  1413. return false;
  1414. case RTL_PCI_REVISION_ID_8192SE:
  1415. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1416. "8192SE is found - vid/did=%x/%x\n",
  1417. venderid, deviceid);
  1418. rtlhal->hw_type = HARDWARE_TYPE_RTL8192SE;
  1419. break;
  1420. default:
  1421. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  1422. "Err: Unknown device - vid/did=%x/%x\n",
  1423. venderid, deviceid);
  1424. rtlhal->hw_type = HARDWARE_TYPE_RTL8192SE;
  1425. break;
  1426. }
  1427. } else if (deviceid == RTL_PCI_8723AE_DID) {
  1428. rtlhal->hw_type = HARDWARE_TYPE_RTL8723AE;
  1429. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1430. "8723AE PCI-E is found - "
  1431. "vid/did=%x/%x\n", venderid, deviceid);
  1432. } else if (deviceid == RTL_PCI_8192CET_DID ||
  1433. deviceid == RTL_PCI_8192CE_DID ||
  1434. deviceid == RTL_PCI_8191CE_DID ||
  1435. deviceid == RTL_PCI_8188CE_DID) {
  1436. rtlhal->hw_type = HARDWARE_TYPE_RTL8192CE;
  1437. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1438. "8192C PCI-E is found - vid/did=%x/%x\n",
  1439. venderid, deviceid);
  1440. } else if (deviceid == RTL_PCI_8192DE_DID ||
  1441. deviceid == RTL_PCI_8192DE_DID2) {
  1442. rtlhal->hw_type = HARDWARE_TYPE_RTL8192DE;
  1443. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1444. "8192D PCI-E is found - vid/did=%x/%x\n",
  1445. venderid, deviceid);
  1446. } else if (deviceid == RTL_PCI_8188EE_DID) {
  1447. rtlhal->hw_type = HARDWARE_TYPE_RTL8188EE;
  1448. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1449. "Find adapter, Hardware type is 8188EE\n");
  1450. } else {
  1451. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  1452. "Err: Unknown device - vid/did=%x/%x\n",
  1453. venderid, deviceid);
  1454. rtlhal->hw_type = RTL_DEFAULT_HARDWARE_TYPE;
  1455. }
  1456. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8192DE) {
  1457. if (revisionid == 0 || revisionid == 1) {
  1458. if (revisionid == 0) {
  1459. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1460. "Find 92DE MAC0\n");
  1461. rtlhal->interfaceindex = 0;
  1462. } else if (revisionid == 1) {
  1463. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1464. "Find 92DE MAC1\n");
  1465. rtlhal->interfaceindex = 1;
  1466. }
  1467. } else {
  1468. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1469. "Unknown device - VendorID/DeviceID=%x/%x, Revision=%x\n",
  1470. venderid, deviceid, revisionid);
  1471. rtlhal->interfaceindex = 0;
  1472. }
  1473. }
  1474. /*find bus info */
  1475. pcipriv->ndis_adapter.busnumber = pdev->bus->number;
  1476. pcipriv->ndis_adapter.devnumber = PCI_SLOT(pdev->devfn);
  1477. pcipriv->ndis_adapter.funcnumber = PCI_FUNC(pdev->devfn);
  1478. /* some ARM have no bridge_pdev and will crash here
  1479. * so we should check if bridge_pdev is NULL
  1480. */
  1481. if (bridge_pdev) {
  1482. /*find bridge info if available */
  1483. pcipriv->ndis_adapter.pcibridge_vendorid = bridge_pdev->vendor;
  1484. for (tmp = 0; tmp < PCI_BRIDGE_VENDOR_MAX; tmp++) {
  1485. if (bridge_pdev->vendor == pcibridge_vendors[tmp]) {
  1486. pcipriv->ndis_adapter.pcibridge_vendor = tmp;
  1487. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1488. "Pci Bridge Vendor is found index: %d\n",
  1489. tmp);
  1490. break;
  1491. }
  1492. }
  1493. }
  1494. if (pcipriv->ndis_adapter.pcibridge_vendor !=
  1495. PCI_BRIDGE_VENDOR_UNKNOWN) {
  1496. pcipriv->ndis_adapter.pcibridge_busnum =
  1497. bridge_pdev->bus->number;
  1498. pcipriv->ndis_adapter.pcibridge_devnum =
  1499. PCI_SLOT(bridge_pdev->devfn);
  1500. pcipriv->ndis_adapter.pcibridge_funcnum =
  1501. PCI_FUNC(bridge_pdev->devfn);
  1502. pcipriv->ndis_adapter.pcibridge_pciehdr_offset =
  1503. pci_pcie_cap(bridge_pdev);
  1504. pcipriv->ndis_adapter.num4bytes =
  1505. (pcipriv->ndis_adapter.pcibridge_pciehdr_offset + 0x10) / 4;
  1506. rtl_pci_get_linkcontrol_field(hw);
  1507. if (pcipriv->ndis_adapter.pcibridge_vendor ==
  1508. PCI_BRIDGE_VENDOR_AMD) {
  1509. pcipriv->ndis_adapter.amd_l1_patch =
  1510. rtl_pci_get_amd_l1_patch(hw);
  1511. }
  1512. }
  1513. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1514. "pcidev busnumber:devnumber:funcnumber:vendor:link_ctl %d:%d:%d:%x:%x\n",
  1515. pcipriv->ndis_adapter.busnumber,
  1516. pcipriv->ndis_adapter.devnumber,
  1517. pcipriv->ndis_adapter.funcnumber,
  1518. pdev->vendor, pcipriv->ndis_adapter.linkctrl_reg);
  1519. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1520. "pci_bridge busnumber:devnumber:funcnumber:vendor:pcie_cap:link_ctl_reg:amd %d:%d:%d:%x:%x:%x:%x\n",
  1521. pcipriv->ndis_adapter.pcibridge_busnum,
  1522. pcipriv->ndis_adapter.pcibridge_devnum,
  1523. pcipriv->ndis_adapter.pcibridge_funcnum,
  1524. pcibridge_vendors[pcipriv->ndis_adapter.pcibridge_vendor],
  1525. pcipriv->ndis_adapter.pcibridge_pciehdr_offset,
  1526. pcipriv->ndis_adapter.pcibridge_linkctrlreg,
  1527. pcipriv->ndis_adapter.amd_l1_patch);
  1528. rtl_pci_parse_configuration(pdev, hw);
  1529. list_add_tail(&rtlpriv->list, &rtlpriv->glb_var->glb_priv_list);
  1530. return true;
  1531. }
  1532. int rtl_pci_probe(struct pci_dev *pdev,
  1533. const struct pci_device_id *id)
  1534. {
  1535. struct ieee80211_hw *hw = NULL;
  1536. struct rtl_priv *rtlpriv = NULL;
  1537. struct rtl_pci_priv *pcipriv = NULL;
  1538. struct rtl_pci *rtlpci;
  1539. unsigned long pmem_start, pmem_len, pmem_flags;
  1540. int err;
  1541. err = pci_enable_device(pdev);
  1542. if (err) {
  1543. RT_ASSERT(false, "%s : Cannot enable new PCI device\n",
  1544. pci_name(pdev));
  1545. return err;
  1546. }
  1547. if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(32))) {
  1548. if (pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32))) {
  1549. RT_ASSERT(false,
  1550. "Unable to obtain 32bit DMA for consistent allocations\n");
  1551. err = -ENOMEM;
  1552. goto fail1;
  1553. }
  1554. }
  1555. pci_set_master(pdev);
  1556. hw = ieee80211_alloc_hw(sizeof(struct rtl_pci_priv) +
  1557. sizeof(struct rtl_priv), &rtl_ops);
  1558. if (!hw) {
  1559. RT_ASSERT(false,
  1560. "%s : ieee80211 alloc failed\n", pci_name(pdev));
  1561. err = -ENOMEM;
  1562. goto fail1;
  1563. }
  1564. SET_IEEE80211_DEV(hw, &pdev->dev);
  1565. pci_set_drvdata(pdev, hw);
  1566. rtlpriv = hw->priv;
  1567. rtlpriv->hw = hw;
  1568. pcipriv = (void *)rtlpriv->priv;
  1569. pcipriv->dev.pdev = pdev;
  1570. init_completion(&rtlpriv->firmware_loading_complete);
  1571. /* init cfg & intf_ops */
  1572. rtlpriv->rtlhal.interface = INTF_PCI;
  1573. rtlpriv->cfg = (struct rtl_hal_cfg *)(id->driver_data);
  1574. rtlpriv->intf_ops = &rtl_pci_ops;
  1575. rtlpriv->glb_var = &global_var;
  1576. /*
  1577. *init dbgp flags before all
  1578. *other functions, because we will
  1579. *use it in other funtions like
  1580. *RT_TRACE/RT_PRINT/RTL_PRINT_DATA
  1581. *you can not use these macro
  1582. *before this
  1583. */
  1584. rtl_dbgp_flag_init(hw);
  1585. /* MEM map */
  1586. err = pci_request_regions(pdev, KBUILD_MODNAME);
  1587. if (err) {
  1588. RT_ASSERT(false, "Can't obtain PCI resources\n");
  1589. goto fail1;
  1590. }
  1591. pmem_start = pci_resource_start(pdev, rtlpriv->cfg->bar_id);
  1592. pmem_len = pci_resource_len(pdev, rtlpriv->cfg->bar_id);
  1593. pmem_flags = pci_resource_flags(pdev, rtlpriv->cfg->bar_id);
  1594. /*shared mem start */
  1595. rtlpriv->io.pci_mem_start =
  1596. (unsigned long)pci_iomap(pdev,
  1597. rtlpriv->cfg->bar_id, pmem_len);
  1598. if (rtlpriv->io.pci_mem_start == 0) {
  1599. RT_ASSERT(false, "Can't map PCI mem\n");
  1600. err = -ENOMEM;
  1601. goto fail2;
  1602. }
  1603. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1604. "mem mapped space: start: 0x%08lx len:%08lx flags:%08lx, after map:0x%08lx\n",
  1605. pmem_start, pmem_len, pmem_flags,
  1606. rtlpriv->io.pci_mem_start);
  1607. /* Disable Clk Request */
  1608. pci_write_config_byte(pdev, 0x81, 0);
  1609. /* leave D3 mode */
  1610. pci_write_config_byte(pdev, 0x44, 0);
  1611. pci_write_config_byte(pdev, 0x04, 0x06);
  1612. pci_write_config_byte(pdev, 0x04, 0x07);
  1613. /* find adapter */
  1614. if (!_rtl_pci_find_adapter(pdev, hw)) {
  1615. err = -ENODEV;
  1616. goto fail3;
  1617. }
  1618. /* Init IO handler */
  1619. _rtl_pci_io_handler_init(&pdev->dev, hw);
  1620. /*like read eeprom and so on */
  1621. rtlpriv->cfg->ops->read_eeprom_info(hw);
  1622. /*aspm */
  1623. rtl_pci_init_aspm(hw);
  1624. /* Init mac80211 sw */
  1625. err = rtl_init_core(hw);
  1626. if (err) {
  1627. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1628. "Can't allocate sw for mac80211\n");
  1629. goto fail3;
  1630. }
  1631. /* Init PCI sw */
  1632. err = rtl_pci_init(hw, pdev);
  1633. if (err) {
  1634. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, "Failed to init PCI\n");
  1635. goto fail3;
  1636. }
  1637. if (rtlpriv->cfg->ops->init_sw_vars(hw)) {
  1638. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, "Can't init_sw_vars\n");
  1639. err = -ENODEV;
  1640. goto fail3;
  1641. }
  1642. rtlpriv->cfg->ops->init_sw_leds(hw);
  1643. err = sysfs_create_group(&pdev->dev.kobj, &rtl_attribute_group);
  1644. if (err) {
  1645. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1646. "failed to create sysfs device attributes\n");
  1647. goto fail3;
  1648. }
  1649. rtlpci = rtl_pcidev(pcipriv);
  1650. err = request_irq(rtlpci->pdev->irq, &_rtl_pci_interrupt,
  1651. IRQF_SHARED, KBUILD_MODNAME, hw);
  1652. if (err) {
  1653. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1654. "%s: failed to register IRQ handler\n",
  1655. wiphy_name(hw->wiphy));
  1656. goto fail3;
  1657. }
  1658. rtlpci->irq_alloc = 1;
  1659. return 0;
  1660. fail3:
  1661. rtl_deinit_core(hw);
  1662. if (rtlpriv->io.pci_mem_start != 0)
  1663. pci_iounmap(pdev, (void __iomem *)rtlpriv->io.pci_mem_start);
  1664. fail2:
  1665. pci_release_regions(pdev);
  1666. complete(&rtlpriv->firmware_loading_complete);
  1667. fail1:
  1668. if (hw)
  1669. ieee80211_free_hw(hw);
  1670. pci_set_drvdata(pdev, NULL);
  1671. pci_disable_device(pdev);
  1672. return err;
  1673. }
  1674. EXPORT_SYMBOL(rtl_pci_probe);
  1675. void rtl_pci_disconnect(struct pci_dev *pdev)
  1676. {
  1677. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  1678. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  1679. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1680. struct rtl_pci *rtlpci = rtl_pcidev(pcipriv);
  1681. struct rtl_mac *rtlmac = rtl_mac(rtlpriv);
  1682. /* just in case driver is removed before firmware callback */
  1683. wait_for_completion(&rtlpriv->firmware_loading_complete);
  1684. clear_bit(RTL_STATUS_INTERFACE_START, &rtlpriv->status);
  1685. sysfs_remove_group(&pdev->dev.kobj, &rtl_attribute_group);
  1686. /*ieee80211_unregister_hw will call ops_stop */
  1687. if (rtlmac->mac80211_registered == 1) {
  1688. ieee80211_unregister_hw(hw);
  1689. rtlmac->mac80211_registered = 0;
  1690. } else {
  1691. rtl_deinit_deferred_work(hw);
  1692. rtlpriv->intf_ops->adapter_stop(hw);
  1693. }
  1694. rtlpriv->cfg->ops->disable_interrupt(hw);
  1695. /*deinit rfkill */
  1696. rtl_deinit_rfkill(hw);
  1697. rtl_pci_deinit(hw);
  1698. rtl_deinit_core(hw);
  1699. rtlpriv->cfg->ops->deinit_sw_vars(hw);
  1700. if (rtlpci->irq_alloc) {
  1701. synchronize_irq(rtlpci->pdev->irq);
  1702. free_irq(rtlpci->pdev->irq, hw);
  1703. rtlpci->irq_alloc = 0;
  1704. }
  1705. list_del(&rtlpriv->list);
  1706. if (rtlpriv->io.pci_mem_start != 0) {
  1707. pci_iounmap(pdev, (void __iomem *)rtlpriv->io.pci_mem_start);
  1708. pci_release_regions(pdev);
  1709. }
  1710. pci_disable_device(pdev);
  1711. rtl_pci_disable_aspm(hw);
  1712. pci_set_drvdata(pdev, NULL);
  1713. ieee80211_free_hw(hw);
  1714. }
  1715. EXPORT_SYMBOL(rtl_pci_disconnect);
  1716. #ifdef CONFIG_PM_SLEEP
  1717. /***************************************
  1718. kernel pci power state define:
  1719. PCI_D0 ((pci_power_t __force) 0)
  1720. PCI_D1 ((pci_power_t __force) 1)
  1721. PCI_D2 ((pci_power_t __force) 2)
  1722. PCI_D3hot ((pci_power_t __force) 3)
  1723. PCI_D3cold ((pci_power_t __force) 4)
  1724. PCI_UNKNOWN ((pci_power_t __force) 5)
  1725. This function is called when system
  1726. goes into suspend state mac80211 will
  1727. call rtl_mac_stop() from the mac80211
  1728. suspend function first, So there is
  1729. no need to call hw_disable here.
  1730. ****************************************/
  1731. int rtl_pci_suspend(struct device *dev)
  1732. {
  1733. struct pci_dev *pdev = to_pci_dev(dev);
  1734. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  1735. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1736. rtlpriv->cfg->ops->hw_suspend(hw);
  1737. rtl_deinit_rfkill(hw);
  1738. return 0;
  1739. }
  1740. EXPORT_SYMBOL(rtl_pci_suspend);
  1741. int rtl_pci_resume(struct device *dev)
  1742. {
  1743. struct pci_dev *pdev = to_pci_dev(dev);
  1744. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  1745. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1746. rtlpriv->cfg->ops->hw_resume(hw);
  1747. rtl_init_rfkill(hw);
  1748. return 0;
  1749. }
  1750. EXPORT_SYMBOL(rtl_pci_resume);
  1751. #endif /* CONFIG_PM_SLEEP */
  1752. struct rtl_intf_ops rtl_pci_ops = {
  1753. .read_efuse_byte = read_efuse_byte,
  1754. .adapter_start = rtl_pci_start,
  1755. .adapter_stop = rtl_pci_stop,
  1756. .check_buddy_priv = rtl_pci_check_buddy_priv,
  1757. .adapter_tx = rtl_pci_tx,
  1758. .flush = rtl_pci_flush,
  1759. .reset_trx_ring = rtl_pci_reset_trx_ring,
  1760. .waitq_insert = rtl_pci_tx_chk_waitq_insert,
  1761. .disable_aspm = rtl_pci_disable_aspm,
  1762. .enable_aspm = rtl_pci_enable_aspm,
  1763. };