devices-da8xx.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488
  1. /*
  2. * DA8XX/OMAP L1XX platform device data
  3. *
  4. * Copyright (c) 2007-2009, MontaVista Software, Inc. <source@mvista.com>
  5. * Derived from code that was:
  6. * Copyright (C) 2006 Komal Shah <komal_shah802003@yahoo.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. */
  13. #include <linux/init.h>
  14. #include <linux/platform_device.h>
  15. #include <linux/dma-mapping.h>
  16. #include <linux/serial_8250.h>
  17. #include <mach/cputype.h>
  18. #include <mach/common.h>
  19. #include <mach/time.h>
  20. #include <mach/da8xx.h>
  21. #include "clock.h"
  22. #define DA8XX_TPCC_BASE 0x01c00000
  23. #define DA8XX_TPTC0_BASE 0x01c08000
  24. #define DA8XX_TPTC1_BASE 0x01c08400
  25. #define DA8XX_WDOG_BASE 0x01c21000 /* DA8XX_TIMER64P1_BASE */
  26. #define DA8XX_I2C0_BASE 0x01c22000
  27. #define DA8XX_RTC_BASE 0x01C23000
  28. #define DA8XX_EMAC_CPPI_PORT_BASE 0x01e20000
  29. #define DA8XX_EMAC_CPGMACSS_BASE 0x01e22000
  30. #define DA8XX_EMAC_CPGMAC_BASE 0x01e23000
  31. #define DA8XX_EMAC_MDIO_BASE 0x01e24000
  32. #define DA8XX_GPIO_BASE 0x01e26000
  33. #define DA8XX_I2C1_BASE 0x01e28000
  34. #define DA8XX_EMAC_CTRL_REG_OFFSET 0x3000
  35. #define DA8XX_EMAC_MOD_REG_OFFSET 0x2000
  36. #define DA8XX_EMAC_RAM_OFFSET 0x0000
  37. #define DA8XX_MDIO_REG_OFFSET 0x4000
  38. #define DA8XX_EMAC_CTRL_RAM_SIZE SZ_8K
  39. void __iomem *da8xx_syscfg_base;
  40. static struct plat_serial8250_port da8xx_serial_pdata[] = {
  41. {
  42. .mapbase = DA8XX_UART0_BASE,
  43. .irq = IRQ_DA8XX_UARTINT0,
  44. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
  45. UPF_IOREMAP,
  46. .iotype = UPIO_MEM,
  47. .regshift = 2,
  48. },
  49. {
  50. .mapbase = DA8XX_UART1_BASE,
  51. .irq = IRQ_DA8XX_UARTINT1,
  52. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
  53. UPF_IOREMAP,
  54. .iotype = UPIO_MEM,
  55. .regshift = 2,
  56. },
  57. {
  58. .mapbase = DA8XX_UART2_BASE,
  59. .irq = IRQ_DA8XX_UARTINT2,
  60. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
  61. UPF_IOREMAP,
  62. .iotype = UPIO_MEM,
  63. .regshift = 2,
  64. },
  65. {
  66. .flags = 0,
  67. },
  68. };
  69. struct platform_device da8xx_serial_device = {
  70. .name = "serial8250",
  71. .id = PLAT8250_DEV_PLATFORM,
  72. .dev = {
  73. .platform_data = da8xx_serial_pdata,
  74. },
  75. };
  76. static const s8 da8xx_dma_chan_no_event[] = {
  77. 20, 21,
  78. -1
  79. };
  80. static const s8 da8xx_queue_tc_mapping[][2] = {
  81. /* {event queue no, TC no} */
  82. {0, 0},
  83. {1, 1},
  84. {-1, -1}
  85. };
  86. static const s8 da8xx_queue_priority_mapping[][2] = {
  87. /* {event queue no, Priority} */
  88. {0, 3},
  89. {1, 7},
  90. {-1, -1}
  91. };
  92. static struct edma_soc_info da8xx_edma_info[] = {
  93. {
  94. .n_channel = 32,
  95. .n_region = 4,
  96. .n_slot = 128,
  97. .n_tc = 2,
  98. .n_cc = 1,
  99. .noevent = da8xx_dma_chan_no_event,
  100. .queue_tc_mapping = da8xx_queue_tc_mapping,
  101. .queue_priority_mapping = da8xx_queue_priority_mapping,
  102. },
  103. };
  104. static struct resource da8xx_edma_resources[] = {
  105. {
  106. .name = "edma_cc0",
  107. .start = DA8XX_TPCC_BASE,
  108. .end = DA8XX_TPCC_BASE + SZ_32K - 1,
  109. .flags = IORESOURCE_MEM,
  110. },
  111. {
  112. .name = "edma_tc0",
  113. .start = DA8XX_TPTC0_BASE,
  114. .end = DA8XX_TPTC0_BASE + SZ_1K - 1,
  115. .flags = IORESOURCE_MEM,
  116. },
  117. {
  118. .name = "edma_tc1",
  119. .start = DA8XX_TPTC1_BASE,
  120. .end = DA8XX_TPTC1_BASE + SZ_1K - 1,
  121. .flags = IORESOURCE_MEM,
  122. },
  123. {
  124. .name = "edma0",
  125. .start = IRQ_DA8XX_CCINT0,
  126. .flags = IORESOURCE_IRQ,
  127. },
  128. {
  129. .name = "edma0_err",
  130. .start = IRQ_DA8XX_CCERRINT,
  131. .flags = IORESOURCE_IRQ,
  132. },
  133. };
  134. static struct platform_device da8xx_edma_device = {
  135. .name = "edma",
  136. .id = -1,
  137. .dev = {
  138. .platform_data = da8xx_edma_info,
  139. },
  140. .num_resources = ARRAY_SIZE(da8xx_edma_resources),
  141. .resource = da8xx_edma_resources,
  142. };
  143. int __init da8xx_register_edma(void)
  144. {
  145. return platform_device_register(&da8xx_edma_device);
  146. }
  147. static struct resource da8xx_i2c_resources0[] = {
  148. {
  149. .start = DA8XX_I2C0_BASE,
  150. .end = DA8XX_I2C0_BASE + SZ_4K - 1,
  151. .flags = IORESOURCE_MEM,
  152. },
  153. {
  154. .start = IRQ_DA8XX_I2CINT0,
  155. .end = IRQ_DA8XX_I2CINT0,
  156. .flags = IORESOURCE_IRQ,
  157. },
  158. };
  159. static struct platform_device da8xx_i2c_device0 = {
  160. .name = "i2c_davinci",
  161. .id = 1,
  162. .num_resources = ARRAY_SIZE(da8xx_i2c_resources0),
  163. .resource = da8xx_i2c_resources0,
  164. };
  165. static struct resource da8xx_i2c_resources1[] = {
  166. {
  167. .start = DA8XX_I2C1_BASE,
  168. .end = DA8XX_I2C1_BASE + SZ_4K - 1,
  169. .flags = IORESOURCE_MEM,
  170. },
  171. {
  172. .start = IRQ_DA8XX_I2CINT1,
  173. .end = IRQ_DA8XX_I2CINT1,
  174. .flags = IORESOURCE_IRQ,
  175. },
  176. };
  177. static struct platform_device da8xx_i2c_device1 = {
  178. .name = "i2c_davinci",
  179. .id = 2,
  180. .num_resources = ARRAY_SIZE(da8xx_i2c_resources1),
  181. .resource = da8xx_i2c_resources1,
  182. };
  183. int __init da8xx_register_i2c(int instance,
  184. struct davinci_i2c_platform_data *pdata)
  185. {
  186. struct platform_device *pdev;
  187. if (instance == 0)
  188. pdev = &da8xx_i2c_device0;
  189. else if (instance == 1)
  190. pdev = &da8xx_i2c_device1;
  191. else
  192. return -EINVAL;
  193. pdev->dev.platform_data = pdata;
  194. return platform_device_register(pdev);
  195. }
  196. static struct resource da8xx_watchdog_resources[] = {
  197. {
  198. .start = DA8XX_WDOG_BASE,
  199. .end = DA8XX_WDOG_BASE + SZ_4K - 1,
  200. .flags = IORESOURCE_MEM,
  201. },
  202. };
  203. struct platform_device davinci_wdt_device = {
  204. .name = "watchdog",
  205. .id = -1,
  206. .num_resources = ARRAY_SIZE(da8xx_watchdog_resources),
  207. .resource = da8xx_watchdog_resources,
  208. };
  209. int __init da8xx_register_watchdog(void)
  210. {
  211. return platform_device_register(&davinci_wdt_device);
  212. }
  213. static struct resource da8xx_emac_resources[] = {
  214. {
  215. .start = DA8XX_EMAC_CPPI_PORT_BASE,
  216. .end = DA8XX_EMAC_CPPI_PORT_BASE + 0x5000 - 1,
  217. .flags = IORESOURCE_MEM,
  218. },
  219. {
  220. .start = IRQ_DA8XX_C0_RX_THRESH_PULSE,
  221. .end = IRQ_DA8XX_C0_RX_THRESH_PULSE,
  222. .flags = IORESOURCE_IRQ,
  223. },
  224. {
  225. .start = IRQ_DA8XX_C0_RX_PULSE,
  226. .end = IRQ_DA8XX_C0_RX_PULSE,
  227. .flags = IORESOURCE_IRQ,
  228. },
  229. {
  230. .start = IRQ_DA8XX_C0_TX_PULSE,
  231. .end = IRQ_DA8XX_C0_TX_PULSE,
  232. .flags = IORESOURCE_IRQ,
  233. },
  234. {
  235. .start = IRQ_DA8XX_C0_MISC_PULSE,
  236. .end = IRQ_DA8XX_C0_MISC_PULSE,
  237. .flags = IORESOURCE_IRQ,
  238. },
  239. };
  240. struct emac_platform_data da8xx_emac_pdata = {
  241. .ctrl_reg_offset = DA8XX_EMAC_CTRL_REG_OFFSET,
  242. .ctrl_mod_reg_offset = DA8XX_EMAC_MOD_REG_OFFSET,
  243. .ctrl_ram_offset = DA8XX_EMAC_RAM_OFFSET,
  244. .mdio_reg_offset = DA8XX_MDIO_REG_OFFSET,
  245. .ctrl_ram_size = DA8XX_EMAC_CTRL_RAM_SIZE,
  246. .version = EMAC_VERSION_2,
  247. };
  248. static struct platform_device da8xx_emac_device = {
  249. .name = "davinci_emac",
  250. .id = 1,
  251. .dev = {
  252. .platform_data = &da8xx_emac_pdata,
  253. },
  254. .num_resources = ARRAY_SIZE(da8xx_emac_resources),
  255. .resource = da8xx_emac_resources,
  256. };
  257. int __init da8xx_register_emac(void)
  258. {
  259. return platform_device_register(&da8xx_emac_device);
  260. }
  261. static struct resource da830_mcasp1_resources[] = {
  262. {
  263. .name = "mcasp1",
  264. .start = DAVINCI_DA830_MCASP1_REG_BASE,
  265. .end = DAVINCI_DA830_MCASP1_REG_BASE + (SZ_1K * 12) - 1,
  266. .flags = IORESOURCE_MEM,
  267. },
  268. /* TX event */
  269. {
  270. .start = DAVINCI_DA830_DMA_MCASP1_AXEVT,
  271. .end = DAVINCI_DA830_DMA_MCASP1_AXEVT,
  272. .flags = IORESOURCE_DMA,
  273. },
  274. /* RX event */
  275. {
  276. .start = DAVINCI_DA830_DMA_MCASP1_AREVT,
  277. .end = DAVINCI_DA830_DMA_MCASP1_AREVT,
  278. .flags = IORESOURCE_DMA,
  279. },
  280. };
  281. static struct platform_device da830_mcasp1_device = {
  282. .name = "davinci-mcasp",
  283. .id = 1,
  284. .num_resources = ARRAY_SIZE(da830_mcasp1_resources),
  285. .resource = da830_mcasp1_resources,
  286. };
  287. static struct resource da850_mcasp_resources[] = {
  288. {
  289. .name = "mcasp",
  290. .start = DAVINCI_DA8XX_MCASP0_REG_BASE,
  291. .end = DAVINCI_DA8XX_MCASP0_REG_BASE + (SZ_1K * 12) - 1,
  292. .flags = IORESOURCE_MEM,
  293. },
  294. /* TX event */
  295. {
  296. .start = DAVINCI_DA8XX_DMA_MCASP0_AXEVT,
  297. .end = DAVINCI_DA8XX_DMA_MCASP0_AXEVT,
  298. .flags = IORESOURCE_DMA,
  299. },
  300. /* RX event */
  301. {
  302. .start = DAVINCI_DA8XX_DMA_MCASP0_AREVT,
  303. .end = DAVINCI_DA8XX_DMA_MCASP0_AREVT,
  304. .flags = IORESOURCE_DMA,
  305. },
  306. };
  307. static struct platform_device da850_mcasp_device = {
  308. .name = "davinci-mcasp",
  309. .id = 0,
  310. .num_resources = ARRAY_SIZE(da850_mcasp_resources),
  311. .resource = da850_mcasp_resources,
  312. };
  313. void __init da8xx_register_mcasp(int id, struct snd_platform_data *pdata)
  314. {
  315. /* DA830/OMAP-L137 has 3 instances of McASP */
  316. if (cpu_is_davinci_da830() && id == 1) {
  317. da830_mcasp1_device.dev.platform_data = pdata;
  318. platform_device_register(&da830_mcasp1_device);
  319. } else if (cpu_is_davinci_da850()) {
  320. da850_mcasp_device.dev.platform_data = pdata;
  321. platform_device_register(&da850_mcasp_device);
  322. }
  323. }
  324. static const struct display_panel disp_panel = {
  325. QVGA,
  326. 16,
  327. 16,
  328. COLOR_ACTIVE,
  329. };
  330. static struct lcd_ctrl_config lcd_cfg = {
  331. &disp_panel,
  332. .ac_bias = 255,
  333. .ac_bias_intrpt = 0,
  334. .dma_burst_sz = 16,
  335. .bpp = 16,
  336. .fdd = 255,
  337. .tft_alt_mode = 0,
  338. .stn_565_mode = 0,
  339. .mono_8bit_mode = 0,
  340. .invert_line_clock = 1,
  341. .invert_frm_clock = 1,
  342. .sync_edge = 0,
  343. .sync_ctrl = 1,
  344. .raster_order = 0,
  345. };
  346. struct da8xx_lcdc_platform_data sharp_lcd035q3dg01_pdata = {
  347. .manu_name = "sharp",
  348. .controller_data = &lcd_cfg,
  349. .type = "Sharp_LCD035Q3DG01",
  350. };
  351. struct da8xx_lcdc_platform_data sharp_lk043t1dg01_pdata = {
  352. .manu_name = "sharp",
  353. .controller_data = &lcd_cfg,
  354. .type = "Sharp_LK043T1DG01",
  355. };
  356. static struct resource da8xx_lcdc_resources[] = {
  357. [0] = { /* registers */
  358. .start = DA8XX_LCD_CNTRL_BASE,
  359. .end = DA8XX_LCD_CNTRL_BASE + SZ_4K - 1,
  360. .flags = IORESOURCE_MEM,
  361. },
  362. [1] = { /* interrupt */
  363. .start = IRQ_DA8XX_LCDINT,
  364. .end = IRQ_DA8XX_LCDINT,
  365. .flags = IORESOURCE_IRQ,
  366. },
  367. };
  368. static struct platform_device da8xx_lcdc_device = {
  369. .name = "da8xx_lcdc",
  370. .id = 0,
  371. .num_resources = ARRAY_SIZE(da8xx_lcdc_resources),
  372. .resource = da8xx_lcdc_resources,
  373. };
  374. int __init da8xx_register_lcdc(struct da8xx_lcdc_platform_data *pdata)
  375. {
  376. da8xx_lcdc_device.dev.platform_data = pdata;
  377. return platform_device_register(&da8xx_lcdc_device);
  378. }
  379. static struct resource da8xx_mmcsd0_resources[] = {
  380. { /* registers */
  381. .start = DA8XX_MMCSD0_BASE,
  382. .end = DA8XX_MMCSD0_BASE + SZ_4K - 1,
  383. .flags = IORESOURCE_MEM,
  384. },
  385. { /* interrupt */
  386. .start = IRQ_DA8XX_MMCSDINT0,
  387. .end = IRQ_DA8XX_MMCSDINT0,
  388. .flags = IORESOURCE_IRQ,
  389. },
  390. { /* DMA RX */
  391. .start = EDMA_CTLR_CHAN(0, 16),
  392. .end = EDMA_CTLR_CHAN(0, 16),
  393. .flags = IORESOURCE_DMA,
  394. },
  395. { /* DMA TX */
  396. .start = EDMA_CTLR_CHAN(0, 17),
  397. .end = EDMA_CTLR_CHAN(0, 17),
  398. .flags = IORESOURCE_DMA,
  399. },
  400. };
  401. static struct platform_device da8xx_mmcsd0_device = {
  402. .name = "davinci_mmc",
  403. .id = 0,
  404. .num_resources = ARRAY_SIZE(da8xx_mmcsd0_resources),
  405. .resource = da8xx_mmcsd0_resources,
  406. };
  407. int __init da8xx_register_mmcsd0(struct davinci_mmc_config *config)
  408. {
  409. da8xx_mmcsd0_device.dev.platform_data = config;
  410. return platform_device_register(&da8xx_mmcsd0_device);
  411. }
  412. static struct resource da8xx_rtc_resources[] = {
  413. {
  414. .start = DA8XX_RTC_BASE,
  415. .end = DA8XX_RTC_BASE + SZ_4K - 1,
  416. .flags = IORESOURCE_MEM,
  417. },
  418. { /* timer irq */
  419. .start = IRQ_DA8XX_RTC,
  420. .end = IRQ_DA8XX_RTC,
  421. .flags = IORESOURCE_IRQ,
  422. },
  423. { /* alarm irq */
  424. .start = IRQ_DA8XX_RTC,
  425. .end = IRQ_DA8XX_RTC,
  426. .flags = IORESOURCE_IRQ,
  427. },
  428. };
  429. static struct platform_device da8xx_rtc_device = {
  430. .name = "omap_rtc",
  431. .id = -1,
  432. .num_resources = ARRAY_SIZE(da8xx_rtc_resources),
  433. .resource = da8xx_rtc_resources,
  434. };
  435. int da8xx_register_rtc(void)
  436. {
  437. /* Unlock the rtc's registers */
  438. __raw_writel(0x83e70b13, IO_ADDRESS(DA8XX_RTC_BASE + 0x6c));
  439. __raw_writel(0x95a4f1e0, IO_ADDRESS(DA8XX_RTC_BASE + 0x70));
  440. return platform_device_register(&da8xx_rtc_device);
  441. }