Kconfig 66 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295
  1. config ARM
  2. bool
  3. default y
  4. select ARCH_BINFMT_ELF_RANDOMIZE_PIE
  5. select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
  6. select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
  7. select ARCH_HAVE_CUSTOM_GPIO_H
  8. select ARCH_USE_CMPXCHG_LOCKREF
  9. select ARCH_WANT_IPC_PARSE_VERSION
  10. select BUILDTIME_EXTABLE_SORT if MMU
  11. select CLONE_BACKWARDS
  12. select CPU_PM if (SUSPEND || CPU_IDLE)
  13. select DCACHE_WORD_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && !CPU_BIG_ENDIAN && MMU
  14. select GENERIC_ATOMIC64 if (CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI)
  15. select GENERIC_CLOCKEVENTS_BROADCAST if SMP
  16. select GENERIC_IDLE_POLL_SETUP
  17. select GENERIC_IRQ_PROBE
  18. select GENERIC_IRQ_SHOW
  19. select GENERIC_PCI_IOMAP
  20. select GENERIC_SCHED_CLOCK
  21. select GENERIC_SMP_IDLE_THREAD
  22. select GENERIC_STRNCPY_FROM_USER
  23. select GENERIC_STRNLEN_USER
  24. select HARDIRQS_SW_RESEND
  25. select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
  26. select HAVE_ARCH_KGDB
  27. select HAVE_ARCH_SECCOMP_FILTER
  28. select HAVE_ARCH_TRACEHOOK
  29. select HAVE_BPF_JIT
  30. select HAVE_CONTEXT_TRACKING
  31. select HAVE_C_RECORDMCOUNT
  32. select HAVE_DEBUG_KMEMLEAK
  33. select HAVE_DMA_API_DEBUG
  34. select HAVE_DMA_ATTRS
  35. select HAVE_DMA_CONTIGUOUS if MMU
  36. select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
  37. select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
  38. select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
  39. select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
  40. select HAVE_GENERIC_DMA_COHERENT
  41. select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
  42. select HAVE_IDE if PCI || ISA || PCMCIA
  43. select HAVE_IRQ_TIME_ACCOUNTING
  44. select HAVE_KERNEL_GZIP
  45. select HAVE_KERNEL_LZ4
  46. select HAVE_KERNEL_LZMA
  47. select HAVE_KERNEL_LZO
  48. select HAVE_KERNEL_XZ
  49. select HAVE_KPROBES if !XIP_KERNEL
  50. select HAVE_KRETPROBES if (HAVE_KPROBES)
  51. select HAVE_MEMBLOCK
  52. select HAVE_MOD_ARCH_SPECIFIC if ARM_UNWIND
  53. select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
  54. select HAVE_PERF_EVENTS
  55. select HAVE_PERF_REGS
  56. select HAVE_PERF_USER_STACK_DUMP
  57. select HAVE_REGS_AND_STACK_ACCESS_API
  58. select HAVE_SYSCALL_TRACEPOINTS
  59. select HAVE_UID16
  60. select IRQ_FORCED_THREADING
  61. select KTIME_SCALAR
  62. select MODULES_USE_ELF_REL
  63. select OLD_SIGACTION
  64. select OLD_SIGSUSPEND3
  65. select PERF_USE_VMALLOC
  66. select RTC_LIB
  67. select SYS_SUPPORTS_APM_EMULATION
  68. # Above selects are sorted alphabetically; please add new ones
  69. # according to that. Thanks.
  70. help
  71. The ARM series is a line of low-power-consumption RISC chip designs
  72. licensed by ARM Ltd and targeted at embedded applications and
  73. handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
  74. manufactured, but legacy ARM-based PC hardware remains popular in
  75. Europe. There is an ARM Linux project with a web page at
  76. <http://www.arm.linux.org.uk/>.
  77. config ARM_HAS_SG_CHAIN
  78. bool
  79. config NEED_SG_DMA_LENGTH
  80. bool
  81. config ARM_DMA_USE_IOMMU
  82. bool
  83. select ARM_HAS_SG_CHAIN
  84. select NEED_SG_DMA_LENGTH
  85. if ARM_DMA_USE_IOMMU
  86. config ARM_DMA_IOMMU_ALIGNMENT
  87. int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
  88. range 4 9
  89. default 8
  90. help
  91. DMA mapping framework by default aligns all buffers to the smallest
  92. PAGE_SIZE order which is greater than or equal to the requested buffer
  93. size. This works well for buffers up to a few hundreds kilobytes, but
  94. for larger buffers it just a waste of address space. Drivers which has
  95. relatively small addressing window (like 64Mib) might run out of
  96. virtual space with just a few allocations.
  97. With this parameter you can specify the maximum PAGE_SIZE order for
  98. DMA IOMMU buffers. Larger buffers will be aligned only to this
  99. specified order. The order is expressed as a power of two multiplied
  100. by the PAGE_SIZE.
  101. endif
  102. config HAVE_PWM
  103. bool
  104. config MIGHT_HAVE_PCI
  105. bool
  106. config SYS_SUPPORTS_APM_EMULATION
  107. bool
  108. config HAVE_TCM
  109. bool
  110. select GENERIC_ALLOCATOR
  111. config HAVE_PROC_CPU
  112. bool
  113. config NO_IOPORT
  114. bool
  115. config EISA
  116. bool
  117. ---help---
  118. The Extended Industry Standard Architecture (EISA) bus was
  119. developed as an open alternative to the IBM MicroChannel bus.
  120. The EISA bus provided some of the features of the IBM MicroChannel
  121. bus while maintaining backward compatibility with cards made for
  122. the older ISA bus. The EISA bus saw limited use between 1988 and
  123. 1995 when it was made obsolete by the PCI bus.
  124. Say Y here if you are building a kernel for an EISA-based machine.
  125. Otherwise, say N.
  126. config SBUS
  127. bool
  128. config STACKTRACE_SUPPORT
  129. bool
  130. default y
  131. config HAVE_LATENCYTOP_SUPPORT
  132. bool
  133. depends on !SMP
  134. default y
  135. config LOCKDEP_SUPPORT
  136. bool
  137. default y
  138. config TRACE_IRQFLAGS_SUPPORT
  139. bool
  140. default y
  141. config RWSEM_GENERIC_SPINLOCK
  142. bool
  143. default y
  144. config RWSEM_XCHGADD_ALGORITHM
  145. bool
  146. config ARCH_HAS_ILOG2_U32
  147. bool
  148. config ARCH_HAS_ILOG2_U64
  149. bool
  150. config ARCH_HAS_CPUFREQ
  151. bool
  152. help
  153. Internal node to signify that the ARCH has CPUFREQ support
  154. and that the relevant menu configurations are displayed for
  155. it.
  156. config ARCH_HAS_BANDGAP
  157. bool
  158. config GENERIC_HWEIGHT
  159. bool
  160. default y
  161. config GENERIC_CALIBRATE_DELAY
  162. bool
  163. default y
  164. config ARCH_MAY_HAVE_PC_FDC
  165. bool
  166. config ZONE_DMA
  167. bool
  168. config NEED_DMA_MAP_STATE
  169. def_bool y
  170. config ARCH_HAS_DMA_SET_COHERENT_MASK
  171. bool
  172. config GENERIC_ISA_DMA
  173. bool
  174. config FIQ
  175. bool
  176. config NEED_RET_TO_USER
  177. bool
  178. config ARCH_MTD_XIP
  179. bool
  180. config VECTORS_BASE
  181. hex
  182. default 0xffff0000 if MMU || CPU_HIGH_VECTOR
  183. default DRAM_BASE if REMAP_VECTORS_TO_RAM
  184. default 0x00000000
  185. help
  186. The base address of exception vectors. This must be two pages
  187. in size.
  188. config ARM_PATCH_PHYS_VIRT
  189. bool "Patch physical to virtual translations at runtime" if EMBEDDED
  190. default y
  191. depends on !XIP_KERNEL && MMU
  192. depends on !ARCH_REALVIEW || !SPARSEMEM
  193. help
  194. Patch phys-to-virt and virt-to-phys translation functions at
  195. boot and module load time according to the position of the
  196. kernel in system memory.
  197. This can only be used with non-XIP MMU kernels where the base
  198. of physical memory is at a 16MB boundary.
  199. Only disable this option if you know that you do not require
  200. this feature (eg, building a kernel for a single machine) and
  201. you need to shrink the kernel to the minimal size.
  202. config NEED_MACH_GPIO_H
  203. bool
  204. help
  205. Select this when mach/gpio.h is required to provide special
  206. definitions for this platform. The need for mach/gpio.h should
  207. be avoided when possible.
  208. config NEED_MACH_IO_H
  209. bool
  210. help
  211. Select this when mach/io.h is required to provide special
  212. definitions for this platform. The need for mach/io.h should
  213. be avoided when possible.
  214. config NEED_MACH_MEMORY_H
  215. bool
  216. help
  217. Select this when mach/memory.h is required to provide special
  218. definitions for this platform. The need for mach/memory.h should
  219. be avoided when possible.
  220. config PHYS_OFFSET
  221. hex "Physical address of main memory" if MMU
  222. depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
  223. default DRAM_BASE if !MMU
  224. help
  225. Please provide the physical address corresponding to the
  226. location of main memory in your system.
  227. config GENERIC_BUG
  228. def_bool y
  229. depends on BUG
  230. source "init/Kconfig"
  231. source "kernel/Kconfig.freezer"
  232. menu "System Type"
  233. config MMU
  234. bool "MMU-based Paged Memory Management Support"
  235. default y
  236. help
  237. Select if you want MMU-based virtualised addressing space
  238. support by paged memory management. If unsure, say 'Y'.
  239. #
  240. # The "ARM system type" choice list is ordered alphabetically by option
  241. # text. Please add new entries in the option alphabetic order.
  242. #
  243. choice
  244. prompt "ARM system type"
  245. default ARCH_VERSATILE if !MMU
  246. default ARCH_MULTIPLATFORM if MMU
  247. config ARCH_MULTIPLATFORM
  248. bool "Allow multiple platforms to be selected"
  249. depends on MMU
  250. select ARM_PATCH_PHYS_VIRT
  251. select AUTO_ZRELADDR
  252. select COMMON_CLK
  253. select MULTI_IRQ_HANDLER
  254. select SPARSE_IRQ
  255. select USE_OF
  256. config ARCH_INTEGRATOR
  257. bool "ARM Ltd. Integrator family"
  258. select ARCH_HAS_CPUFREQ
  259. select ARM_AMBA
  260. select COMMON_CLK
  261. select COMMON_CLK_VERSATILE
  262. select GENERIC_CLOCKEVENTS
  263. select HAVE_TCM
  264. select ICST
  265. select MULTI_IRQ_HANDLER
  266. select NEED_MACH_MEMORY_H
  267. select PLAT_VERSATILE
  268. select SPARSE_IRQ
  269. select VERSATILE_FPGA_IRQ
  270. help
  271. Support for ARM's Integrator platform.
  272. config ARCH_REALVIEW
  273. bool "ARM Ltd. RealView family"
  274. select ARCH_WANT_OPTIONAL_GPIOLIB
  275. select ARM_AMBA
  276. select ARM_TIMER_SP804
  277. select COMMON_CLK
  278. select COMMON_CLK_VERSATILE
  279. select GENERIC_CLOCKEVENTS
  280. select GPIO_PL061 if GPIOLIB
  281. select ICST
  282. select NEED_MACH_MEMORY_H
  283. select PLAT_VERSATILE
  284. select PLAT_VERSATILE_CLCD
  285. help
  286. This enables support for ARM Ltd RealView boards.
  287. config ARCH_VERSATILE
  288. bool "ARM Ltd. Versatile family"
  289. select ARCH_WANT_OPTIONAL_GPIOLIB
  290. select ARM_AMBA
  291. select ARM_TIMER_SP804
  292. select ARM_VIC
  293. select CLKDEV_LOOKUP
  294. select GENERIC_CLOCKEVENTS
  295. select HAVE_MACH_CLKDEV
  296. select ICST
  297. select PLAT_VERSATILE
  298. select PLAT_VERSATILE_CLCD
  299. select PLAT_VERSATILE_CLOCK
  300. select VERSATILE_FPGA_IRQ
  301. help
  302. This enables support for ARM Ltd Versatile board.
  303. config ARCH_AT91
  304. bool "Atmel AT91"
  305. select ARCH_REQUIRE_GPIOLIB
  306. select CLKDEV_LOOKUP
  307. select HAVE_CLK
  308. select IRQ_DOMAIN
  309. select NEED_MACH_GPIO_H
  310. select NEED_MACH_IO_H if PCCARD
  311. select PINCTRL
  312. select PINCTRL_AT91 if USE_OF
  313. help
  314. This enables support for systems based on Atmel
  315. AT91RM9200 and AT91SAM9* processors.
  316. config ARCH_CLPS711X
  317. bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
  318. select ARCH_REQUIRE_GPIOLIB
  319. select AUTO_ZRELADDR
  320. select CLKDEV_LOOKUP
  321. select CLKSRC_MMIO
  322. select COMMON_CLK
  323. select CPU_ARM720T
  324. select GENERIC_CLOCKEVENTS
  325. select MFD_SYSCON
  326. select MULTI_IRQ_HANDLER
  327. select SPARSE_IRQ
  328. help
  329. Support for Cirrus Logic 711x/721x/731x based boards.
  330. config ARCH_GEMINI
  331. bool "Cortina Systems Gemini"
  332. select ARCH_REQUIRE_GPIOLIB
  333. select ARCH_USES_GETTIMEOFFSET
  334. select CPU_FA526
  335. select NEED_MACH_GPIO_H
  336. help
  337. Support for the Cortina Systems Gemini family SoCs
  338. config ARCH_EBSA110
  339. bool "EBSA-110"
  340. select ARCH_USES_GETTIMEOFFSET
  341. select CPU_SA110
  342. select ISA
  343. select NEED_MACH_IO_H
  344. select NEED_MACH_MEMORY_H
  345. select NO_IOPORT
  346. help
  347. This is an evaluation board for the StrongARM processor available
  348. from Digital. It has limited hardware on-board, including an
  349. Ethernet interface, two PCMCIA sockets, two serial ports and a
  350. parallel port.
  351. config ARCH_EP93XX
  352. bool "EP93xx-based"
  353. select ARCH_HAS_HOLES_MEMORYMODEL
  354. select ARCH_REQUIRE_GPIOLIB
  355. select ARCH_USES_GETTIMEOFFSET
  356. select ARM_AMBA
  357. select ARM_VIC
  358. select CLKDEV_LOOKUP
  359. select CPU_ARM920T
  360. select NEED_MACH_MEMORY_H
  361. help
  362. This enables support for the Cirrus EP93xx series of CPUs.
  363. config ARCH_FOOTBRIDGE
  364. bool "FootBridge"
  365. select CPU_SA110
  366. select FOOTBRIDGE
  367. select GENERIC_CLOCKEVENTS
  368. select HAVE_IDE
  369. select NEED_MACH_IO_H if !MMU
  370. select NEED_MACH_MEMORY_H
  371. help
  372. Support for systems based on the DC21285 companion chip
  373. ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
  374. config ARCH_NETX
  375. bool "Hilscher NetX based"
  376. select ARM_VIC
  377. select CLKSRC_MMIO
  378. select CPU_ARM926T
  379. select GENERIC_CLOCKEVENTS
  380. help
  381. This enables support for systems based on the Hilscher NetX Soc
  382. config ARCH_IOP13XX
  383. bool "IOP13xx-based"
  384. depends on MMU
  385. select CPU_XSC3
  386. select NEED_MACH_MEMORY_H
  387. select NEED_RET_TO_USER
  388. select PCI
  389. select PLAT_IOP
  390. select VMSPLIT_1G
  391. help
  392. Support for Intel's IOP13XX (XScale) family of processors.
  393. config ARCH_IOP32X
  394. bool "IOP32x-based"
  395. depends on MMU
  396. select ARCH_REQUIRE_GPIOLIB
  397. select CPU_XSCALE
  398. select NEED_MACH_GPIO_H
  399. select NEED_RET_TO_USER
  400. select PCI
  401. select PLAT_IOP
  402. help
  403. Support for Intel's 80219 and IOP32X (XScale) family of
  404. processors.
  405. config ARCH_IOP33X
  406. bool "IOP33x-based"
  407. depends on MMU
  408. select ARCH_REQUIRE_GPIOLIB
  409. select CPU_XSCALE
  410. select NEED_MACH_GPIO_H
  411. select NEED_RET_TO_USER
  412. select PCI
  413. select PLAT_IOP
  414. help
  415. Support for Intel's IOP33X (XScale) family of processors.
  416. config ARCH_IXP4XX
  417. bool "IXP4xx-based"
  418. depends on MMU
  419. select ARCH_HAS_DMA_SET_COHERENT_MASK
  420. select ARCH_SUPPORTS_BIG_ENDIAN
  421. select ARCH_REQUIRE_GPIOLIB
  422. select CLKSRC_MMIO
  423. select CPU_XSCALE
  424. select DMABOUNCE if PCI
  425. select GENERIC_CLOCKEVENTS
  426. select MIGHT_HAVE_PCI
  427. select NEED_MACH_IO_H
  428. select USB_EHCI_BIG_ENDIAN_DESC
  429. select USB_EHCI_BIG_ENDIAN_MMIO
  430. help
  431. Support for Intel's IXP4XX (XScale) family of processors.
  432. config ARCH_DOVE
  433. bool "Marvell Dove"
  434. select ARCH_REQUIRE_GPIOLIB
  435. select CPU_PJ4
  436. select GENERIC_CLOCKEVENTS
  437. select MIGHT_HAVE_PCI
  438. select MVEBU_MBUS
  439. select PINCTRL
  440. select PINCTRL_DOVE
  441. select PLAT_ORION_LEGACY
  442. select USB_ARCH_HAS_EHCI
  443. help
  444. Support for the Marvell Dove SoC 88AP510
  445. config ARCH_KIRKWOOD
  446. bool "Marvell Kirkwood"
  447. select ARCH_HAS_CPUFREQ
  448. select ARCH_REQUIRE_GPIOLIB
  449. select CPU_FEROCEON
  450. select GENERIC_CLOCKEVENTS
  451. select MVEBU_MBUS
  452. select PCI
  453. select PCI_QUIRKS
  454. select PINCTRL
  455. select PINCTRL_KIRKWOOD
  456. select PLAT_ORION_LEGACY
  457. help
  458. Support for the following Marvell Kirkwood series SoCs:
  459. 88F6180, 88F6192 and 88F6281.
  460. config ARCH_MV78XX0
  461. bool "Marvell MV78xx0"
  462. select ARCH_REQUIRE_GPIOLIB
  463. select CPU_FEROCEON
  464. select GENERIC_CLOCKEVENTS
  465. select MVEBU_MBUS
  466. select PCI
  467. select PLAT_ORION_LEGACY
  468. help
  469. Support for the following Marvell MV78xx0 series SoCs:
  470. MV781x0, MV782x0.
  471. config ARCH_ORION5X
  472. bool "Marvell Orion"
  473. depends on MMU
  474. select ARCH_REQUIRE_GPIOLIB
  475. select CPU_FEROCEON
  476. select GENERIC_CLOCKEVENTS
  477. select MVEBU_MBUS
  478. select PCI
  479. select PLAT_ORION_LEGACY
  480. help
  481. Support for the following Marvell Orion 5x series SoCs:
  482. Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
  483. Orion-2 (5281), Orion-1-90 (6183).
  484. config ARCH_MMP
  485. bool "Marvell PXA168/910/MMP2"
  486. depends on MMU
  487. select ARCH_REQUIRE_GPIOLIB
  488. select CLKDEV_LOOKUP
  489. select GENERIC_ALLOCATOR
  490. select GENERIC_CLOCKEVENTS
  491. select GPIO_PXA
  492. select IRQ_DOMAIN
  493. select MULTI_IRQ_HANDLER
  494. select NEED_MACH_GPIO_H
  495. select PINCTRL
  496. select PLAT_PXA
  497. select SPARSE_IRQ
  498. help
  499. Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
  500. config ARCH_KS8695
  501. bool "Micrel/Kendin KS8695"
  502. select ARCH_REQUIRE_GPIOLIB
  503. select CLKSRC_MMIO
  504. select CPU_ARM922T
  505. select GENERIC_CLOCKEVENTS
  506. select NEED_MACH_MEMORY_H
  507. help
  508. Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
  509. System-on-Chip devices.
  510. config ARCH_W90X900
  511. bool "Nuvoton W90X900 CPU"
  512. select ARCH_REQUIRE_GPIOLIB
  513. select CLKDEV_LOOKUP
  514. select CLKSRC_MMIO
  515. select CPU_ARM926T
  516. select GENERIC_CLOCKEVENTS
  517. help
  518. Support for Nuvoton (Winbond logic dept.) ARM9 processor,
  519. At present, the w90x900 has been renamed nuc900, regarding
  520. the ARM series product line, you can login the following
  521. link address to know more.
  522. <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
  523. ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
  524. config ARCH_LPC32XX
  525. bool "NXP LPC32XX"
  526. select ARCH_REQUIRE_GPIOLIB
  527. select ARM_AMBA
  528. select CLKDEV_LOOKUP
  529. select CLKSRC_MMIO
  530. select CPU_ARM926T
  531. select GENERIC_CLOCKEVENTS
  532. select HAVE_IDE
  533. select HAVE_PWM
  534. select USB_ARCH_HAS_OHCI
  535. select USE_OF
  536. help
  537. Support for the NXP LPC32XX family of processors
  538. config ARCH_PXA
  539. bool "PXA2xx/PXA3xx-based"
  540. depends on MMU
  541. select ARCH_HAS_CPUFREQ
  542. select ARCH_MTD_XIP
  543. select ARCH_REQUIRE_GPIOLIB
  544. select ARM_CPU_SUSPEND if PM
  545. select AUTO_ZRELADDR
  546. select CLKDEV_LOOKUP
  547. select CLKSRC_MMIO
  548. select GENERIC_CLOCKEVENTS
  549. select GPIO_PXA
  550. select HAVE_IDE
  551. select MULTI_IRQ_HANDLER
  552. select NEED_MACH_GPIO_H
  553. select PLAT_PXA
  554. select SPARSE_IRQ
  555. help
  556. Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
  557. config ARCH_MSM
  558. bool "Qualcomm MSM"
  559. select ARCH_REQUIRE_GPIOLIB
  560. select CLKDEV_LOOKUP
  561. select CLKSRC_OF if OF
  562. select COMMON_CLK
  563. select GENERIC_CLOCKEVENTS
  564. help
  565. Support for Qualcomm MSM/QSD based systems. This runs on the
  566. apps processor of the MSM/QSD and depends on a shared memory
  567. interface to the modem processor which runs the baseband
  568. stack and controls some vital subsystems
  569. (clock and power control, etc).
  570. config ARCH_SHMOBILE
  571. bool "Renesas SH-Mobile / R-Mobile"
  572. select ARM_PATCH_PHYS_VIRT
  573. select CLKDEV_LOOKUP
  574. select GENERIC_CLOCKEVENTS
  575. select HAVE_ARM_SCU if SMP
  576. select HAVE_ARM_TWD if SMP
  577. select HAVE_CLK
  578. select HAVE_MACH_CLKDEV
  579. select HAVE_SMP
  580. select MIGHT_HAVE_CACHE_L2X0
  581. select MULTI_IRQ_HANDLER
  582. select NO_IOPORT
  583. select PINCTRL
  584. select PM_GENERIC_DOMAINS if PM
  585. select SPARSE_IRQ
  586. help
  587. Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
  588. config ARCH_RPC
  589. bool "RiscPC"
  590. select ARCH_ACORN
  591. select ARCH_MAY_HAVE_PC_FDC
  592. select ARCH_SPARSEMEM_ENABLE
  593. select ARCH_USES_GETTIMEOFFSET
  594. select FIQ
  595. select HAVE_IDE
  596. select HAVE_PATA_PLATFORM
  597. select ISA_DMA_API
  598. select NEED_MACH_IO_H
  599. select NEED_MACH_MEMORY_H
  600. select NO_IOPORT
  601. select VIRT_TO_BUS
  602. help
  603. On the Acorn Risc-PC, Linux can support the internal IDE disk and
  604. CD-ROM interface, serial and parallel port, and the floppy drive.
  605. config ARCH_SA1100
  606. bool "SA1100-based"
  607. select ARCH_HAS_CPUFREQ
  608. select ARCH_MTD_XIP
  609. select ARCH_REQUIRE_GPIOLIB
  610. select ARCH_SPARSEMEM_ENABLE
  611. select CLKDEV_LOOKUP
  612. select CLKSRC_MMIO
  613. select CPU_FREQ
  614. select CPU_SA1100
  615. select GENERIC_CLOCKEVENTS
  616. select HAVE_IDE
  617. select ISA
  618. select NEED_MACH_MEMORY_H
  619. select SPARSE_IRQ
  620. help
  621. Support for StrongARM 11x0 based boards.
  622. config ARCH_S3C24XX
  623. bool "Samsung S3C24XX SoCs"
  624. select ARCH_HAS_CPUFREQ
  625. select ARCH_REQUIRE_GPIOLIB
  626. select CLKDEV_LOOKUP
  627. select CLKSRC_SAMSUNG_PWM
  628. select GENERIC_CLOCKEVENTS
  629. select GPIO_SAMSUNG
  630. select HAVE_CLK
  631. select HAVE_S3C2410_I2C if I2C
  632. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  633. select HAVE_S3C_RTC if RTC_CLASS
  634. select MULTI_IRQ_HANDLER
  635. select NEED_MACH_GPIO_H
  636. select NEED_MACH_IO_H
  637. select SAMSUNG_ATAGS
  638. help
  639. Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
  640. and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
  641. (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
  642. Samsung SMDK2410 development board (and derivatives).
  643. config ARCH_S3C64XX
  644. bool "Samsung S3C64XX"
  645. select ARCH_HAS_CPUFREQ
  646. select ARCH_REQUIRE_GPIOLIB
  647. select ARM_VIC
  648. select CLKDEV_LOOKUP
  649. select CLKSRC_SAMSUNG_PWM
  650. select CPU_V6
  651. select GENERIC_CLOCKEVENTS
  652. select GPIO_SAMSUNG
  653. select HAVE_CLK
  654. select HAVE_S3C2410_I2C if I2C
  655. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  656. select HAVE_TCM
  657. select NEED_MACH_GPIO_H
  658. select NO_IOPORT
  659. select PLAT_SAMSUNG
  660. select S3C_DEV_NAND
  661. select S3C_GPIO_TRACK
  662. select SAMSUNG_ATAGS
  663. select SAMSUNG_CLKSRC
  664. select SAMSUNG_GPIOLIB_4BIT
  665. select SAMSUNG_WDT_RESET
  666. select USB_ARCH_HAS_OHCI
  667. help
  668. Samsung S3C64XX series based systems
  669. config ARCH_S5P64X0
  670. bool "Samsung S5P6440 S5P6450"
  671. select CLKDEV_LOOKUP
  672. select CLKSRC_SAMSUNG_PWM
  673. select CPU_V6
  674. select GENERIC_CLOCKEVENTS
  675. select GPIO_SAMSUNG
  676. select HAVE_CLK
  677. select HAVE_S3C2410_I2C if I2C
  678. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  679. select HAVE_S3C_RTC if RTC_CLASS
  680. select NEED_MACH_GPIO_H
  681. select SAMSUNG_ATAGS
  682. select SAMSUNG_WDT_RESET
  683. help
  684. Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
  685. SMDK6450.
  686. config ARCH_S5PC100
  687. bool "Samsung S5PC100"
  688. select ARCH_REQUIRE_GPIOLIB
  689. select CLKDEV_LOOKUP
  690. select CLKSRC_SAMSUNG_PWM
  691. select CPU_V7
  692. select GENERIC_CLOCKEVENTS
  693. select GPIO_SAMSUNG
  694. select HAVE_CLK
  695. select HAVE_S3C2410_I2C if I2C
  696. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  697. select HAVE_S3C_RTC if RTC_CLASS
  698. select NEED_MACH_GPIO_H
  699. select SAMSUNG_ATAGS
  700. select SAMSUNG_WDT_RESET
  701. help
  702. Samsung S5PC100 series based systems
  703. config ARCH_S5PV210
  704. bool "Samsung S5PV210/S5PC110"
  705. select ARCH_HAS_CPUFREQ
  706. select ARCH_HAS_HOLES_MEMORYMODEL
  707. select ARCH_SPARSEMEM_ENABLE
  708. select CLKDEV_LOOKUP
  709. select CLKSRC_SAMSUNG_PWM
  710. select CPU_V7
  711. select GENERIC_CLOCKEVENTS
  712. select GPIO_SAMSUNG
  713. select HAVE_CLK
  714. select HAVE_S3C2410_I2C if I2C
  715. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  716. select HAVE_S3C_RTC if RTC_CLASS
  717. select NEED_MACH_GPIO_H
  718. select NEED_MACH_MEMORY_H
  719. select SAMSUNG_ATAGS
  720. help
  721. Samsung S5PV210/S5PC110 series based systems
  722. config ARCH_EXYNOS
  723. bool "Samsung EXYNOS"
  724. select ARCH_HAS_CPUFREQ
  725. select ARCH_HAS_HOLES_MEMORYMODEL
  726. select ARCH_REQUIRE_GPIOLIB
  727. select ARCH_SPARSEMEM_ENABLE
  728. select ARM_GIC
  729. select CLKDEV_LOOKUP
  730. select COMMON_CLK
  731. select CPU_V7
  732. select GENERIC_CLOCKEVENTS
  733. select HAVE_CLK
  734. select HAVE_S3C2410_I2C if I2C
  735. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  736. select HAVE_S3C_RTC if RTC_CLASS
  737. select NEED_MACH_MEMORY_H
  738. select SPARSE_IRQ
  739. select USE_OF
  740. help
  741. Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
  742. config ARCH_SHARK
  743. bool "Shark"
  744. select ARCH_USES_GETTIMEOFFSET
  745. select CPU_SA110
  746. select ISA
  747. select ISA_DMA
  748. select NEED_MACH_MEMORY_H
  749. select PCI
  750. select VIRT_TO_BUS
  751. select ZONE_DMA
  752. help
  753. Support for the StrongARM based Digital DNARD machine, also known
  754. as "Shark" (<http://www.shark-linux.de/shark.html>).
  755. config ARCH_DAVINCI
  756. bool "TI DaVinci"
  757. select ARCH_HAS_HOLES_MEMORYMODEL
  758. select ARCH_REQUIRE_GPIOLIB
  759. select CLKDEV_LOOKUP
  760. select GENERIC_ALLOCATOR
  761. select GENERIC_CLOCKEVENTS
  762. select GENERIC_IRQ_CHIP
  763. select HAVE_IDE
  764. select NEED_MACH_GPIO_H
  765. select TI_PRIV_EDMA
  766. select USE_OF
  767. select ZONE_DMA
  768. help
  769. Support for TI's DaVinci platform.
  770. config ARCH_OMAP1
  771. bool "TI OMAP1"
  772. depends on MMU
  773. select ARCH_HAS_CPUFREQ
  774. select ARCH_HAS_HOLES_MEMORYMODEL
  775. select ARCH_OMAP
  776. select ARCH_REQUIRE_GPIOLIB
  777. select CLKDEV_LOOKUP
  778. select CLKSRC_MMIO
  779. select GENERIC_CLOCKEVENTS
  780. select GENERIC_IRQ_CHIP
  781. select HAVE_CLK
  782. select HAVE_IDE
  783. select IRQ_DOMAIN
  784. select NEED_MACH_IO_H if PCCARD
  785. select NEED_MACH_MEMORY_H
  786. help
  787. Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
  788. endchoice
  789. menu "Multiple platform selection"
  790. depends on ARCH_MULTIPLATFORM
  791. comment "CPU Core family selection"
  792. config ARCH_MULTI_V4T
  793. bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
  794. depends on !ARCH_MULTI_V6_V7
  795. select ARCH_MULTI_V4_V5
  796. select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \
  797. CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \
  798. CPU_ARM925T || CPU_ARM940T)
  799. config ARCH_MULTI_V5
  800. bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
  801. depends on !ARCH_MULTI_V6_V7
  802. select ARCH_MULTI_V4_V5
  803. select CPU_ARM926T if (!CPU_ARM946E || CPU_ARM1020 || \
  804. CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \
  805. CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON)
  806. config ARCH_MULTI_V4_V5
  807. bool
  808. config ARCH_MULTI_V6
  809. bool "ARMv6 based platforms (ARM11)"
  810. select ARCH_MULTI_V6_V7
  811. select CPU_V6
  812. config ARCH_MULTI_V7
  813. bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
  814. default y
  815. select ARCH_MULTI_V6_V7
  816. select CPU_V7
  817. config ARCH_MULTI_V6_V7
  818. bool
  819. config ARCH_MULTI_CPU_AUTO
  820. def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
  821. select ARCH_MULTI_V5
  822. endmenu
  823. #
  824. # This is sorted alphabetically by mach-* pathname. However, plat-*
  825. # Kconfigs may be included either alphabetically (according to the
  826. # plat- suffix) or along side the corresponding mach-* source.
  827. #
  828. source "arch/arm/mach-mvebu/Kconfig"
  829. source "arch/arm/mach-at91/Kconfig"
  830. source "arch/arm/mach-bcm/Kconfig"
  831. source "arch/arm/mach-bcm2835/Kconfig"
  832. source "arch/arm/mach-clps711x/Kconfig"
  833. source "arch/arm/mach-cns3xxx/Kconfig"
  834. source "arch/arm/mach-davinci/Kconfig"
  835. source "arch/arm/mach-dove/Kconfig"
  836. source "arch/arm/mach-ep93xx/Kconfig"
  837. source "arch/arm/mach-footbridge/Kconfig"
  838. source "arch/arm/mach-gemini/Kconfig"
  839. source "arch/arm/mach-highbank/Kconfig"
  840. source "arch/arm/mach-integrator/Kconfig"
  841. source "arch/arm/mach-iop32x/Kconfig"
  842. source "arch/arm/mach-iop33x/Kconfig"
  843. source "arch/arm/mach-iop13xx/Kconfig"
  844. source "arch/arm/mach-ixp4xx/Kconfig"
  845. source "arch/arm/mach-keystone/Kconfig"
  846. source "arch/arm/mach-kirkwood/Kconfig"
  847. source "arch/arm/mach-ks8695/Kconfig"
  848. source "arch/arm/mach-msm/Kconfig"
  849. source "arch/arm/mach-mv78xx0/Kconfig"
  850. source "arch/arm/mach-imx/Kconfig"
  851. source "arch/arm/mach-mxs/Kconfig"
  852. source "arch/arm/mach-netx/Kconfig"
  853. source "arch/arm/mach-nomadik/Kconfig"
  854. source "arch/arm/mach-nspire/Kconfig"
  855. source "arch/arm/plat-omap/Kconfig"
  856. source "arch/arm/mach-omap1/Kconfig"
  857. source "arch/arm/mach-omap2/Kconfig"
  858. source "arch/arm/mach-orion5x/Kconfig"
  859. source "arch/arm/mach-picoxcell/Kconfig"
  860. source "arch/arm/mach-pxa/Kconfig"
  861. source "arch/arm/plat-pxa/Kconfig"
  862. source "arch/arm/mach-mmp/Kconfig"
  863. source "arch/arm/mach-realview/Kconfig"
  864. source "arch/arm/mach-rockchip/Kconfig"
  865. source "arch/arm/mach-sa1100/Kconfig"
  866. source "arch/arm/plat-samsung/Kconfig"
  867. source "arch/arm/mach-socfpga/Kconfig"
  868. source "arch/arm/mach-spear/Kconfig"
  869. source "arch/arm/mach-sti/Kconfig"
  870. source "arch/arm/mach-s3c24xx/Kconfig"
  871. if ARCH_S3C64XX
  872. source "arch/arm/mach-s3c64xx/Kconfig"
  873. endif
  874. source "arch/arm/mach-s5p64x0/Kconfig"
  875. source "arch/arm/mach-s5pc100/Kconfig"
  876. source "arch/arm/mach-s5pv210/Kconfig"
  877. source "arch/arm/mach-exynos/Kconfig"
  878. source "arch/arm/mach-shmobile/Kconfig"
  879. source "arch/arm/mach-sunxi/Kconfig"
  880. source "arch/arm/mach-prima2/Kconfig"
  881. source "arch/arm/mach-tegra/Kconfig"
  882. source "arch/arm/mach-u300/Kconfig"
  883. source "arch/arm/mach-ux500/Kconfig"
  884. source "arch/arm/mach-versatile/Kconfig"
  885. source "arch/arm/mach-vexpress/Kconfig"
  886. source "arch/arm/plat-versatile/Kconfig"
  887. source "arch/arm/mach-virt/Kconfig"
  888. source "arch/arm/mach-vt8500/Kconfig"
  889. source "arch/arm/mach-w90x900/Kconfig"
  890. source "arch/arm/mach-zynq/Kconfig"
  891. # Definitions to make life easier
  892. config ARCH_ACORN
  893. bool
  894. config PLAT_IOP
  895. bool
  896. select GENERIC_CLOCKEVENTS
  897. config PLAT_ORION
  898. bool
  899. select CLKSRC_MMIO
  900. select COMMON_CLK
  901. select GENERIC_IRQ_CHIP
  902. select IRQ_DOMAIN
  903. config PLAT_ORION_LEGACY
  904. bool
  905. select PLAT_ORION
  906. config PLAT_PXA
  907. bool
  908. config PLAT_VERSATILE
  909. bool
  910. config ARM_TIMER_SP804
  911. bool
  912. select CLKSRC_MMIO
  913. select CLKSRC_OF if OF
  914. source arch/arm/mm/Kconfig
  915. config ARM_NR_BANKS
  916. int
  917. default 16 if ARCH_EP93XX
  918. default 8
  919. config IWMMXT
  920. bool "Enable iWMMXt support" if !CPU_PJ4
  921. depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
  922. default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4
  923. help
  924. Enable support for iWMMXt context switching at run time if
  925. running on a CPU that supports it.
  926. config MULTI_IRQ_HANDLER
  927. bool
  928. help
  929. Allow each machine to specify it's own IRQ handler at run time.
  930. if !MMU
  931. source "arch/arm/Kconfig-nommu"
  932. endif
  933. config PJ4B_ERRATA_4742
  934. bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation"
  935. depends on CPU_PJ4B && MACH_ARMADA_370
  936. default y
  937. help
  938. When coming out of either a Wait for Interrupt (WFI) or a Wait for
  939. Event (WFE) IDLE states, a specific timing sensitivity exists between
  940. the retiring WFI/WFE instructions and the newly issued subsequent
  941. instructions. This sensitivity can result in a CPU hang scenario.
  942. Workaround:
  943. The software must insert either a Data Synchronization Barrier (DSB)
  944. or Data Memory Barrier (DMB) command immediately after the WFI/WFE
  945. instruction
  946. config ARM_ERRATA_326103
  947. bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
  948. depends on CPU_V6
  949. help
  950. Executing a SWP instruction to read-only memory does not set bit 11
  951. of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
  952. treat the access as a read, preventing a COW from occurring and
  953. causing the faulting task to livelock.
  954. config ARM_ERRATA_411920
  955. bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
  956. depends on CPU_V6 || CPU_V6K
  957. help
  958. Invalidation of the Instruction Cache operation can
  959. fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
  960. It does not affect the MPCore. This option enables the ARM Ltd.
  961. recommended workaround.
  962. config ARM_ERRATA_430973
  963. bool "ARM errata: Stale prediction on replaced interworking branch"
  964. depends on CPU_V7
  965. help
  966. This option enables the workaround for the 430973 Cortex-A8
  967. (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
  968. interworking branch is replaced with another code sequence at the
  969. same virtual address, whether due to self-modifying code or virtual
  970. to physical address re-mapping, Cortex-A8 does not recover from the
  971. stale interworking branch prediction. This results in Cortex-A8
  972. executing the new code sequence in the incorrect ARM or Thumb state.
  973. The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
  974. and also flushes the branch target cache at every context switch.
  975. Note that setting specific bits in the ACTLR register may not be
  976. available in non-secure mode.
  977. config ARM_ERRATA_458693
  978. bool "ARM errata: Processor deadlock when a false hazard is created"
  979. depends on CPU_V7
  980. depends on !ARCH_MULTIPLATFORM
  981. help
  982. This option enables the workaround for the 458693 Cortex-A8 (r2p0)
  983. erratum. For very specific sequences of memory operations, it is
  984. possible for a hazard condition intended for a cache line to instead
  985. be incorrectly associated with a different cache line. This false
  986. hazard might then cause a processor deadlock. The workaround enables
  987. the L1 caching of the NEON accesses and disables the PLD instruction
  988. in the ACTLR register. Note that setting specific bits in the ACTLR
  989. register may not be available in non-secure mode.
  990. config ARM_ERRATA_460075
  991. bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
  992. depends on CPU_V7
  993. depends on !ARCH_MULTIPLATFORM
  994. help
  995. This option enables the workaround for the 460075 Cortex-A8 (r2p0)
  996. erratum. Any asynchronous access to the L2 cache may encounter a
  997. situation in which recent store transactions to the L2 cache are lost
  998. and overwritten with stale memory contents from external memory. The
  999. workaround disables the write-allocate mode for the L2 cache via the
  1000. ACTLR register. Note that setting specific bits in the ACTLR register
  1001. may not be available in non-secure mode.
  1002. config ARM_ERRATA_742230
  1003. bool "ARM errata: DMB operation may be faulty"
  1004. depends on CPU_V7 && SMP
  1005. depends on !ARCH_MULTIPLATFORM
  1006. help
  1007. This option enables the workaround for the 742230 Cortex-A9
  1008. (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
  1009. between two write operations may not ensure the correct visibility
  1010. ordering of the two writes. This workaround sets a specific bit in
  1011. the diagnostic register of the Cortex-A9 which causes the DMB
  1012. instruction to behave as a DSB, ensuring the correct behaviour of
  1013. the two writes.
  1014. config ARM_ERRATA_742231
  1015. bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
  1016. depends on CPU_V7 && SMP
  1017. depends on !ARCH_MULTIPLATFORM
  1018. help
  1019. This option enables the workaround for the 742231 Cortex-A9
  1020. (r2p0..r2p2) erratum. Under certain conditions, specific to the
  1021. Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
  1022. accessing some data located in the same cache line, may get corrupted
  1023. data due to bad handling of the address hazard when the line gets
  1024. replaced from one of the CPUs at the same time as another CPU is
  1025. accessing it. This workaround sets specific bits in the diagnostic
  1026. register of the Cortex-A9 which reduces the linefill issuing
  1027. capabilities of the processor.
  1028. config PL310_ERRATA_588369
  1029. bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
  1030. depends on CACHE_L2X0
  1031. help
  1032. The PL310 L2 cache controller implements three types of Clean &
  1033. Invalidate maintenance operations: by Physical Address
  1034. (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
  1035. They are architecturally defined to behave as the execution of a
  1036. clean operation followed immediately by an invalidate operation,
  1037. both performing to the same memory location. This functionality
  1038. is not correctly implemented in PL310 as clean lines are not
  1039. invalidated as a result of these operations.
  1040. config ARM_ERRATA_643719
  1041. bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
  1042. depends on CPU_V7 && SMP
  1043. help
  1044. This option enables the workaround for the 643719 Cortex-A9 (prior to
  1045. r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR
  1046. register returns zero when it should return one. The workaround
  1047. corrects this value, ensuring cache maintenance operations which use
  1048. it behave as intended and avoiding data corruption.
  1049. config ARM_ERRATA_720789
  1050. bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
  1051. depends on CPU_V7
  1052. help
  1053. This option enables the workaround for the 720789 Cortex-A9 (prior to
  1054. r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
  1055. broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
  1056. As a consequence of this erratum, some TLB entries which should be
  1057. invalidated are not, resulting in an incoherency in the system page
  1058. tables. The workaround changes the TLB flushing routines to invalidate
  1059. entries regardless of the ASID.
  1060. config PL310_ERRATA_727915
  1061. bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
  1062. depends on CACHE_L2X0
  1063. help
  1064. PL310 implements the Clean & Invalidate by Way L2 cache maintenance
  1065. operation (offset 0x7FC). This operation runs in background so that
  1066. PL310 can handle normal accesses while it is in progress. Under very
  1067. rare circumstances, due to this erratum, write data can be lost when
  1068. PL310 treats a cacheable write transaction during a Clean &
  1069. Invalidate by Way operation.
  1070. config ARM_ERRATA_743622
  1071. bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
  1072. depends on CPU_V7
  1073. depends on !ARCH_MULTIPLATFORM
  1074. help
  1075. This option enables the workaround for the 743622 Cortex-A9
  1076. (r2p*) erratum. Under very rare conditions, a faulty
  1077. optimisation in the Cortex-A9 Store Buffer may lead to data
  1078. corruption. This workaround sets a specific bit in the diagnostic
  1079. register of the Cortex-A9 which disables the Store Buffer
  1080. optimisation, preventing the defect from occurring. This has no
  1081. visible impact on the overall performance or power consumption of the
  1082. processor.
  1083. config ARM_ERRATA_751472
  1084. bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
  1085. depends on CPU_V7
  1086. depends on !ARCH_MULTIPLATFORM
  1087. help
  1088. This option enables the workaround for the 751472 Cortex-A9 (prior
  1089. to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
  1090. completion of a following broadcasted operation if the second
  1091. operation is received by a CPU before the ICIALLUIS has completed,
  1092. potentially leading to corrupted entries in the cache or TLB.
  1093. config PL310_ERRATA_753970
  1094. bool "PL310 errata: cache sync operation may be faulty"
  1095. depends on CACHE_PL310
  1096. help
  1097. This option enables the workaround for the 753970 PL310 (r3p0) erratum.
  1098. Under some condition the effect of cache sync operation on
  1099. the store buffer still remains when the operation completes.
  1100. This means that the store buffer is always asked to drain and
  1101. this prevents it from merging any further writes. The workaround
  1102. is to replace the normal offset of cache sync operation (0x730)
  1103. by another offset targeting an unmapped PL310 register 0x740.
  1104. This has the same effect as the cache sync operation: store buffer
  1105. drain and waiting for all buffers empty.
  1106. config ARM_ERRATA_754322
  1107. bool "ARM errata: possible faulty MMU translations following an ASID switch"
  1108. depends on CPU_V7
  1109. help
  1110. This option enables the workaround for the 754322 Cortex-A9 (r2p*,
  1111. r3p*) erratum. A speculative memory access may cause a page table walk
  1112. which starts prior to an ASID switch but completes afterwards. This
  1113. can populate the micro-TLB with a stale entry which may be hit with
  1114. the new ASID. This workaround places two dsb instructions in the mm
  1115. switching code so that no page table walks can cross the ASID switch.
  1116. config ARM_ERRATA_754327
  1117. bool "ARM errata: no automatic Store Buffer drain"
  1118. depends on CPU_V7 && SMP
  1119. help
  1120. This option enables the workaround for the 754327 Cortex-A9 (prior to
  1121. r2p0) erratum. The Store Buffer does not have any automatic draining
  1122. mechanism and therefore a livelock may occur if an external agent
  1123. continuously polls a memory location waiting to observe an update.
  1124. This workaround defines cpu_relax() as smp_mb(), preventing correctly
  1125. written polling loops from denying visibility of updates to memory.
  1126. config ARM_ERRATA_364296
  1127. bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
  1128. depends on CPU_V6
  1129. help
  1130. This options enables the workaround for the 364296 ARM1136
  1131. r0p2 erratum (possible cache data corruption with
  1132. hit-under-miss enabled). It sets the undocumented bit 31 in
  1133. the auxiliary control register and the FI bit in the control
  1134. register, thus disabling hit-under-miss without putting the
  1135. processor into full low interrupt latency mode. ARM11MPCore
  1136. is not affected.
  1137. config ARM_ERRATA_764369
  1138. bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
  1139. depends on CPU_V7 && SMP
  1140. help
  1141. This option enables the workaround for erratum 764369
  1142. affecting Cortex-A9 MPCore with two or more processors (all
  1143. current revisions). Under certain timing circumstances, a data
  1144. cache line maintenance operation by MVA targeting an Inner
  1145. Shareable memory region may fail to proceed up to either the
  1146. Point of Coherency or to the Point of Unification of the
  1147. system. This workaround adds a DSB instruction before the
  1148. relevant cache maintenance functions and sets a specific bit
  1149. in the diagnostic control register of the SCU.
  1150. config PL310_ERRATA_769419
  1151. bool "PL310 errata: no automatic Store Buffer drain"
  1152. depends on CACHE_L2X0
  1153. help
  1154. On revisions of the PL310 prior to r3p2, the Store Buffer does
  1155. not automatically drain. This can cause normal, non-cacheable
  1156. writes to be retained when the memory system is idle, leading
  1157. to suboptimal I/O performance for drivers using coherent DMA.
  1158. This option adds a write barrier to the cpu_idle loop so that,
  1159. on systems with an outer cache, the store buffer is drained
  1160. explicitly.
  1161. config ARM_ERRATA_775420
  1162. bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
  1163. depends on CPU_V7
  1164. help
  1165. This option enables the workaround for the 775420 Cortex-A9 (r2p2,
  1166. r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
  1167. operation aborts with MMU exception, it might cause the processor
  1168. to deadlock. This workaround puts DSB before executing ISB if
  1169. an abort may occur on cache maintenance.
  1170. config ARM_ERRATA_798181
  1171. bool "ARM errata: TLBI/DSB failure on Cortex-A15"
  1172. depends on CPU_V7 && SMP
  1173. help
  1174. On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
  1175. adequately shooting down all use of the old entries. This
  1176. option enables the Linux kernel workaround for this erratum
  1177. which sends an IPI to the CPUs that are running the same ASID
  1178. as the one being invalidated.
  1179. config ARM_ERRATA_773022
  1180. bool "ARM errata: incorrect instructions may be executed from loop buffer"
  1181. depends on CPU_V7
  1182. help
  1183. This option enables the workaround for the 773022 Cortex-A15
  1184. (up to r0p4) erratum. In certain rare sequences of code, the
  1185. loop buffer may deliver incorrect instructions. This
  1186. workaround disables the loop buffer to avoid the erratum.
  1187. endmenu
  1188. source "arch/arm/common/Kconfig"
  1189. menu "Bus support"
  1190. config ARM_AMBA
  1191. bool
  1192. config ISA
  1193. bool
  1194. help
  1195. Find out whether you have ISA slots on your motherboard. ISA is the
  1196. name of a bus system, i.e. the way the CPU talks to the other stuff
  1197. inside your box. Other bus systems are PCI, EISA, MicroChannel
  1198. (MCA) or VESA. ISA is an older system, now being displaced by PCI;
  1199. newer boards don't support it. If you have ISA, say Y, otherwise N.
  1200. # Select ISA DMA controller support
  1201. config ISA_DMA
  1202. bool
  1203. select ISA_DMA_API
  1204. # Select ISA DMA interface
  1205. config ISA_DMA_API
  1206. bool
  1207. config PCI
  1208. bool "PCI support" if MIGHT_HAVE_PCI
  1209. help
  1210. Find out whether you have a PCI motherboard. PCI is the name of a
  1211. bus system, i.e. the way the CPU talks to the other stuff inside
  1212. your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
  1213. VESA. If you have PCI, say Y, otherwise N.
  1214. config PCI_DOMAINS
  1215. bool
  1216. depends on PCI
  1217. config PCI_NANOENGINE
  1218. bool "BSE nanoEngine PCI support"
  1219. depends on SA1100_NANOENGINE
  1220. help
  1221. Enable PCI on the BSE nanoEngine board.
  1222. config PCI_SYSCALL
  1223. def_bool PCI
  1224. # Select the host bridge type
  1225. config PCI_HOST_VIA82C505
  1226. bool
  1227. depends on PCI && ARCH_SHARK
  1228. default y
  1229. config PCI_HOST_ITE8152
  1230. bool
  1231. depends on PCI && MACH_ARMCORE
  1232. default y
  1233. select DMABOUNCE
  1234. source "drivers/pci/Kconfig"
  1235. source "drivers/pci/pcie/Kconfig"
  1236. source "drivers/pcmcia/Kconfig"
  1237. endmenu
  1238. menu "Kernel Features"
  1239. config HAVE_SMP
  1240. bool
  1241. help
  1242. This option should be selected by machines which have an SMP-
  1243. capable CPU.
  1244. The only effect of this option is to make the SMP-related
  1245. options available to the user for configuration.
  1246. config SMP
  1247. bool "Symmetric Multi-Processing"
  1248. depends on CPU_V6K || CPU_V7
  1249. depends on GENERIC_CLOCKEVENTS
  1250. depends on HAVE_SMP
  1251. depends on MMU || ARM_MPU
  1252. select USE_GENERIC_SMP_HELPERS
  1253. help
  1254. This enables support for systems with more than one CPU. If you have
  1255. a system with only one CPU, like most personal computers, say N. If
  1256. you have a system with more than one CPU, say Y.
  1257. If you say N here, the kernel will run on single and multiprocessor
  1258. machines, but will use only one CPU of a multiprocessor machine. If
  1259. you say Y here, the kernel will run on many, but not all, single
  1260. processor machines. On a single processor machine, the kernel will
  1261. run faster if you say N here.
  1262. See also <file:Documentation/x86/i386/IO-APIC.txt>,
  1263. <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
  1264. <http://tldp.org/HOWTO/SMP-HOWTO.html>.
  1265. If you don't know what to do here, say N.
  1266. config SMP_ON_UP
  1267. bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
  1268. depends on SMP && !XIP_KERNEL && MMU
  1269. default y
  1270. help
  1271. SMP kernels contain instructions which fail on non-SMP processors.
  1272. Enabling this option allows the kernel to modify itself to make
  1273. these instructions safe. Disabling it allows about 1K of space
  1274. savings.
  1275. If you don't know what to do here, say Y.
  1276. config ARM_CPU_TOPOLOGY
  1277. bool "Support cpu topology definition"
  1278. depends on SMP && CPU_V7
  1279. default y
  1280. help
  1281. Support ARM cpu topology definition. The MPIDR register defines
  1282. affinity between processors which is then used to describe the cpu
  1283. topology of an ARM System.
  1284. config SCHED_MC
  1285. bool "Multi-core scheduler support"
  1286. depends on ARM_CPU_TOPOLOGY
  1287. help
  1288. Multi-core scheduler support improves the CPU scheduler's decision
  1289. making when dealing with multi-core CPU chips at a cost of slightly
  1290. increased overhead in some places. If unsure say N here.
  1291. config SCHED_SMT
  1292. bool "SMT scheduler support"
  1293. depends on ARM_CPU_TOPOLOGY
  1294. help
  1295. Improves the CPU scheduler's decision making when dealing with
  1296. MultiThreading at a cost of slightly increased overhead in some
  1297. places. If unsure say N here.
  1298. config HAVE_ARM_SCU
  1299. bool
  1300. help
  1301. This option enables support for the ARM system coherency unit
  1302. config HAVE_ARM_ARCH_TIMER
  1303. bool "Architected timer support"
  1304. depends on CPU_V7
  1305. select ARM_ARCH_TIMER
  1306. help
  1307. This option enables support for the ARM architected timer
  1308. config HAVE_ARM_TWD
  1309. bool
  1310. depends on SMP
  1311. select CLKSRC_OF if OF
  1312. help
  1313. This options enables support for the ARM timer and watchdog unit
  1314. config MCPM
  1315. bool "Multi-Cluster Power Management"
  1316. depends on CPU_V7 && SMP
  1317. help
  1318. This option provides the common power management infrastructure
  1319. for (multi-)cluster based systems, such as big.LITTLE based
  1320. systems.
  1321. config BIG_LITTLE
  1322. bool "big.LITTLE support (Experimental)"
  1323. depends on CPU_V7 && SMP
  1324. select MCPM
  1325. help
  1326. This option enables support selections for the big.LITTLE
  1327. system architecture.
  1328. config BL_SWITCHER
  1329. bool "big.LITTLE switcher support"
  1330. depends on BIG_LITTLE && MCPM && HOTPLUG_CPU
  1331. select CPU_PM
  1332. select ARM_CPU_SUSPEND
  1333. help
  1334. The big.LITTLE "switcher" provides the core functionality to
  1335. transparently handle transition between a cluster of A15's
  1336. and a cluster of A7's in a big.LITTLE system.
  1337. config BL_SWITCHER_DUMMY_IF
  1338. tristate "Simple big.LITTLE switcher user interface"
  1339. depends on BL_SWITCHER && DEBUG_KERNEL
  1340. help
  1341. This is a simple and dummy char dev interface to control
  1342. the big.LITTLE switcher core code. It is meant for
  1343. debugging purposes only.
  1344. choice
  1345. prompt "Memory split"
  1346. default VMSPLIT_3G
  1347. help
  1348. Select the desired split between kernel and user memory.
  1349. If you are not absolutely sure what you are doing, leave this
  1350. option alone!
  1351. config VMSPLIT_3G
  1352. bool "3G/1G user/kernel split"
  1353. config VMSPLIT_2G
  1354. bool "2G/2G user/kernel split"
  1355. config VMSPLIT_1G
  1356. bool "1G/3G user/kernel split"
  1357. endchoice
  1358. config PAGE_OFFSET
  1359. hex
  1360. default 0x40000000 if VMSPLIT_1G
  1361. default 0x80000000 if VMSPLIT_2G
  1362. default 0xC0000000
  1363. config NR_CPUS
  1364. int "Maximum number of CPUs (2-32)"
  1365. range 2 32
  1366. depends on SMP
  1367. default "4"
  1368. config HOTPLUG_CPU
  1369. bool "Support for hot-pluggable CPUs"
  1370. depends on SMP
  1371. help
  1372. Say Y here to experiment with turning CPUs off and on. CPUs
  1373. can be controlled through /sys/devices/system/cpu.
  1374. config ARM_PSCI
  1375. bool "Support for the ARM Power State Coordination Interface (PSCI)"
  1376. depends on CPU_V7
  1377. help
  1378. Say Y here if you want Linux to communicate with system firmware
  1379. implementing the PSCI specification for CPU-centric power
  1380. management operations described in ARM document number ARM DEN
  1381. 0022A ("Power State Coordination Interface System Software on
  1382. ARM processors").
  1383. # The GPIO number here must be sorted by descending number. In case of
  1384. # a multiplatform kernel, we just want the highest value required by the
  1385. # selected platforms.
  1386. config ARCH_NR_GPIO
  1387. int
  1388. default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
  1389. default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || SOC_DRA7XX
  1390. default 392 if ARCH_U8500
  1391. default 352 if ARCH_VT8500
  1392. default 288 if ARCH_SUNXI
  1393. default 264 if MACH_H4700
  1394. default 0
  1395. help
  1396. Maximum number of GPIOs in the system.
  1397. If unsure, leave the default value.
  1398. source kernel/Kconfig.preempt
  1399. config HZ_FIXED
  1400. int
  1401. default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \
  1402. ARCH_S5PV210 || ARCH_EXYNOS4
  1403. default AT91_TIMER_HZ if ARCH_AT91
  1404. default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
  1405. default 0
  1406. choice
  1407. depends on HZ_FIXED = 0
  1408. prompt "Timer frequency"
  1409. config HZ_100
  1410. bool "100 Hz"
  1411. config HZ_200
  1412. bool "200 Hz"
  1413. config HZ_250
  1414. bool "250 Hz"
  1415. config HZ_300
  1416. bool "300 Hz"
  1417. config HZ_500
  1418. bool "500 Hz"
  1419. config HZ_1000
  1420. bool "1000 Hz"
  1421. endchoice
  1422. config HZ
  1423. int
  1424. default HZ_FIXED if HZ_FIXED != 0
  1425. default 100 if HZ_100
  1426. default 200 if HZ_200
  1427. default 250 if HZ_250
  1428. default 300 if HZ_300
  1429. default 500 if HZ_500
  1430. default 1000
  1431. config SCHED_HRTICK
  1432. def_bool HIGH_RES_TIMERS
  1433. config SCHED_HRTICK
  1434. def_bool HIGH_RES_TIMERS
  1435. config THUMB2_KERNEL
  1436. bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
  1437. depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
  1438. default y if CPU_THUMBONLY
  1439. select AEABI
  1440. select ARM_ASM_UNIFIED
  1441. select ARM_UNWIND
  1442. help
  1443. By enabling this option, the kernel will be compiled in
  1444. Thumb-2 mode. A compiler/assembler that understand the unified
  1445. ARM-Thumb syntax is needed.
  1446. If unsure, say N.
  1447. config THUMB2_AVOID_R_ARM_THM_JUMP11
  1448. bool "Work around buggy Thumb-2 short branch relocations in gas"
  1449. depends on THUMB2_KERNEL && MODULES
  1450. default y
  1451. help
  1452. Various binutils versions can resolve Thumb-2 branches to
  1453. locally-defined, preemptible global symbols as short-range "b.n"
  1454. branch instructions.
  1455. This is a problem, because there's no guarantee the final
  1456. destination of the symbol, or any candidate locations for a
  1457. trampoline, are within range of the branch. For this reason, the
  1458. kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
  1459. relocation in modules at all, and it makes little sense to add
  1460. support.
  1461. The symptom is that the kernel fails with an "unsupported
  1462. relocation" error when loading some modules.
  1463. Until fixed tools are available, passing
  1464. -fno-optimize-sibling-calls to gcc should prevent gcc generating
  1465. code which hits this problem, at the cost of a bit of extra runtime
  1466. stack usage in some cases.
  1467. The problem is described in more detail at:
  1468. https://bugs.launchpad.net/binutils-linaro/+bug/725126
  1469. Only Thumb-2 kernels are affected.
  1470. Unless you are sure your tools don't have this problem, say Y.
  1471. config ARM_ASM_UNIFIED
  1472. bool
  1473. config AEABI
  1474. bool "Use the ARM EABI to compile the kernel"
  1475. help
  1476. This option allows for the kernel to be compiled using the latest
  1477. ARM ABI (aka EABI). This is only useful if you are using a user
  1478. space environment that is also compiled with EABI.
  1479. Since there are major incompatibilities between the legacy ABI and
  1480. EABI, especially with regard to structure member alignment, this
  1481. option also changes the kernel syscall calling convention to
  1482. disambiguate both ABIs and allow for backward compatibility support
  1483. (selected with CONFIG_OABI_COMPAT).
  1484. To use this you need GCC version 4.0.0 or later.
  1485. config OABI_COMPAT
  1486. bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
  1487. depends on AEABI && !THUMB2_KERNEL
  1488. default y
  1489. help
  1490. This option preserves the old syscall interface along with the
  1491. new (ARM EABI) one. It also provides a compatibility layer to
  1492. intercept syscalls that have structure arguments which layout
  1493. in memory differs between the legacy ABI and the new ARM EABI
  1494. (only for non "thumb" binaries). This option adds a tiny
  1495. overhead to all syscalls and produces a slightly larger kernel.
  1496. If you know you'll be using only pure EABI user space then you
  1497. can say N here. If this option is not selected and you attempt
  1498. to execute a legacy ABI binary then the result will be
  1499. UNPREDICTABLE (in fact it can be predicted that it won't work
  1500. at all). If in doubt say Y.
  1501. config ARCH_HAS_HOLES_MEMORYMODEL
  1502. bool
  1503. config ARCH_SPARSEMEM_ENABLE
  1504. bool
  1505. config ARCH_SPARSEMEM_DEFAULT
  1506. def_bool ARCH_SPARSEMEM_ENABLE
  1507. config ARCH_SELECT_MEMORY_MODEL
  1508. def_bool ARCH_SPARSEMEM_ENABLE
  1509. config HAVE_ARCH_PFN_VALID
  1510. def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
  1511. config HIGHMEM
  1512. bool "High Memory Support"
  1513. depends on MMU
  1514. help
  1515. The address space of ARM processors is only 4 Gigabytes large
  1516. and it has to accommodate user address space, kernel address
  1517. space as well as some memory mapped IO. That means that, if you
  1518. have a large amount of physical memory and/or IO, not all of the
  1519. memory can be "permanently mapped" by the kernel. The physical
  1520. memory that is not permanently mapped is called "high memory".
  1521. Depending on the selected kernel/user memory split, minimum
  1522. vmalloc space and actual amount of RAM, you may not need this
  1523. option which should result in a slightly faster kernel.
  1524. If unsure, say n.
  1525. config HIGHPTE
  1526. bool "Allocate 2nd-level pagetables from highmem"
  1527. depends on HIGHMEM
  1528. config HW_PERF_EVENTS
  1529. bool "Enable hardware performance counter support for perf events"
  1530. depends on PERF_EVENTS
  1531. default y
  1532. help
  1533. Enable hardware performance counter support for perf events. If
  1534. disabled, perf events will use software events only.
  1535. config SYS_SUPPORTS_HUGETLBFS
  1536. def_bool y
  1537. depends on ARM_LPAE
  1538. config HAVE_ARCH_TRANSPARENT_HUGEPAGE
  1539. def_bool y
  1540. depends on ARM_LPAE
  1541. config ARCH_WANT_GENERAL_HUGETLB
  1542. def_bool y
  1543. source "mm/Kconfig"
  1544. config FORCE_MAX_ZONEORDER
  1545. int "Maximum zone order" if ARCH_SHMOBILE
  1546. range 11 64 if ARCH_SHMOBILE
  1547. default "12" if SOC_AM33XX
  1548. default "9" if SA1111
  1549. default "11"
  1550. help
  1551. The kernel memory allocator divides physically contiguous memory
  1552. blocks into "zones", where each zone is a power of two number of
  1553. pages. This option selects the largest power of two that the kernel
  1554. keeps in the memory allocator. If you need to allocate very large
  1555. blocks of physically contiguous memory, then you may need to
  1556. increase this value.
  1557. This config option is actually maximum order plus one. For example,
  1558. a value of 11 means that the largest free memory block is 2^10 pages.
  1559. config ALIGNMENT_TRAP
  1560. bool
  1561. depends on CPU_CP15_MMU
  1562. default y if !ARCH_EBSA110
  1563. select HAVE_PROC_CPU if PROC_FS
  1564. help
  1565. ARM processors cannot fetch/store information which is not
  1566. naturally aligned on the bus, i.e., a 4 byte fetch must start at an
  1567. address divisible by 4. On 32-bit ARM processors, these non-aligned
  1568. fetch/store instructions will be emulated in software if you say
  1569. here, which has a severe performance impact. This is necessary for
  1570. correct operation of some network protocols. With an IP-only
  1571. configuration it is safe to say N, otherwise say Y.
  1572. config UACCESS_WITH_MEMCPY
  1573. bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
  1574. depends on MMU
  1575. default y if CPU_FEROCEON
  1576. help
  1577. Implement faster copy_to_user and clear_user methods for CPU
  1578. cores where a 8-word STM instruction give significantly higher
  1579. memory write throughput than a sequence of individual 32bit stores.
  1580. A possible side effect is a slight increase in scheduling latency
  1581. between threads sharing the same address space if they invoke
  1582. such copy operations with large buffers.
  1583. However, if the CPU data cache is using a write-allocate mode,
  1584. this option is unlikely to provide any performance gain.
  1585. config SECCOMP
  1586. bool
  1587. prompt "Enable seccomp to safely compute untrusted bytecode"
  1588. ---help---
  1589. This kernel feature is useful for number crunching applications
  1590. that may need to compute untrusted bytecode during their
  1591. execution. By using pipes or other transports made available to
  1592. the process as file descriptors supporting the read/write
  1593. syscalls, it's possible to isolate those applications in
  1594. their own address space using seccomp. Once seccomp is
  1595. enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
  1596. and the task is only allowed to execute a few safe syscalls
  1597. defined by each seccomp mode.
  1598. config CC_STACKPROTECTOR
  1599. bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
  1600. help
  1601. This option turns on the -fstack-protector GCC feature. This
  1602. feature puts, at the beginning of functions, a canary value on
  1603. the stack just before the return address, and validates
  1604. the value just before actually returning. Stack based buffer
  1605. overflows (that need to overwrite this return address) now also
  1606. overwrite the canary, which gets detected and the attack is then
  1607. neutralized via a kernel panic.
  1608. This feature requires gcc version 4.2 or above.
  1609. config XEN_DOM0
  1610. def_bool y
  1611. depends on XEN
  1612. config XEN
  1613. bool "Xen guest support on ARM (EXPERIMENTAL)"
  1614. depends on ARM && AEABI && OF
  1615. depends on CPU_V7 && !CPU_V6
  1616. depends on !GENERIC_ATOMIC64
  1617. select ARM_PSCI
  1618. help
  1619. Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
  1620. endmenu
  1621. menu "Boot options"
  1622. config USE_OF
  1623. bool "Flattened Device Tree support"
  1624. select IRQ_DOMAIN
  1625. select OF
  1626. select OF_EARLY_FLATTREE
  1627. help
  1628. Include support for flattened device tree machine descriptions.
  1629. config ATAGS
  1630. bool "Support for the traditional ATAGS boot data passing" if USE_OF
  1631. default y
  1632. help
  1633. This is the traditional way of passing data to the kernel at boot
  1634. time. If you are solely relying on the flattened device tree (or
  1635. the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
  1636. to remove ATAGS support from your kernel binary. If unsure,
  1637. leave this to y.
  1638. config DEPRECATED_PARAM_STRUCT
  1639. bool "Provide old way to pass kernel parameters"
  1640. depends on ATAGS
  1641. help
  1642. This was deprecated in 2001 and announced to live on for 5 years.
  1643. Some old boot loaders still use this way.
  1644. # Compressed boot loader in ROM. Yes, we really want to ask about
  1645. # TEXT and BSS so we preserve their values in the config files.
  1646. config ZBOOT_ROM_TEXT
  1647. hex "Compressed ROM boot loader base address"
  1648. default "0"
  1649. help
  1650. The physical address at which the ROM-able zImage is to be
  1651. placed in the target. Platforms which normally make use of
  1652. ROM-able zImage formats normally set this to a suitable
  1653. value in their defconfig file.
  1654. If ZBOOT_ROM is not enabled, this has no effect.
  1655. config ZBOOT_ROM_BSS
  1656. hex "Compressed ROM boot loader BSS address"
  1657. default "0"
  1658. help
  1659. The base address of an area of read/write memory in the target
  1660. for the ROM-able zImage which must be available while the
  1661. decompressor is running. It must be large enough to hold the
  1662. entire decompressed kernel plus an additional 128 KiB.
  1663. Platforms which normally make use of ROM-able zImage formats
  1664. normally set this to a suitable value in their defconfig file.
  1665. If ZBOOT_ROM is not enabled, this has no effect.
  1666. config ZBOOT_ROM
  1667. bool "Compressed boot loader in ROM/flash"
  1668. depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
  1669. help
  1670. Say Y here if you intend to execute your compressed kernel image
  1671. (zImage) directly from ROM or flash. If unsure, say N.
  1672. choice
  1673. prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
  1674. depends on ZBOOT_ROM && ARCH_SH7372
  1675. default ZBOOT_ROM_NONE
  1676. help
  1677. Include experimental SD/MMC loading code in the ROM-able zImage.
  1678. With this enabled it is possible to write the ROM-able zImage
  1679. kernel image to an MMC or SD card and boot the kernel straight
  1680. from the reset vector. At reset the processor Mask ROM will load
  1681. the first part of the ROM-able zImage which in turn loads the
  1682. rest the kernel image to RAM.
  1683. config ZBOOT_ROM_NONE
  1684. bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
  1685. help
  1686. Do not load image from SD or MMC
  1687. config ZBOOT_ROM_MMCIF
  1688. bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
  1689. help
  1690. Load image from MMCIF hardware block.
  1691. config ZBOOT_ROM_SH_MOBILE_SDHI
  1692. bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
  1693. help
  1694. Load image from SDHI hardware block
  1695. endchoice
  1696. config ARM_APPENDED_DTB
  1697. bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
  1698. depends on OF && !ZBOOT_ROM
  1699. help
  1700. With this option, the boot code will look for a device tree binary
  1701. (DTB) appended to zImage
  1702. (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
  1703. This is meant as a backward compatibility convenience for those
  1704. systems with a bootloader that can't be upgraded to accommodate
  1705. the documented boot protocol using a device tree.
  1706. Beware that there is very little in terms of protection against
  1707. this option being confused by leftover garbage in memory that might
  1708. look like a DTB header after a reboot if no actual DTB is appended
  1709. to zImage. Do not leave this option active in a production kernel
  1710. if you don't intend to always append a DTB. Proper passing of the
  1711. location into r2 of a bootloader provided DTB is always preferable
  1712. to this option.
  1713. config ARM_ATAG_DTB_COMPAT
  1714. bool "Supplement the appended DTB with traditional ATAG information"
  1715. depends on ARM_APPENDED_DTB
  1716. help
  1717. Some old bootloaders can't be updated to a DTB capable one, yet
  1718. they provide ATAGs with memory configuration, the ramdisk address,
  1719. the kernel cmdline string, etc. Such information is dynamically
  1720. provided by the bootloader and can't always be stored in a static
  1721. DTB. To allow a device tree enabled kernel to be used with such
  1722. bootloaders, this option allows zImage to extract the information
  1723. from the ATAG list and store it at run time into the appended DTB.
  1724. choice
  1725. prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
  1726. default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
  1727. config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
  1728. bool "Use bootloader kernel arguments if available"
  1729. help
  1730. Uses the command-line options passed by the boot loader instead of
  1731. the device tree bootargs property. If the boot loader doesn't provide
  1732. any, the device tree bootargs property will be used.
  1733. config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
  1734. bool "Extend with bootloader kernel arguments"
  1735. help
  1736. The command-line arguments provided by the boot loader will be
  1737. appended to the the device tree bootargs property.
  1738. endchoice
  1739. config CMDLINE
  1740. string "Default kernel command string"
  1741. default ""
  1742. help
  1743. On some architectures (EBSA110 and CATS), there is currently no way
  1744. for the boot loader to pass arguments to the kernel. For these
  1745. architectures, you should supply some command-line options at build
  1746. time by entering them here. As a minimum, you should specify the
  1747. memory size and the root device (e.g., mem=64M root=/dev/nfs).
  1748. choice
  1749. prompt "Kernel command line type" if CMDLINE != ""
  1750. default CMDLINE_FROM_BOOTLOADER
  1751. depends on ATAGS
  1752. config CMDLINE_FROM_BOOTLOADER
  1753. bool "Use bootloader kernel arguments if available"
  1754. help
  1755. Uses the command-line options passed by the boot loader. If
  1756. the boot loader doesn't provide any, the default kernel command
  1757. string provided in CMDLINE will be used.
  1758. config CMDLINE_EXTEND
  1759. bool "Extend bootloader kernel arguments"
  1760. help
  1761. The command-line arguments provided by the boot loader will be
  1762. appended to the default kernel command string.
  1763. config CMDLINE_FORCE
  1764. bool "Always use the default kernel command string"
  1765. help
  1766. Always use the default kernel command string, even if the boot
  1767. loader passes other arguments to the kernel.
  1768. This is useful if you cannot or don't want to change the
  1769. command-line options your boot loader passes to the kernel.
  1770. endchoice
  1771. config XIP_KERNEL
  1772. bool "Kernel Execute-In-Place from ROM"
  1773. depends on !ZBOOT_ROM && !ARM_LPAE && !ARCH_MULTIPLATFORM
  1774. help
  1775. Execute-In-Place allows the kernel to run from non-volatile storage
  1776. directly addressable by the CPU, such as NOR flash. This saves RAM
  1777. space since the text section of the kernel is not loaded from flash
  1778. to RAM. Read-write sections, such as the data section and stack,
  1779. are still copied to RAM. The XIP kernel is not compressed since
  1780. it has to run directly from flash, so it will take more space to
  1781. store it. The flash address used to link the kernel object files,
  1782. and for storing it, is configuration dependent. Therefore, if you
  1783. say Y here, you must know the proper physical address where to
  1784. store the kernel image depending on your own flash memory usage.
  1785. Also note that the make target becomes "make xipImage" rather than
  1786. "make zImage" or "make Image". The final kernel binary to put in
  1787. ROM memory will be arch/arm/boot/xipImage.
  1788. If unsure, say N.
  1789. config XIP_PHYS_ADDR
  1790. hex "XIP Kernel Physical Location"
  1791. depends on XIP_KERNEL
  1792. default "0x00080000"
  1793. help
  1794. This is the physical address in your flash memory the kernel will
  1795. be linked for and stored to. This address is dependent on your
  1796. own flash usage.
  1797. config KEXEC
  1798. bool "Kexec system call (EXPERIMENTAL)"
  1799. depends on (!SMP || PM_SLEEP_SMP)
  1800. help
  1801. kexec is a system call that implements the ability to shutdown your
  1802. current kernel, and to start another kernel. It is like a reboot
  1803. but it is independent of the system firmware. And like a reboot
  1804. you can start any kernel with it, not just Linux.
  1805. It is an ongoing process to be certain the hardware in a machine
  1806. is properly shutdown, so do not be surprised if this code does not
  1807. initially work for you.
  1808. config ATAGS_PROC
  1809. bool "Export atags in procfs"
  1810. depends on ATAGS && KEXEC
  1811. default y
  1812. help
  1813. Should the atags used to boot the kernel be exported in an "atags"
  1814. file in procfs. Useful with kexec.
  1815. config CRASH_DUMP
  1816. bool "Build kdump crash kernel (EXPERIMENTAL)"
  1817. help
  1818. Generate crash dump after being started by kexec. This should
  1819. be normally only set in special crash dump kernels which are
  1820. loaded in the main kernel with kexec-tools into a specially
  1821. reserved region and then later executed after a crash by
  1822. kdump/kexec. The crash dump kernel must be compiled to a
  1823. memory address not used by the main kernel
  1824. For more details see Documentation/kdump/kdump.txt
  1825. config AUTO_ZRELADDR
  1826. bool "Auto calculation of the decompressed kernel image address"
  1827. depends on !ZBOOT_ROM
  1828. help
  1829. ZRELADDR is the physical address where the decompressed kernel
  1830. image will be placed. If AUTO_ZRELADDR is selected, the address
  1831. will be determined at run-time by masking the current IP with
  1832. 0xf8000000. This assumes the zImage being placed in the first 128MB
  1833. from start of memory.
  1834. endmenu
  1835. menu "CPU Power Management"
  1836. if ARCH_HAS_CPUFREQ
  1837. source "drivers/cpufreq/Kconfig"
  1838. endif
  1839. source "drivers/cpuidle/Kconfig"
  1840. endmenu
  1841. menu "Floating point emulation"
  1842. comment "At least one emulation must be selected"
  1843. config FPE_NWFPE
  1844. bool "NWFPE math emulation"
  1845. depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
  1846. ---help---
  1847. Say Y to include the NWFPE floating point emulator in the kernel.
  1848. This is necessary to run most binaries. Linux does not currently
  1849. support floating point hardware so you need to say Y here even if
  1850. your machine has an FPA or floating point co-processor podule.
  1851. You may say N here if you are going to load the Acorn FPEmulator
  1852. early in the bootup.
  1853. config FPE_NWFPE_XP
  1854. bool "Support extended precision"
  1855. depends on FPE_NWFPE
  1856. help
  1857. Say Y to include 80-bit support in the kernel floating-point
  1858. emulator. Otherwise, only 32 and 64-bit support is compiled in.
  1859. Note that gcc does not generate 80-bit operations by default,
  1860. so in most cases this option only enlarges the size of the
  1861. floating point emulator without any good reason.
  1862. You almost surely want to say N here.
  1863. config FPE_FASTFPE
  1864. bool "FastFPE math emulation (EXPERIMENTAL)"
  1865. depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
  1866. ---help---
  1867. Say Y here to include the FAST floating point emulator in the kernel.
  1868. This is an experimental much faster emulator which now also has full
  1869. precision for the mantissa. It does not support any exceptions.
  1870. It is very simple, and approximately 3-6 times faster than NWFPE.
  1871. It should be sufficient for most programs. It may be not suitable
  1872. for scientific calculations, but you have to check this for yourself.
  1873. If you do not feel you need a faster FP emulation you should better
  1874. choose NWFPE.
  1875. config VFP
  1876. bool "VFP-format floating point maths"
  1877. depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
  1878. help
  1879. Say Y to include VFP support code in the kernel. This is needed
  1880. if your hardware includes a VFP unit.
  1881. Please see <file:Documentation/arm/VFP/release-notes.txt> for
  1882. release notes and additional status information.
  1883. Say N if your target does not have VFP hardware.
  1884. config VFPv3
  1885. bool
  1886. depends on VFP
  1887. default y if CPU_V7
  1888. config NEON
  1889. bool "Advanced SIMD (NEON) Extension support"
  1890. depends on VFPv3 && CPU_V7
  1891. help
  1892. Say Y to include support code for NEON, the ARMv7 Advanced SIMD
  1893. Extension.
  1894. config KERNEL_MODE_NEON
  1895. bool "Support for NEON in kernel mode"
  1896. depends on NEON && AEABI
  1897. help
  1898. Say Y to include support for NEON in kernel mode.
  1899. endmenu
  1900. menu "Userspace binary formats"
  1901. source "fs/Kconfig.binfmt"
  1902. config ARTHUR
  1903. tristate "RISC OS personality"
  1904. depends on !AEABI
  1905. help
  1906. Say Y here to include the kernel code necessary if you want to run
  1907. Acorn RISC OS/Arthur binaries under Linux. This code is still very
  1908. experimental; if this sounds frightening, say N and sleep in peace.
  1909. You can also say M here to compile this support as a module (which
  1910. will be called arthur).
  1911. endmenu
  1912. menu "Power management options"
  1913. source "kernel/power/Kconfig"
  1914. config ARCH_SUSPEND_POSSIBLE
  1915. depends on !ARCH_S5PC100
  1916. depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \
  1917. CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
  1918. def_bool y
  1919. config ARM_CPU_SUSPEND
  1920. def_bool PM_SLEEP
  1921. endmenu
  1922. source "net/Kconfig"
  1923. source "drivers/Kconfig"
  1924. source "fs/Kconfig"
  1925. source "arch/arm/Kconfig.debug"
  1926. source "security/Kconfig"
  1927. source "crypto/Kconfig"
  1928. source "lib/Kconfig"
  1929. source "arch/arm/kvm/Kconfig"