dss.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017
  1. /*
  2. * linux/drivers/video/omap2/dss/dss.c
  3. *
  4. * Copyright (C) 2009 Nokia Corporation
  5. * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
  6. *
  7. * Some code and ideas taken from drivers/video/omap/ driver
  8. * by Imre Deak.
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License version 2 as published by
  12. * the Free Software Foundation.
  13. *
  14. * This program is distributed in the hope that it will be useful, but WITHOUT
  15. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  16. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  17. * more details.
  18. *
  19. * You should have received a copy of the GNU General Public License along with
  20. * this program. If not, see <http://www.gnu.org/licenses/>.
  21. */
  22. #define DSS_SUBSYS_NAME "DSS"
  23. #include <linux/kernel.h>
  24. #include <linux/io.h>
  25. #include <linux/err.h>
  26. #include <linux/delay.h>
  27. #include <linux/seq_file.h>
  28. #include <linux/clk.h>
  29. #include <plat/display.h>
  30. #include <plat/clock.h>
  31. #include "dss.h"
  32. #include "dss_features.h"
  33. #define DSS_SZ_REGS SZ_512
  34. struct dss_reg {
  35. u16 idx;
  36. };
  37. #define DSS_REG(idx) ((const struct dss_reg) { idx })
  38. #define DSS_REVISION DSS_REG(0x0000)
  39. #define DSS_SYSCONFIG DSS_REG(0x0010)
  40. #define DSS_SYSSTATUS DSS_REG(0x0014)
  41. #define DSS_IRQSTATUS DSS_REG(0x0018)
  42. #define DSS_CONTROL DSS_REG(0x0040)
  43. #define DSS_SDI_CONTROL DSS_REG(0x0044)
  44. #define DSS_PLL_CONTROL DSS_REG(0x0048)
  45. #define DSS_SDI_STATUS DSS_REG(0x005C)
  46. #define REG_GET(idx, start, end) \
  47. FLD_GET(dss_read_reg(idx), start, end)
  48. #define REG_FLD_MOD(idx, val, start, end) \
  49. dss_write_reg(idx, FLD_MOD(dss_read_reg(idx), val, start, end))
  50. static struct {
  51. struct platform_device *pdev;
  52. void __iomem *base;
  53. int ctx_id;
  54. struct clk *dpll4_m4_ck;
  55. struct clk *dss_ick;
  56. struct clk *dss_fck;
  57. struct clk *dss_sys_clk;
  58. struct clk *dss_tv_fck;
  59. struct clk *dss_video_fck;
  60. unsigned num_clks_enabled;
  61. unsigned long cache_req_pck;
  62. unsigned long cache_prate;
  63. struct dss_clock_info cache_dss_cinfo;
  64. struct dispc_clock_info cache_dispc_cinfo;
  65. enum dss_clk_source dsi_clk_source;
  66. enum dss_clk_source dispc_clk_source;
  67. u32 ctx[DSS_SZ_REGS / sizeof(u32)];
  68. } dss;
  69. static const struct dss_clk_source_name dss_generic_clk_source_names[] = {
  70. { DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC, "DSI_PLL_HSDIV_DISPC" },
  71. { DSS_CLK_SRC_DSI_PLL_HSDIV_DSI, "DSI_PLL_HSDIV_DSI" },
  72. { DSS_CLK_SRC_FCK, "DSS_FCK" },
  73. };
  74. static void dss_clk_enable_all_no_ctx(void);
  75. static void dss_clk_disable_all_no_ctx(void);
  76. static void dss_clk_enable_no_ctx(enum dss_clock clks);
  77. static void dss_clk_disable_no_ctx(enum dss_clock clks);
  78. static int _omap_dss_wait_reset(void);
  79. static inline void dss_write_reg(const struct dss_reg idx, u32 val)
  80. {
  81. __raw_writel(val, dss.base + idx.idx);
  82. }
  83. static inline u32 dss_read_reg(const struct dss_reg idx)
  84. {
  85. return __raw_readl(dss.base + idx.idx);
  86. }
  87. #define SR(reg) \
  88. dss.ctx[(DSS_##reg).idx / sizeof(u32)] = dss_read_reg(DSS_##reg)
  89. #define RR(reg) \
  90. dss_write_reg(DSS_##reg, dss.ctx[(DSS_##reg).idx / sizeof(u32)])
  91. void dss_save_context(void)
  92. {
  93. if (cpu_is_omap24xx())
  94. return;
  95. SR(SYSCONFIG);
  96. SR(CONTROL);
  97. if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
  98. OMAP_DISPLAY_TYPE_SDI) {
  99. SR(SDI_CONTROL);
  100. SR(PLL_CONTROL);
  101. }
  102. }
  103. void dss_restore_context(void)
  104. {
  105. if (_omap_dss_wait_reset())
  106. DSSERR("DSS not coming out of reset after sleep\n");
  107. RR(SYSCONFIG);
  108. RR(CONTROL);
  109. if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
  110. OMAP_DISPLAY_TYPE_SDI) {
  111. RR(SDI_CONTROL);
  112. RR(PLL_CONTROL);
  113. }
  114. }
  115. #undef SR
  116. #undef RR
  117. void dss_sdi_init(u8 datapairs)
  118. {
  119. u32 l;
  120. BUG_ON(datapairs > 3 || datapairs < 1);
  121. l = dss_read_reg(DSS_SDI_CONTROL);
  122. l = FLD_MOD(l, 0xf, 19, 15); /* SDI_PDIV */
  123. l = FLD_MOD(l, datapairs-1, 3, 2); /* SDI_PRSEL */
  124. l = FLD_MOD(l, 2, 1, 0); /* SDI_BWSEL */
  125. dss_write_reg(DSS_SDI_CONTROL, l);
  126. l = dss_read_reg(DSS_PLL_CONTROL);
  127. l = FLD_MOD(l, 0x7, 25, 22); /* SDI_PLL_FREQSEL */
  128. l = FLD_MOD(l, 0xb, 16, 11); /* SDI_PLL_REGN */
  129. l = FLD_MOD(l, 0xb4, 10, 1); /* SDI_PLL_REGM */
  130. dss_write_reg(DSS_PLL_CONTROL, l);
  131. }
  132. int dss_sdi_enable(void)
  133. {
  134. unsigned long timeout;
  135. dispc_pck_free_enable(1);
  136. /* Reset SDI PLL */
  137. REG_FLD_MOD(DSS_PLL_CONTROL, 1, 18, 18); /* SDI_PLL_SYSRESET */
  138. udelay(1); /* wait 2x PCLK */
  139. /* Lock SDI PLL */
  140. REG_FLD_MOD(DSS_PLL_CONTROL, 1, 28, 28); /* SDI_PLL_GOBIT */
  141. /* Waiting for PLL lock request to complete */
  142. timeout = jiffies + msecs_to_jiffies(500);
  143. while (dss_read_reg(DSS_SDI_STATUS) & (1 << 6)) {
  144. if (time_after_eq(jiffies, timeout)) {
  145. DSSERR("PLL lock request timed out\n");
  146. goto err1;
  147. }
  148. }
  149. /* Clearing PLL_GO bit */
  150. REG_FLD_MOD(DSS_PLL_CONTROL, 0, 28, 28);
  151. /* Waiting for PLL to lock */
  152. timeout = jiffies + msecs_to_jiffies(500);
  153. while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 5))) {
  154. if (time_after_eq(jiffies, timeout)) {
  155. DSSERR("PLL lock timed out\n");
  156. goto err1;
  157. }
  158. }
  159. dispc_lcd_enable_signal(1);
  160. /* Waiting for SDI reset to complete */
  161. timeout = jiffies + msecs_to_jiffies(500);
  162. while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 2))) {
  163. if (time_after_eq(jiffies, timeout)) {
  164. DSSERR("SDI reset timed out\n");
  165. goto err2;
  166. }
  167. }
  168. return 0;
  169. err2:
  170. dispc_lcd_enable_signal(0);
  171. err1:
  172. /* Reset SDI PLL */
  173. REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
  174. dispc_pck_free_enable(0);
  175. return -ETIMEDOUT;
  176. }
  177. void dss_sdi_disable(void)
  178. {
  179. dispc_lcd_enable_signal(0);
  180. dispc_pck_free_enable(0);
  181. /* Reset SDI PLL */
  182. REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
  183. }
  184. const char *dss_get_generic_clk_source_name(enum dss_clk_source clk_src)
  185. {
  186. return dss_generic_clk_source_names[clk_src].clksrc_name;
  187. }
  188. void dss_dump_clocks(struct seq_file *s)
  189. {
  190. unsigned long dpll4_ck_rate;
  191. unsigned long dpll4_m4_ck_rate;
  192. dss_clk_enable(DSS_CLK_ICK | DSS_CLK_FCK);
  193. dpll4_ck_rate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
  194. dpll4_m4_ck_rate = clk_get_rate(dss.dpll4_m4_ck);
  195. seq_printf(s, "- DSS -\n");
  196. seq_printf(s, "dpll4_ck %lu\n", dpll4_ck_rate);
  197. if (cpu_is_omap3630())
  198. seq_printf(s, "%s (%s) = %lu / %lu = %lu\n",
  199. dss_get_generic_clk_source_name(DSS_CLK_SRC_FCK),
  200. dss_feat_get_clk_source_name(DSS_CLK_SRC_FCK),
  201. dpll4_ck_rate,
  202. dpll4_ck_rate / dpll4_m4_ck_rate,
  203. dss_clk_get_rate(DSS_CLK_FCK));
  204. else
  205. seq_printf(s, "%s (%s) = %lu / %lu * 2 = %lu\n",
  206. dss_get_generic_clk_source_name(DSS_CLK_SRC_FCK),
  207. dss_feat_get_clk_source_name(DSS_CLK_SRC_FCK),
  208. dpll4_ck_rate,
  209. dpll4_ck_rate / dpll4_m4_ck_rate,
  210. dss_clk_get_rate(DSS_CLK_FCK));
  211. dss_clk_disable(DSS_CLK_ICK | DSS_CLK_FCK);
  212. }
  213. void dss_dump_regs(struct seq_file *s)
  214. {
  215. #define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dss_read_reg(r))
  216. dss_clk_enable(DSS_CLK_ICK | DSS_CLK_FCK);
  217. DUMPREG(DSS_REVISION);
  218. DUMPREG(DSS_SYSCONFIG);
  219. DUMPREG(DSS_SYSSTATUS);
  220. DUMPREG(DSS_IRQSTATUS);
  221. DUMPREG(DSS_CONTROL);
  222. if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
  223. OMAP_DISPLAY_TYPE_SDI) {
  224. DUMPREG(DSS_SDI_CONTROL);
  225. DUMPREG(DSS_PLL_CONTROL);
  226. DUMPREG(DSS_SDI_STATUS);
  227. }
  228. dss_clk_disable(DSS_CLK_ICK | DSS_CLK_FCK);
  229. #undef DUMPREG
  230. }
  231. void dss_select_dispc_clk_source(enum dss_clk_source clk_src)
  232. {
  233. int b;
  234. BUG_ON(clk_src != DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC &&
  235. clk_src != DSS_CLK_SRC_FCK);
  236. b = clk_src == DSS_CLK_SRC_FCK ? 0 : 1;
  237. if (clk_src == DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC)
  238. dsi_wait_pll_hsdiv_dispc_active();
  239. REG_FLD_MOD(DSS_CONTROL, b, 0, 0); /* DISPC_CLK_SWITCH */
  240. dss.dispc_clk_source = clk_src;
  241. }
  242. void dss_select_dsi_clk_source(enum dss_clk_source clk_src)
  243. {
  244. int b;
  245. BUG_ON(clk_src != DSS_CLK_SRC_DSI_PLL_HSDIV_DSI &&
  246. clk_src != DSS_CLK_SRC_FCK);
  247. b = clk_src == DSS_CLK_SRC_FCK ? 0 : 1;
  248. if (clk_src == DSS_CLK_SRC_DSI_PLL_HSDIV_DSI)
  249. dsi_wait_pll_hsdiv_dsi_active();
  250. REG_FLD_MOD(DSS_CONTROL, b, 1, 1); /* DSI_CLK_SWITCH */
  251. dss.dsi_clk_source = clk_src;
  252. }
  253. enum dss_clk_source dss_get_dispc_clk_source(void)
  254. {
  255. return dss.dispc_clk_source;
  256. }
  257. enum dss_clk_source dss_get_dsi_clk_source(void)
  258. {
  259. return dss.dsi_clk_source;
  260. }
  261. /* calculate clock rates using dividers in cinfo */
  262. int dss_calc_clock_rates(struct dss_clock_info *cinfo)
  263. {
  264. unsigned long prate;
  265. if (cinfo->fck_div > (cpu_is_omap3630() ? 32 : 16) ||
  266. cinfo->fck_div == 0)
  267. return -EINVAL;
  268. prate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
  269. cinfo->fck = prate / cinfo->fck_div;
  270. return 0;
  271. }
  272. int dss_set_clock_div(struct dss_clock_info *cinfo)
  273. {
  274. unsigned long prate;
  275. int r;
  276. if (cpu_is_omap34xx()) {
  277. prate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
  278. DSSDBG("dpll4_m4 = %ld\n", prate);
  279. r = clk_set_rate(dss.dpll4_m4_ck, prate / cinfo->fck_div);
  280. if (r)
  281. return r;
  282. }
  283. DSSDBG("fck = %ld (%d)\n", cinfo->fck, cinfo->fck_div);
  284. return 0;
  285. }
  286. int dss_get_clock_div(struct dss_clock_info *cinfo)
  287. {
  288. cinfo->fck = dss_clk_get_rate(DSS_CLK_FCK);
  289. if (cpu_is_omap34xx()) {
  290. unsigned long prate;
  291. prate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
  292. if (cpu_is_omap3630())
  293. cinfo->fck_div = prate / (cinfo->fck);
  294. else
  295. cinfo->fck_div = prate / (cinfo->fck / 2);
  296. } else {
  297. cinfo->fck_div = 0;
  298. }
  299. return 0;
  300. }
  301. unsigned long dss_get_dpll4_rate(void)
  302. {
  303. if (cpu_is_omap34xx())
  304. return clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
  305. else
  306. return 0;
  307. }
  308. int dss_calc_clock_div(bool is_tft, unsigned long req_pck,
  309. struct dss_clock_info *dss_cinfo,
  310. struct dispc_clock_info *dispc_cinfo)
  311. {
  312. unsigned long prate;
  313. struct dss_clock_info best_dss;
  314. struct dispc_clock_info best_dispc;
  315. unsigned long fck, max_dss_fck;
  316. u16 fck_div;
  317. int match = 0;
  318. int min_fck_per_pck;
  319. prate = dss_get_dpll4_rate();
  320. max_dss_fck = dss_feat_get_max_dss_fck();
  321. fck = dss_clk_get_rate(DSS_CLK_FCK);
  322. if (req_pck == dss.cache_req_pck &&
  323. ((cpu_is_omap34xx() && prate == dss.cache_prate) ||
  324. dss.cache_dss_cinfo.fck == fck)) {
  325. DSSDBG("dispc clock info found from cache.\n");
  326. *dss_cinfo = dss.cache_dss_cinfo;
  327. *dispc_cinfo = dss.cache_dispc_cinfo;
  328. return 0;
  329. }
  330. min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
  331. if (min_fck_per_pck &&
  332. req_pck * min_fck_per_pck > max_dss_fck) {
  333. DSSERR("Requested pixel clock not possible with the current "
  334. "OMAP2_DSS_MIN_FCK_PER_PCK setting. Turning "
  335. "the constraint off.\n");
  336. min_fck_per_pck = 0;
  337. }
  338. retry:
  339. memset(&best_dss, 0, sizeof(best_dss));
  340. memset(&best_dispc, 0, sizeof(best_dispc));
  341. if (cpu_is_omap24xx()) {
  342. struct dispc_clock_info cur_dispc;
  343. /* XXX can we change the clock on omap2? */
  344. fck = dss_clk_get_rate(DSS_CLK_FCK);
  345. fck_div = 1;
  346. dispc_find_clk_divs(is_tft, req_pck, fck, &cur_dispc);
  347. match = 1;
  348. best_dss.fck = fck;
  349. best_dss.fck_div = fck_div;
  350. best_dispc = cur_dispc;
  351. goto found;
  352. } else if (cpu_is_omap34xx()) {
  353. for (fck_div = (cpu_is_omap3630() ? 32 : 16);
  354. fck_div > 0; --fck_div) {
  355. struct dispc_clock_info cur_dispc;
  356. if (cpu_is_omap3630())
  357. fck = prate / fck_div;
  358. else
  359. fck = prate / fck_div * 2;
  360. if (fck > max_dss_fck)
  361. continue;
  362. if (min_fck_per_pck &&
  363. fck < req_pck * min_fck_per_pck)
  364. continue;
  365. match = 1;
  366. dispc_find_clk_divs(is_tft, req_pck, fck, &cur_dispc);
  367. if (abs(cur_dispc.pck - req_pck) <
  368. abs(best_dispc.pck - req_pck)) {
  369. best_dss.fck = fck;
  370. best_dss.fck_div = fck_div;
  371. best_dispc = cur_dispc;
  372. if (cur_dispc.pck == req_pck)
  373. goto found;
  374. }
  375. }
  376. } else {
  377. BUG();
  378. }
  379. found:
  380. if (!match) {
  381. if (min_fck_per_pck) {
  382. DSSERR("Could not find suitable clock settings.\n"
  383. "Turning FCK/PCK constraint off and"
  384. "trying again.\n");
  385. min_fck_per_pck = 0;
  386. goto retry;
  387. }
  388. DSSERR("Could not find suitable clock settings.\n");
  389. return -EINVAL;
  390. }
  391. if (dss_cinfo)
  392. *dss_cinfo = best_dss;
  393. if (dispc_cinfo)
  394. *dispc_cinfo = best_dispc;
  395. dss.cache_req_pck = req_pck;
  396. dss.cache_prate = prate;
  397. dss.cache_dss_cinfo = best_dss;
  398. dss.cache_dispc_cinfo = best_dispc;
  399. return 0;
  400. }
  401. static int _omap_dss_wait_reset(void)
  402. {
  403. int t = 0;
  404. while (REG_GET(DSS_SYSSTATUS, 0, 0) == 0) {
  405. if (++t > 1000) {
  406. DSSERR("soft reset failed\n");
  407. return -ENODEV;
  408. }
  409. udelay(1);
  410. }
  411. return 0;
  412. }
  413. static int _omap_dss_reset(void)
  414. {
  415. /* Soft reset */
  416. REG_FLD_MOD(DSS_SYSCONFIG, 1, 1, 1);
  417. return _omap_dss_wait_reset();
  418. }
  419. void dss_set_venc_output(enum omap_dss_venc_type type)
  420. {
  421. int l = 0;
  422. if (type == OMAP_DSS_VENC_TYPE_COMPOSITE)
  423. l = 0;
  424. else if (type == OMAP_DSS_VENC_TYPE_SVIDEO)
  425. l = 1;
  426. else
  427. BUG();
  428. /* venc out selection. 0 = comp, 1 = svideo */
  429. REG_FLD_MOD(DSS_CONTROL, l, 6, 6);
  430. }
  431. void dss_set_dac_pwrdn_bgz(bool enable)
  432. {
  433. REG_FLD_MOD(DSS_CONTROL, enable, 5, 5); /* DAC Power-Down Control */
  434. }
  435. static int dss_init(void)
  436. {
  437. int r;
  438. u32 rev;
  439. struct resource *dss_mem;
  440. dss_mem = platform_get_resource(dss.pdev, IORESOURCE_MEM, 0);
  441. if (!dss_mem) {
  442. DSSERR("can't get IORESOURCE_MEM DSS\n");
  443. r = -EINVAL;
  444. goto fail0;
  445. }
  446. dss.base = ioremap(dss_mem->start, resource_size(dss_mem));
  447. if (!dss.base) {
  448. DSSERR("can't ioremap DSS\n");
  449. r = -ENOMEM;
  450. goto fail0;
  451. }
  452. /* disable LCD and DIGIT output. This seems to fix the synclost
  453. * problem that we get, if the bootloader starts the DSS and
  454. * the kernel resets it */
  455. omap_writel(omap_readl(0x48050440) & ~0x3, 0x48050440);
  456. /* We need to wait here a bit, otherwise we sometimes start to
  457. * get synclost errors, and after that only power cycle will
  458. * restore DSS functionality. I have no idea why this happens.
  459. * And we have to wait _before_ resetting the DSS, but after
  460. * enabling clocks.
  461. */
  462. msleep(50);
  463. _omap_dss_reset();
  464. /* autoidle */
  465. REG_FLD_MOD(DSS_SYSCONFIG, 1, 0, 0);
  466. /* Select DPLL */
  467. REG_FLD_MOD(DSS_CONTROL, 0, 0, 0);
  468. #ifdef CONFIG_OMAP2_DSS_VENC
  469. REG_FLD_MOD(DSS_CONTROL, 1, 4, 4); /* venc dac demen */
  470. REG_FLD_MOD(DSS_CONTROL, 1, 3, 3); /* venc clock 4x enable */
  471. REG_FLD_MOD(DSS_CONTROL, 0, 2, 2); /* venc clock mode = normal */
  472. #endif
  473. if (cpu_is_omap34xx()) {
  474. dss.dpll4_m4_ck = clk_get(NULL, "dpll4_m4_ck");
  475. if (IS_ERR(dss.dpll4_m4_ck)) {
  476. DSSERR("Failed to get dpll4_m4_ck\n");
  477. r = PTR_ERR(dss.dpll4_m4_ck);
  478. goto fail1;
  479. }
  480. }
  481. dss.dsi_clk_source = DSS_CLK_SRC_FCK;
  482. dss.dispc_clk_source = DSS_CLK_SRC_FCK;
  483. dss_save_context();
  484. rev = dss_read_reg(DSS_REVISION);
  485. printk(KERN_INFO "OMAP DSS rev %d.%d\n",
  486. FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
  487. return 0;
  488. fail1:
  489. iounmap(dss.base);
  490. fail0:
  491. return r;
  492. }
  493. static void dss_exit(void)
  494. {
  495. if (cpu_is_omap34xx())
  496. clk_put(dss.dpll4_m4_ck);
  497. iounmap(dss.base);
  498. }
  499. /* CONTEXT */
  500. static int dss_get_ctx_id(void)
  501. {
  502. struct omap_display_platform_data *pdata = dss.pdev->dev.platform_data;
  503. int r;
  504. if (!pdata->board_data->get_last_off_on_transaction_id)
  505. return 0;
  506. r = pdata->board_data->get_last_off_on_transaction_id(&dss.pdev->dev);
  507. if (r < 0) {
  508. dev_err(&dss.pdev->dev, "getting transaction ID failed, "
  509. "will force context restore\n");
  510. r = -1;
  511. }
  512. return r;
  513. }
  514. int dss_need_ctx_restore(void)
  515. {
  516. int id = dss_get_ctx_id();
  517. if (id < 0 || id != dss.ctx_id) {
  518. DSSDBG("ctx id %d -> id %d\n",
  519. dss.ctx_id, id);
  520. dss.ctx_id = id;
  521. return 1;
  522. } else {
  523. return 0;
  524. }
  525. }
  526. static void save_all_ctx(void)
  527. {
  528. DSSDBG("save context\n");
  529. dss_clk_enable_no_ctx(DSS_CLK_ICK | DSS_CLK_FCK);
  530. dss_save_context();
  531. dispc_save_context();
  532. #ifdef CONFIG_OMAP2_DSS_DSI
  533. dsi_save_context();
  534. #endif
  535. dss_clk_disable_no_ctx(DSS_CLK_ICK | DSS_CLK_FCK);
  536. }
  537. static void restore_all_ctx(void)
  538. {
  539. DSSDBG("restore context\n");
  540. dss_clk_enable_all_no_ctx();
  541. dss_restore_context();
  542. dispc_restore_context();
  543. #ifdef CONFIG_OMAP2_DSS_DSI
  544. dsi_restore_context();
  545. #endif
  546. dss_clk_disable_all_no_ctx();
  547. }
  548. static int dss_get_clock(struct clk **clock, const char *clk_name)
  549. {
  550. struct clk *clk;
  551. clk = clk_get(&dss.pdev->dev, clk_name);
  552. if (IS_ERR(clk)) {
  553. DSSERR("can't get clock %s", clk_name);
  554. return PTR_ERR(clk);
  555. }
  556. *clock = clk;
  557. DSSDBG("clk %s, rate %ld\n", clk_name, clk_get_rate(clk));
  558. return 0;
  559. }
  560. static int dss_get_clocks(void)
  561. {
  562. int r;
  563. struct omap_display_platform_data *pdata = dss.pdev->dev.platform_data;
  564. dss.dss_ick = NULL;
  565. dss.dss_fck = NULL;
  566. dss.dss_sys_clk = NULL;
  567. dss.dss_tv_fck = NULL;
  568. dss.dss_video_fck = NULL;
  569. r = dss_get_clock(&dss.dss_ick, "ick");
  570. if (r)
  571. goto err;
  572. r = dss_get_clock(&dss.dss_fck, "fck");
  573. if (r)
  574. goto err;
  575. if (!pdata->opt_clock_available) {
  576. r = -ENODEV;
  577. goto err;
  578. }
  579. if (pdata->opt_clock_available("sys_clk")) {
  580. r = dss_get_clock(&dss.dss_sys_clk, "sys_clk");
  581. if (r)
  582. goto err;
  583. }
  584. if (pdata->opt_clock_available("tv_clk")) {
  585. r = dss_get_clock(&dss.dss_tv_fck, "tv_clk");
  586. if (r)
  587. goto err;
  588. }
  589. if (pdata->opt_clock_available("video_clk")) {
  590. r = dss_get_clock(&dss.dss_video_fck, "video_clk");
  591. if (r)
  592. goto err;
  593. }
  594. return 0;
  595. err:
  596. if (dss.dss_ick)
  597. clk_put(dss.dss_ick);
  598. if (dss.dss_fck)
  599. clk_put(dss.dss_fck);
  600. if (dss.dss_sys_clk)
  601. clk_put(dss.dss_sys_clk);
  602. if (dss.dss_tv_fck)
  603. clk_put(dss.dss_tv_fck);
  604. if (dss.dss_video_fck)
  605. clk_put(dss.dss_video_fck);
  606. return r;
  607. }
  608. static void dss_put_clocks(void)
  609. {
  610. if (dss.dss_video_fck)
  611. clk_put(dss.dss_video_fck);
  612. if (dss.dss_tv_fck)
  613. clk_put(dss.dss_tv_fck);
  614. if (dss.dss_sys_clk)
  615. clk_put(dss.dss_sys_clk);
  616. clk_put(dss.dss_fck);
  617. clk_put(dss.dss_ick);
  618. }
  619. unsigned long dss_clk_get_rate(enum dss_clock clk)
  620. {
  621. switch (clk) {
  622. case DSS_CLK_ICK:
  623. return clk_get_rate(dss.dss_ick);
  624. case DSS_CLK_FCK:
  625. return clk_get_rate(dss.dss_fck);
  626. case DSS_CLK_SYSCK:
  627. return clk_get_rate(dss.dss_sys_clk);
  628. case DSS_CLK_TVFCK:
  629. return clk_get_rate(dss.dss_tv_fck);
  630. case DSS_CLK_VIDFCK:
  631. return clk_get_rate(dss.dss_video_fck);
  632. }
  633. BUG();
  634. return 0;
  635. }
  636. static unsigned count_clk_bits(enum dss_clock clks)
  637. {
  638. unsigned num_clks = 0;
  639. if (clks & DSS_CLK_ICK)
  640. ++num_clks;
  641. if (clks & DSS_CLK_FCK)
  642. ++num_clks;
  643. if (clks & DSS_CLK_SYSCK)
  644. ++num_clks;
  645. if (clks & DSS_CLK_TVFCK)
  646. ++num_clks;
  647. if (clks & DSS_CLK_VIDFCK)
  648. ++num_clks;
  649. return num_clks;
  650. }
  651. static void dss_clk_enable_no_ctx(enum dss_clock clks)
  652. {
  653. unsigned num_clks = count_clk_bits(clks);
  654. if (clks & DSS_CLK_ICK)
  655. clk_enable(dss.dss_ick);
  656. if (clks & DSS_CLK_FCK)
  657. clk_enable(dss.dss_fck);
  658. if ((clks & DSS_CLK_SYSCK) && dss.dss_sys_clk)
  659. clk_enable(dss.dss_sys_clk);
  660. if ((clks & DSS_CLK_TVFCK) && dss.dss_tv_fck)
  661. clk_enable(dss.dss_tv_fck);
  662. if ((clks & DSS_CLK_VIDFCK) && dss.dss_video_fck)
  663. clk_enable(dss.dss_video_fck);
  664. dss.num_clks_enabled += num_clks;
  665. }
  666. void dss_clk_enable(enum dss_clock clks)
  667. {
  668. bool check_ctx = dss.num_clks_enabled == 0;
  669. dss_clk_enable_no_ctx(clks);
  670. if (check_ctx && cpu_is_omap34xx() && dss_need_ctx_restore())
  671. restore_all_ctx();
  672. }
  673. static void dss_clk_disable_no_ctx(enum dss_clock clks)
  674. {
  675. unsigned num_clks = count_clk_bits(clks);
  676. if (clks & DSS_CLK_ICK)
  677. clk_disable(dss.dss_ick);
  678. if (clks & DSS_CLK_FCK)
  679. clk_disable(dss.dss_fck);
  680. if ((clks & DSS_CLK_SYSCK) && dss.dss_sys_clk)
  681. clk_disable(dss.dss_sys_clk);
  682. if ((clks & DSS_CLK_TVFCK) && dss.dss_tv_fck)
  683. clk_disable(dss.dss_tv_fck);
  684. if ((clks & DSS_CLK_VIDFCK) && dss.dss_video_fck)
  685. clk_disable(dss.dss_video_fck);
  686. dss.num_clks_enabled -= num_clks;
  687. }
  688. void dss_clk_disable(enum dss_clock clks)
  689. {
  690. if (cpu_is_omap34xx()) {
  691. unsigned num_clks = count_clk_bits(clks);
  692. BUG_ON(dss.num_clks_enabled < num_clks);
  693. if (dss.num_clks_enabled == num_clks)
  694. save_all_ctx();
  695. }
  696. dss_clk_disable_no_ctx(clks);
  697. }
  698. static void dss_clk_enable_all_no_ctx(void)
  699. {
  700. enum dss_clock clks;
  701. clks = DSS_CLK_ICK | DSS_CLK_FCK | DSS_CLK_SYSCK | DSS_CLK_TVFCK;
  702. if (cpu_is_omap34xx())
  703. clks |= DSS_CLK_VIDFCK;
  704. dss_clk_enable_no_ctx(clks);
  705. }
  706. static void dss_clk_disable_all_no_ctx(void)
  707. {
  708. enum dss_clock clks;
  709. clks = DSS_CLK_ICK | DSS_CLK_FCK | DSS_CLK_SYSCK | DSS_CLK_TVFCK;
  710. if (cpu_is_omap34xx())
  711. clks |= DSS_CLK_VIDFCK;
  712. dss_clk_disable_no_ctx(clks);
  713. }
  714. #if defined(CONFIG_DEBUG_FS) && defined(CONFIG_OMAP2_DSS_DEBUG_SUPPORT)
  715. /* CLOCKS */
  716. static void core_dump_clocks(struct seq_file *s)
  717. {
  718. int i;
  719. struct clk *clocks[5] = {
  720. dss.dss_ick,
  721. dss.dss_fck,
  722. dss.dss_sys_clk,
  723. dss.dss_tv_fck,
  724. dss.dss_video_fck
  725. };
  726. seq_printf(s, "- CORE -\n");
  727. seq_printf(s, "internal clk count\t\t%u\n", dss.num_clks_enabled);
  728. for (i = 0; i < 5; i++) {
  729. if (!clocks[i])
  730. continue;
  731. seq_printf(s, "%-15s\t%lu\t%d\n",
  732. clocks[i]->name,
  733. clk_get_rate(clocks[i]),
  734. clocks[i]->usecount);
  735. }
  736. }
  737. #endif /* defined(CONFIG_DEBUG_FS) && defined(CONFIG_OMAP2_DSS_DEBUG_SUPPORT) */
  738. /* DEBUGFS */
  739. #if defined(CONFIG_DEBUG_FS) && defined(CONFIG_OMAP2_DSS_DEBUG_SUPPORT)
  740. void dss_debug_dump_clocks(struct seq_file *s)
  741. {
  742. core_dump_clocks(s);
  743. dss_dump_clocks(s);
  744. dispc_dump_clocks(s);
  745. #ifdef CONFIG_OMAP2_DSS_DSI
  746. dsi_dump_clocks(s);
  747. #endif
  748. }
  749. #endif
  750. /* DSS HW IP initialisation */
  751. static int omap_dsshw_probe(struct platform_device *pdev)
  752. {
  753. int r;
  754. dss.pdev = pdev;
  755. r = dss_get_clocks();
  756. if (r)
  757. goto err_clocks;
  758. dss_clk_enable_all_no_ctx();
  759. dss.ctx_id = dss_get_ctx_id();
  760. DSSDBG("initial ctx id %u\n", dss.ctx_id);
  761. r = dss_init();
  762. if (r) {
  763. DSSERR("Failed to initialize DSS\n");
  764. goto err_dss;
  765. }
  766. dss_clk_disable_all_no_ctx();
  767. return 0;
  768. err_dss:
  769. dss_clk_disable_all_no_ctx();
  770. dss_put_clocks();
  771. err_clocks:
  772. return r;
  773. }
  774. static int omap_dsshw_remove(struct platform_device *pdev)
  775. {
  776. dss_exit();
  777. /*
  778. * As part of hwmod changes, DSS is not the only controller of dss
  779. * clocks; hwmod framework itself will also enable clocks during hwmod
  780. * init for dss, and autoidle is set in h/w for DSS. Hence, there's no
  781. * need to disable clocks if their usecounts > 1.
  782. */
  783. WARN_ON(dss.num_clks_enabled > 0);
  784. dss_put_clocks();
  785. return 0;
  786. }
  787. static struct platform_driver omap_dsshw_driver = {
  788. .probe = omap_dsshw_probe,
  789. .remove = omap_dsshw_remove,
  790. .driver = {
  791. .name = "omapdss_dss",
  792. .owner = THIS_MODULE,
  793. },
  794. };
  795. int dss_init_platform_driver(void)
  796. {
  797. return platform_driver_register(&omap_dsshw_driver);
  798. }
  799. void dss_uninit_platform_driver(void)
  800. {
  801. return platform_driver_unregister(&omap_dsshw_driver);
  802. }