radeon_combios.c 90 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227
  1. /*
  2. * Copyright 2004 ATI Technologies Inc., Markham, Ontario
  3. * Copyright 2007-8 Advanced Micro Devices, Inc.
  4. * Copyright 2008 Red Hat Inc.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. */
  27. #include "drmP.h"
  28. #include "radeon_drm.h"
  29. #include "radeon.h"
  30. #include "atom.h"
  31. #ifdef CONFIG_PPC_PMAC
  32. /* not sure which of these are needed */
  33. #include <asm/machdep.h>
  34. #include <asm/pmac_feature.h>
  35. #include <asm/prom.h>
  36. #include <asm/pci-bridge.h>
  37. #endif /* CONFIG_PPC_PMAC */
  38. /* from radeon_encoder.c */
  39. extern uint32_t
  40. radeon_get_encoder_id(struct drm_device *dev, uint32_t supported_device,
  41. uint8_t dac);
  42. extern void radeon_link_encoder_connector(struct drm_device *dev);
  43. /* from radeon_connector.c */
  44. extern void
  45. radeon_add_legacy_connector(struct drm_device *dev,
  46. uint32_t connector_id,
  47. uint32_t supported_device,
  48. int connector_type,
  49. struct radeon_i2c_bus_rec *i2c_bus,
  50. uint16_t connector_object_id,
  51. struct radeon_hpd *hpd);
  52. /* from radeon_legacy_encoder.c */
  53. extern void
  54. radeon_add_legacy_encoder(struct drm_device *dev, uint32_t encoder_id,
  55. uint32_t supported_device);
  56. /* old legacy ATI BIOS routines */
  57. /* COMBIOS table offsets */
  58. enum radeon_combios_table_offset {
  59. /* absolute offset tables */
  60. COMBIOS_ASIC_INIT_1_TABLE,
  61. COMBIOS_BIOS_SUPPORT_TABLE,
  62. COMBIOS_DAC_PROGRAMMING_TABLE,
  63. COMBIOS_MAX_COLOR_DEPTH_TABLE,
  64. COMBIOS_CRTC_INFO_TABLE,
  65. COMBIOS_PLL_INFO_TABLE,
  66. COMBIOS_TV_INFO_TABLE,
  67. COMBIOS_DFP_INFO_TABLE,
  68. COMBIOS_HW_CONFIG_INFO_TABLE,
  69. COMBIOS_MULTIMEDIA_INFO_TABLE,
  70. COMBIOS_TV_STD_PATCH_TABLE,
  71. COMBIOS_LCD_INFO_TABLE,
  72. COMBIOS_MOBILE_INFO_TABLE,
  73. COMBIOS_PLL_INIT_TABLE,
  74. COMBIOS_MEM_CONFIG_TABLE,
  75. COMBIOS_SAVE_MASK_TABLE,
  76. COMBIOS_HARDCODED_EDID_TABLE,
  77. COMBIOS_ASIC_INIT_2_TABLE,
  78. COMBIOS_CONNECTOR_INFO_TABLE,
  79. COMBIOS_DYN_CLK_1_TABLE,
  80. COMBIOS_RESERVED_MEM_TABLE,
  81. COMBIOS_EXT_TMDS_INFO_TABLE,
  82. COMBIOS_MEM_CLK_INFO_TABLE,
  83. COMBIOS_EXT_DAC_INFO_TABLE,
  84. COMBIOS_MISC_INFO_TABLE,
  85. COMBIOS_CRT_INFO_TABLE,
  86. COMBIOS_INTEGRATED_SYSTEM_INFO_TABLE,
  87. COMBIOS_COMPONENT_VIDEO_INFO_TABLE,
  88. COMBIOS_FAN_SPEED_INFO_TABLE,
  89. COMBIOS_OVERDRIVE_INFO_TABLE,
  90. COMBIOS_OEM_INFO_TABLE,
  91. COMBIOS_DYN_CLK_2_TABLE,
  92. COMBIOS_POWER_CONNECTOR_INFO_TABLE,
  93. COMBIOS_I2C_INFO_TABLE,
  94. /* relative offset tables */
  95. COMBIOS_ASIC_INIT_3_TABLE, /* offset from misc info */
  96. COMBIOS_ASIC_INIT_4_TABLE, /* offset from misc info */
  97. COMBIOS_DETECTED_MEM_TABLE, /* offset from misc info */
  98. COMBIOS_ASIC_INIT_5_TABLE, /* offset from misc info */
  99. COMBIOS_RAM_RESET_TABLE, /* offset from mem config */
  100. COMBIOS_POWERPLAY_INFO_TABLE, /* offset from mobile info */
  101. COMBIOS_GPIO_INFO_TABLE, /* offset from mobile info */
  102. COMBIOS_LCD_DDC_INFO_TABLE, /* offset from mobile info */
  103. COMBIOS_TMDS_POWER_TABLE, /* offset from mobile info */
  104. COMBIOS_TMDS_POWER_ON_TABLE, /* offset from tmds power */
  105. COMBIOS_TMDS_POWER_OFF_TABLE, /* offset from tmds power */
  106. };
  107. enum radeon_combios_ddc {
  108. DDC_NONE_DETECTED,
  109. DDC_MONID,
  110. DDC_DVI,
  111. DDC_VGA,
  112. DDC_CRT2,
  113. DDC_LCD,
  114. DDC_GPIO,
  115. };
  116. enum radeon_combios_connector {
  117. CONNECTOR_NONE_LEGACY,
  118. CONNECTOR_PROPRIETARY_LEGACY,
  119. CONNECTOR_CRT_LEGACY,
  120. CONNECTOR_DVI_I_LEGACY,
  121. CONNECTOR_DVI_D_LEGACY,
  122. CONNECTOR_CTV_LEGACY,
  123. CONNECTOR_STV_LEGACY,
  124. CONNECTOR_UNSUPPORTED_LEGACY
  125. };
  126. const int legacy_connector_convert[] = {
  127. DRM_MODE_CONNECTOR_Unknown,
  128. DRM_MODE_CONNECTOR_DVID,
  129. DRM_MODE_CONNECTOR_VGA,
  130. DRM_MODE_CONNECTOR_DVII,
  131. DRM_MODE_CONNECTOR_DVID,
  132. DRM_MODE_CONNECTOR_Composite,
  133. DRM_MODE_CONNECTOR_SVIDEO,
  134. DRM_MODE_CONNECTOR_Unknown,
  135. };
  136. static uint16_t combios_get_table_offset(struct drm_device *dev,
  137. enum radeon_combios_table_offset table)
  138. {
  139. struct radeon_device *rdev = dev->dev_private;
  140. int rev;
  141. uint16_t offset = 0, check_offset;
  142. if (!rdev->bios)
  143. return 0;
  144. switch (table) {
  145. /* absolute offset tables */
  146. case COMBIOS_ASIC_INIT_1_TABLE:
  147. check_offset = RBIOS16(rdev->bios_header_start + 0xc);
  148. if (check_offset)
  149. offset = check_offset;
  150. break;
  151. case COMBIOS_BIOS_SUPPORT_TABLE:
  152. check_offset = RBIOS16(rdev->bios_header_start + 0x14);
  153. if (check_offset)
  154. offset = check_offset;
  155. break;
  156. case COMBIOS_DAC_PROGRAMMING_TABLE:
  157. check_offset = RBIOS16(rdev->bios_header_start + 0x2a);
  158. if (check_offset)
  159. offset = check_offset;
  160. break;
  161. case COMBIOS_MAX_COLOR_DEPTH_TABLE:
  162. check_offset = RBIOS16(rdev->bios_header_start + 0x2c);
  163. if (check_offset)
  164. offset = check_offset;
  165. break;
  166. case COMBIOS_CRTC_INFO_TABLE:
  167. check_offset = RBIOS16(rdev->bios_header_start + 0x2e);
  168. if (check_offset)
  169. offset = check_offset;
  170. break;
  171. case COMBIOS_PLL_INFO_TABLE:
  172. check_offset = RBIOS16(rdev->bios_header_start + 0x30);
  173. if (check_offset)
  174. offset = check_offset;
  175. break;
  176. case COMBIOS_TV_INFO_TABLE:
  177. check_offset = RBIOS16(rdev->bios_header_start + 0x32);
  178. if (check_offset)
  179. offset = check_offset;
  180. break;
  181. case COMBIOS_DFP_INFO_TABLE:
  182. check_offset = RBIOS16(rdev->bios_header_start + 0x34);
  183. if (check_offset)
  184. offset = check_offset;
  185. break;
  186. case COMBIOS_HW_CONFIG_INFO_TABLE:
  187. check_offset = RBIOS16(rdev->bios_header_start + 0x36);
  188. if (check_offset)
  189. offset = check_offset;
  190. break;
  191. case COMBIOS_MULTIMEDIA_INFO_TABLE:
  192. check_offset = RBIOS16(rdev->bios_header_start + 0x38);
  193. if (check_offset)
  194. offset = check_offset;
  195. break;
  196. case COMBIOS_TV_STD_PATCH_TABLE:
  197. check_offset = RBIOS16(rdev->bios_header_start + 0x3e);
  198. if (check_offset)
  199. offset = check_offset;
  200. break;
  201. case COMBIOS_LCD_INFO_TABLE:
  202. check_offset = RBIOS16(rdev->bios_header_start + 0x40);
  203. if (check_offset)
  204. offset = check_offset;
  205. break;
  206. case COMBIOS_MOBILE_INFO_TABLE:
  207. check_offset = RBIOS16(rdev->bios_header_start + 0x42);
  208. if (check_offset)
  209. offset = check_offset;
  210. break;
  211. case COMBIOS_PLL_INIT_TABLE:
  212. check_offset = RBIOS16(rdev->bios_header_start + 0x46);
  213. if (check_offset)
  214. offset = check_offset;
  215. break;
  216. case COMBIOS_MEM_CONFIG_TABLE:
  217. check_offset = RBIOS16(rdev->bios_header_start + 0x48);
  218. if (check_offset)
  219. offset = check_offset;
  220. break;
  221. case COMBIOS_SAVE_MASK_TABLE:
  222. check_offset = RBIOS16(rdev->bios_header_start + 0x4a);
  223. if (check_offset)
  224. offset = check_offset;
  225. break;
  226. case COMBIOS_HARDCODED_EDID_TABLE:
  227. check_offset = RBIOS16(rdev->bios_header_start + 0x4c);
  228. if (check_offset)
  229. offset = check_offset;
  230. break;
  231. case COMBIOS_ASIC_INIT_2_TABLE:
  232. check_offset = RBIOS16(rdev->bios_header_start + 0x4e);
  233. if (check_offset)
  234. offset = check_offset;
  235. break;
  236. case COMBIOS_CONNECTOR_INFO_TABLE:
  237. check_offset = RBIOS16(rdev->bios_header_start + 0x50);
  238. if (check_offset)
  239. offset = check_offset;
  240. break;
  241. case COMBIOS_DYN_CLK_1_TABLE:
  242. check_offset = RBIOS16(rdev->bios_header_start + 0x52);
  243. if (check_offset)
  244. offset = check_offset;
  245. break;
  246. case COMBIOS_RESERVED_MEM_TABLE:
  247. check_offset = RBIOS16(rdev->bios_header_start + 0x54);
  248. if (check_offset)
  249. offset = check_offset;
  250. break;
  251. case COMBIOS_EXT_TMDS_INFO_TABLE:
  252. check_offset = RBIOS16(rdev->bios_header_start + 0x58);
  253. if (check_offset)
  254. offset = check_offset;
  255. break;
  256. case COMBIOS_MEM_CLK_INFO_TABLE:
  257. check_offset = RBIOS16(rdev->bios_header_start + 0x5a);
  258. if (check_offset)
  259. offset = check_offset;
  260. break;
  261. case COMBIOS_EXT_DAC_INFO_TABLE:
  262. check_offset = RBIOS16(rdev->bios_header_start + 0x5c);
  263. if (check_offset)
  264. offset = check_offset;
  265. break;
  266. case COMBIOS_MISC_INFO_TABLE:
  267. check_offset = RBIOS16(rdev->bios_header_start + 0x5e);
  268. if (check_offset)
  269. offset = check_offset;
  270. break;
  271. case COMBIOS_CRT_INFO_TABLE:
  272. check_offset = RBIOS16(rdev->bios_header_start + 0x60);
  273. if (check_offset)
  274. offset = check_offset;
  275. break;
  276. case COMBIOS_INTEGRATED_SYSTEM_INFO_TABLE:
  277. check_offset = RBIOS16(rdev->bios_header_start + 0x62);
  278. if (check_offset)
  279. offset = check_offset;
  280. break;
  281. case COMBIOS_COMPONENT_VIDEO_INFO_TABLE:
  282. check_offset = RBIOS16(rdev->bios_header_start + 0x64);
  283. if (check_offset)
  284. offset = check_offset;
  285. break;
  286. case COMBIOS_FAN_SPEED_INFO_TABLE:
  287. check_offset = RBIOS16(rdev->bios_header_start + 0x66);
  288. if (check_offset)
  289. offset = check_offset;
  290. break;
  291. case COMBIOS_OVERDRIVE_INFO_TABLE:
  292. check_offset = RBIOS16(rdev->bios_header_start + 0x68);
  293. if (check_offset)
  294. offset = check_offset;
  295. break;
  296. case COMBIOS_OEM_INFO_TABLE:
  297. check_offset = RBIOS16(rdev->bios_header_start + 0x6a);
  298. if (check_offset)
  299. offset = check_offset;
  300. break;
  301. case COMBIOS_DYN_CLK_2_TABLE:
  302. check_offset = RBIOS16(rdev->bios_header_start + 0x6c);
  303. if (check_offset)
  304. offset = check_offset;
  305. break;
  306. case COMBIOS_POWER_CONNECTOR_INFO_TABLE:
  307. check_offset = RBIOS16(rdev->bios_header_start + 0x6e);
  308. if (check_offset)
  309. offset = check_offset;
  310. break;
  311. case COMBIOS_I2C_INFO_TABLE:
  312. check_offset = RBIOS16(rdev->bios_header_start + 0x70);
  313. if (check_offset)
  314. offset = check_offset;
  315. break;
  316. /* relative offset tables */
  317. case COMBIOS_ASIC_INIT_3_TABLE: /* offset from misc info */
  318. check_offset =
  319. combios_get_table_offset(dev, COMBIOS_MISC_INFO_TABLE);
  320. if (check_offset) {
  321. rev = RBIOS8(check_offset);
  322. if (rev > 0) {
  323. check_offset = RBIOS16(check_offset + 0x3);
  324. if (check_offset)
  325. offset = check_offset;
  326. }
  327. }
  328. break;
  329. case COMBIOS_ASIC_INIT_4_TABLE: /* offset from misc info */
  330. check_offset =
  331. combios_get_table_offset(dev, COMBIOS_MISC_INFO_TABLE);
  332. if (check_offset) {
  333. rev = RBIOS8(check_offset);
  334. if (rev > 0) {
  335. check_offset = RBIOS16(check_offset + 0x5);
  336. if (check_offset)
  337. offset = check_offset;
  338. }
  339. }
  340. break;
  341. case COMBIOS_DETECTED_MEM_TABLE: /* offset from misc info */
  342. check_offset =
  343. combios_get_table_offset(dev, COMBIOS_MISC_INFO_TABLE);
  344. if (check_offset) {
  345. rev = RBIOS8(check_offset);
  346. if (rev > 0) {
  347. check_offset = RBIOS16(check_offset + 0x7);
  348. if (check_offset)
  349. offset = check_offset;
  350. }
  351. }
  352. break;
  353. case COMBIOS_ASIC_INIT_5_TABLE: /* offset from misc info */
  354. check_offset =
  355. combios_get_table_offset(dev, COMBIOS_MISC_INFO_TABLE);
  356. if (check_offset) {
  357. rev = RBIOS8(check_offset);
  358. if (rev == 2) {
  359. check_offset = RBIOS16(check_offset + 0x9);
  360. if (check_offset)
  361. offset = check_offset;
  362. }
  363. }
  364. break;
  365. case COMBIOS_RAM_RESET_TABLE: /* offset from mem config */
  366. check_offset =
  367. combios_get_table_offset(dev, COMBIOS_MEM_CONFIG_TABLE);
  368. if (check_offset) {
  369. while (RBIOS8(check_offset++));
  370. check_offset += 2;
  371. if (check_offset)
  372. offset = check_offset;
  373. }
  374. break;
  375. case COMBIOS_POWERPLAY_INFO_TABLE: /* offset from mobile info */
  376. check_offset =
  377. combios_get_table_offset(dev, COMBIOS_MOBILE_INFO_TABLE);
  378. if (check_offset) {
  379. check_offset = RBIOS16(check_offset + 0x11);
  380. if (check_offset)
  381. offset = check_offset;
  382. }
  383. break;
  384. case COMBIOS_GPIO_INFO_TABLE: /* offset from mobile info */
  385. check_offset =
  386. combios_get_table_offset(dev, COMBIOS_MOBILE_INFO_TABLE);
  387. if (check_offset) {
  388. check_offset = RBIOS16(check_offset + 0x13);
  389. if (check_offset)
  390. offset = check_offset;
  391. }
  392. break;
  393. case COMBIOS_LCD_DDC_INFO_TABLE: /* offset from mobile info */
  394. check_offset =
  395. combios_get_table_offset(dev, COMBIOS_MOBILE_INFO_TABLE);
  396. if (check_offset) {
  397. check_offset = RBIOS16(check_offset + 0x15);
  398. if (check_offset)
  399. offset = check_offset;
  400. }
  401. break;
  402. case COMBIOS_TMDS_POWER_TABLE: /* offset from mobile info */
  403. check_offset =
  404. combios_get_table_offset(dev, COMBIOS_MOBILE_INFO_TABLE);
  405. if (check_offset) {
  406. check_offset = RBIOS16(check_offset + 0x17);
  407. if (check_offset)
  408. offset = check_offset;
  409. }
  410. break;
  411. case COMBIOS_TMDS_POWER_ON_TABLE: /* offset from tmds power */
  412. check_offset =
  413. combios_get_table_offset(dev, COMBIOS_TMDS_POWER_TABLE);
  414. if (check_offset) {
  415. check_offset = RBIOS16(check_offset + 0x2);
  416. if (check_offset)
  417. offset = check_offset;
  418. }
  419. break;
  420. case COMBIOS_TMDS_POWER_OFF_TABLE: /* offset from tmds power */
  421. check_offset =
  422. combios_get_table_offset(dev, COMBIOS_TMDS_POWER_TABLE);
  423. if (check_offset) {
  424. check_offset = RBIOS16(check_offset + 0x4);
  425. if (check_offset)
  426. offset = check_offset;
  427. }
  428. break;
  429. default:
  430. break;
  431. }
  432. return offset;
  433. }
  434. bool radeon_combios_check_hardcoded_edid(struct radeon_device *rdev)
  435. {
  436. int edid_info;
  437. struct edid *edid;
  438. edid_info = combios_get_table_offset(rdev->ddev, COMBIOS_HARDCODED_EDID_TABLE);
  439. if (!edid_info)
  440. return false;
  441. edid = kmalloc(EDID_LENGTH * (DRM_MAX_EDID_EXT_NUM + 1),
  442. GFP_KERNEL);
  443. if (edid == NULL)
  444. return false;
  445. memcpy((unsigned char *)edid,
  446. (unsigned char *)(rdev->bios + edid_info), EDID_LENGTH);
  447. if (!drm_edid_is_valid(edid)) {
  448. kfree(edid);
  449. return false;
  450. }
  451. rdev->mode_info.bios_hardcoded_edid = edid;
  452. return true;
  453. }
  454. struct edid *
  455. radeon_combios_get_hardcoded_edid(struct radeon_device *rdev)
  456. {
  457. if (rdev->mode_info.bios_hardcoded_edid)
  458. return rdev->mode_info.bios_hardcoded_edid;
  459. return NULL;
  460. }
  461. static struct radeon_i2c_bus_rec combios_setup_i2c_bus(struct radeon_device *rdev,
  462. int ddc_line)
  463. {
  464. struct radeon_i2c_bus_rec i2c;
  465. if (ddc_line == RADEON_GPIOPAD_MASK) {
  466. i2c.mask_clk_reg = RADEON_GPIOPAD_MASK;
  467. i2c.mask_data_reg = RADEON_GPIOPAD_MASK;
  468. i2c.a_clk_reg = RADEON_GPIOPAD_A;
  469. i2c.a_data_reg = RADEON_GPIOPAD_A;
  470. i2c.en_clk_reg = RADEON_GPIOPAD_EN;
  471. i2c.en_data_reg = RADEON_GPIOPAD_EN;
  472. i2c.y_clk_reg = RADEON_GPIOPAD_Y;
  473. i2c.y_data_reg = RADEON_GPIOPAD_Y;
  474. } else if (ddc_line == RADEON_MDGPIO_MASK) {
  475. i2c.mask_clk_reg = RADEON_MDGPIO_MASK;
  476. i2c.mask_data_reg = RADEON_MDGPIO_MASK;
  477. i2c.a_clk_reg = RADEON_MDGPIO_A;
  478. i2c.a_data_reg = RADEON_MDGPIO_A;
  479. i2c.en_clk_reg = RADEON_MDGPIO_EN;
  480. i2c.en_data_reg = RADEON_MDGPIO_EN;
  481. i2c.y_clk_reg = RADEON_MDGPIO_Y;
  482. i2c.y_data_reg = RADEON_MDGPIO_Y;
  483. } else {
  484. i2c.mask_clk_mask = RADEON_GPIO_EN_1;
  485. i2c.mask_data_mask = RADEON_GPIO_EN_0;
  486. i2c.a_clk_mask = RADEON_GPIO_A_1;
  487. i2c.a_data_mask = RADEON_GPIO_A_0;
  488. i2c.en_clk_mask = RADEON_GPIO_EN_1;
  489. i2c.en_data_mask = RADEON_GPIO_EN_0;
  490. i2c.y_clk_mask = RADEON_GPIO_Y_1;
  491. i2c.y_data_mask = RADEON_GPIO_Y_0;
  492. i2c.mask_clk_reg = ddc_line;
  493. i2c.mask_data_reg = ddc_line;
  494. i2c.a_clk_reg = ddc_line;
  495. i2c.a_data_reg = ddc_line;
  496. i2c.en_clk_reg = ddc_line;
  497. i2c.en_data_reg = ddc_line;
  498. i2c.y_clk_reg = ddc_line;
  499. i2c.y_data_reg = ddc_line;
  500. }
  501. switch (rdev->family) {
  502. case CHIP_R100:
  503. case CHIP_RV100:
  504. case CHIP_RS100:
  505. case CHIP_RV200:
  506. case CHIP_RS200:
  507. case CHIP_RS300:
  508. switch (ddc_line) {
  509. case RADEON_GPIO_DVI_DDC:
  510. i2c.hw_capable = true;
  511. break;
  512. default:
  513. i2c.hw_capable = false;
  514. break;
  515. }
  516. break;
  517. case CHIP_R200:
  518. switch (ddc_line) {
  519. case RADEON_GPIO_DVI_DDC:
  520. case RADEON_GPIO_MONID:
  521. i2c.hw_capable = true;
  522. break;
  523. default:
  524. i2c.hw_capable = false;
  525. break;
  526. }
  527. break;
  528. case CHIP_RV250:
  529. case CHIP_RV280:
  530. switch (ddc_line) {
  531. case RADEON_GPIO_VGA_DDC:
  532. case RADEON_GPIO_DVI_DDC:
  533. case RADEON_GPIO_CRT2_DDC:
  534. i2c.hw_capable = true;
  535. break;
  536. default:
  537. i2c.hw_capable = false;
  538. break;
  539. }
  540. break;
  541. case CHIP_R300:
  542. case CHIP_R350:
  543. switch (ddc_line) {
  544. case RADEON_GPIO_VGA_DDC:
  545. case RADEON_GPIO_DVI_DDC:
  546. i2c.hw_capable = true;
  547. break;
  548. default:
  549. i2c.hw_capable = false;
  550. break;
  551. }
  552. break;
  553. case CHIP_RV350:
  554. case CHIP_RV380:
  555. case CHIP_RS400:
  556. case CHIP_RS480:
  557. switch (ddc_line) {
  558. case RADEON_GPIO_VGA_DDC:
  559. case RADEON_GPIO_DVI_DDC:
  560. i2c.hw_capable = true;
  561. break;
  562. case RADEON_GPIO_MONID:
  563. /* hw i2c on RADEON_GPIO_MONID doesn't seem to work
  564. * reliably on some pre-r4xx hardware; not sure why.
  565. */
  566. i2c.hw_capable = false;
  567. break;
  568. default:
  569. i2c.hw_capable = false;
  570. break;
  571. }
  572. break;
  573. default:
  574. i2c.hw_capable = false;
  575. break;
  576. }
  577. i2c.mm_i2c = false;
  578. i2c.i2c_id = 0;
  579. i2c.hpd_id = 0;
  580. if (ddc_line)
  581. i2c.valid = true;
  582. else
  583. i2c.valid = false;
  584. return i2c;
  585. }
  586. bool radeon_combios_get_clock_info(struct drm_device *dev)
  587. {
  588. struct radeon_device *rdev = dev->dev_private;
  589. uint16_t pll_info;
  590. struct radeon_pll *p1pll = &rdev->clock.p1pll;
  591. struct radeon_pll *p2pll = &rdev->clock.p2pll;
  592. struct radeon_pll *spll = &rdev->clock.spll;
  593. struct radeon_pll *mpll = &rdev->clock.mpll;
  594. int8_t rev;
  595. uint16_t sclk, mclk;
  596. pll_info = combios_get_table_offset(dev, COMBIOS_PLL_INFO_TABLE);
  597. if (pll_info) {
  598. rev = RBIOS8(pll_info);
  599. /* pixel clocks */
  600. p1pll->reference_freq = RBIOS16(pll_info + 0xe);
  601. p1pll->reference_div = RBIOS16(pll_info + 0x10);
  602. p1pll->pll_out_min = RBIOS32(pll_info + 0x12);
  603. p1pll->pll_out_max = RBIOS32(pll_info + 0x16);
  604. p1pll->lcd_pll_out_min = p1pll->pll_out_min;
  605. p1pll->lcd_pll_out_max = p1pll->pll_out_max;
  606. if (rev > 9) {
  607. p1pll->pll_in_min = RBIOS32(pll_info + 0x36);
  608. p1pll->pll_in_max = RBIOS32(pll_info + 0x3a);
  609. } else {
  610. p1pll->pll_in_min = 40;
  611. p1pll->pll_in_max = 500;
  612. }
  613. *p2pll = *p1pll;
  614. /* system clock */
  615. spll->reference_freq = RBIOS16(pll_info + 0x1a);
  616. spll->reference_div = RBIOS16(pll_info + 0x1c);
  617. spll->pll_out_min = RBIOS32(pll_info + 0x1e);
  618. spll->pll_out_max = RBIOS32(pll_info + 0x22);
  619. if (rev > 10) {
  620. spll->pll_in_min = RBIOS32(pll_info + 0x48);
  621. spll->pll_in_max = RBIOS32(pll_info + 0x4c);
  622. } else {
  623. /* ??? */
  624. spll->pll_in_min = 40;
  625. spll->pll_in_max = 500;
  626. }
  627. /* memory clock */
  628. mpll->reference_freq = RBIOS16(pll_info + 0x26);
  629. mpll->reference_div = RBIOS16(pll_info + 0x28);
  630. mpll->pll_out_min = RBIOS32(pll_info + 0x2a);
  631. mpll->pll_out_max = RBIOS32(pll_info + 0x2e);
  632. if (rev > 10) {
  633. mpll->pll_in_min = RBIOS32(pll_info + 0x5a);
  634. mpll->pll_in_max = RBIOS32(pll_info + 0x5e);
  635. } else {
  636. /* ??? */
  637. mpll->pll_in_min = 40;
  638. mpll->pll_in_max = 500;
  639. }
  640. /* default sclk/mclk */
  641. sclk = RBIOS16(pll_info + 0xa);
  642. mclk = RBIOS16(pll_info + 0x8);
  643. if (sclk == 0)
  644. sclk = 200 * 100;
  645. if (mclk == 0)
  646. mclk = 200 * 100;
  647. rdev->clock.default_sclk = sclk;
  648. rdev->clock.default_mclk = mclk;
  649. return true;
  650. }
  651. return false;
  652. }
  653. bool radeon_combios_sideport_present(struct radeon_device *rdev)
  654. {
  655. struct drm_device *dev = rdev->ddev;
  656. u16 igp_info;
  657. igp_info = combios_get_table_offset(dev, COMBIOS_INTEGRATED_SYSTEM_INFO_TABLE);
  658. if (igp_info) {
  659. if (RBIOS16(igp_info + 0x4))
  660. return true;
  661. }
  662. return false;
  663. }
  664. static const uint32_t default_primarydac_adj[CHIP_LAST] = {
  665. 0x00000808, /* r100 */
  666. 0x00000808, /* rv100 */
  667. 0x00000808, /* rs100 */
  668. 0x00000808, /* rv200 */
  669. 0x00000808, /* rs200 */
  670. 0x00000808, /* r200 */
  671. 0x00000808, /* rv250 */
  672. 0x00000000, /* rs300 */
  673. 0x00000808, /* rv280 */
  674. 0x00000808, /* r300 */
  675. 0x00000808, /* r350 */
  676. 0x00000808, /* rv350 */
  677. 0x00000808, /* rv380 */
  678. 0x00000808, /* r420 */
  679. 0x00000808, /* r423 */
  680. 0x00000808, /* rv410 */
  681. 0x00000000, /* rs400 */
  682. 0x00000000, /* rs480 */
  683. };
  684. static void radeon_legacy_get_primary_dac_info_from_table(struct radeon_device *rdev,
  685. struct radeon_encoder_primary_dac *p_dac)
  686. {
  687. p_dac->ps2_pdac_adj = default_primarydac_adj[rdev->family];
  688. return;
  689. }
  690. struct radeon_encoder_primary_dac *radeon_combios_get_primary_dac_info(struct
  691. radeon_encoder
  692. *encoder)
  693. {
  694. struct drm_device *dev = encoder->base.dev;
  695. struct radeon_device *rdev = dev->dev_private;
  696. uint16_t dac_info;
  697. uint8_t rev, bg, dac;
  698. struct radeon_encoder_primary_dac *p_dac = NULL;
  699. int found = 0;
  700. p_dac = kzalloc(sizeof(struct radeon_encoder_primary_dac),
  701. GFP_KERNEL);
  702. if (!p_dac)
  703. return NULL;
  704. /* check CRT table */
  705. dac_info = combios_get_table_offset(dev, COMBIOS_CRT_INFO_TABLE);
  706. if (dac_info) {
  707. rev = RBIOS8(dac_info) & 0x3;
  708. if (rev < 2) {
  709. bg = RBIOS8(dac_info + 0x2) & 0xf;
  710. dac = (RBIOS8(dac_info + 0x2) >> 4) & 0xf;
  711. p_dac->ps2_pdac_adj = (bg << 8) | (dac);
  712. } else {
  713. bg = RBIOS8(dac_info + 0x2) & 0xf;
  714. dac = RBIOS8(dac_info + 0x3) & 0xf;
  715. p_dac->ps2_pdac_adj = (bg << 8) | (dac);
  716. }
  717. found = 1;
  718. }
  719. if (!found) /* fallback to defaults */
  720. radeon_legacy_get_primary_dac_info_from_table(rdev, p_dac);
  721. return p_dac;
  722. }
  723. enum radeon_tv_std
  724. radeon_combios_get_tv_info(struct radeon_device *rdev)
  725. {
  726. struct drm_device *dev = rdev->ddev;
  727. uint16_t tv_info;
  728. enum radeon_tv_std tv_std = TV_STD_NTSC;
  729. tv_info = combios_get_table_offset(dev, COMBIOS_TV_INFO_TABLE);
  730. if (tv_info) {
  731. if (RBIOS8(tv_info + 6) == 'T') {
  732. switch (RBIOS8(tv_info + 7) & 0xf) {
  733. case 1:
  734. tv_std = TV_STD_NTSC;
  735. DRM_INFO("Default TV standard: NTSC\n");
  736. break;
  737. case 2:
  738. tv_std = TV_STD_PAL;
  739. DRM_INFO("Default TV standard: PAL\n");
  740. break;
  741. case 3:
  742. tv_std = TV_STD_PAL_M;
  743. DRM_INFO("Default TV standard: PAL-M\n");
  744. break;
  745. case 4:
  746. tv_std = TV_STD_PAL_60;
  747. DRM_INFO("Default TV standard: PAL-60\n");
  748. break;
  749. case 5:
  750. tv_std = TV_STD_NTSC_J;
  751. DRM_INFO("Default TV standard: NTSC-J\n");
  752. break;
  753. case 6:
  754. tv_std = TV_STD_SCART_PAL;
  755. DRM_INFO("Default TV standard: SCART-PAL\n");
  756. break;
  757. default:
  758. tv_std = TV_STD_NTSC;
  759. DRM_INFO
  760. ("Unknown TV standard; defaulting to NTSC\n");
  761. break;
  762. }
  763. switch ((RBIOS8(tv_info + 9) >> 2) & 0x3) {
  764. case 0:
  765. DRM_INFO("29.498928713 MHz TV ref clk\n");
  766. break;
  767. case 1:
  768. DRM_INFO("28.636360000 MHz TV ref clk\n");
  769. break;
  770. case 2:
  771. DRM_INFO("14.318180000 MHz TV ref clk\n");
  772. break;
  773. case 3:
  774. DRM_INFO("27.000000000 MHz TV ref clk\n");
  775. break;
  776. default:
  777. break;
  778. }
  779. }
  780. }
  781. return tv_std;
  782. }
  783. static const uint32_t default_tvdac_adj[CHIP_LAST] = {
  784. 0x00000000, /* r100 */
  785. 0x00280000, /* rv100 */
  786. 0x00000000, /* rs100 */
  787. 0x00880000, /* rv200 */
  788. 0x00000000, /* rs200 */
  789. 0x00000000, /* r200 */
  790. 0x00770000, /* rv250 */
  791. 0x00290000, /* rs300 */
  792. 0x00560000, /* rv280 */
  793. 0x00780000, /* r300 */
  794. 0x00770000, /* r350 */
  795. 0x00780000, /* rv350 */
  796. 0x00780000, /* rv380 */
  797. 0x01080000, /* r420 */
  798. 0x01080000, /* r423 */
  799. 0x01080000, /* rv410 */
  800. 0x00780000, /* rs400 */
  801. 0x00780000, /* rs480 */
  802. };
  803. static void radeon_legacy_get_tv_dac_info_from_table(struct radeon_device *rdev,
  804. struct radeon_encoder_tv_dac *tv_dac)
  805. {
  806. tv_dac->ps2_tvdac_adj = default_tvdac_adj[rdev->family];
  807. if ((rdev->flags & RADEON_IS_MOBILITY) && (rdev->family == CHIP_RV250))
  808. tv_dac->ps2_tvdac_adj = 0x00880000;
  809. tv_dac->pal_tvdac_adj = tv_dac->ps2_tvdac_adj;
  810. tv_dac->ntsc_tvdac_adj = tv_dac->ps2_tvdac_adj;
  811. return;
  812. }
  813. struct radeon_encoder_tv_dac *radeon_combios_get_tv_dac_info(struct
  814. radeon_encoder
  815. *encoder)
  816. {
  817. struct drm_device *dev = encoder->base.dev;
  818. struct radeon_device *rdev = dev->dev_private;
  819. uint16_t dac_info;
  820. uint8_t rev, bg, dac;
  821. struct radeon_encoder_tv_dac *tv_dac = NULL;
  822. int found = 0;
  823. tv_dac = kzalloc(sizeof(struct radeon_encoder_tv_dac), GFP_KERNEL);
  824. if (!tv_dac)
  825. return NULL;
  826. /* first check TV table */
  827. dac_info = combios_get_table_offset(dev, COMBIOS_TV_INFO_TABLE);
  828. if (dac_info) {
  829. rev = RBIOS8(dac_info + 0x3);
  830. if (rev > 4) {
  831. bg = RBIOS8(dac_info + 0xc) & 0xf;
  832. dac = RBIOS8(dac_info + 0xd) & 0xf;
  833. tv_dac->ps2_tvdac_adj = (bg << 16) | (dac << 20);
  834. bg = RBIOS8(dac_info + 0xe) & 0xf;
  835. dac = RBIOS8(dac_info + 0xf) & 0xf;
  836. tv_dac->pal_tvdac_adj = (bg << 16) | (dac << 20);
  837. bg = RBIOS8(dac_info + 0x10) & 0xf;
  838. dac = RBIOS8(dac_info + 0x11) & 0xf;
  839. tv_dac->ntsc_tvdac_adj = (bg << 16) | (dac << 20);
  840. found = 1;
  841. } else if (rev > 1) {
  842. bg = RBIOS8(dac_info + 0xc) & 0xf;
  843. dac = (RBIOS8(dac_info + 0xc) >> 4) & 0xf;
  844. tv_dac->ps2_tvdac_adj = (bg << 16) | (dac << 20);
  845. bg = RBIOS8(dac_info + 0xd) & 0xf;
  846. dac = (RBIOS8(dac_info + 0xd) >> 4) & 0xf;
  847. tv_dac->pal_tvdac_adj = (bg << 16) | (dac << 20);
  848. bg = RBIOS8(dac_info + 0xe) & 0xf;
  849. dac = (RBIOS8(dac_info + 0xe) >> 4) & 0xf;
  850. tv_dac->ntsc_tvdac_adj = (bg << 16) | (dac << 20);
  851. found = 1;
  852. }
  853. tv_dac->tv_std = radeon_combios_get_tv_info(rdev);
  854. }
  855. if (!found) {
  856. /* then check CRT table */
  857. dac_info =
  858. combios_get_table_offset(dev, COMBIOS_CRT_INFO_TABLE);
  859. if (dac_info) {
  860. rev = RBIOS8(dac_info) & 0x3;
  861. if (rev < 2) {
  862. bg = RBIOS8(dac_info + 0x3) & 0xf;
  863. dac = (RBIOS8(dac_info + 0x3) >> 4) & 0xf;
  864. tv_dac->ps2_tvdac_adj =
  865. (bg << 16) | (dac << 20);
  866. tv_dac->pal_tvdac_adj = tv_dac->ps2_tvdac_adj;
  867. tv_dac->ntsc_tvdac_adj = tv_dac->ps2_tvdac_adj;
  868. found = 1;
  869. } else {
  870. bg = RBIOS8(dac_info + 0x4) & 0xf;
  871. dac = RBIOS8(dac_info + 0x5) & 0xf;
  872. tv_dac->ps2_tvdac_adj =
  873. (bg << 16) | (dac << 20);
  874. tv_dac->pal_tvdac_adj = tv_dac->ps2_tvdac_adj;
  875. tv_dac->ntsc_tvdac_adj = tv_dac->ps2_tvdac_adj;
  876. found = 1;
  877. }
  878. } else {
  879. DRM_INFO("No TV DAC info found in BIOS\n");
  880. }
  881. }
  882. if (!found) /* fallback to defaults */
  883. radeon_legacy_get_tv_dac_info_from_table(rdev, tv_dac);
  884. return tv_dac;
  885. }
  886. static struct radeon_encoder_lvds *radeon_legacy_get_lvds_info_from_regs(struct
  887. radeon_device
  888. *rdev)
  889. {
  890. struct radeon_encoder_lvds *lvds = NULL;
  891. uint32_t fp_vert_stretch, fp_horz_stretch;
  892. uint32_t ppll_div_sel, ppll_val;
  893. uint32_t lvds_ss_gen_cntl = RREG32(RADEON_LVDS_SS_GEN_CNTL);
  894. lvds = kzalloc(sizeof(struct radeon_encoder_lvds), GFP_KERNEL);
  895. if (!lvds)
  896. return NULL;
  897. fp_vert_stretch = RREG32(RADEON_FP_VERT_STRETCH);
  898. fp_horz_stretch = RREG32(RADEON_FP_HORZ_STRETCH);
  899. /* These should be fail-safe defaults, fingers crossed */
  900. lvds->panel_pwr_delay = 200;
  901. lvds->panel_vcc_delay = 2000;
  902. lvds->lvds_gen_cntl = RREG32(RADEON_LVDS_GEN_CNTL);
  903. lvds->panel_digon_delay = (lvds_ss_gen_cntl >> RADEON_LVDS_PWRSEQ_DELAY1_SHIFT) & 0xf;
  904. lvds->panel_blon_delay = (lvds_ss_gen_cntl >> RADEON_LVDS_PWRSEQ_DELAY2_SHIFT) & 0xf;
  905. if (fp_vert_stretch & RADEON_VERT_STRETCH_ENABLE)
  906. lvds->native_mode.vdisplay =
  907. ((fp_vert_stretch & RADEON_VERT_PANEL_SIZE) >>
  908. RADEON_VERT_PANEL_SHIFT) + 1;
  909. else
  910. lvds->native_mode.vdisplay =
  911. (RREG32(RADEON_CRTC_V_TOTAL_DISP) >> 16) + 1;
  912. if (fp_horz_stretch & RADEON_HORZ_STRETCH_ENABLE)
  913. lvds->native_mode.hdisplay =
  914. (((fp_horz_stretch & RADEON_HORZ_PANEL_SIZE) >>
  915. RADEON_HORZ_PANEL_SHIFT) + 1) * 8;
  916. else
  917. lvds->native_mode.hdisplay =
  918. ((RREG32(RADEON_CRTC_H_TOTAL_DISP) >> 16) + 1) * 8;
  919. if ((lvds->native_mode.hdisplay < 640) ||
  920. (lvds->native_mode.vdisplay < 480)) {
  921. lvds->native_mode.hdisplay = 640;
  922. lvds->native_mode.vdisplay = 480;
  923. }
  924. ppll_div_sel = RREG8(RADEON_CLOCK_CNTL_INDEX + 1) & 0x3;
  925. ppll_val = RREG32_PLL(RADEON_PPLL_DIV_0 + ppll_div_sel);
  926. if ((ppll_val & 0x000707ff) == 0x1bb)
  927. lvds->use_bios_dividers = false;
  928. else {
  929. lvds->panel_ref_divider =
  930. RREG32_PLL(RADEON_PPLL_REF_DIV) & 0x3ff;
  931. lvds->panel_post_divider = (ppll_val >> 16) & 0x7;
  932. lvds->panel_fb_divider = ppll_val & 0x7ff;
  933. if ((lvds->panel_ref_divider != 0) &&
  934. (lvds->panel_fb_divider > 3))
  935. lvds->use_bios_dividers = true;
  936. }
  937. lvds->panel_vcc_delay = 200;
  938. DRM_INFO("Panel info derived from registers\n");
  939. DRM_INFO("Panel Size %dx%d\n", lvds->native_mode.hdisplay,
  940. lvds->native_mode.vdisplay);
  941. return lvds;
  942. }
  943. struct radeon_encoder_lvds *radeon_combios_get_lvds_info(struct radeon_encoder
  944. *encoder)
  945. {
  946. struct drm_device *dev = encoder->base.dev;
  947. struct radeon_device *rdev = dev->dev_private;
  948. uint16_t lcd_info;
  949. uint32_t panel_setup;
  950. char stmp[30];
  951. int tmp, i;
  952. struct radeon_encoder_lvds *lvds = NULL;
  953. lcd_info = combios_get_table_offset(dev, COMBIOS_LCD_INFO_TABLE);
  954. if (lcd_info) {
  955. lvds = kzalloc(sizeof(struct radeon_encoder_lvds), GFP_KERNEL);
  956. if (!lvds)
  957. return NULL;
  958. for (i = 0; i < 24; i++)
  959. stmp[i] = RBIOS8(lcd_info + i + 1);
  960. stmp[24] = 0;
  961. DRM_INFO("Panel ID String: %s\n", stmp);
  962. lvds->native_mode.hdisplay = RBIOS16(lcd_info + 0x19);
  963. lvds->native_mode.vdisplay = RBIOS16(lcd_info + 0x1b);
  964. DRM_INFO("Panel Size %dx%d\n", lvds->native_mode.hdisplay,
  965. lvds->native_mode.vdisplay);
  966. lvds->panel_vcc_delay = RBIOS16(lcd_info + 0x2c);
  967. lvds->panel_vcc_delay = min_t(u16, lvds->panel_vcc_delay, 2000);
  968. lvds->panel_pwr_delay = RBIOS8(lcd_info + 0x24);
  969. lvds->panel_digon_delay = RBIOS16(lcd_info + 0x38) & 0xf;
  970. lvds->panel_blon_delay = (RBIOS16(lcd_info + 0x38) >> 4) & 0xf;
  971. lvds->panel_ref_divider = RBIOS16(lcd_info + 0x2e);
  972. lvds->panel_post_divider = RBIOS8(lcd_info + 0x30);
  973. lvds->panel_fb_divider = RBIOS16(lcd_info + 0x31);
  974. if ((lvds->panel_ref_divider != 0) &&
  975. (lvds->panel_fb_divider > 3))
  976. lvds->use_bios_dividers = true;
  977. panel_setup = RBIOS32(lcd_info + 0x39);
  978. lvds->lvds_gen_cntl = 0xff00;
  979. if (panel_setup & 0x1)
  980. lvds->lvds_gen_cntl |= RADEON_LVDS_PANEL_FORMAT;
  981. if ((panel_setup >> 4) & 0x1)
  982. lvds->lvds_gen_cntl |= RADEON_LVDS_PANEL_TYPE;
  983. switch ((panel_setup >> 8) & 0x7) {
  984. case 0:
  985. lvds->lvds_gen_cntl |= RADEON_LVDS_NO_FM;
  986. break;
  987. case 1:
  988. lvds->lvds_gen_cntl |= RADEON_LVDS_2_GREY;
  989. break;
  990. case 2:
  991. lvds->lvds_gen_cntl |= RADEON_LVDS_4_GREY;
  992. break;
  993. default:
  994. break;
  995. }
  996. if ((panel_setup >> 16) & 0x1)
  997. lvds->lvds_gen_cntl |= RADEON_LVDS_FP_POL_LOW;
  998. if ((panel_setup >> 17) & 0x1)
  999. lvds->lvds_gen_cntl |= RADEON_LVDS_LP_POL_LOW;
  1000. if ((panel_setup >> 18) & 0x1)
  1001. lvds->lvds_gen_cntl |= RADEON_LVDS_DTM_POL_LOW;
  1002. if ((panel_setup >> 23) & 0x1)
  1003. lvds->lvds_gen_cntl |= RADEON_LVDS_BL_CLK_SEL;
  1004. lvds->lvds_gen_cntl |= (panel_setup & 0xf0000000);
  1005. for (i = 0; i < 32; i++) {
  1006. tmp = RBIOS16(lcd_info + 64 + i * 2);
  1007. if (tmp == 0)
  1008. break;
  1009. if ((RBIOS16(tmp) == lvds->native_mode.hdisplay) &&
  1010. (RBIOS16(tmp + 2) ==
  1011. lvds->native_mode.vdisplay)) {
  1012. lvds->native_mode.htotal = RBIOS16(tmp + 17) * 8;
  1013. lvds->native_mode.hsync_start = RBIOS16(tmp + 21) * 8;
  1014. lvds->native_mode.hsync_end = (RBIOS8(tmp + 23) +
  1015. RBIOS16(tmp + 21)) * 8;
  1016. lvds->native_mode.vtotal = RBIOS16(tmp + 24);
  1017. lvds->native_mode.vsync_start = RBIOS16(tmp + 28) & 0x7ff;
  1018. lvds->native_mode.vsync_end =
  1019. ((RBIOS16(tmp + 28) & 0xf800) >> 11) +
  1020. (RBIOS16(tmp + 28) & 0x7ff);
  1021. lvds->native_mode.clock = RBIOS16(tmp + 9) * 10;
  1022. lvds->native_mode.flags = 0;
  1023. /* set crtc values */
  1024. drm_mode_set_crtcinfo(&lvds->native_mode, CRTC_INTERLACE_HALVE_V);
  1025. }
  1026. }
  1027. } else {
  1028. DRM_INFO("No panel info found in BIOS\n");
  1029. lvds = radeon_legacy_get_lvds_info_from_regs(rdev);
  1030. }
  1031. if (lvds)
  1032. encoder->native_mode = lvds->native_mode;
  1033. return lvds;
  1034. }
  1035. static const struct radeon_tmds_pll default_tmds_pll[CHIP_LAST][4] = {
  1036. {{12000, 0xa1b}, {0xffffffff, 0xa3f}, {0, 0}, {0, 0}}, /* CHIP_R100 */
  1037. {{12000, 0xa1b}, {0xffffffff, 0xa3f}, {0, 0}, {0, 0}}, /* CHIP_RV100 */
  1038. {{0, 0}, {0, 0}, {0, 0}, {0, 0}}, /* CHIP_RS100 */
  1039. {{15000, 0xa1b}, {0xffffffff, 0xa3f}, {0, 0}, {0, 0}}, /* CHIP_RV200 */
  1040. {{12000, 0xa1b}, {0xffffffff, 0xa3f}, {0, 0}, {0, 0}}, /* CHIP_RS200 */
  1041. {{15000, 0xa1b}, {0xffffffff, 0xa3f}, {0, 0}, {0, 0}}, /* CHIP_R200 */
  1042. {{15500, 0x81b}, {0xffffffff, 0x83f}, {0, 0}, {0, 0}}, /* CHIP_RV250 */
  1043. {{0, 0}, {0, 0}, {0, 0}, {0, 0}}, /* CHIP_RS300 */
  1044. {{13000, 0x400f4}, {15000, 0x400f7}, {0xffffffff, 0x40111}, {0, 0}}, /* CHIP_RV280 */
  1045. {{0xffffffff, 0xb01cb}, {0, 0}, {0, 0}, {0, 0}}, /* CHIP_R300 */
  1046. {{0xffffffff, 0xb01cb}, {0, 0}, {0, 0}, {0, 0}}, /* CHIP_R350 */
  1047. {{15000, 0xb0155}, {0xffffffff, 0xb01cb}, {0, 0}, {0, 0}}, /* CHIP_RV350 */
  1048. {{15000, 0xb0155}, {0xffffffff, 0xb01cb}, {0, 0}, {0, 0}}, /* CHIP_RV380 */
  1049. {{0xffffffff, 0xb01cb}, {0, 0}, {0, 0}, {0, 0}}, /* CHIP_R420 */
  1050. {{0xffffffff, 0xb01cb}, {0, 0}, {0, 0}, {0, 0}}, /* CHIP_R423 */
  1051. {{0xffffffff, 0xb01cb}, {0, 0}, {0, 0}, {0, 0}}, /* CHIP_RV410 */
  1052. { {0, 0}, {0, 0}, {0, 0}, {0, 0} }, /* CHIP_RS400 */
  1053. { {0, 0}, {0, 0}, {0, 0}, {0, 0} }, /* CHIP_RS480 */
  1054. };
  1055. bool radeon_legacy_get_tmds_info_from_table(struct radeon_encoder *encoder,
  1056. struct radeon_encoder_int_tmds *tmds)
  1057. {
  1058. struct drm_device *dev = encoder->base.dev;
  1059. struct radeon_device *rdev = dev->dev_private;
  1060. int i;
  1061. for (i = 0; i < 4; i++) {
  1062. tmds->tmds_pll[i].value =
  1063. default_tmds_pll[rdev->family][i].value;
  1064. tmds->tmds_pll[i].freq = default_tmds_pll[rdev->family][i].freq;
  1065. }
  1066. return true;
  1067. }
  1068. bool radeon_legacy_get_tmds_info_from_combios(struct radeon_encoder *encoder,
  1069. struct radeon_encoder_int_tmds *tmds)
  1070. {
  1071. struct drm_device *dev = encoder->base.dev;
  1072. struct radeon_device *rdev = dev->dev_private;
  1073. uint16_t tmds_info;
  1074. int i, n;
  1075. uint8_t ver;
  1076. tmds_info = combios_get_table_offset(dev, COMBIOS_DFP_INFO_TABLE);
  1077. if (tmds_info) {
  1078. ver = RBIOS8(tmds_info);
  1079. DRM_INFO("DFP table revision: %d\n", ver);
  1080. if (ver == 3) {
  1081. n = RBIOS8(tmds_info + 5) + 1;
  1082. if (n > 4)
  1083. n = 4;
  1084. for (i = 0; i < n; i++) {
  1085. tmds->tmds_pll[i].value =
  1086. RBIOS32(tmds_info + i * 10 + 0x08);
  1087. tmds->tmds_pll[i].freq =
  1088. RBIOS16(tmds_info + i * 10 + 0x10);
  1089. DRM_DEBUG("TMDS PLL From COMBIOS %u %x\n",
  1090. tmds->tmds_pll[i].freq,
  1091. tmds->tmds_pll[i].value);
  1092. }
  1093. } else if (ver == 4) {
  1094. int stride = 0;
  1095. n = RBIOS8(tmds_info + 5) + 1;
  1096. if (n > 4)
  1097. n = 4;
  1098. for (i = 0; i < n; i++) {
  1099. tmds->tmds_pll[i].value =
  1100. RBIOS32(tmds_info + stride + 0x08);
  1101. tmds->tmds_pll[i].freq =
  1102. RBIOS16(tmds_info + stride + 0x10);
  1103. if (i == 0)
  1104. stride += 10;
  1105. else
  1106. stride += 6;
  1107. DRM_DEBUG("TMDS PLL From COMBIOS %u %x\n",
  1108. tmds->tmds_pll[i].freq,
  1109. tmds->tmds_pll[i].value);
  1110. }
  1111. }
  1112. } else {
  1113. DRM_INFO("No TMDS info found in BIOS\n");
  1114. return false;
  1115. }
  1116. return true;
  1117. }
  1118. bool radeon_legacy_get_ext_tmds_info_from_table(struct radeon_encoder *encoder,
  1119. struct radeon_encoder_ext_tmds *tmds)
  1120. {
  1121. struct drm_device *dev = encoder->base.dev;
  1122. struct radeon_device *rdev = dev->dev_private;
  1123. struct radeon_i2c_bus_rec i2c_bus;
  1124. /* default for macs */
  1125. i2c_bus = combios_setup_i2c_bus(rdev, RADEON_GPIO_MONID);
  1126. tmds->i2c_bus = radeon_i2c_create(dev, &i2c_bus, "DVO");
  1127. /* XXX some macs have duallink chips */
  1128. switch (rdev->mode_info.connector_table) {
  1129. case CT_POWERBOOK_EXTERNAL:
  1130. case CT_MINI_EXTERNAL:
  1131. default:
  1132. tmds->dvo_chip = DVO_SIL164;
  1133. tmds->slave_addr = 0x70 >> 1; /* 7 bit addressing */
  1134. break;
  1135. }
  1136. return true;
  1137. }
  1138. bool radeon_legacy_get_ext_tmds_info_from_combios(struct radeon_encoder *encoder,
  1139. struct radeon_encoder_ext_tmds *tmds)
  1140. {
  1141. struct drm_device *dev = encoder->base.dev;
  1142. struct radeon_device *rdev = dev->dev_private;
  1143. uint16_t offset;
  1144. uint8_t ver, id, blocks, clk, data;
  1145. int i;
  1146. enum radeon_combios_ddc gpio;
  1147. struct radeon_i2c_bus_rec i2c_bus;
  1148. tmds->i2c_bus = NULL;
  1149. if (rdev->flags & RADEON_IS_IGP) {
  1150. offset = combios_get_table_offset(dev, COMBIOS_I2C_INFO_TABLE);
  1151. if (offset) {
  1152. ver = RBIOS8(offset);
  1153. DRM_INFO("GPIO Table revision: %d\n", ver);
  1154. blocks = RBIOS8(offset + 2);
  1155. for (i = 0; i < blocks; i++) {
  1156. id = RBIOS8(offset + 3 + (i * 5) + 0);
  1157. if (id == 136) {
  1158. clk = RBIOS8(offset + 3 + (i * 5) + 3);
  1159. data = RBIOS8(offset + 3 + (i * 5) + 4);
  1160. i2c_bus.valid = true;
  1161. i2c_bus.mask_clk_mask = (1 << clk);
  1162. i2c_bus.mask_data_mask = (1 << data);
  1163. i2c_bus.a_clk_mask = (1 << clk);
  1164. i2c_bus.a_data_mask = (1 << data);
  1165. i2c_bus.en_clk_mask = (1 << clk);
  1166. i2c_bus.en_data_mask = (1 << data);
  1167. i2c_bus.y_clk_mask = (1 << clk);
  1168. i2c_bus.y_data_mask = (1 << data);
  1169. i2c_bus.mask_clk_reg = RADEON_GPIOPAD_MASK;
  1170. i2c_bus.mask_data_reg = RADEON_GPIOPAD_MASK;
  1171. i2c_bus.a_clk_reg = RADEON_GPIOPAD_A;
  1172. i2c_bus.a_data_reg = RADEON_GPIOPAD_A;
  1173. i2c_bus.en_clk_reg = RADEON_GPIOPAD_EN;
  1174. i2c_bus.en_data_reg = RADEON_GPIOPAD_EN;
  1175. i2c_bus.y_clk_reg = RADEON_GPIOPAD_Y;
  1176. i2c_bus.y_data_reg = RADEON_GPIOPAD_Y;
  1177. tmds->i2c_bus = radeon_i2c_create(dev, &i2c_bus, "DVO");
  1178. tmds->dvo_chip = DVO_SIL164;
  1179. tmds->slave_addr = 0x70 >> 1; /* 7 bit addressing */
  1180. break;
  1181. }
  1182. }
  1183. }
  1184. } else {
  1185. offset = combios_get_table_offset(dev, COMBIOS_EXT_TMDS_INFO_TABLE);
  1186. if (offset) {
  1187. ver = RBIOS8(offset);
  1188. DRM_INFO("External TMDS Table revision: %d\n", ver);
  1189. tmds->slave_addr = RBIOS8(offset + 4 + 2);
  1190. tmds->slave_addr >>= 1; /* 7 bit addressing */
  1191. gpio = RBIOS8(offset + 4 + 3);
  1192. switch (gpio) {
  1193. case DDC_MONID:
  1194. i2c_bus = combios_setup_i2c_bus(rdev, RADEON_GPIO_MONID);
  1195. tmds->i2c_bus = radeon_i2c_create(dev, &i2c_bus, "DVO");
  1196. break;
  1197. case DDC_DVI:
  1198. i2c_bus = combios_setup_i2c_bus(rdev, RADEON_GPIO_DVI_DDC);
  1199. tmds->i2c_bus = radeon_i2c_create(dev, &i2c_bus, "DVO");
  1200. break;
  1201. case DDC_VGA:
  1202. i2c_bus = combios_setup_i2c_bus(rdev, RADEON_GPIO_VGA_DDC);
  1203. tmds->i2c_bus = radeon_i2c_create(dev, &i2c_bus, "DVO");
  1204. break;
  1205. case DDC_CRT2:
  1206. /* R3xx+ chips don't have GPIO_CRT2_DDC gpio pad */
  1207. if (rdev->family >= CHIP_R300)
  1208. i2c_bus = combios_setup_i2c_bus(rdev, RADEON_GPIO_MONID);
  1209. else
  1210. i2c_bus = combios_setup_i2c_bus(rdev, RADEON_GPIO_CRT2_DDC);
  1211. tmds->i2c_bus = radeon_i2c_create(dev, &i2c_bus, "DVO");
  1212. break;
  1213. case DDC_LCD: /* MM i2c */
  1214. i2c_bus.valid = true;
  1215. i2c_bus.hw_capable = true;
  1216. i2c_bus.mm_i2c = true;
  1217. tmds->i2c_bus = radeon_i2c_create(dev, &i2c_bus, "DVO");
  1218. break;
  1219. default:
  1220. DRM_ERROR("Unsupported gpio %d\n", gpio);
  1221. break;
  1222. }
  1223. }
  1224. }
  1225. if (!tmds->i2c_bus) {
  1226. DRM_INFO("No valid Ext TMDS info found in BIOS\n");
  1227. return false;
  1228. }
  1229. return true;
  1230. }
  1231. bool radeon_get_legacy_connector_info_from_table(struct drm_device *dev)
  1232. {
  1233. struct radeon_device *rdev = dev->dev_private;
  1234. struct radeon_i2c_bus_rec ddc_i2c;
  1235. struct radeon_hpd hpd;
  1236. rdev->mode_info.connector_table = radeon_connector_table;
  1237. if (rdev->mode_info.connector_table == CT_NONE) {
  1238. #ifdef CONFIG_PPC_PMAC
  1239. if (of_machine_is_compatible("PowerBook3,3")) {
  1240. /* powerbook with VGA */
  1241. rdev->mode_info.connector_table = CT_POWERBOOK_VGA;
  1242. } else if (of_machine_is_compatible("PowerBook3,4") ||
  1243. of_machine_is_compatible("PowerBook3,5")) {
  1244. /* powerbook with internal tmds */
  1245. rdev->mode_info.connector_table = CT_POWERBOOK_INTERNAL;
  1246. } else if (of_machine_is_compatible("PowerBook5,1") ||
  1247. of_machine_is_compatible("PowerBook5,2") ||
  1248. of_machine_is_compatible("PowerBook5,3") ||
  1249. of_machine_is_compatible("PowerBook5,4") ||
  1250. of_machine_is_compatible("PowerBook5,5")) {
  1251. /* powerbook with external single link tmds (sil164) */
  1252. rdev->mode_info.connector_table = CT_POWERBOOK_EXTERNAL;
  1253. } else if (of_machine_is_compatible("PowerBook5,6")) {
  1254. /* powerbook with external dual or single link tmds */
  1255. rdev->mode_info.connector_table = CT_POWERBOOK_EXTERNAL;
  1256. } else if (of_machine_is_compatible("PowerBook5,7") ||
  1257. of_machine_is_compatible("PowerBook5,8") ||
  1258. of_machine_is_compatible("PowerBook5,9")) {
  1259. /* PowerBook6,2 ? */
  1260. /* powerbook with external dual link tmds (sil1178?) */
  1261. rdev->mode_info.connector_table = CT_POWERBOOK_EXTERNAL;
  1262. } else if (of_machine_is_compatible("PowerBook4,1") ||
  1263. of_machine_is_compatible("PowerBook4,2") ||
  1264. of_machine_is_compatible("PowerBook4,3") ||
  1265. of_machine_is_compatible("PowerBook6,3") ||
  1266. of_machine_is_compatible("PowerBook6,5") ||
  1267. of_machine_is_compatible("PowerBook6,7")) {
  1268. /* ibook */
  1269. rdev->mode_info.connector_table = CT_IBOOK;
  1270. } else if (of_machine_is_compatible("PowerMac4,4")) {
  1271. /* emac */
  1272. rdev->mode_info.connector_table = CT_EMAC;
  1273. } else if (of_machine_is_compatible("PowerMac10,1")) {
  1274. /* mini with internal tmds */
  1275. rdev->mode_info.connector_table = CT_MINI_INTERNAL;
  1276. } else if (of_machine_is_compatible("PowerMac10,2")) {
  1277. /* mini with external tmds */
  1278. rdev->mode_info.connector_table = CT_MINI_EXTERNAL;
  1279. } else if (of_machine_is_compatible("PowerMac12,1")) {
  1280. /* PowerMac8,1 ? */
  1281. /* imac g5 isight */
  1282. rdev->mode_info.connector_table = CT_IMAC_G5_ISIGHT;
  1283. } else
  1284. #endif /* CONFIG_PPC_PMAC */
  1285. rdev->mode_info.connector_table = CT_GENERIC;
  1286. }
  1287. switch (rdev->mode_info.connector_table) {
  1288. case CT_GENERIC:
  1289. DRM_INFO("Connector Table: %d (generic)\n",
  1290. rdev->mode_info.connector_table);
  1291. /* these are the most common settings */
  1292. if (rdev->flags & RADEON_SINGLE_CRTC) {
  1293. /* VGA - primary dac */
  1294. ddc_i2c = combios_setup_i2c_bus(rdev, RADEON_GPIO_VGA_DDC);
  1295. hpd.hpd = RADEON_HPD_NONE;
  1296. radeon_add_legacy_encoder(dev,
  1297. radeon_get_encoder_id(dev,
  1298. ATOM_DEVICE_CRT1_SUPPORT,
  1299. 1),
  1300. ATOM_DEVICE_CRT1_SUPPORT);
  1301. radeon_add_legacy_connector(dev, 0,
  1302. ATOM_DEVICE_CRT1_SUPPORT,
  1303. DRM_MODE_CONNECTOR_VGA,
  1304. &ddc_i2c,
  1305. CONNECTOR_OBJECT_ID_VGA,
  1306. &hpd);
  1307. } else if (rdev->flags & RADEON_IS_MOBILITY) {
  1308. /* LVDS */
  1309. ddc_i2c = combios_setup_i2c_bus(rdev, 0);
  1310. hpd.hpd = RADEON_HPD_NONE;
  1311. radeon_add_legacy_encoder(dev,
  1312. radeon_get_encoder_id(dev,
  1313. ATOM_DEVICE_LCD1_SUPPORT,
  1314. 0),
  1315. ATOM_DEVICE_LCD1_SUPPORT);
  1316. radeon_add_legacy_connector(dev, 0,
  1317. ATOM_DEVICE_LCD1_SUPPORT,
  1318. DRM_MODE_CONNECTOR_LVDS,
  1319. &ddc_i2c,
  1320. CONNECTOR_OBJECT_ID_LVDS,
  1321. &hpd);
  1322. /* VGA - primary dac */
  1323. ddc_i2c = combios_setup_i2c_bus(rdev, RADEON_GPIO_VGA_DDC);
  1324. hpd.hpd = RADEON_HPD_NONE;
  1325. radeon_add_legacy_encoder(dev,
  1326. radeon_get_encoder_id(dev,
  1327. ATOM_DEVICE_CRT1_SUPPORT,
  1328. 1),
  1329. ATOM_DEVICE_CRT1_SUPPORT);
  1330. radeon_add_legacy_connector(dev, 1,
  1331. ATOM_DEVICE_CRT1_SUPPORT,
  1332. DRM_MODE_CONNECTOR_VGA,
  1333. &ddc_i2c,
  1334. CONNECTOR_OBJECT_ID_VGA,
  1335. &hpd);
  1336. } else {
  1337. /* DVI-I - tv dac, int tmds */
  1338. ddc_i2c = combios_setup_i2c_bus(rdev, RADEON_GPIO_DVI_DDC);
  1339. hpd.hpd = RADEON_HPD_1;
  1340. radeon_add_legacy_encoder(dev,
  1341. radeon_get_encoder_id(dev,
  1342. ATOM_DEVICE_DFP1_SUPPORT,
  1343. 0),
  1344. ATOM_DEVICE_DFP1_SUPPORT);
  1345. radeon_add_legacy_encoder(dev,
  1346. radeon_get_encoder_id(dev,
  1347. ATOM_DEVICE_CRT2_SUPPORT,
  1348. 2),
  1349. ATOM_DEVICE_CRT2_SUPPORT);
  1350. radeon_add_legacy_connector(dev, 0,
  1351. ATOM_DEVICE_DFP1_SUPPORT |
  1352. ATOM_DEVICE_CRT2_SUPPORT,
  1353. DRM_MODE_CONNECTOR_DVII,
  1354. &ddc_i2c,
  1355. CONNECTOR_OBJECT_ID_SINGLE_LINK_DVI_I,
  1356. &hpd);
  1357. /* VGA - primary dac */
  1358. ddc_i2c = combios_setup_i2c_bus(rdev, RADEON_GPIO_VGA_DDC);
  1359. hpd.hpd = RADEON_HPD_NONE;
  1360. radeon_add_legacy_encoder(dev,
  1361. radeon_get_encoder_id(dev,
  1362. ATOM_DEVICE_CRT1_SUPPORT,
  1363. 1),
  1364. ATOM_DEVICE_CRT1_SUPPORT);
  1365. radeon_add_legacy_connector(dev, 1,
  1366. ATOM_DEVICE_CRT1_SUPPORT,
  1367. DRM_MODE_CONNECTOR_VGA,
  1368. &ddc_i2c,
  1369. CONNECTOR_OBJECT_ID_VGA,
  1370. &hpd);
  1371. }
  1372. if (rdev->family != CHIP_R100 && rdev->family != CHIP_R200) {
  1373. /* TV - tv dac */
  1374. ddc_i2c.valid = false;
  1375. hpd.hpd = RADEON_HPD_NONE;
  1376. radeon_add_legacy_encoder(dev,
  1377. radeon_get_encoder_id(dev,
  1378. ATOM_DEVICE_TV1_SUPPORT,
  1379. 2),
  1380. ATOM_DEVICE_TV1_SUPPORT);
  1381. radeon_add_legacy_connector(dev, 2,
  1382. ATOM_DEVICE_TV1_SUPPORT,
  1383. DRM_MODE_CONNECTOR_SVIDEO,
  1384. &ddc_i2c,
  1385. CONNECTOR_OBJECT_ID_SVIDEO,
  1386. &hpd);
  1387. }
  1388. break;
  1389. case CT_IBOOK:
  1390. DRM_INFO("Connector Table: %d (ibook)\n",
  1391. rdev->mode_info.connector_table);
  1392. /* LVDS */
  1393. ddc_i2c = combios_setup_i2c_bus(rdev, RADEON_GPIO_DVI_DDC);
  1394. hpd.hpd = RADEON_HPD_NONE;
  1395. radeon_add_legacy_encoder(dev,
  1396. radeon_get_encoder_id(dev,
  1397. ATOM_DEVICE_LCD1_SUPPORT,
  1398. 0),
  1399. ATOM_DEVICE_LCD1_SUPPORT);
  1400. radeon_add_legacy_connector(dev, 0, ATOM_DEVICE_LCD1_SUPPORT,
  1401. DRM_MODE_CONNECTOR_LVDS, &ddc_i2c,
  1402. CONNECTOR_OBJECT_ID_LVDS,
  1403. &hpd);
  1404. /* VGA - TV DAC */
  1405. ddc_i2c = combios_setup_i2c_bus(rdev, RADEON_GPIO_VGA_DDC);
  1406. hpd.hpd = RADEON_HPD_NONE;
  1407. radeon_add_legacy_encoder(dev,
  1408. radeon_get_encoder_id(dev,
  1409. ATOM_DEVICE_CRT2_SUPPORT,
  1410. 2),
  1411. ATOM_DEVICE_CRT2_SUPPORT);
  1412. radeon_add_legacy_connector(dev, 1, ATOM_DEVICE_CRT2_SUPPORT,
  1413. DRM_MODE_CONNECTOR_VGA, &ddc_i2c,
  1414. CONNECTOR_OBJECT_ID_VGA,
  1415. &hpd);
  1416. /* TV - TV DAC */
  1417. ddc_i2c.valid = false;
  1418. hpd.hpd = RADEON_HPD_NONE;
  1419. radeon_add_legacy_encoder(dev,
  1420. radeon_get_encoder_id(dev,
  1421. ATOM_DEVICE_TV1_SUPPORT,
  1422. 2),
  1423. ATOM_DEVICE_TV1_SUPPORT);
  1424. radeon_add_legacy_connector(dev, 2, ATOM_DEVICE_TV1_SUPPORT,
  1425. DRM_MODE_CONNECTOR_SVIDEO,
  1426. &ddc_i2c,
  1427. CONNECTOR_OBJECT_ID_SVIDEO,
  1428. &hpd);
  1429. break;
  1430. case CT_POWERBOOK_EXTERNAL:
  1431. DRM_INFO("Connector Table: %d (powerbook external tmds)\n",
  1432. rdev->mode_info.connector_table);
  1433. /* LVDS */
  1434. ddc_i2c = combios_setup_i2c_bus(rdev, RADEON_GPIO_DVI_DDC);
  1435. hpd.hpd = RADEON_HPD_NONE;
  1436. radeon_add_legacy_encoder(dev,
  1437. radeon_get_encoder_id(dev,
  1438. ATOM_DEVICE_LCD1_SUPPORT,
  1439. 0),
  1440. ATOM_DEVICE_LCD1_SUPPORT);
  1441. radeon_add_legacy_connector(dev, 0, ATOM_DEVICE_LCD1_SUPPORT,
  1442. DRM_MODE_CONNECTOR_LVDS, &ddc_i2c,
  1443. CONNECTOR_OBJECT_ID_LVDS,
  1444. &hpd);
  1445. /* DVI-I - primary dac, ext tmds */
  1446. ddc_i2c = combios_setup_i2c_bus(rdev, RADEON_GPIO_VGA_DDC);
  1447. hpd.hpd = RADEON_HPD_2; /* ??? */
  1448. radeon_add_legacy_encoder(dev,
  1449. radeon_get_encoder_id(dev,
  1450. ATOM_DEVICE_DFP2_SUPPORT,
  1451. 0),
  1452. ATOM_DEVICE_DFP2_SUPPORT);
  1453. radeon_add_legacy_encoder(dev,
  1454. radeon_get_encoder_id(dev,
  1455. ATOM_DEVICE_CRT1_SUPPORT,
  1456. 1),
  1457. ATOM_DEVICE_CRT1_SUPPORT);
  1458. /* XXX some are SL */
  1459. radeon_add_legacy_connector(dev, 1,
  1460. ATOM_DEVICE_DFP2_SUPPORT |
  1461. ATOM_DEVICE_CRT1_SUPPORT,
  1462. DRM_MODE_CONNECTOR_DVII, &ddc_i2c,
  1463. CONNECTOR_OBJECT_ID_DUAL_LINK_DVI_I,
  1464. &hpd);
  1465. /* TV - TV DAC */
  1466. ddc_i2c.valid = false;
  1467. hpd.hpd = RADEON_HPD_NONE;
  1468. radeon_add_legacy_encoder(dev,
  1469. radeon_get_encoder_id(dev,
  1470. ATOM_DEVICE_TV1_SUPPORT,
  1471. 2),
  1472. ATOM_DEVICE_TV1_SUPPORT);
  1473. radeon_add_legacy_connector(dev, 2, ATOM_DEVICE_TV1_SUPPORT,
  1474. DRM_MODE_CONNECTOR_SVIDEO,
  1475. &ddc_i2c,
  1476. CONNECTOR_OBJECT_ID_SVIDEO,
  1477. &hpd);
  1478. break;
  1479. case CT_POWERBOOK_INTERNAL:
  1480. DRM_INFO("Connector Table: %d (powerbook internal tmds)\n",
  1481. rdev->mode_info.connector_table);
  1482. /* LVDS */
  1483. ddc_i2c = combios_setup_i2c_bus(rdev, RADEON_GPIO_DVI_DDC);
  1484. hpd.hpd = RADEON_HPD_NONE;
  1485. radeon_add_legacy_encoder(dev,
  1486. radeon_get_encoder_id(dev,
  1487. ATOM_DEVICE_LCD1_SUPPORT,
  1488. 0),
  1489. ATOM_DEVICE_LCD1_SUPPORT);
  1490. radeon_add_legacy_connector(dev, 0, ATOM_DEVICE_LCD1_SUPPORT,
  1491. DRM_MODE_CONNECTOR_LVDS, &ddc_i2c,
  1492. CONNECTOR_OBJECT_ID_LVDS,
  1493. &hpd);
  1494. /* DVI-I - primary dac, int tmds */
  1495. ddc_i2c = combios_setup_i2c_bus(rdev, RADEON_GPIO_VGA_DDC);
  1496. hpd.hpd = RADEON_HPD_1; /* ??? */
  1497. radeon_add_legacy_encoder(dev,
  1498. radeon_get_encoder_id(dev,
  1499. ATOM_DEVICE_DFP1_SUPPORT,
  1500. 0),
  1501. ATOM_DEVICE_DFP1_SUPPORT);
  1502. radeon_add_legacy_encoder(dev,
  1503. radeon_get_encoder_id(dev,
  1504. ATOM_DEVICE_CRT1_SUPPORT,
  1505. 1),
  1506. ATOM_DEVICE_CRT1_SUPPORT);
  1507. radeon_add_legacy_connector(dev, 1,
  1508. ATOM_DEVICE_DFP1_SUPPORT |
  1509. ATOM_DEVICE_CRT1_SUPPORT,
  1510. DRM_MODE_CONNECTOR_DVII, &ddc_i2c,
  1511. CONNECTOR_OBJECT_ID_SINGLE_LINK_DVI_I,
  1512. &hpd);
  1513. /* TV - TV DAC */
  1514. ddc_i2c.valid = false;
  1515. hpd.hpd = RADEON_HPD_NONE;
  1516. radeon_add_legacy_encoder(dev,
  1517. radeon_get_encoder_id(dev,
  1518. ATOM_DEVICE_TV1_SUPPORT,
  1519. 2),
  1520. ATOM_DEVICE_TV1_SUPPORT);
  1521. radeon_add_legacy_connector(dev, 2, ATOM_DEVICE_TV1_SUPPORT,
  1522. DRM_MODE_CONNECTOR_SVIDEO,
  1523. &ddc_i2c,
  1524. CONNECTOR_OBJECT_ID_SVIDEO,
  1525. &hpd);
  1526. break;
  1527. case CT_POWERBOOK_VGA:
  1528. DRM_INFO("Connector Table: %d (powerbook vga)\n",
  1529. rdev->mode_info.connector_table);
  1530. /* LVDS */
  1531. ddc_i2c = combios_setup_i2c_bus(rdev, RADEON_GPIO_DVI_DDC);
  1532. hpd.hpd = RADEON_HPD_NONE;
  1533. radeon_add_legacy_encoder(dev,
  1534. radeon_get_encoder_id(dev,
  1535. ATOM_DEVICE_LCD1_SUPPORT,
  1536. 0),
  1537. ATOM_DEVICE_LCD1_SUPPORT);
  1538. radeon_add_legacy_connector(dev, 0, ATOM_DEVICE_LCD1_SUPPORT,
  1539. DRM_MODE_CONNECTOR_LVDS, &ddc_i2c,
  1540. CONNECTOR_OBJECT_ID_LVDS,
  1541. &hpd);
  1542. /* VGA - primary dac */
  1543. ddc_i2c = combios_setup_i2c_bus(rdev, RADEON_GPIO_VGA_DDC);
  1544. hpd.hpd = RADEON_HPD_NONE;
  1545. radeon_add_legacy_encoder(dev,
  1546. radeon_get_encoder_id(dev,
  1547. ATOM_DEVICE_CRT1_SUPPORT,
  1548. 1),
  1549. ATOM_DEVICE_CRT1_SUPPORT);
  1550. radeon_add_legacy_connector(dev, 1, ATOM_DEVICE_CRT1_SUPPORT,
  1551. DRM_MODE_CONNECTOR_VGA, &ddc_i2c,
  1552. CONNECTOR_OBJECT_ID_VGA,
  1553. &hpd);
  1554. /* TV - TV DAC */
  1555. ddc_i2c.valid = false;
  1556. hpd.hpd = RADEON_HPD_NONE;
  1557. radeon_add_legacy_encoder(dev,
  1558. radeon_get_encoder_id(dev,
  1559. ATOM_DEVICE_TV1_SUPPORT,
  1560. 2),
  1561. ATOM_DEVICE_TV1_SUPPORT);
  1562. radeon_add_legacy_connector(dev, 2, ATOM_DEVICE_TV1_SUPPORT,
  1563. DRM_MODE_CONNECTOR_SVIDEO,
  1564. &ddc_i2c,
  1565. CONNECTOR_OBJECT_ID_SVIDEO,
  1566. &hpd);
  1567. break;
  1568. case CT_MINI_EXTERNAL:
  1569. DRM_INFO("Connector Table: %d (mini external tmds)\n",
  1570. rdev->mode_info.connector_table);
  1571. /* DVI-I - tv dac, ext tmds */
  1572. ddc_i2c = combios_setup_i2c_bus(rdev, RADEON_GPIO_CRT2_DDC);
  1573. hpd.hpd = RADEON_HPD_2; /* ??? */
  1574. radeon_add_legacy_encoder(dev,
  1575. radeon_get_encoder_id(dev,
  1576. ATOM_DEVICE_DFP2_SUPPORT,
  1577. 0),
  1578. ATOM_DEVICE_DFP2_SUPPORT);
  1579. radeon_add_legacy_encoder(dev,
  1580. radeon_get_encoder_id(dev,
  1581. ATOM_DEVICE_CRT2_SUPPORT,
  1582. 2),
  1583. ATOM_DEVICE_CRT2_SUPPORT);
  1584. /* XXX are any DL? */
  1585. radeon_add_legacy_connector(dev, 0,
  1586. ATOM_DEVICE_DFP2_SUPPORT |
  1587. ATOM_DEVICE_CRT2_SUPPORT,
  1588. DRM_MODE_CONNECTOR_DVII, &ddc_i2c,
  1589. CONNECTOR_OBJECT_ID_SINGLE_LINK_DVI_I,
  1590. &hpd);
  1591. /* TV - TV DAC */
  1592. ddc_i2c.valid = false;
  1593. hpd.hpd = RADEON_HPD_NONE;
  1594. radeon_add_legacy_encoder(dev,
  1595. radeon_get_encoder_id(dev,
  1596. ATOM_DEVICE_TV1_SUPPORT,
  1597. 2),
  1598. ATOM_DEVICE_TV1_SUPPORT);
  1599. radeon_add_legacy_connector(dev, 1, ATOM_DEVICE_TV1_SUPPORT,
  1600. DRM_MODE_CONNECTOR_SVIDEO,
  1601. &ddc_i2c,
  1602. CONNECTOR_OBJECT_ID_SVIDEO,
  1603. &hpd);
  1604. break;
  1605. case CT_MINI_INTERNAL:
  1606. DRM_INFO("Connector Table: %d (mini internal tmds)\n",
  1607. rdev->mode_info.connector_table);
  1608. /* DVI-I - tv dac, int tmds */
  1609. ddc_i2c = combios_setup_i2c_bus(rdev, RADEON_GPIO_CRT2_DDC);
  1610. hpd.hpd = RADEON_HPD_1; /* ??? */
  1611. radeon_add_legacy_encoder(dev,
  1612. radeon_get_encoder_id(dev,
  1613. ATOM_DEVICE_DFP1_SUPPORT,
  1614. 0),
  1615. ATOM_DEVICE_DFP1_SUPPORT);
  1616. radeon_add_legacy_encoder(dev,
  1617. radeon_get_encoder_id(dev,
  1618. ATOM_DEVICE_CRT2_SUPPORT,
  1619. 2),
  1620. ATOM_DEVICE_CRT2_SUPPORT);
  1621. radeon_add_legacy_connector(dev, 0,
  1622. ATOM_DEVICE_DFP1_SUPPORT |
  1623. ATOM_DEVICE_CRT2_SUPPORT,
  1624. DRM_MODE_CONNECTOR_DVII, &ddc_i2c,
  1625. CONNECTOR_OBJECT_ID_SINGLE_LINK_DVI_I,
  1626. &hpd);
  1627. /* TV - TV DAC */
  1628. ddc_i2c.valid = false;
  1629. hpd.hpd = RADEON_HPD_NONE;
  1630. radeon_add_legacy_encoder(dev,
  1631. radeon_get_encoder_id(dev,
  1632. ATOM_DEVICE_TV1_SUPPORT,
  1633. 2),
  1634. ATOM_DEVICE_TV1_SUPPORT);
  1635. radeon_add_legacy_connector(dev, 1, ATOM_DEVICE_TV1_SUPPORT,
  1636. DRM_MODE_CONNECTOR_SVIDEO,
  1637. &ddc_i2c,
  1638. CONNECTOR_OBJECT_ID_SVIDEO,
  1639. &hpd);
  1640. break;
  1641. case CT_IMAC_G5_ISIGHT:
  1642. DRM_INFO("Connector Table: %d (imac g5 isight)\n",
  1643. rdev->mode_info.connector_table);
  1644. /* DVI-D - int tmds */
  1645. ddc_i2c = combios_setup_i2c_bus(rdev, RADEON_GPIO_MONID);
  1646. hpd.hpd = RADEON_HPD_1; /* ??? */
  1647. radeon_add_legacy_encoder(dev,
  1648. radeon_get_encoder_id(dev,
  1649. ATOM_DEVICE_DFP1_SUPPORT,
  1650. 0),
  1651. ATOM_DEVICE_DFP1_SUPPORT);
  1652. radeon_add_legacy_connector(dev, 0, ATOM_DEVICE_DFP1_SUPPORT,
  1653. DRM_MODE_CONNECTOR_DVID, &ddc_i2c,
  1654. CONNECTOR_OBJECT_ID_SINGLE_LINK_DVI_D,
  1655. &hpd);
  1656. /* VGA - tv dac */
  1657. ddc_i2c = combios_setup_i2c_bus(rdev, RADEON_GPIO_DVI_DDC);
  1658. hpd.hpd = RADEON_HPD_NONE;
  1659. radeon_add_legacy_encoder(dev,
  1660. radeon_get_encoder_id(dev,
  1661. ATOM_DEVICE_CRT2_SUPPORT,
  1662. 2),
  1663. ATOM_DEVICE_CRT2_SUPPORT);
  1664. radeon_add_legacy_connector(dev, 1, ATOM_DEVICE_CRT2_SUPPORT,
  1665. DRM_MODE_CONNECTOR_VGA, &ddc_i2c,
  1666. CONNECTOR_OBJECT_ID_VGA,
  1667. &hpd);
  1668. /* TV - TV DAC */
  1669. ddc_i2c.valid = false;
  1670. hpd.hpd = RADEON_HPD_NONE;
  1671. radeon_add_legacy_encoder(dev,
  1672. radeon_get_encoder_id(dev,
  1673. ATOM_DEVICE_TV1_SUPPORT,
  1674. 2),
  1675. ATOM_DEVICE_TV1_SUPPORT);
  1676. radeon_add_legacy_connector(dev, 2, ATOM_DEVICE_TV1_SUPPORT,
  1677. DRM_MODE_CONNECTOR_SVIDEO,
  1678. &ddc_i2c,
  1679. CONNECTOR_OBJECT_ID_SVIDEO,
  1680. &hpd);
  1681. break;
  1682. case CT_EMAC:
  1683. DRM_INFO("Connector Table: %d (emac)\n",
  1684. rdev->mode_info.connector_table);
  1685. /* VGA - primary dac */
  1686. ddc_i2c = combios_setup_i2c_bus(rdev, RADEON_GPIO_VGA_DDC);
  1687. hpd.hpd = RADEON_HPD_NONE;
  1688. radeon_add_legacy_encoder(dev,
  1689. radeon_get_encoder_id(dev,
  1690. ATOM_DEVICE_CRT1_SUPPORT,
  1691. 1),
  1692. ATOM_DEVICE_CRT1_SUPPORT);
  1693. radeon_add_legacy_connector(dev, 0, ATOM_DEVICE_CRT1_SUPPORT,
  1694. DRM_MODE_CONNECTOR_VGA, &ddc_i2c,
  1695. CONNECTOR_OBJECT_ID_VGA,
  1696. &hpd);
  1697. /* VGA - tv dac */
  1698. ddc_i2c = combios_setup_i2c_bus(rdev, RADEON_GPIO_CRT2_DDC);
  1699. hpd.hpd = RADEON_HPD_NONE;
  1700. radeon_add_legacy_encoder(dev,
  1701. radeon_get_encoder_id(dev,
  1702. ATOM_DEVICE_CRT2_SUPPORT,
  1703. 2),
  1704. ATOM_DEVICE_CRT2_SUPPORT);
  1705. radeon_add_legacy_connector(dev, 1, ATOM_DEVICE_CRT2_SUPPORT,
  1706. DRM_MODE_CONNECTOR_VGA, &ddc_i2c,
  1707. CONNECTOR_OBJECT_ID_VGA,
  1708. &hpd);
  1709. /* TV - TV DAC */
  1710. ddc_i2c.valid = false;
  1711. hpd.hpd = RADEON_HPD_NONE;
  1712. radeon_add_legacy_encoder(dev,
  1713. radeon_get_encoder_id(dev,
  1714. ATOM_DEVICE_TV1_SUPPORT,
  1715. 2),
  1716. ATOM_DEVICE_TV1_SUPPORT);
  1717. radeon_add_legacy_connector(dev, 2, ATOM_DEVICE_TV1_SUPPORT,
  1718. DRM_MODE_CONNECTOR_SVIDEO,
  1719. &ddc_i2c,
  1720. CONNECTOR_OBJECT_ID_SVIDEO,
  1721. &hpd);
  1722. break;
  1723. default:
  1724. DRM_INFO("Connector table: %d (invalid)\n",
  1725. rdev->mode_info.connector_table);
  1726. return false;
  1727. }
  1728. radeon_link_encoder_connector(dev);
  1729. return true;
  1730. }
  1731. static bool radeon_apply_legacy_quirks(struct drm_device *dev,
  1732. int bios_index,
  1733. enum radeon_combios_connector
  1734. *legacy_connector,
  1735. struct radeon_i2c_bus_rec *ddc_i2c,
  1736. struct radeon_hpd *hpd)
  1737. {
  1738. struct radeon_device *rdev = dev->dev_private;
  1739. /* XPRESS DDC quirks */
  1740. if ((rdev->family == CHIP_RS400 ||
  1741. rdev->family == CHIP_RS480) &&
  1742. ddc_i2c->mask_clk_reg == RADEON_GPIO_CRT2_DDC)
  1743. *ddc_i2c = combios_setup_i2c_bus(rdev, RADEON_GPIO_MONID);
  1744. else if ((rdev->family == CHIP_RS400 ||
  1745. rdev->family == CHIP_RS480) &&
  1746. ddc_i2c->mask_clk_reg == RADEON_GPIO_MONID) {
  1747. *ddc_i2c = combios_setup_i2c_bus(rdev, RADEON_GPIOPAD_MASK);
  1748. ddc_i2c->mask_clk_mask = (0x20 << 8);
  1749. ddc_i2c->mask_data_mask = 0x80;
  1750. ddc_i2c->a_clk_mask = (0x20 << 8);
  1751. ddc_i2c->a_data_mask = 0x80;
  1752. ddc_i2c->en_clk_mask = (0x20 << 8);
  1753. ddc_i2c->en_data_mask = 0x80;
  1754. ddc_i2c->y_clk_mask = (0x20 << 8);
  1755. ddc_i2c->y_data_mask = 0x80;
  1756. }
  1757. /* R3xx+ chips don't have GPIO_CRT2_DDC gpio pad */
  1758. if ((rdev->family >= CHIP_R300) &&
  1759. ddc_i2c->mask_clk_reg == RADEON_GPIO_CRT2_DDC)
  1760. *ddc_i2c = combios_setup_i2c_bus(rdev, RADEON_GPIO_DVI_DDC);
  1761. /* Certain IBM chipset RN50s have a BIOS reporting two VGAs,
  1762. one with VGA DDC and one with CRT2 DDC. - kill the CRT2 DDC one */
  1763. if (dev->pdev->device == 0x515e &&
  1764. dev->pdev->subsystem_vendor == 0x1014) {
  1765. if (*legacy_connector == CONNECTOR_CRT_LEGACY &&
  1766. ddc_i2c->mask_clk_reg == RADEON_GPIO_CRT2_DDC)
  1767. return false;
  1768. }
  1769. /* Some RV100 cards with 2 VGA ports show up with DVI+VGA */
  1770. if (dev->pdev->device == 0x5159 &&
  1771. dev->pdev->subsystem_vendor == 0x1002 &&
  1772. dev->pdev->subsystem_device == 0x013a) {
  1773. if (*legacy_connector == CONNECTOR_DVI_I_LEGACY)
  1774. *legacy_connector = CONNECTOR_CRT_LEGACY;
  1775. }
  1776. /* X300 card with extra non-existent DVI port */
  1777. if (dev->pdev->device == 0x5B60 &&
  1778. dev->pdev->subsystem_vendor == 0x17af &&
  1779. dev->pdev->subsystem_device == 0x201e && bios_index == 2) {
  1780. if (*legacy_connector == CONNECTOR_DVI_I_LEGACY)
  1781. return false;
  1782. }
  1783. return true;
  1784. }
  1785. static bool radeon_apply_legacy_tv_quirks(struct drm_device *dev)
  1786. {
  1787. /* Acer 5102 has non-existent TV port */
  1788. if (dev->pdev->device == 0x5975 &&
  1789. dev->pdev->subsystem_vendor == 0x1025 &&
  1790. dev->pdev->subsystem_device == 0x009f)
  1791. return false;
  1792. /* HP dc5750 has non-existent TV port */
  1793. if (dev->pdev->device == 0x5974 &&
  1794. dev->pdev->subsystem_vendor == 0x103c &&
  1795. dev->pdev->subsystem_device == 0x280a)
  1796. return false;
  1797. /* MSI S270 has non-existent TV port */
  1798. if (dev->pdev->device == 0x5955 &&
  1799. dev->pdev->subsystem_vendor == 0x1462 &&
  1800. dev->pdev->subsystem_device == 0x0131)
  1801. return false;
  1802. return true;
  1803. }
  1804. static uint16_t combios_check_dl_dvi(struct drm_device *dev, int is_dvi_d)
  1805. {
  1806. struct radeon_device *rdev = dev->dev_private;
  1807. uint32_t ext_tmds_info;
  1808. if (rdev->flags & RADEON_IS_IGP) {
  1809. if (is_dvi_d)
  1810. return CONNECTOR_OBJECT_ID_SINGLE_LINK_DVI_D;
  1811. else
  1812. return CONNECTOR_OBJECT_ID_SINGLE_LINK_DVI_I;
  1813. }
  1814. ext_tmds_info = combios_get_table_offset(dev, COMBIOS_EXT_TMDS_INFO_TABLE);
  1815. if (ext_tmds_info) {
  1816. uint8_t rev = RBIOS8(ext_tmds_info);
  1817. uint8_t flags = RBIOS8(ext_tmds_info + 4 + 5);
  1818. if (rev >= 3) {
  1819. if (is_dvi_d)
  1820. return CONNECTOR_OBJECT_ID_DUAL_LINK_DVI_D;
  1821. else
  1822. return CONNECTOR_OBJECT_ID_DUAL_LINK_DVI_I;
  1823. } else {
  1824. if (flags & 1) {
  1825. if (is_dvi_d)
  1826. return CONNECTOR_OBJECT_ID_DUAL_LINK_DVI_D;
  1827. else
  1828. return CONNECTOR_OBJECT_ID_DUAL_LINK_DVI_I;
  1829. }
  1830. }
  1831. }
  1832. if (is_dvi_d)
  1833. return CONNECTOR_OBJECT_ID_SINGLE_LINK_DVI_D;
  1834. else
  1835. return CONNECTOR_OBJECT_ID_SINGLE_LINK_DVI_I;
  1836. }
  1837. bool radeon_get_legacy_connector_info_from_bios(struct drm_device *dev)
  1838. {
  1839. struct radeon_device *rdev = dev->dev_private;
  1840. uint32_t conn_info, entry, devices;
  1841. uint16_t tmp, connector_object_id;
  1842. enum radeon_combios_ddc ddc_type;
  1843. enum radeon_combios_connector connector;
  1844. int i = 0;
  1845. struct radeon_i2c_bus_rec ddc_i2c;
  1846. struct radeon_hpd hpd;
  1847. conn_info = combios_get_table_offset(dev, COMBIOS_CONNECTOR_INFO_TABLE);
  1848. if (conn_info) {
  1849. for (i = 0; i < 4; i++) {
  1850. entry = conn_info + 2 + i * 2;
  1851. if (!RBIOS16(entry))
  1852. break;
  1853. tmp = RBIOS16(entry);
  1854. connector = (tmp >> 12) & 0xf;
  1855. ddc_type = (tmp >> 8) & 0xf;
  1856. switch (ddc_type) {
  1857. case DDC_MONID:
  1858. ddc_i2c =
  1859. combios_setup_i2c_bus(rdev, RADEON_GPIO_MONID);
  1860. break;
  1861. case DDC_DVI:
  1862. ddc_i2c =
  1863. combios_setup_i2c_bus(rdev, RADEON_GPIO_DVI_DDC);
  1864. break;
  1865. case DDC_VGA:
  1866. ddc_i2c =
  1867. combios_setup_i2c_bus(rdev, RADEON_GPIO_VGA_DDC);
  1868. break;
  1869. case DDC_CRT2:
  1870. ddc_i2c =
  1871. combios_setup_i2c_bus(rdev, RADEON_GPIO_CRT2_DDC);
  1872. break;
  1873. default:
  1874. break;
  1875. }
  1876. switch (connector) {
  1877. case CONNECTOR_PROPRIETARY_LEGACY:
  1878. case CONNECTOR_DVI_I_LEGACY:
  1879. case CONNECTOR_DVI_D_LEGACY:
  1880. if ((tmp >> 4) & 0x1)
  1881. hpd.hpd = RADEON_HPD_2;
  1882. else
  1883. hpd.hpd = RADEON_HPD_1;
  1884. break;
  1885. default:
  1886. hpd.hpd = RADEON_HPD_NONE;
  1887. break;
  1888. }
  1889. if (!radeon_apply_legacy_quirks(dev, i, &connector,
  1890. &ddc_i2c, &hpd))
  1891. continue;
  1892. switch (connector) {
  1893. case CONNECTOR_PROPRIETARY_LEGACY:
  1894. if ((tmp >> 4) & 0x1)
  1895. devices = ATOM_DEVICE_DFP2_SUPPORT;
  1896. else
  1897. devices = ATOM_DEVICE_DFP1_SUPPORT;
  1898. radeon_add_legacy_encoder(dev,
  1899. radeon_get_encoder_id
  1900. (dev, devices, 0),
  1901. devices);
  1902. radeon_add_legacy_connector(dev, i, devices,
  1903. legacy_connector_convert
  1904. [connector],
  1905. &ddc_i2c,
  1906. CONNECTOR_OBJECT_ID_SINGLE_LINK_DVI_D,
  1907. &hpd);
  1908. break;
  1909. case CONNECTOR_CRT_LEGACY:
  1910. if (tmp & 0x1) {
  1911. devices = ATOM_DEVICE_CRT2_SUPPORT;
  1912. radeon_add_legacy_encoder(dev,
  1913. radeon_get_encoder_id
  1914. (dev,
  1915. ATOM_DEVICE_CRT2_SUPPORT,
  1916. 2),
  1917. ATOM_DEVICE_CRT2_SUPPORT);
  1918. } else {
  1919. devices = ATOM_DEVICE_CRT1_SUPPORT;
  1920. radeon_add_legacy_encoder(dev,
  1921. radeon_get_encoder_id
  1922. (dev,
  1923. ATOM_DEVICE_CRT1_SUPPORT,
  1924. 1),
  1925. ATOM_DEVICE_CRT1_SUPPORT);
  1926. }
  1927. radeon_add_legacy_connector(dev,
  1928. i,
  1929. devices,
  1930. legacy_connector_convert
  1931. [connector],
  1932. &ddc_i2c,
  1933. CONNECTOR_OBJECT_ID_VGA,
  1934. &hpd);
  1935. break;
  1936. case CONNECTOR_DVI_I_LEGACY:
  1937. devices = 0;
  1938. if (tmp & 0x1) {
  1939. devices |= ATOM_DEVICE_CRT2_SUPPORT;
  1940. radeon_add_legacy_encoder(dev,
  1941. radeon_get_encoder_id
  1942. (dev,
  1943. ATOM_DEVICE_CRT2_SUPPORT,
  1944. 2),
  1945. ATOM_DEVICE_CRT2_SUPPORT);
  1946. } else {
  1947. devices |= ATOM_DEVICE_CRT1_SUPPORT;
  1948. radeon_add_legacy_encoder(dev,
  1949. radeon_get_encoder_id
  1950. (dev,
  1951. ATOM_DEVICE_CRT1_SUPPORT,
  1952. 1),
  1953. ATOM_DEVICE_CRT1_SUPPORT);
  1954. }
  1955. if ((tmp >> 4) & 0x1) {
  1956. devices |= ATOM_DEVICE_DFP2_SUPPORT;
  1957. radeon_add_legacy_encoder(dev,
  1958. radeon_get_encoder_id
  1959. (dev,
  1960. ATOM_DEVICE_DFP2_SUPPORT,
  1961. 0),
  1962. ATOM_DEVICE_DFP2_SUPPORT);
  1963. connector_object_id = combios_check_dl_dvi(dev, 0);
  1964. } else {
  1965. devices |= ATOM_DEVICE_DFP1_SUPPORT;
  1966. radeon_add_legacy_encoder(dev,
  1967. radeon_get_encoder_id
  1968. (dev,
  1969. ATOM_DEVICE_DFP1_SUPPORT,
  1970. 0),
  1971. ATOM_DEVICE_DFP1_SUPPORT);
  1972. connector_object_id = CONNECTOR_OBJECT_ID_SINGLE_LINK_DVI_I;
  1973. }
  1974. radeon_add_legacy_connector(dev,
  1975. i,
  1976. devices,
  1977. legacy_connector_convert
  1978. [connector],
  1979. &ddc_i2c,
  1980. connector_object_id,
  1981. &hpd);
  1982. break;
  1983. case CONNECTOR_DVI_D_LEGACY:
  1984. if ((tmp >> 4) & 0x1) {
  1985. devices = ATOM_DEVICE_DFP2_SUPPORT;
  1986. connector_object_id = combios_check_dl_dvi(dev, 1);
  1987. } else {
  1988. devices = ATOM_DEVICE_DFP1_SUPPORT;
  1989. connector_object_id = CONNECTOR_OBJECT_ID_SINGLE_LINK_DVI_I;
  1990. }
  1991. radeon_add_legacy_encoder(dev,
  1992. radeon_get_encoder_id
  1993. (dev, devices, 0),
  1994. devices);
  1995. radeon_add_legacy_connector(dev, i, devices,
  1996. legacy_connector_convert
  1997. [connector],
  1998. &ddc_i2c,
  1999. connector_object_id,
  2000. &hpd);
  2001. break;
  2002. case CONNECTOR_CTV_LEGACY:
  2003. case CONNECTOR_STV_LEGACY:
  2004. radeon_add_legacy_encoder(dev,
  2005. radeon_get_encoder_id
  2006. (dev,
  2007. ATOM_DEVICE_TV1_SUPPORT,
  2008. 2),
  2009. ATOM_DEVICE_TV1_SUPPORT);
  2010. radeon_add_legacy_connector(dev, i,
  2011. ATOM_DEVICE_TV1_SUPPORT,
  2012. legacy_connector_convert
  2013. [connector],
  2014. &ddc_i2c,
  2015. CONNECTOR_OBJECT_ID_SVIDEO,
  2016. &hpd);
  2017. break;
  2018. default:
  2019. DRM_ERROR("Unknown connector type: %d\n",
  2020. connector);
  2021. continue;
  2022. }
  2023. }
  2024. } else {
  2025. uint16_t tmds_info =
  2026. combios_get_table_offset(dev, COMBIOS_DFP_INFO_TABLE);
  2027. if (tmds_info) {
  2028. DRM_DEBUG("Found DFP table, assuming DVI connector\n");
  2029. radeon_add_legacy_encoder(dev,
  2030. radeon_get_encoder_id(dev,
  2031. ATOM_DEVICE_CRT1_SUPPORT,
  2032. 1),
  2033. ATOM_DEVICE_CRT1_SUPPORT);
  2034. radeon_add_legacy_encoder(dev,
  2035. radeon_get_encoder_id(dev,
  2036. ATOM_DEVICE_DFP1_SUPPORT,
  2037. 0),
  2038. ATOM_DEVICE_DFP1_SUPPORT);
  2039. ddc_i2c = combios_setup_i2c_bus(rdev, RADEON_GPIO_DVI_DDC);
  2040. hpd.hpd = RADEON_HPD_NONE;
  2041. radeon_add_legacy_connector(dev,
  2042. 0,
  2043. ATOM_DEVICE_CRT1_SUPPORT |
  2044. ATOM_DEVICE_DFP1_SUPPORT,
  2045. DRM_MODE_CONNECTOR_DVII,
  2046. &ddc_i2c,
  2047. CONNECTOR_OBJECT_ID_SINGLE_LINK_DVI_I,
  2048. &hpd);
  2049. } else {
  2050. uint16_t crt_info =
  2051. combios_get_table_offset(dev, COMBIOS_CRT_INFO_TABLE);
  2052. DRM_DEBUG("Found CRT table, assuming VGA connector\n");
  2053. if (crt_info) {
  2054. radeon_add_legacy_encoder(dev,
  2055. radeon_get_encoder_id(dev,
  2056. ATOM_DEVICE_CRT1_SUPPORT,
  2057. 1),
  2058. ATOM_DEVICE_CRT1_SUPPORT);
  2059. ddc_i2c = combios_setup_i2c_bus(rdev, RADEON_GPIO_VGA_DDC);
  2060. hpd.hpd = RADEON_HPD_NONE;
  2061. radeon_add_legacy_connector(dev,
  2062. 0,
  2063. ATOM_DEVICE_CRT1_SUPPORT,
  2064. DRM_MODE_CONNECTOR_VGA,
  2065. &ddc_i2c,
  2066. CONNECTOR_OBJECT_ID_VGA,
  2067. &hpd);
  2068. } else {
  2069. DRM_DEBUG("No connector info found\n");
  2070. return false;
  2071. }
  2072. }
  2073. }
  2074. if (rdev->flags & RADEON_IS_MOBILITY || rdev->flags & RADEON_IS_IGP) {
  2075. uint16_t lcd_info =
  2076. combios_get_table_offset(dev, COMBIOS_LCD_INFO_TABLE);
  2077. if (lcd_info) {
  2078. uint16_t lcd_ddc_info =
  2079. combios_get_table_offset(dev,
  2080. COMBIOS_LCD_DDC_INFO_TABLE);
  2081. radeon_add_legacy_encoder(dev,
  2082. radeon_get_encoder_id(dev,
  2083. ATOM_DEVICE_LCD1_SUPPORT,
  2084. 0),
  2085. ATOM_DEVICE_LCD1_SUPPORT);
  2086. if (lcd_ddc_info) {
  2087. ddc_type = RBIOS8(lcd_ddc_info + 2);
  2088. switch (ddc_type) {
  2089. case DDC_MONID:
  2090. ddc_i2c =
  2091. combios_setup_i2c_bus
  2092. (rdev, RADEON_GPIO_MONID);
  2093. break;
  2094. case DDC_DVI:
  2095. ddc_i2c =
  2096. combios_setup_i2c_bus
  2097. (rdev, RADEON_GPIO_DVI_DDC);
  2098. break;
  2099. case DDC_VGA:
  2100. ddc_i2c =
  2101. combios_setup_i2c_bus
  2102. (rdev, RADEON_GPIO_VGA_DDC);
  2103. break;
  2104. case DDC_CRT2:
  2105. ddc_i2c =
  2106. combios_setup_i2c_bus
  2107. (rdev, RADEON_GPIO_CRT2_DDC);
  2108. break;
  2109. case DDC_LCD:
  2110. ddc_i2c =
  2111. combios_setup_i2c_bus
  2112. (rdev, RADEON_GPIOPAD_MASK);
  2113. ddc_i2c.mask_clk_mask =
  2114. RBIOS32(lcd_ddc_info + 3);
  2115. ddc_i2c.mask_data_mask =
  2116. RBIOS32(lcd_ddc_info + 7);
  2117. ddc_i2c.a_clk_mask =
  2118. RBIOS32(lcd_ddc_info + 3);
  2119. ddc_i2c.a_data_mask =
  2120. RBIOS32(lcd_ddc_info + 7);
  2121. ddc_i2c.en_clk_mask =
  2122. RBIOS32(lcd_ddc_info + 3);
  2123. ddc_i2c.en_data_mask =
  2124. RBIOS32(lcd_ddc_info + 7);
  2125. ddc_i2c.y_clk_mask =
  2126. RBIOS32(lcd_ddc_info + 3);
  2127. ddc_i2c.y_data_mask =
  2128. RBIOS32(lcd_ddc_info + 7);
  2129. break;
  2130. case DDC_GPIO:
  2131. ddc_i2c =
  2132. combios_setup_i2c_bus
  2133. (rdev, RADEON_MDGPIO_MASK);
  2134. ddc_i2c.mask_clk_mask =
  2135. RBIOS32(lcd_ddc_info + 3);
  2136. ddc_i2c.mask_data_mask =
  2137. RBIOS32(lcd_ddc_info + 7);
  2138. ddc_i2c.a_clk_mask =
  2139. RBIOS32(lcd_ddc_info + 3);
  2140. ddc_i2c.a_data_mask =
  2141. RBIOS32(lcd_ddc_info + 7);
  2142. ddc_i2c.en_clk_mask =
  2143. RBIOS32(lcd_ddc_info + 3);
  2144. ddc_i2c.en_data_mask =
  2145. RBIOS32(lcd_ddc_info + 7);
  2146. ddc_i2c.y_clk_mask =
  2147. RBIOS32(lcd_ddc_info + 3);
  2148. ddc_i2c.y_data_mask =
  2149. RBIOS32(lcd_ddc_info + 7);
  2150. break;
  2151. default:
  2152. ddc_i2c.valid = false;
  2153. break;
  2154. }
  2155. DRM_DEBUG("LCD DDC Info Table found!\n");
  2156. } else
  2157. ddc_i2c.valid = false;
  2158. hpd.hpd = RADEON_HPD_NONE;
  2159. radeon_add_legacy_connector(dev,
  2160. 5,
  2161. ATOM_DEVICE_LCD1_SUPPORT,
  2162. DRM_MODE_CONNECTOR_LVDS,
  2163. &ddc_i2c,
  2164. CONNECTOR_OBJECT_ID_LVDS,
  2165. &hpd);
  2166. }
  2167. }
  2168. /* check TV table */
  2169. if (rdev->family != CHIP_R100 && rdev->family != CHIP_R200) {
  2170. uint32_t tv_info =
  2171. combios_get_table_offset(dev, COMBIOS_TV_INFO_TABLE);
  2172. if (tv_info) {
  2173. if (RBIOS8(tv_info + 6) == 'T') {
  2174. if (radeon_apply_legacy_tv_quirks(dev)) {
  2175. hpd.hpd = RADEON_HPD_NONE;
  2176. radeon_add_legacy_encoder(dev,
  2177. radeon_get_encoder_id
  2178. (dev,
  2179. ATOM_DEVICE_TV1_SUPPORT,
  2180. 2),
  2181. ATOM_DEVICE_TV1_SUPPORT);
  2182. radeon_add_legacy_connector(dev, 6,
  2183. ATOM_DEVICE_TV1_SUPPORT,
  2184. DRM_MODE_CONNECTOR_SVIDEO,
  2185. &ddc_i2c,
  2186. CONNECTOR_OBJECT_ID_SVIDEO,
  2187. &hpd);
  2188. }
  2189. }
  2190. }
  2191. }
  2192. radeon_link_encoder_connector(dev);
  2193. return true;
  2194. }
  2195. void radeon_combios_get_power_modes(struct radeon_device *rdev)
  2196. {
  2197. struct drm_device *dev = rdev->ddev;
  2198. u16 offset, misc, misc2 = 0;
  2199. u8 rev, blocks, tmp;
  2200. int state_index = 0;
  2201. rdev->pm.default_power_state = NULL;
  2202. if (rdev->flags & RADEON_IS_MOBILITY) {
  2203. offset = combios_get_table_offset(dev, COMBIOS_POWERPLAY_INFO_TABLE);
  2204. if (offset) {
  2205. rev = RBIOS8(offset);
  2206. blocks = RBIOS8(offset + 0x2);
  2207. /* power mode 0 tends to be the only valid one */
  2208. rdev->pm.power_state[state_index].num_clock_modes = 1;
  2209. rdev->pm.power_state[state_index].clock_info[0].mclk = RBIOS32(offset + 0x5 + 0x2);
  2210. rdev->pm.power_state[state_index].clock_info[0].sclk = RBIOS32(offset + 0x5 + 0x6);
  2211. if ((rdev->pm.power_state[state_index].clock_info[0].mclk == 0) ||
  2212. (rdev->pm.power_state[state_index].clock_info[0].sclk == 0))
  2213. goto default_mode;
  2214. /* skip overclock modes for now */
  2215. if ((rdev->pm.power_state[state_index].clock_info[0].mclk >
  2216. rdev->clock.default_mclk + RADEON_MODE_OVERCLOCK_MARGIN) ||
  2217. (rdev->pm.power_state[state_index].clock_info[0].sclk >
  2218. rdev->clock.default_sclk + RADEON_MODE_OVERCLOCK_MARGIN))
  2219. goto default_mode;
  2220. rdev->pm.power_state[state_index].type =
  2221. POWER_STATE_TYPE_BATTERY;
  2222. misc = RBIOS16(offset + 0x5 + 0x0);
  2223. if (rev > 4)
  2224. misc2 = RBIOS16(offset + 0x5 + 0xe);
  2225. if (misc & 0x4) {
  2226. rdev->pm.power_state[state_index].clock_info[0].voltage.type = VOLTAGE_GPIO;
  2227. if (misc & 0x8)
  2228. rdev->pm.power_state[state_index].clock_info[0].voltage.active_high =
  2229. true;
  2230. else
  2231. rdev->pm.power_state[state_index].clock_info[0].voltage.active_high =
  2232. false;
  2233. rdev->pm.power_state[state_index].clock_info[0].voltage.gpio.valid = true;
  2234. if (rev < 6) {
  2235. rdev->pm.power_state[state_index].clock_info[0].voltage.gpio.reg =
  2236. RBIOS16(offset + 0x5 + 0xb) * 4;
  2237. tmp = RBIOS8(offset + 0x5 + 0xd);
  2238. rdev->pm.power_state[state_index].clock_info[0].voltage.gpio.mask = (1 << tmp);
  2239. } else {
  2240. u8 entries = RBIOS8(offset + 0x5 + 0xb);
  2241. u16 voltage_table_offset = RBIOS16(offset + 0x5 + 0xc);
  2242. if (entries && voltage_table_offset) {
  2243. rdev->pm.power_state[state_index].clock_info[0].voltage.gpio.reg =
  2244. RBIOS16(voltage_table_offset) * 4;
  2245. tmp = RBIOS8(voltage_table_offset + 0x2);
  2246. rdev->pm.power_state[state_index].clock_info[0].voltage.gpio.mask = (1 << tmp);
  2247. } else
  2248. rdev->pm.power_state[state_index].clock_info[0].voltage.gpio.valid = false;
  2249. }
  2250. switch ((misc2 & 0x700) >> 8) {
  2251. case 0:
  2252. default:
  2253. rdev->pm.power_state[state_index].clock_info[0].voltage.delay = 0;
  2254. break;
  2255. case 1:
  2256. rdev->pm.power_state[state_index].clock_info[0].voltage.delay = 33;
  2257. break;
  2258. case 2:
  2259. rdev->pm.power_state[state_index].clock_info[0].voltage.delay = 66;
  2260. break;
  2261. case 3:
  2262. rdev->pm.power_state[state_index].clock_info[0].voltage.delay = 99;
  2263. break;
  2264. case 4:
  2265. rdev->pm.power_state[state_index].clock_info[0].voltage.delay = 132;
  2266. break;
  2267. }
  2268. } else
  2269. rdev->pm.power_state[state_index].clock_info[0].voltage.type = VOLTAGE_NONE;
  2270. if (rev > 6)
  2271. rdev->pm.power_state[state_index].non_clock_info.pcie_lanes =
  2272. RBIOS8(offset + 0x5 + 0x10);
  2273. state_index++;
  2274. } else {
  2275. /* XXX figure out some good default low power mode for mobility cards w/out power tables */
  2276. }
  2277. } else {
  2278. /* XXX figure out some good default low power mode for desktop cards */
  2279. }
  2280. default_mode:
  2281. /* add the default mode */
  2282. rdev->pm.power_state[state_index].type =
  2283. POWER_STATE_TYPE_DEFAULT;
  2284. rdev->pm.power_state[state_index].num_clock_modes = 1;
  2285. rdev->pm.power_state[state_index].clock_info[0].mclk = rdev->clock.default_mclk;
  2286. rdev->pm.power_state[state_index].clock_info[0].sclk = rdev->clock.default_sclk;
  2287. rdev->pm.power_state[state_index].default_clock_mode = &rdev->pm.power_state[state_index].clock_info[0];
  2288. rdev->pm.power_state[state_index].clock_info[0].voltage.type = VOLTAGE_NONE;
  2289. if (rdev->asic->get_pcie_lanes)
  2290. rdev->pm.power_state[state_index].non_clock_info.pcie_lanes = radeon_get_pcie_lanes(rdev);
  2291. else
  2292. rdev->pm.power_state[state_index].non_clock_info.pcie_lanes = 16;
  2293. rdev->pm.default_power_state = &rdev->pm.power_state[state_index];
  2294. rdev->pm.num_power_states = state_index + 1;
  2295. rdev->pm.current_power_state = rdev->pm.default_power_state;
  2296. rdev->pm.current_clock_mode =
  2297. rdev->pm.default_power_state->default_clock_mode;
  2298. }
  2299. void radeon_external_tmds_setup(struct drm_encoder *encoder)
  2300. {
  2301. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  2302. struct radeon_encoder_ext_tmds *tmds = radeon_encoder->enc_priv;
  2303. if (!tmds)
  2304. return;
  2305. switch (tmds->dvo_chip) {
  2306. case DVO_SIL164:
  2307. /* sil 164 */
  2308. radeon_i2c_put_byte(tmds->i2c_bus,
  2309. tmds->slave_addr,
  2310. 0x08, 0x30);
  2311. radeon_i2c_put_byte(tmds->i2c_bus,
  2312. tmds->slave_addr,
  2313. 0x09, 0x00);
  2314. radeon_i2c_put_byte(tmds->i2c_bus,
  2315. tmds->slave_addr,
  2316. 0x0a, 0x90);
  2317. radeon_i2c_put_byte(tmds->i2c_bus,
  2318. tmds->slave_addr,
  2319. 0x0c, 0x89);
  2320. radeon_i2c_put_byte(tmds->i2c_bus,
  2321. tmds->slave_addr,
  2322. 0x08, 0x3b);
  2323. break;
  2324. case DVO_SIL1178:
  2325. /* sil 1178 - untested */
  2326. /*
  2327. * 0x0f, 0x44
  2328. * 0x0f, 0x4c
  2329. * 0x0e, 0x01
  2330. * 0x0a, 0x80
  2331. * 0x09, 0x30
  2332. * 0x0c, 0xc9
  2333. * 0x0d, 0x70
  2334. * 0x08, 0x32
  2335. * 0x08, 0x33
  2336. */
  2337. break;
  2338. default:
  2339. break;
  2340. }
  2341. }
  2342. bool radeon_combios_external_tmds_setup(struct drm_encoder *encoder)
  2343. {
  2344. struct drm_device *dev = encoder->dev;
  2345. struct radeon_device *rdev = dev->dev_private;
  2346. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  2347. uint16_t offset;
  2348. uint8_t blocks, slave_addr, rev;
  2349. uint32_t index, id;
  2350. uint32_t reg, val, and_mask, or_mask;
  2351. struct radeon_encoder_ext_tmds *tmds = radeon_encoder->enc_priv;
  2352. if (!tmds)
  2353. return false;
  2354. if (rdev->flags & RADEON_IS_IGP) {
  2355. offset = combios_get_table_offset(dev, COMBIOS_TMDS_POWER_ON_TABLE);
  2356. rev = RBIOS8(offset);
  2357. if (offset) {
  2358. rev = RBIOS8(offset);
  2359. if (rev > 1) {
  2360. blocks = RBIOS8(offset + 3);
  2361. index = offset + 4;
  2362. while (blocks > 0) {
  2363. id = RBIOS16(index);
  2364. index += 2;
  2365. switch (id >> 13) {
  2366. case 0:
  2367. reg = (id & 0x1fff) * 4;
  2368. val = RBIOS32(index);
  2369. index += 4;
  2370. WREG32(reg, val);
  2371. break;
  2372. case 2:
  2373. reg = (id & 0x1fff) * 4;
  2374. and_mask = RBIOS32(index);
  2375. index += 4;
  2376. or_mask = RBIOS32(index);
  2377. index += 4;
  2378. val = RREG32(reg);
  2379. val = (val & and_mask) | or_mask;
  2380. WREG32(reg, val);
  2381. break;
  2382. case 3:
  2383. val = RBIOS16(index);
  2384. index += 2;
  2385. udelay(val);
  2386. break;
  2387. case 4:
  2388. val = RBIOS16(index);
  2389. index += 2;
  2390. udelay(val * 1000);
  2391. break;
  2392. case 6:
  2393. slave_addr = id & 0xff;
  2394. slave_addr >>= 1; /* 7 bit addressing */
  2395. index++;
  2396. reg = RBIOS8(index);
  2397. index++;
  2398. val = RBIOS8(index);
  2399. index++;
  2400. radeon_i2c_put_byte(tmds->i2c_bus,
  2401. slave_addr,
  2402. reg, val);
  2403. break;
  2404. default:
  2405. DRM_ERROR("Unknown id %d\n", id >> 13);
  2406. break;
  2407. }
  2408. blocks--;
  2409. }
  2410. return true;
  2411. }
  2412. }
  2413. } else {
  2414. offset = combios_get_table_offset(dev, COMBIOS_EXT_TMDS_INFO_TABLE);
  2415. if (offset) {
  2416. index = offset + 10;
  2417. id = RBIOS16(index);
  2418. while (id != 0xffff) {
  2419. index += 2;
  2420. switch (id >> 13) {
  2421. case 0:
  2422. reg = (id & 0x1fff) * 4;
  2423. val = RBIOS32(index);
  2424. WREG32(reg, val);
  2425. break;
  2426. case 2:
  2427. reg = (id & 0x1fff) * 4;
  2428. and_mask = RBIOS32(index);
  2429. index += 4;
  2430. or_mask = RBIOS32(index);
  2431. index += 4;
  2432. val = RREG32(reg);
  2433. val = (val & and_mask) | or_mask;
  2434. WREG32(reg, val);
  2435. break;
  2436. case 4:
  2437. val = RBIOS16(index);
  2438. index += 2;
  2439. udelay(val);
  2440. break;
  2441. case 5:
  2442. reg = id & 0x1fff;
  2443. and_mask = RBIOS32(index);
  2444. index += 4;
  2445. or_mask = RBIOS32(index);
  2446. index += 4;
  2447. val = RREG32_PLL(reg);
  2448. val = (val & and_mask) | or_mask;
  2449. WREG32_PLL(reg, val);
  2450. break;
  2451. case 6:
  2452. reg = id & 0x1fff;
  2453. val = RBIOS8(index);
  2454. index += 1;
  2455. radeon_i2c_put_byte(tmds->i2c_bus,
  2456. tmds->slave_addr,
  2457. reg, val);
  2458. break;
  2459. default:
  2460. DRM_ERROR("Unknown id %d\n", id >> 13);
  2461. break;
  2462. }
  2463. id = RBIOS16(index);
  2464. }
  2465. return true;
  2466. }
  2467. }
  2468. return false;
  2469. }
  2470. static void combios_parse_mmio_table(struct drm_device *dev, uint16_t offset)
  2471. {
  2472. struct radeon_device *rdev = dev->dev_private;
  2473. if (offset) {
  2474. while (RBIOS16(offset)) {
  2475. uint16_t cmd = ((RBIOS16(offset) & 0xe000) >> 13);
  2476. uint32_t addr = (RBIOS16(offset) & 0x1fff);
  2477. uint32_t val, and_mask, or_mask;
  2478. uint32_t tmp;
  2479. offset += 2;
  2480. switch (cmd) {
  2481. case 0:
  2482. val = RBIOS32(offset);
  2483. offset += 4;
  2484. WREG32(addr, val);
  2485. break;
  2486. case 1:
  2487. val = RBIOS32(offset);
  2488. offset += 4;
  2489. WREG32(addr, val);
  2490. break;
  2491. case 2:
  2492. and_mask = RBIOS32(offset);
  2493. offset += 4;
  2494. or_mask = RBIOS32(offset);
  2495. offset += 4;
  2496. tmp = RREG32(addr);
  2497. tmp &= and_mask;
  2498. tmp |= or_mask;
  2499. WREG32(addr, tmp);
  2500. break;
  2501. case 3:
  2502. and_mask = RBIOS32(offset);
  2503. offset += 4;
  2504. or_mask = RBIOS32(offset);
  2505. offset += 4;
  2506. tmp = RREG32(addr);
  2507. tmp &= and_mask;
  2508. tmp |= or_mask;
  2509. WREG32(addr, tmp);
  2510. break;
  2511. case 4:
  2512. val = RBIOS16(offset);
  2513. offset += 2;
  2514. udelay(val);
  2515. break;
  2516. case 5:
  2517. val = RBIOS16(offset);
  2518. offset += 2;
  2519. switch (addr) {
  2520. case 8:
  2521. while (val--) {
  2522. if (!
  2523. (RREG32_PLL
  2524. (RADEON_CLK_PWRMGT_CNTL) &
  2525. RADEON_MC_BUSY))
  2526. break;
  2527. }
  2528. break;
  2529. case 9:
  2530. while (val--) {
  2531. if ((RREG32(RADEON_MC_STATUS) &
  2532. RADEON_MC_IDLE))
  2533. break;
  2534. }
  2535. break;
  2536. default:
  2537. break;
  2538. }
  2539. break;
  2540. default:
  2541. break;
  2542. }
  2543. }
  2544. }
  2545. }
  2546. static void combios_parse_pll_table(struct drm_device *dev, uint16_t offset)
  2547. {
  2548. struct radeon_device *rdev = dev->dev_private;
  2549. if (offset) {
  2550. while (RBIOS8(offset)) {
  2551. uint8_t cmd = ((RBIOS8(offset) & 0xc0) >> 6);
  2552. uint8_t addr = (RBIOS8(offset) & 0x3f);
  2553. uint32_t val, shift, tmp;
  2554. uint32_t and_mask, or_mask;
  2555. offset++;
  2556. switch (cmd) {
  2557. case 0:
  2558. val = RBIOS32(offset);
  2559. offset += 4;
  2560. WREG32_PLL(addr, val);
  2561. break;
  2562. case 1:
  2563. shift = RBIOS8(offset) * 8;
  2564. offset++;
  2565. and_mask = RBIOS8(offset) << shift;
  2566. and_mask |= ~(0xff << shift);
  2567. offset++;
  2568. or_mask = RBIOS8(offset) << shift;
  2569. offset++;
  2570. tmp = RREG32_PLL(addr);
  2571. tmp &= and_mask;
  2572. tmp |= or_mask;
  2573. WREG32_PLL(addr, tmp);
  2574. break;
  2575. case 2:
  2576. case 3:
  2577. tmp = 1000;
  2578. switch (addr) {
  2579. case 1:
  2580. udelay(150);
  2581. break;
  2582. case 2:
  2583. udelay(1000);
  2584. break;
  2585. case 3:
  2586. while (tmp--) {
  2587. if (!
  2588. (RREG32_PLL
  2589. (RADEON_CLK_PWRMGT_CNTL) &
  2590. RADEON_MC_BUSY))
  2591. break;
  2592. }
  2593. break;
  2594. case 4:
  2595. while (tmp--) {
  2596. if (RREG32_PLL
  2597. (RADEON_CLK_PWRMGT_CNTL) &
  2598. RADEON_DLL_READY)
  2599. break;
  2600. }
  2601. break;
  2602. case 5:
  2603. tmp =
  2604. RREG32_PLL(RADEON_CLK_PWRMGT_CNTL);
  2605. if (tmp & RADEON_CG_NO1_DEBUG_0) {
  2606. #if 0
  2607. uint32_t mclk_cntl =
  2608. RREG32_PLL
  2609. (RADEON_MCLK_CNTL);
  2610. mclk_cntl &= 0xffff0000;
  2611. /*mclk_cntl |= 0x00001111;*//* ??? */
  2612. WREG32_PLL(RADEON_MCLK_CNTL,
  2613. mclk_cntl);
  2614. udelay(10000);
  2615. #endif
  2616. WREG32_PLL
  2617. (RADEON_CLK_PWRMGT_CNTL,
  2618. tmp &
  2619. ~RADEON_CG_NO1_DEBUG_0);
  2620. udelay(10000);
  2621. }
  2622. break;
  2623. default:
  2624. break;
  2625. }
  2626. break;
  2627. default:
  2628. break;
  2629. }
  2630. }
  2631. }
  2632. }
  2633. static void combios_parse_ram_reset_table(struct drm_device *dev,
  2634. uint16_t offset)
  2635. {
  2636. struct radeon_device *rdev = dev->dev_private;
  2637. uint32_t tmp;
  2638. if (offset) {
  2639. uint8_t val = RBIOS8(offset);
  2640. while (val != 0xff) {
  2641. offset++;
  2642. if (val == 0x0f) {
  2643. uint32_t channel_complete_mask;
  2644. if (ASIC_IS_R300(rdev))
  2645. channel_complete_mask =
  2646. R300_MEM_PWRUP_COMPLETE;
  2647. else
  2648. channel_complete_mask =
  2649. RADEON_MEM_PWRUP_COMPLETE;
  2650. tmp = 20000;
  2651. while (tmp--) {
  2652. if ((RREG32(RADEON_MEM_STR_CNTL) &
  2653. channel_complete_mask) ==
  2654. channel_complete_mask)
  2655. break;
  2656. }
  2657. } else {
  2658. uint32_t or_mask = RBIOS16(offset);
  2659. offset += 2;
  2660. tmp = RREG32(RADEON_MEM_SDRAM_MODE_REG);
  2661. tmp &= RADEON_SDRAM_MODE_MASK;
  2662. tmp |= or_mask;
  2663. WREG32(RADEON_MEM_SDRAM_MODE_REG, tmp);
  2664. or_mask = val << 24;
  2665. tmp = RREG32(RADEON_MEM_SDRAM_MODE_REG);
  2666. tmp &= RADEON_B3MEM_RESET_MASK;
  2667. tmp |= or_mask;
  2668. WREG32(RADEON_MEM_SDRAM_MODE_REG, tmp);
  2669. }
  2670. val = RBIOS8(offset);
  2671. }
  2672. }
  2673. }
  2674. static uint32_t combios_detect_ram(struct drm_device *dev, int ram,
  2675. int mem_addr_mapping)
  2676. {
  2677. struct radeon_device *rdev = dev->dev_private;
  2678. uint32_t mem_cntl;
  2679. uint32_t mem_size;
  2680. uint32_t addr = 0;
  2681. mem_cntl = RREG32(RADEON_MEM_CNTL);
  2682. if (mem_cntl & RV100_HALF_MODE)
  2683. ram /= 2;
  2684. mem_size = ram;
  2685. mem_cntl &= ~(0xff << 8);
  2686. mem_cntl |= (mem_addr_mapping & 0xff) << 8;
  2687. WREG32(RADEON_MEM_CNTL, mem_cntl);
  2688. RREG32(RADEON_MEM_CNTL);
  2689. /* sdram reset ? */
  2690. /* something like this???? */
  2691. while (ram--) {
  2692. addr = ram * 1024 * 1024;
  2693. /* write to each page */
  2694. WREG32(RADEON_MM_INDEX, (addr) | RADEON_MM_APER);
  2695. WREG32(RADEON_MM_DATA, 0xdeadbeef);
  2696. /* read back and verify */
  2697. WREG32(RADEON_MM_INDEX, (addr) | RADEON_MM_APER);
  2698. if (RREG32(RADEON_MM_DATA) != 0xdeadbeef)
  2699. return 0;
  2700. }
  2701. return mem_size;
  2702. }
  2703. static void combios_write_ram_size(struct drm_device *dev)
  2704. {
  2705. struct radeon_device *rdev = dev->dev_private;
  2706. uint8_t rev;
  2707. uint16_t offset;
  2708. uint32_t mem_size = 0;
  2709. uint32_t mem_cntl = 0;
  2710. /* should do something smarter here I guess... */
  2711. if (rdev->flags & RADEON_IS_IGP)
  2712. return;
  2713. /* first check detected mem table */
  2714. offset = combios_get_table_offset(dev, COMBIOS_DETECTED_MEM_TABLE);
  2715. if (offset) {
  2716. rev = RBIOS8(offset);
  2717. if (rev < 3) {
  2718. mem_cntl = RBIOS32(offset + 1);
  2719. mem_size = RBIOS16(offset + 5);
  2720. if (((rdev->flags & RADEON_FAMILY_MASK) < CHIP_R200) &&
  2721. ((dev->pdev->device != 0x515e)
  2722. && (dev->pdev->device != 0x5969)))
  2723. WREG32(RADEON_MEM_CNTL, mem_cntl);
  2724. }
  2725. }
  2726. if (!mem_size) {
  2727. offset =
  2728. combios_get_table_offset(dev, COMBIOS_MEM_CONFIG_TABLE);
  2729. if (offset) {
  2730. rev = RBIOS8(offset - 1);
  2731. if (rev < 1) {
  2732. if (((rdev->flags & RADEON_FAMILY_MASK) <
  2733. CHIP_R200)
  2734. && ((dev->pdev->device != 0x515e)
  2735. && (dev->pdev->device != 0x5969))) {
  2736. int ram = 0;
  2737. int mem_addr_mapping = 0;
  2738. while (RBIOS8(offset)) {
  2739. ram = RBIOS8(offset);
  2740. mem_addr_mapping =
  2741. RBIOS8(offset + 1);
  2742. if (mem_addr_mapping != 0x25)
  2743. ram *= 2;
  2744. mem_size =
  2745. combios_detect_ram(dev, ram,
  2746. mem_addr_mapping);
  2747. if (mem_size)
  2748. break;
  2749. offset += 2;
  2750. }
  2751. } else
  2752. mem_size = RBIOS8(offset);
  2753. } else {
  2754. mem_size = RBIOS8(offset);
  2755. mem_size *= 2; /* convert to MB */
  2756. }
  2757. }
  2758. }
  2759. mem_size *= (1024 * 1024); /* convert to bytes */
  2760. WREG32(RADEON_CONFIG_MEMSIZE, mem_size);
  2761. }
  2762. void radeon_combios_dyn_clk_setup(struct drm_device *dev, int enable)
  2763. {
  2764. uint16_t dyn_clk_info =
  2765. combios_get_table_offset(dev, COMBIOS_DYN_CLK_1_TABLE);
  2766. if (dyn_clk_info)
  2767. combios_parse_pll_table(dev, dyn_clk_info);
  2768. }
  2769. void radeon_combios_asic_init(struct drm_device *dev)
  2770. {
  2771. struct radeon_device *rdev = dev->dev_private;
  2772. uint16_t table;
  2773. /* port hardcoded mac stuff from radeonfb */
  2774. if (rdev->bios == NULL)
  2775. return;
  2776. /* ASIC INIT 1 */
  2777. table = combios_get_table_offset(dev, COMBIOS_ASIC_INIT_1_TABLE);
  2778. if (table)
  2779. combios_parse_mmio_table(dev, table);
  2780. /* PLL INIT */
  2781. table = combios_get_table_offset(dev, COMBIOS_PLL_INIT_TABLE);
  2782. if (table)
  2783. combios_parse_pll_table(dev, table);
  2784. /* ASIC INIT 2 */
  2785. table = combios_get_table_offset(dev, COMBIOS_ASIC_INIT_2_TABLE);
  2786. if (table)
  2787. combios_parse_mmio_table(dev, table);
  2788. if (!(rdev->flags & RADEON_IS_IGP)) {
  2789. /* ASIC INIT 4 */
  2790. table =
  2791. combios_get_table_offset(dev, COMBIOS_ASIC_INIT_4_TABLE);
  2792. if (table)
  2793. combios_parse_mmio_table(dev, table);
  2794. /* RAM RESET */
  2795. table = combios_get_table_offset(dev, COMBIOS_RAM_RESET_TABLE);
  2796. if (table)
  2797. combios_parse_ram_reset_table(dev, table);
  2798. /* ASIC INIT 3 */
  2799. table =
  2800. combios_get_table_offset(dev, COMBIOS_ASIC_INIT_3_TABLE);
  2801. if (table)
  2802. combios_parse_mmio_table(dev, table);
  2803. /* write CONFIG_MEMSIZE */
  2804. combios_write_ram_size(dev);
  2805. }
  2806. /* DYN CLK 1 */
  2807. table = combios_get_table_offset(dev, COMBIOS_DYN_CLK_1_TABLE);
  2808. if (table)
  2809. combios_parse_pll_table(dev, table);
  2810. }
  2811. void radeon_combios_initialize_bios_scratch_regs(struct drm_device *dev)
  2812. {
  2813. struct radeon_device *rdev = dev->dev_private;
  2814. uint32_t bios_0_scratch, bios_6_scratch, bios_7_scratch;
  2815. bios_0_scratch = RREG32(RADEON_BIOS_0_SCRATCH);
  2816. bios_6_scratch = RREG32(RADEON_BIOS_6_SCRATCH);
  2817. bios_7_scratch = RREG32(RADEON_BIOS_7_SCRATCH);
  2818. /* let the bios control the backlight */
  2819. bios_0_scratch &= ~RADEON_DRIVER_BRIGHTNESS_EN;
  2820. /* tell the bios not to handle mode switching */
  2821. bios_6_scratch |= (RADEON_DISPLAY_SWITCHING_DIS |
  2822. RADEON_ACC_MODE_CHANGE);
  2823. /* tell the bios a driver is loaded */
  2824. bios_7_scratch |= RADEON_DRV_LOADED;
  2825. WREG32(RADEON_BIOS_0_SCRATCH, bios_0_scratch);
  2826. WREG32(RADEON_BIOS_6_SCRATCH, bios_6_scratch);
  2827. WREG32(RADEON_BIOS_7_SCRATCH, bios_7_scratch);
  2828. }
  2829. void radeon_combios_output_lock(struct drm_encoder *encoder, bool lock)
  2830. {
  2831. struct drm_device *dev = encoder->dev;
  2832. struct radeon_device *rdev = dev->dev_private;
  2833. uint32_t bios_6_scratch;
  2834. bios_6_scratch = RREG32(RADEON_BIOS_6_SCRATCH);
  2835. if (lock)
  2836. bios_6_scratch |= RADEON_DRIVER_CRITICAL;
  2837. else
  2838. bios_6_scratch &= ~RADEON_DRIVER_CRITICAL;
  2839. WREG32(RADEON_BIOS_6_SCRATCH, bios_6_scratch);
  2840. }
  2841. void
  2842. radeon_combios_connected_scratch_regs(struct drm_connector *connector,
  2843. struct drm_encoder *encoder,
  2844. bool connected)
  2845. {
  2846. struct drm_device *dev = connector->dev;
  2847. struct radeon_device *rdev = dev->dev_private;
  2848. struct radeon_connector *radeon_connector =
  2849. to_radeon_connector(connector);
  2850. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  2851. uint32_t bios_4_scratch = RREG32(RADEON_BIOS_4_SCRATCH);
  2852. uint32_t bios_5_scratch = RREG32(RADEON_BIOS_5_SCRATCH);
  2853. if ((radeon_encoder->devices & ATOM_DEVICE_TV1_SUPPORT) &&
  2854. (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT)) {
  2855. if (connected) {
  2856. DRM_DEBUG("TV1 connected\n");
  2857. /* fix me */
  2858. bios_4_scratch |= RADEON_TV1_ATTACHED_SVIDEO;
  2859. /*save->bios_4_scratch |= RADEON_TV1_ATTACHED_COMP; */
  2860. bios_5_scratch |= RADEON_TV1_ON;
  2861. bios_5_scratch |= RADEON_ACC_REQ_TV1;
  2862. } else {
  2863. DRM_DEBUG("TV1 disconnected\n");
  2864. bios_4_scratch &= ~RADEON_TV1_ATTACHED_MASK;
  2865. bios_5_scratch &= ~RADEON_TV1_ON;
  2866. bios_5_scratch &= ~RADEON_ACC_REQ_TV1;
  2867. }
  2868. }
  2869. if ((radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) &&
  2870. (radeon_connector->devices & ATOM_DEVICE_LCD1_SUPPORT)) {
  2871. if (connected) {
  2872. DRM_DEBUG("LCD1 connected\n");
  2873. bios_4_scratch |= RADEON_LCD1_ATTACHED;
  2874. bios_5_scratch |= RADEON_LCD1_ON;
  2875. bios_5_scratch |= RADEON_ACC_REQ_LCD1;
  2876. } else {
  2877. DRM_DEBUG("LCD1 disconnected\n");
  2878. bios_4_scratch &= ~RADEON_LCD1_ATTACHED;
  2879. bios_5_scratch &= ~RADEON_LCD1_ON;
  2880. bios_5_scratch &= ~RADEON_ACC_REQ_LCD1;
  2881. }
  2882. }
  2883. if ((radeon_encoder->devices & ATOM_DEVICE_CRT1_SUPPORT) &&
  2884. (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT)) {
  2885. if (connected) {
  2886. DRM_DEBUG("CRT1 connected\n");
  2887. bios_4_scratch |= RADEON_CRT1_ATTACHED_COLOR;
  2888. bios_5_scratch |= RADEON_CRT1_ON;
  2889. bios_5_scratch |= RADEON_ACC_REQ_CRT1;
  2890. } else {
  2891. DRM_DEBUG("CRT1 disconnected\n");
  2892. bios_4_scratch &= ~RADEON_CRT1_ATTACHED_MASK;
  2893. bios_5_scratch &= ~RADEON_CRT1_ON;
  2894. bios_5_scratch &= ~RADEON_ACC_REQ_CRT1;
  2895. }
  2896. }
  2897. if ((radeon_encoder->devices & ATOM_DEVICE_CRT2_SUPPORT) &&
  2898. (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT)) {
  2899. if (connected) {
  2900. DRM_DEBUG("CRT2 connected\n");
  2901. bios_4_scratch |= RADEON_CRT2_ATTACHED_COLOR;
  2902. bios_5_scratch |= RADEON_CRT2_ON;
  2903. bios_5_scratch |= RADEON_ACC_REQ_CRT2;
  2904. } else {
  2905. DRM_DEBUG("CRT2 disconnected\n");
  2906. bios_4_scratch &= ~RADEON_CRT2_ATTACHED_MASK;
  2907. bios_5_scratch &= ~RADEON_CRT2_ON;
  2908. bios_5_scratch &= ~RADEON_ACC_REQ_CRT2;
  2909. }
  2910. }
  2911. if ((radeon_encoder->devices & ATOM_DEVICE_DFP1_SUPPORT) &&
  2912. (radeon_connector->devices & ATOM_DEVICE_DFP1_SUPPORT)) {
  2913. if (connected) {
  2914. DRM_DEBUG("DFP1 connected\n");
  2915. bios_4_scratch |= RADEON_DFP1_ATTACHED;
  2916. bios_5_scratch |= RADEON_DFP1_ON;
  2917. bios_5_scratch |= RADEON_ACC_REQ_DFP1;
  2918. } else {
  2919. DRM_DEBUG("DFP1 disconnected\n");
  2920. bios_4_scratch &= ~RADEON_DFP1_ATTACHED;
  2921. bios_5_scratch &= ~RADEON_DFP1_ON;
  2922. bios_5_scratch &= ~RADEON_ACC_REQ_DFP1;
  2923. }
  2924. }
  2925. if ((radeon_encoder->devices & ATOM_DEVICE_DFP2_SUPPORT) &&
  2926. (radeon_connector->devices & ATOM_DEVICE_DFP2_SUPPORT)) {
  2927. if (connected) {
  2928. DRM_DEBUG("DFP2 connected\n");
  2929. bios_4_scratch |= RADEON_DFP2_ATTACHED;
  2930. bios_5_scratch |= RADEON_DFP2_ON;
  2931. bios_5_scratch |= RADEON_ACC_REQ_DFP2;
  2932. } else {
  2933. DRM_DEBUG("DFP2 disconnected\n");
  2934. bios_4_scratch &= ~RADEON_DFP2_ATTACHED;
  2935. bios_5_scratch &= ~RADEON_DFP2_ON;
  2936. bios_5_scratch &= ~RADEON_ACC_REQ_DFP2;
  2937. }
  2938. }
  2939. WREG32(RADEON_BIOS_4_SCRATCH, bios_4_scratch);
  2940. WREG32(RADEON_BIOS_5_SCRATCH, bios_5_scratch);
  2941. }
  2942. void
  2943. radeon_combios_encoder_crtc_scratch_regs(struct drm_encoder *encoder, int crtc)
  2944. {
  2945. struct drm_device *dev = encoder->dev;
  2946. struct radeon_device *rdev = dev->dev_private;
  2947. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  2948. uint32_t bios_5_scratch = RREG32(RADEON_BIOS_5_SCRATCH);
  2949. if (radeon_encoder->devices & ATOM_DEVICE_TV1_SUPPORT) {
  2950. bios_5_scratch &= ~RADEON_TV1_CRTC_MASK;
  2951. bios_5_scratch |= (crtc << RADEON_TV1_CRTC_SHIFT);
  2952. }
  2953. if (radeon_encoder->devices & ATOM_DEVICE_CRT1_SUPPORT) {
  2954. bios_5_scratch &= ~RADEON_CRT1_CRTC_MASK;
  2955. bios_5_scratch |= (crtc << RADEON_CRT1_CRTC_SHIFT);
  2956. }
  2957. if (radeon_encoder->devices & ATOM_DEVICE_CRT2_SUPPORT) {
  2958. bios_5_scratch &= ~RADEON_CRT2_CRTC_MASK;
  2959. bios_5_scratch |= (crtc << RADEON_CRT2_CRTC_SHIFT);
  2960. }
  2961. if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) {
  2962. bios_5_scratch &= ~RADEON_LCD1_CRTC_MASK;
  2963. bios_5_scratch |= (crtc << RADEON_LCD1_CRTC_SHIFT);
  2964. }
  2965. if (radeon_encoder->devices & ATOM_DEVICE_DFP1_SUPPORT) {
  2966. bios_5_scratch &= ~RADEON_DFP1_CRTC_MASK;
  2967. bios_5_scratch |= (crtc << RADEON_DFP1_CRTC_SHIFT);
  2968. }
  2969. if (radeon_encoder->devices & ATOM_DEVICE_DFP2_SUPPORT) {
  2970. bios_5_scratch &= ~RADEON_DFP2_CRTC_MASK;
  2971. bios_5_scratch |= (crtc << RADEON_DFP2_CRTC_SHIFT);
  2972. }
  2973. WREG32(RADEON_BIOS_5_SCRATCH, bios_5_scratch);
  2974. }
  2975. void
  2976. radeon_combios_encoder_dpms_scratch_regs(struct drm_encoder *encoder, bool on)
  2977. {
  2978. struct drm_device *dev = encoder->dev;
  2979. struct radeon_device *rdev = dev->dev_private;
  2980. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  2981. uint32_t bios_6_scratch = RREG32(RADEON_BIOS_6_SCRATCH);
  2982. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT)) {
  2983. if (on)
  2984. bios_6_scratch |= RADEON_TV_DPMS_ON;
  2985. else
  2986. bios_6_scratch &= ~RADEON_TV_DPMS_ON;
  2987. }
  2988. if (radeon_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT)) {
  2989. if (on)
  2990. bios_6_scratch |= RADEON_CRT_DPMS_ON;
  2991. else
  2992. bios_6_scratch &= ~RADEON_CRT_DPMS_ON;
  2993. }
  2994. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  2995. if (on)
  2996. bios_6_scratch |= RADEON_LCD_DPMS_ON;
  2997. else
  2998. bios_6_scratch &= ~RADEON_LCD_DPMS_ON;
  2999. }
  3000. if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  3001. if (on)
  3002. bios_6_scratch |= RADEON_DFP_DPMS_ON;
  3003. else
  3004. bios_6_scratch &= ~RADEON_DFP_DPMS_ON;
  3005. }
  3006. WREG32(RADEON_BIOS_6_SCRATCH, bios_6_scratch);
  3007. }