r300.c 38 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/seq_file.h>
  29. #include "drmP.h"
  30. #include "drm.h"
  31. #include "radeon_reg.h"
  32. #include "radeon.h"
  33. #include "radeon_asic.h"
  34. #include "radeon_drm.h"
  35. #include "r100_track.h"
  36. #include "r300d.h"
  37. #include "rv350d.h"
  38. #include "r300_reg_safe.h"
  39. /* This files gather functions specifics to: r300,r350,rv350,rv370,rv380
  40. *
  41. * GPU Errata:
  42. * - HOST_PATH_CNTL: r300 family seems to dislike write to HOST_PATH_CNTL
  43. * using MMIO to flush host path read cache, this lead to HARDLOCKUP.
  44. * However, scheduling such write to the ring seems harmless, i suspect
  45. * the CP read collide with the flush somehow, or maybe the MC, hard to
  46. * tell. (Jerome Glisse)
  47. */
  48. /*
  49. * rv370,rv380 PCIE GART
  50. */
  51. static int rv370_debugfs_pcie_gart_info_init(struct radeon_device *rdev);
  52. void rv370_pcie_gart_tlb_flush(struct radeon_device *rdev)
  53. {
  54. uint32_t tmp;
  55. int i;
  56. /* Workaround HW bug do flush 2 times */
  57. for (i = 0; i < 2; i++) {
  58. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  59. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp | RADEON_PCIE_TX_GART_INVALIDATE_TLB);
  60. (void)RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  61. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp);
  62. }
  63. mb();
  64. }
  65. int rv370_pcie_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr)
  66. {
  67. void __iomem *ptr = (void *)rdev->gart.table.vram.ptr;
  68. if (i < 0 || i > rdev->gart.num_gpu_pages) {
  69. return -EINVAL;
  70. }
  71. addr = (lower_32_bits(addr) >> 8) |
  72. ((upper_32_bits(addr) & 0xff) << 24) |
  73. 0xc;
  74. /* on x86 we want this to be CPU endian, on powerpc
  75. * on powerpc without HW swappers, it'll get swapped on way
  76. * into VRAM - so no need for cpu_to_le32 on VRAM tables */
  77. writel(addr, ((void __iomem *)ptr) + (i * 4));
  78. return 0;
  79. }
  80. int rv370_pcie_gart_init(struct radeon_device *rdev)
  81. {
  82. int r;
  83. if (rdev->gart.table.vram.robj) {
  84. WARN(1, "RV370 PCIE GART already initialized.\n");
  85. return 0;
  86. }
  87. /* Initialize common gart structure */
  88. r = radeon_gart_init(rdev);
  89. if (r)
  90. return r;
  91. r = rv370_debugfs_pcie_gart_info_init(rdev);
  92. if (r)
  93. DRM_ERROR("Failed to register debugfs file for PCIE gart !\n");
  94. rdev->gart.table_size = rdev->gart.num_gpu_pages * 4;
  95. rdev->asic->gart_tlb_flush = &rv370_pcie_gart_tlb_flush;
  96. rdev->asic->gart_set_page = &rv370_pcie_gart_set_page;
  97. return radeon_gart_table_vram_alloc(rdev);
  98. }
  99. int rv370_pcie_gart_enable(struct radeon_device *rdev)
  100. {
  101. uint32_t table_addr;
  102. uint32_t tmp;
  103. int r;
  104. if (rdev->gart.table.vram.robj == NULL) {
  105. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  106. return -EINVAL;
  107. }
  108. r = radeon_gart_table_vram_pin(rdev);
  109. if (r)
  110. return r;
  111. radeon_gart_restore(rdev);
  112. /* discard memory request outside of configured range */
  113. tmp = RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_DISCARD;
  114. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp);
  115. WREG32_PCIE(RADEON_PCIE_TX_GART_START_LO, rdev->mc.gtt_start);
  116. tmp = rdev->mc.gtt_end & ~RADEON_GPU_PAGE_MASK;
  117. WREG32_PCIE(RADEON_PCIE_TX_GART_END_LO, tmp);
  118. WREG32_PCIE(RADEON_PCIE_TX_GART_START_HI, 0);
  119. WREG32_PCIE(RADEON_PCIE_TX_GART_END_HI, 0);
  120. table_addr = rdev->gart.table_addr;
  121. WREG32_PCIE(RADEON_PCIE_TX_GART_BASE, table_addr);
  122. /* FIXME: setup default page */
  123. WREG32_PCIE(RADEON_PCIE_TX_DISCARD_RD_ADDR_LO, rdev->mc.vram_start);
  124. WREG32_PCIE(RADEON_PCIE_TX_DISCARD_RD_ADDR_HI, 0);
  125. /* Clear error */
  126. WREG32_PCIE(0x18, 0);
  127. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  128. tmp |= RADEON_PCIE_TX_GART_EN;
  129. tmp |= RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_DISCARD;
  130. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp);
  131. rv370_pcie_gart_tlb_flush(rdev);
  132. DRM_INFO("PCIE GART of %uM enabled (table at 0x%08X).\n",
  133. (unsigned)(rdev->mc.gtt_size >> 20), table_addr);
  134. rdev->gart.ready = true;
  135. return 0;
  136. }
  137. void rv370_pcie_gart_disable(struct radeon_device *rdev)
  138. {
  139. u32 tmp;
  140. int r;
  141. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  142. tmp |= RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_DISCARD;
  143. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp & ~RADEON_PCIE_TX_GART_EN);
  144. if (rdev->gart.table.vram.robj) {
  145. r = radeon_bo_reserve(rdev->gart.table.vram.robj, false);
  146. if (likely(r == 0)) {
  147. radeon_bo_kunmap(rdev->gart.table.vram.robj);
  148. radeon_bo_unpin(rdev->gart.table.vram.robj);
  149. radeon_bo_unreserve(rdev->gart.table.vram.robj);
  150. }
  151. }
  152. }
  153. void rv370_pcie_gart_fini(struct radeon_device *rdev)
  154. {
  155. radeon_gart_fini(rdev);
  156. rv370_pcie_gart_disable(rdev);
  157. radeon_gart_table_vram_free(rdev);
  158. }
  159. void r300_fence_ring_emit(struct radeon_device *rdev,
  160. struct radeon_fence *fence)
  161. {
  162. /* Who ever call radeon_fence_emit should call ring_lock and ask
  163. * for enough space (today caller are ib schedule and buffer move) */
  164. /* Write SC register so SC & US assert idle */
  165. radeon_ring_write(rdev, PACKET0(R300_RE_SCISSORS_TL, 0));
  166. radeon_ring_write(rdev, 0);
  167. radeon_ring_write(rdev, PACKET0(R300_RE_SCISSORS_BR, 0));
  168. radeon_ring_write(rdev, 0);
  169. /* Flush 3D cache */
  170. radeon_ring_write(rdev, PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0));
  171. radeon_ring_write(rdev, R300_RB3D_DC_FLUSH);
  172. radeon_ring_write(rdev, PACKET0(R300_RB3D_ZCACHE_CTLSTAT, 0));
  173. radeon_ring_write(rdev, R300_ZC_FLUSH);
  174. /* Wait until IDLE & CLEAN */
  175. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  176. radeon_ring_write(rdev, (RADEON_WAIT_3D_IDLECLEAN |
  177. RADEON_WAIT_2D_IDLECLEAN |
  178. RADEON_WAIT_DMA_GUI_IDLE));
  179. radeon_ring_write(rdev, PACKET0(RADEON_HOST_PATH_CNTL, 0));
  180. radeon_ring_write(rdev, rdev->config.r300.hdp_cntl |
  181. RADEON_HDP_READ_BUFFER_INVALIDATE);
  182. radeon_ring_write(rdev, PACKET0(RADEON_HOST_PATH_CNTL, 0));
  183. radeon_ring_write(rdev, rdev->config.r300.hdp_cntl);
  184. /* Emit fence sequence & fire IRQ */
  185. radeon_ring_write(rdev, PACKET0(rdev->fence_drv.scratch_reg, 0));
  186. radeon_ring_write(rdev, fence->seq);
  187. radeon_ring_write(rdev, PACKET0(RADEON_GEN_INT_STATUS, 0));
  188. radeon_ring_write(rdev, RADEON_SW_INT_FIRE);
  189. }
  190. void r300_ring_start(struct radeon_device *rdev)
  191. {
  192. unsigned gb_tile_config;
  193. int r;
  194. /* Sub pixel 1/12 so we can have 4K rendering according to doc */
  195. gb_tile_config = (R300_ENABLE_TILING | R300_TILE_SIZE_16);
  196. switch(rdev->num_gb_pipes) {
  197. case 2:
  198. gb_tile_config |= R300_PIPE_COUNT_R300;
  199. break;
  200. case 3:
  201. gb_tile_config |= R300_PIPE_COUNT_R420_3P;
  202. break;
  203. case 4:
  204. gb_tile_config |= R300_PIPE_COUNT_R420;
  205. break;
  206. case 1:
  207. default:
  208. gb_tile_config |= R300_PIPE_COUNT_RV350;
  209. break;
  210. }
  211. r = radeon_ring_lock(rdev, 64);
  212. if (r) {
  213. return;
  214. }
  215. radeon_ring_write(rdev, PACKET0(RADEON_ISYNC_CNTL, 0));
  216. radeon_ring_write(rdev,
  217. RADEON_ISYNC_ANY2D_IDLE3D |
  218. RADEON_ISYNC_ANY3D_IDLE2D |
  219. RADEON_ISYNC_WAIT_IDLEGUI |
  220. RADEON_ISYNC_CPSCRATCH_IDLEGUI);
  221. radeon_ring_write(rdev, PACKET0(R300_GB_TILE_CONFIG, 0));
  222. radeon_ring_write(rdev, gb_tile_config);
  223. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  224. radeon_ring_write(rdev,
  225. RADEON_WAIT_2D_IDLECLEAN |
  226. RADEON_WAIT_3D_IDLECLEAN);
  227. radeon_ring_write(rdev, PACKET0(R300_DST_PIPE_CONFIG, 0));
  228. radeon_ring_write(rdev, R300_PIPE_AUTO_CONFIG);
  229. radeon_ring_write(rdev, PACKET0(R300_GB_SELECT, 0));
  230. radeon_ring_write(rdev, 0);
  231. radeon_ring_write(rdev, PACKET0(R300_GB_ENABLE, 0));
  232. radeon_ring_write(rdev, 0);
  233. radeon_ring_write(rdev, PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0));
  234. radeon_ring_write(rdev, R300_RB3D_DC_FLUSH | R300_RB3D_DC_FREE);
  235. radeon_ring_write(rdev, PACKET0(R300_RB3D_ZCACHE_CTLSTAT, 0));
  236. radeon_ring_write(rdev, R300_ZC_FLUSH | R300_ZC_FREE);
  237. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  238. radeon_ring_write(rdev,
  239. RADEON_WAIT_2D_IDLECLEAN |
  240. RADEON_WAIT_3D_IDLECLEAN);
  241. radeon_ring_write(rdev, PACKET0(R300_GB_AA_CONFIG, 0));
  242. radeon_ring_write(rdev, 0);
  243. radeon_ring_write(rdev, PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0));
  244. radeon_ring_write(rdev, R300_RB3D_DC_FLUSH | R300_RB3D_DC_FREE);
  245. radeon_ring_write(rdev, PACKET0(R300_RB3D_ZCACHE_CTLSTAT, 0));
  246. radeon_ring_write(rdev, R300_ZC_FLUSH | R300_ZC_FREE);
  247. radeon_ring_write(rdev, PACKET0(R300_GB_MSPOS0, 0));
  248. radeon_ring_write(rdev,
  249. ((6 << R300_MS_X0_SHIFT) |
  250. (6 << R300_MS_Y0_SHIFT) |
  251. (6 << R300_MS_X1_SHIFT) |
  252. (6 << R300_MS_Y1_SHIFT) |
  253. (6 << R300_MS_X2_SHIFT) |
  254. (6 << R300_MS_Y2_SHIFT) |
  255. (6 << R300_MSBD0_Y_SHIFT) |
  256. (6 << R300_MSBD0_X_SHIFT)));
  257. radeon_ring_write(rdev, PACKET0(R300_GB_MSPOS1, 0));
  258. radeon_ring_write(rdev,
  259. ((6 << R300_MS_X3_SHIFT) |
  260. (6 << R300_MS_Y3_SHIFT) |
  261. (6 << R300_MS_X4_SHIFT) |
  262. (6 << R300_MS_Y4_SHIFT) |
  263. (6 << R300_MS_X5_SHIFT) |
  264. (6 << R300_MS_Y5_SHIFT) |
  265. (6 << R300_MSBD1_SHIFT)));
  266. radeon_ring_write(rdev, PACKET0(R300_GA_ENHANCE, 0));
  267. radeon_ring_write(rdev, R300_GA_DEADLOCK_CNTL | R300_GA_FASTSYNC_CNTL);
  268. radeon_ring_write(rdev, PACKET0(R300_GA_POLY_MODE, 0));
  269. radeon_ring_write(rdev,
  270. R300_FRONT_PTYPE_TRIANGE | R300_BACK_PTYPE_TRIANGE);
  271. radeon_ring_write(rdev, PACKET0(R300_GA_ROUND_MODE, 0));
  272. radeon_ring_write(rdev,
  273. R300_GEOMETRY_ROUND_NEAREST |
  274. R300_COLOR_ROUND_NEAREST);
  275. radeon_ring_unlock_commit(rdev);
  276. }
  277. void r300_errata(struct radeon_device *rdev)
  278. {
  279. rdev->pll_errata = 0;
  280. if (rdev->family == CHIP_R300 &&
  281. (RREG32(RADEON_CONFIG_CNTL) & RADEON_CFG_ATI_REV_ID_MASK) == RADEON_CFG_ATI_REV_A11) {
  282. rdev->pll_errata |= CHIP_ERRATA_R300_CG;
  283. }
  284. }
  285. int r300_mc_wait_for_idle(struct radeon_device *rdev)
  286. {
  287. unsigned i;
  288. uint32_t tmp;
  289. for (i = 0; i < rdev->usec_timeout; i++) {
  290. /* read MC_STATUS */
  291. tmp = RREG32(RADEON_MC_STATUS);
  292. if (tmp & R300_MC_IDLE) {
  293. return 0;
  294. }
  295. DRM_UDELAY(1);
  296. }
  297. return -1;
  298. }
  299. void r300_gpu_init(struct radeon_device *rdev)
  300. {
  301. uint32_t gb_tile_config, tmp;
  302. r100_hdp_reset(rdev);
  303. /* FIXME: rv380 one pipes ? */
  304. if ((rdev->family == CHIP_R300) || (rdev->family == CHIP_R350)) {
  305. /* r300,r350 */
  306. rdev->num_gb_pipes = 2;
  307. } else {
  308. /* rv350,rv370,rv380 */
  309. rdev->num_gb_pipes = 1;
  310. }
  311. rdev->num_z_pipes = 1;
  312. gb_tile_config = (R300_ENABLE_TILING | R300_TILE_SIZE_16);
  313. switch (rdev->num_gb_pipes) {
  314. case 2:
  315. gb_tile_config |= R300_PIPE_COUNT_R300;
  316. break;
  317. case 3:
  318. gb_tile_config |= R300_PIPE_COUNT_R420_3P;
  319. break;
  320. case 4:
  321. gb_tile_config |= R300_PIPE_COUNT_R420;
  322. break;
  323. default:
  324. case 1:
  325. gb_tile_config |= R300_PIPE_COUNT_RV350;
  326. break;
  327. }
  328. WREG32(R300_GB_TILE_CONFIG, gb_tile_config);
  329. if (r100_gui_wait_for_idle(rdev)) {
  330. printk(KERN_WARNING "Failed to wait GUI idle while "
  331. "programming pipes. Bad things might happen.\n");
  332. }
  333. tmp = RREG32(R300_DST_PIPE_CONFIG);
  334. WREG32(R300_DST_PIPE_CONFIG, tmp | R300_PIPE_AUTO_CONFIG);
  335. WREG32(R300_RB2D_DSTCACHE_MODE,
  336. R300_DC_AUTOFLUSH_ENABLE |
  337. R300_DC_DC_DISABLE_IGNORE_PE);
  338. if (r100_gui_wait_for_idle(rdev)) {
  339. printk(KERN_WARNING "Failed to wait GUI idle while "
  340. "programming pipes. Bad things might happen.\n");
  341. }
  342. if (r300_mc_wait_for_idle(rdev)) {
  343. printk(KERN_WARNING "Failed to wait MC idle while "
  344. "programming pipes. Bad things might happen.\n");
  345. }
  346. DRM_INFO("radeon: %d quad pipes, %d Z pipes initialized.\n",
  347. rdev->num_gb_pipes, rdev->num_z_pipes);
  348. }
  349. int r300_ga_reset(struct radeon_device *rdev)
  350. {
  351. uint32_t tmp;
  352. bool reinit_cp;
  353. int i;
  354. reinit_cp = rdev->cp.ready;
  355. rdev->cp.ready = false;
  356. for (i = 0; i < rdev->usec_timeout; i++) {
  357. WREG32(RADEON_CP_CSQ_MODE, 0);
  358. WREG32(RADEON_CP_CSQ_CNTL, 0);
  359. WREG32(RADEON_RBBM_SOFT_RESET, 0x32005);
  360. (void)RREG32(RADEON_RBBM_SOFT_RESET);
  361. udelay(200);
  362. WREG32(RADEON_RBBM_SOFT_RESET, 0);
  363. /* Wait to prevent race in RBBM_STATUS */
  364. mdelay(1);
  365. tmp = RREG32(RADEON_RBBM_STATUS);
  366. if (tmp & ((1 << 20) | (1 << 26))) {
  367. DRM_ERROR("VAP & CP still busy (RBBM_STATUS=0x%08X)", tmp);
  368. /* GA still busy soft reset it */
  369. WREG32(0x429C, 0x200);
  370. WREG32(R300_VAP_PVS_STATE_FLUSH_REG, 0);
  371. WREG32(R300_RE_SCISSORS_TL, 0);
  372. WREG32(R300_RE_SCISSORS_BR, 0);
  373. WREG32(0x24AC, 0);
  374. }
  375. /* Wait to prevent race in RBBM_STATUS */
  376. mdelay(1);
  377. tmp = RREG32(RADEON_RBBM_STATUS);
  378. if (!(tmp & ((1 << 20) | (1 << 26)))) {
  379. break;
  380. }
  381. }
  382. for (i = 0; i < rdev->usec_timeout; i++) {
  383. tmp = RREG32(RADEON_RBBM_STATUS);
  384. if (!(tmp & ((1 << 20) | (1 << 26)))) {
  385. DRM_INFO("GA reset succeed (RBBM_STATUS=0x%08X)\n",
  386. tmp);
  387. if (reinit_cp) {
  388. return r100_cp_init(rdev, rdev->cp.ring_size);
  389. }
  390. return 0;
  391. }
  392. DRM_UDELAY(1);
  393. }
  394. tmp = RREG32(RADEON_RBBM_STATUS);
  395. DRM_ERROR("Failed to reset GA ! (RBBM_STATUS=0x%08X)\n", tmp);
  396. return -1;
  397. }
  398. int r300_gpu_reset(struct radeon_device *rdev)
  399. {
  400. uint32_t status;
  401. /* reset order likely matter */
  402. status = RREG32(RADEON_RBBM_STATUS);
  403. /* reset HDP */
  404. r100_hdp_reset(rdev);
  405. /* reset rb2d */
  406. if (status & ((1 << 17) | (1 << 18) | (1 << 27))) {
  407. r100_rb2d_reset(rdev);
  408. }
  409. /* reset GA */
  410. if (status & ((1 << 20) | (1 << 26))) {
  411. r300_ga_reset(rdev);
  412. }
  413. /* reset CP */
  414. status = RREG32(RADEON_RBBM_STATUS);
  415. if (status & (1 << 16)) {
  416. r100_cp_reset(rdev);
  417. }
  418. /* Check if GPU is idle */
  419. status = RREG32(RADEON_RBBM_STATUS);
  420. if (status & RADEON_RBBM_ACTIVE) {
  421. DRM_ERROR("Failed to reset GPU (RBBM_STATUS=0x%08X)\n", status);
  422. return -1;
  423. }
  424. DRM_INFO("GPU reset succeed (RBBM_STATUS=0x%08X)\n", status);
  425. return 0;
  426. }
  427. /*
  428. * r300,r350,rv350,rv380 VRAM info
  429. */
  430. void r300_mc_init(struct radeon_device *rdev)
  431. {
  432. u64 base;
  433. u32 tmp;
  434. /* DDR for all card after R300 & IGP */
  435. rdev->mc.vram_is_ddr = true;
  436. tmp = RREG32(RADEON_MEM_CNTL);
  437. tmp &= R300_MEM_NUM_CHANNELS_MASK;
  438. switch (tmp) {
  439. case 0: rdev->mc.vram_width = 64; break;
  440. case 1: rdev->mc.vram_width = 128; break;
  441. case 2: rdev->mc.vram_width = 256; break;
  442. default: rdev->mc.vram_width = 128; break;
  443. }
  444. r100_vram_init_sizes(rdev);
  445. base = rdev->mc.aper_base;
  446. if (rdev->flags & RADEON_IS_IGP)
  447. base = (RREG32(RADEON_NB_TOM) & 0xffff) << 16;
  448. radeon_vram_location(rdev, &rdev->mc, base);
  449. if (!(rdev->flags & RADEON_IS_AGP))
  450. radeon_gtt_location(rdev, &rdev->mc);
  451. radeon_update_bandwidth_info(rdev);
  452. }
  453. void rv370_set_pcie_lanes(struct radeon_device *rdev, int lanes)
  454. {
  455. uint32_t link_width_cntl, mask;
  456. if (rdev->flags & RADEON_IS_IGP)
  457. return;
  458. if (!(rdev->flags & RADEON_IS_PCIE))
  459. return;
  460. /* FIXME wait for idle */
  461. switch (lanes) {
  462. case 0:
  463. mask = RADEON_PCIE_LC_LINK_WIDTH_X0;
  464. break;
  465. case 1:
  466. mask = RADEON_PCIE_LC_LINK_WIDTH_X1;
  467. break;
  468. case 2:
  469. mask = RADEON_PCIE_LC_LINK_WIDTH_X2;
  470. break;
  471. case 4:
  472. mask = RADEON_PCIE_LC_LINK_WIDTH_X4;
  473. break;
  474. case 8:
  475. mask = RADEON_PCIE_LC_LINK_WIDTH_X8;
  476. break;
  477. case 12:
  478. mask = RADEON_PCIE_LC_LINK_WIDTH_X12;
  479. break;
  480. case 16:
  481. default:
  482. mask = RADEON_PCIE_LC_LINK_WIDTH_X16;
  483. break;
  484. }
  485. link_width_cntl = RREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  486. if ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) ==
  487. (mask << RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT))
  488. return;
  489. link_width_cntl &= ~(RADEON_PCIE_LC_LINK_WIDTH_MASK |
  490. RADEON_PCIE_LC_RECONFIG_NOW |
  491. RADEON_PCIE_LC_RECONFIG_LATER |
  492. RADEON_PCIE_LC_SHORT_RECONFIG_EN);
  493. link_width_cntl |= mask;
  494. WREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  495. WREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL, (link_width_cntl |
  496. RADEON_PCIE_LC_RECONFIG_NOW));
  497. /* wait for lane set to complete */
  498. link_width_cntl = RREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  499. while (link_width_cntl == 0xffffffff)
  500. link_width_cntl = RREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  501. }
  502. int rv370_get_pcie_lanes(struct radeon_device *rdev)
  503. {
  504. u32 link_width_cntl;
  505. if (rdev->flags & RADEON_IS_IGP)
  506. return 0;
  507. if (!(rdev->flags & RADEON_IS_PCIE))
  508. return 0;
  509. /* FIXME wait for idle */
  510. if (rdev->family < CHIP_R600)
  511. link_width_cntl = RREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  512. else
  513. link_width_cntl = RREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  514. switch ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) >> RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT) {
  515. case RADEON_PCIE_LC_LINK_WIDTH_X0:
  516. return 0;
  517. case RADEON_PCIE_LC_LINK_WIDTH_X1:
  518. return 1;
  519. case RADEON_PCIE_LC_LINK_WIDTH_X2:
  520. return 2;
  521. case RADEON_PCIE_LC_LINK_WIDTH_X4:
  522. return 4;
  523. case RADEON_PCIE_LC_LINK_WIDTH_X8:
  524. return 8;
  525. case RADEON_PCIE_LC_LINK_WIDTH_X16:
  526. default:
  527. return 16;
  528. }
  529. }
  530. #if defined(CONFIG_DEBUG_FS)
  531. static int rv370_debugfs_pcie_gart_info(struct seq_file *m, void *data)
  532. {
  533. struct drm_info_node *node = (struct drm_info_node *) m->private;
  534. struct drm_device *dev = node->minor->dev;
  535. struct radeon_device *rdev = dev->dev_private;
  536. uint32_t tmp;
  537. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  538. seq_printf(m, "PCIE_TX_GART_CNTL 0x%08x\n", tmp);
  539. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_BASE);
  540. seq_printf(m, "PCIE_TX_GART_BASE 0x%08x\n", tmp);
  541. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_START_LO);
  542. seq_printf(m, "PCIE_TX_GART_START_LO 0x%08x\n", tmp);
  543. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_START_HI);
  544. seq_printf(m, "PCIE_TX_GART_START_HI 0x%08x\n", tmp);
  545. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_END_LO);
  546. seq_printf(m, "PCIE_TX_GART_END_LO 0x%08x\n", tmp);
  547. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_END_HI);
  548. seq_printf(m, "PCIE_TX_GART_END_HI 0x%08x\n", tmp);
  549. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_ERROR);
  550. seq_printf(m, "PCIE_TX_GART_ERROR 0x%08x\n", tmp);
  551. return 0;
  552. }
  553. static struct drm_info_list rv370_pcie_gart_info_list[] = {
  554. {"rv370_pcie_gart_info", rv370_debugfs_pcie_gart_info, 0, NULL},
  555. };
  556. #endif
  557. static int rv370_debugfs_pcie_gart_info_init(struct radeon_device *rdev)
  558. {
  559. #if defined(CONFIG_DEBUG_FS)
  560. return radeon_debugfs_add_files(rdev, rv370_pcie_gart_info_list, 1);
  561. #else
  562. return 0;
  563. #endif
  564. }
  565. static int r300_packet0_check(struct radeon_cs_parser *p,
  566. struct radeon_cs_packet *pkt,
  567. unsigned idx, unsigned reg)
  568. {
  569. struct radeon_cs_reloc *reloc;
  570. struct r100_cs_track *track;
  571. volatile uint32_t *ib;
  572. uint32_t tmp, tile_flags = 0;
  573. unsigned i;
  574. int r;
  575. u32 idx_value;
  576. ib = p->ib->ptr;
  577. track = (struct r100_cs_track *)p->track;
  578. idx_value = radeon_get_ib_value(p, idx);
  579. switch(reg) {
  580. case AVIVO_D1MODE_VLINE_START_END:
  581. case RADEON_CRTC_GUI_TRIG_VLINE:
  582. r = r100_cs_packet_parse_vline(p);
  583. if (r) {
  584. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  585. idx, reg);
  586. r100_cs_dump_packet(p, pkt);
  587. return r;
  588. }
  589. break;
  590. case RADEON_DST_PITCH_OFFSET:
  591. case RADEON_SRC_PITCH_OFFSET:
  592. r = r100_reloc_pitch_offset(p, pkt, idx, reg);
  593. if (r)
  594. return r;
  595. break;
  596. case R300_RB3D_COLOROFFSET0:
  597. case R300_RB3D_COLOROFFSET1:
  598. case R300_RB3D_COLOROFFSET2:
  599. case R300_RB3D_COLOROFFSET3:
  600. i = (reg - R300_RB3D_COLOROFFSET0) >> 2;
  601. r = r100_cs_packet_next_reloc(p, &reloc);
  602. if (r) {
  603. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  604. idx, reg);
  605. r100_cs_dump_packet(p, pkt);
  606. return r;
  607. }
  608. track->cb[i].robj = reloc->robj;
  609. track->cb[i].offset = idx_value;
  610. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  611. break;
  612. case R300_ZB_DEPTHOFFSET:
  613. r = r100_cs_packet_next_reloc(p, &reloc);
  614. if (r) {
  615. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  616. idx, reg);
  617. r100_cs_dump_packet(p, pkt);
  618. return r;
  619. }
  620. track->zb.robj = reloc->robj;
  621. track->zb.offset = idx_value;
  622. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  623. break;
  624. case R300_TX_OFFSET_0:
  625. case R300_TX_OFFSET_0+4:
  626. case R300_TX_OFFSET_0+8:
  627. case R300_TX_OFFSET_0+12:
  628. case R300_TX_OFFSET_0+16:
  629. case R300_TX_OFFSET_0+20:
  630. case R300_TX_OFFSET_0+24:
  631. case R300_TX_OFFSET_0+28:
  632. case R300_TX_OFFSET_0+32:
  633. case R300_TX_OFFSET_0+36:
  634. case R300_TX_OFFSET_0+40:
  635. case R300_TX_OFFSET_0+44:
  636. case R300_TX_OFFSET_0+48:
  637. case R300_TX_OFFSET_0+52:
  638. case R300_TX_OFFSET_0+56:
  639. case R300_TX_OFFSET_0+60:
  640. i = (reg - R300_TX_OFFSET_0) >> 2;
  641. r = r100_cs_packet_next_reloc(p, &reloc);
  642. if (r) {
  643. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  644. idx, reg);
  645. r100_cs_dump_packet(p, pkt);
  646. return r;
  647. }
  648. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  649. tile_flags |= R300_TXO_MACRO_TILE;
  650. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  651. tile_flags |= R300_TXO_MICRO_TILE;
  652. else if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO_SQUARE)
  653. tile_flags |= R300_TXO_MICRO_TILE_SQUARE;
  654. tmp = idx_value + ((u32)reloc->lobj.gpu_offset);
  655. tmp |= tile_flags;
  656. ib[idx] = tmp;
  657. track->textures[i].robj = reloc->robj;
  658. break;
  659. /* Tracked registers */
  660. case 0x2084:
  661. /* VAP_VF_CNTL */
  662. track->vap_vf_cntl = idx_value;
  663. break;
  664. case 0x20B4:
  665. /* VAP_VTX_SIZE */
  666. track->vtx_size = idx_value & 0x7F;
  667. break;
  668. case 0x2134:
  669. /* VAP_VF_MAX_VTX_INDX */
  670. track->max_indx = idx_value & 0x00FFFFFFUL;
  671. break;
  672. case 0x43E4:
  673. /* SC_SCISSOR1 */
  674. track->maxy = ((idx_value >> 13) & 0x1FFF) + 1;
  675. if (p->rdev->family < CHIP_RV515) {
  676. track->maxy -= 1440;
  677. }
  678. break;
  679. case 0x4E00:
  680. /* RB3D_CCTL */
  681. track->num_cb = ((idx_value >> 5) & 0x3) + 1;
  682. break;
  683. case 0x4E38:
  684. case 0x4E3C:
  685. case 0x4E40:
  686. case 0x4E44:
  687. /* RB3D_COLORPITCH0 */
  688. /* RB3D_COLORPITCH1 */
  689. /* RB3D_COLORPITCH2 */
  690. /* RB3D_COLORPITCH3 */
  691. r = r100_cs_packet_next_reloc(p, &reloc);
  692. if (r) {
  693. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  694. idx, reg);
  695. r100_cs_dump_packet(p, pkt);
  696. return r;
  697. }
  698. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  699. tile_flags |= R300_COLOR_TILE_ENABLE;
  700. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  701. tile_flags |= R300_COLOR_MICROTILE_ENABLE;
  702. else if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO_SQUARE)
  703. tile_flags |= R300_COLOR_MICROTILE_SQUARE_ENABLE;
  704. tmp = idx_value & ~(0x7 << 16);
  705. tmp |= tile_flags;
  706. ib[idx] = tmp;
  707. i = (reg - 0x4E38) >> 2;
  708. track->cb[i].pitch = idx_value & 0x3FFE;
  709. switch (((idx_value >> 21) & 0xF)) {
  710. case 9:
  711. case 11:
  712. case 12:
  713. track->cb[i].cpp = 1;
  714. break;
  715. case 3:
  716. case 4:
  717. case 13:
  718. case 15:
  719. track->cb[i].cpp = 2;
  720. break;
  721. case 6:
  722. track->cb[i].cpp = 4;
  723. break;
  724. case 10:
  725. track->cb[i].cpp = 8;
  726. break;
  727. case 7:
  728. track->cb[i].cpp = 16;
  729. break;
  730. default:
  731. DRM_ERROR("Invalid color buffer format (%d) !\n",
  732. ((idx_value >> 21) & 0xF));
  733. return -EINVAL;
  734. }
  735. break;
  736. case 0x4F00:
  737. /* ZB_CNTL */
  738. if (idx_value & 2) {
  739. track->z_enabled = true;
  740. } else {
  741. track->z_enabled = false;
  742. }
  743. break;
  744. case 0x4F10:
  745. /* ZB_FORMAT */
  746. switch ((idx_value & 0xF)) {
  747. case 0:
  748. case 1:
  749. track->zb.cpp = 2;
  750. break;
  751. case 2:
  752. track->zb.cpp = 4;
  753. break;
  754. default:
  755. DRM_ERROR("Invalid z buffer format (%d) !\n",
  756. (idx_value & 0xF));
  757. return -EINVAL;
  758. }
  759. break;
  760. case 0x4F24:
  761. /* ZB_DEPTHPITCH */
  762. r = r100_cs_packet_next_reloc(p, &reloc);
  763. if (r) {
  764. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  765. idx, reg);
  766. r100_cs_dump_packet(p, pkt);
  767. return r;
  768. }
  769. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  770. tile_flags |= R300_DEPTHMACROTILE_ENABLE;
  771. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  772. tile_flags |= R300_DEPTHMICROTILE_TILED;
  773. else if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO_SQUARE)
  774. tile_flags |= R300_DEPTHMICROTILE_TILED_SQUARE;
  775. tmp = idx_value & ~(0x7 << 16);
  776. tmp |= tile_flags;
  777. ib[idx] = tmp;
  778. track->zb.pitch = idx_value & 0x3FFC;
  779. break;
  780. case 0x4104:
  781. for (i = 0; i < 16; i++) {
  782. bool enabled;
  783. enabled = !!(idx_value & (1 << i));
  784. track->textures[i].enabled = enabled;
  785. }
  786. break;
  787. case 0x44C0:
  788. case 0x44C4:
  789. case 0x44C8:
  790. case 0x44CC:
  791. case 0x44D0:
  792. case 0x44D4:
  793. case 0x44D8:
  794. case 0x44DC:
  795. case 0x44E0:
  796. case 0x44E4:
  797. case 0x44E8:
  798. case 0x44EC:
  799. case 0x44F0:
  800. case 0x44F4:
  801. case 0x44F8:
  802. case 0x44FC:
  803. /* TX_FORMAT1_[0-15] */
  804. i = (reg - 0x44C0) >> 2;
  805. tmp = (idx_value >> 25) & 0x3;
  806. track->textures[i].tex_coord_type = tmp;
  807. switch ((idx_value & 0x1F)) {
  808. case R300_TX_FORMAT_X8:
  809. case R300_TX_FORMAT_Y4X4:
  810. case R300_TX_FORMAT_Z3Y3X2:
  811. track->textures[i].cpp = 1;
  812. break;
  813. case R300_TX_FORMAT_X16:
  814. case R300_TX_FORMAT_Y8X8:
  815. case R300_TX_FORMAT_Z5Y6X5:
  816. case R300_TX_FORMAT_Z6Y5X5:
  817. case R300_TX_FORMAT_W4Z4Y4X4:
  818. case R300_TX_FORMAT_W1Z5Y5X5:
  819. case R300_TX_FORMAT_D3DMFT_CxV8U8:
  820. case R300_TX_FORMAT_B8G8_B8G8:
  821. case R300_TX_FORMAT_G8R8_G8B8:
  822. track->textures[i].cpp = 2;
  823. break;
  824. case R300_TX_FORMAT_Y16X16:
  825. case R300_TX_FORMAT_Z11Y11X10:
  826. case R300_TX_FORMAT_Z10Y11X11:
  827. case R300_TX_FORMAT_W8Z8Y8X8:
  828. case R300_TX_FORMAT_W2Z10Y10X10:
  829. case 0x17:
  830. case R300_TX_FORMAT_FL_I32:
  831. case 0x1e:
  832. track->textures[i].cpp = 4;
  833. break;
  834. case R300_TX_FORMAT_W16Z16Y16X16:
  835. case R300_TX_FORMAT_FL_R16G16B16A16:
  836. case R300_TX_FORMAT_FL_I32A32:
  837. track->textures[i].cpp = 8;
  838. break;
  839. case R300_TX_FORMAT_FL_R32G32B32A32:
  840. track->textures[i].cpp = 16;
  841. break;
  842. case R300_TX_FORMAT_DXT1:
  843. track->textures[i].cpp = 1;
  844. track->textures[i].compress_format = R100_TRACK_COMP_DXT1;
  845. break;
  846. case R300_TX_FORMAT_ATI2N:
  847. if (p->rdev->family < CHIP_R420) {
  848. DRM_ERROR("Invalid texture format %u\n",
  849. (idx_value & 0x1F));
  850. return -EINVAL;
  851. }
  852. /* The same rules apply as for DXT3/5. */
  853. /* Pass through. */
  854. case R300_TX_FORMAT_DXT3:
  855. case R300_TX_FORMAT_DXT5:
  856. track->textures[i].cpp = 1;
  857. track->textures[i].compress_format = R100_TRACK_COMP_DXT35;
  858. break;
  859. default:
  860. DRM_ERROR("Invalid texture format %u\n",
  861. (idx_value & 0x1F));
  862. return -EINVAL;
  863. break;
  864. }
  865. break;
  866. case 0x4400:
  867. case 0x4404:
  868. case 0x4408:
  869. case 0x440C:
  870. case 0x4410:
  871. case 0x4414:
  872. case 0x4418:
  873. case 0x441C:
  874. case 0x4420:
  875. case 0x4424:
  876. case 0x4428:
  877. case 0x442C:
  878. case 0x4430:
  879. case 0x4434:
  880. case 0x4438:
  881. case 0x443C:
  882. /* TX_FILTER0_[0-15] */
  883. i = (reg - 0x4400) >> 2;
  884. tmp = idx_value & 0x7;
  885. if (tmp == 2 || tmp == 4 || tmp == 6) {
  886. track->textures[i].roundup_w = false;
  887. }
  888. tmp = (idx_value >> 3) & 0x7;
  889. if (tmp == 2 || tmp == 4 || tmp == 6) {
  890. track->textures[i].roundup_h = false;
  891. }
  892. break;
  893. case 0x4500:
  894. case 0x4504:
  895. case 0x4508:
  896. case 0x450C:
  897. case 0x4510:
  898. case 0x4514:
  899. case 0x4518:
  900. case 0x451C:
  901. case 0x4520:
  902. case 0x4524:
  903. case 0x4528:
  904. case 0x452C:
  905. case 0x4530:
  906. case 0x4534:
  907. case 0x4538:
  908. case 0x453C:
  909. /* TX_FORMAT2_[0-15] */
  910. i = (reg - 0x4500) >> 2;
  911. tmp = idx_value & 0x3FFF;
  912. track->textures[i].pitch = tmp + 1;
  913. if (p->rdev->family >= CHIP_RV515) {
  914. tmp = ((idx_value >> 15) & 1) << 11;
  915. track->textures[i].width_11 = tmp;
  916. tmp = ((idx_value >> 16) & 1) << 11;
  917. track->textures[i].height_11 = tmp;
  918. /* ATI1N */
  919. if (idx_value & (1 << 14)) {
  920. /* The same rules apply as for DXT1. */
  921. track->textures[i].compress_format =
  922. R100_TRACK_COMP_DXT1;
  923. }
  924. } else if (idx_value & (1 << 14)) {
  925. DRM_ERROR("Forbidden bit TXFORMAT_MSB\n");
  926. return -EINVAL;
  927. }
  928. break;
  929. case 0x4480:
  930. case 0x4484:
  931. case 0x4488:
  932. case 0x448C:
  933. case 0x4490:
  934. case 0x4494:
  935. case 0x4498:
  936. case 0x449C:
  937. case 0x44A0:
  938. case 0x44A4:
  939. case 0x44A8:
  940. case 0x44AC:
  941. case 0x44B0:
  942. case 0x44B4:
  943. case 0x44B8:
  944. case 0x44BC:
  945. /* TX_FORMAT0_[0-15] */
  946. i = (reg - 0x4480) >> 2;
  947. tmp = idx_value & 0x7FF;
  948. track->textures[i].width = tmp + 1;
  949. tmp = (idx_value >> 11) & 0x7FF;
  950. track->textures[i].height = tmp + 1;
  951. tmp = (idx_value >> 26) & 0xF;
  952. track->textures[i].num_levels = tmp;
  953. tmp = idx_value & (1 << 31);
  954. track->textures[i].use_pitch = !!tmp;
  955. tmp = (idx_value >> 22) & 0xF;
  956. track->textures[i].txdepth = tmp;
  957. break;
  958. case R300_ZB_ZPASS_ADDR:
  959. r = r100_cs_packet_next_reloc(p, &reloc);
  960. if (r) {
  961. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  962. idx, reg);
  963. r100_cs_dump_packet(p, pkt);
  964. return r;
  965. }
  966. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  967. break;
  968. case 0x4e0c:
  969. /* RB3D_COLOR_CHANNEL_MASK */
  970. track->color_channel_mask = idx_value;
  971. break;
  972. case 0x4d1c:
  973. /* ZB_BW_CNTL */
  974. track->fastfill = !!(idx_value & (1 << 2));
  975. break;
  976. case 0x4e04:
  977. /* RB3D_BLENDCNTL */
  978. track->blend_read_enable = !!(idx_value & (1 << 2));
  979. break;
  980. case 0x4be8:
  981. /* valid register only on RV530 */
  982. if (p->rdev->family == CHIP_RV530)
  983. break;
  984. /* fallthrough do not move */
  985. default:
  986. printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n",
  987. reg, idx);
  988. return -EINVAL;
  989. }
  990. return 0;
  991. }
  992. static int r300_packet3_check(struct radeon_cs_parser *p,
  993. struct radeon_cs_packet *pkt)
  994. {
  995. struct radeon_cs_reloc *reloc;
  996. struct r100_cs_track *track;
  997. volatile uint32_t *ib;
  998. unsigned idx;
  999. int r;
  1000. ib = p->ib->ptr;
  1001. idx = pkt->idx + 1;
  1002. track = (struct r100_cs_track *)p->track;
  1003. switch(pkt->opcode) {
  1004. case PACKET3_3D_LOAD_VBPNTR:
  1005. r = r100_packet3_load_vbpntr(p, pkt, idx);
  1006. if (r)
  1007. return r;
  1008. break;
  1009. case PACKET3_INDX_BUFFER:
  1010. r = r100_cs_packet_next_reloc(p, &reloc);
  1011. if (r) {
  1012. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  1013. r100_cs_dump_packet(p, pkt);
  1014. return r;
  1015. }
  1016. ib[idx+1] = radeon_get_ib_value(p, idx + 1) + ((u32)reloc->lobj.gpu_offset);
  1017. r = r100_cs_track_check_pkt3_indx_buffer(p, pkt, reloc->robj);
  1018. if (r) {
  1019. return r;
  1020. }
  1021. break;
  1022. /* Draw packet */
  1023. case PACKET3_3D_DRAW_IMMD:
  1024. /* Number of dwords is vtx_size * (num_vertices - 1)
  1025. * PRIM_WALK must be equal to 3 vertex data in embedded
  1026. * in cmd stream */
  1027. if (((radeon_get_ib_value(p, idx + 1) >> 4) & 0x3) != 3) {
  1028. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1029. return -EINVAL;
  1030. }
  1031. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1032. track->immd_dwords = pkt->count - 1;
  1033. r = r100_cs_track_check(p->rdev, track);
  1034. if (r) {
  1035. return r;
  1036. }
  1037. break;
  1038. case PACKET3_3D_DRAW_IMMD_2:
  1039. /* Number of dwords is vtx_size * (num_vertices - 1)
  1040. * PRIM_WALK must be equal to 3 vertex data in embedded
  1041. * in cmd stream */
  1042. if (((radeon_get_ib_value(p, idx) >> 4) & 0x3) != 3) {
  1043. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1044. return -EINVAL;
  1045. }
  1046. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1047. track->immd_dwords = pkt->count;
  1048. r = r100_cs_track_check(p->rdev, track);
  1049. if (r) {
  1050. return r;
  1051. }
  1052. break;
  1053. case PACKET3_3D_DRAW_VBUF:
  1054. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1055. r = r100_cs_track_check(p->rdev, track);
  1056. if (r) {
  1057. return r;
  1058. }
  1059. break;
  1060. case PACKET3_3D_DRAW_VBUF_2:
  1061. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1062. r = r100_cs_track_check(p->rdev, track);
  1063. if (r) {
  1064. return r;
  1065. }
  1066. break;
  1067. case PACKET3_3D_DRAW_INDX:
  1068. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1069. r = r100_cs_track_check(p->rdev, track);
  1070. if (r) {
  1071. return r;
  1072. }
  1073. break;
  1074. case PACKET3_3D_DRAW_INDX_2:
  1075. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1076. r = r100_cs_track_check(p->rdev, track);
  1077. if (r) {
  1078. return r;
  1079. }
  1080. break;
  1081. case PACKET3_NOP:
  1082. break;
  1083. default:
  1084. DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
  1085. return -EINVAL;
  1086. }
  1087. return 0;
  1088. }
  1089. int r300_cs_parse(struct radeon_cs_parser *p)
  1090. {
  1091. struct radeon_cs_packet pkt;
  1092. struct r100_cs_track *track;
  1093. int r;
  1094. track = kzalloc(sizeof(*track), GFP_KERNEL);
  1095. r100_cs_track_clear(p->rdev, track);
  1096. p->track = track;
  1097. do {
  1098. r = r100_cs_packet_parse(p, &pkt, p->idx);
  1099. if (r) {
  1100. return r;
  1101. }
  1102. p->idx += pkt.count + 2;
  1103. switch (pkt.type) {
  1104. case PACKET_TYPE0:
  1105. r = r100_cs_parse_packet0(p, &pkt,
  1106. p->rdev->config.r300.reg_safe_bm,
  1107. p->rdev->config.r300.reg_safe_bm_size,
  1108. &r300_packet0_check);
  1109. break;
  1110. case PACKET_TYPE2:
  1111. break;
  1112. case PACKET_TYPE3:
  1113. r = r300_packet3_check(p, &pkt);
  1114. break;
  1115. default:
  1116. DRM_ERROR("Unknown packet type %d !\n", pkt.type);
  1117. return -EINVAL;
  1118. }
  1119. if (r) {
  1120. return r;
  1121. }
  1122. } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
  1123. return 0;
  1124. }
  1125. void r300_set_reg_safe(struct radeon_device *rdev)
  1126. {
  1127. rdev->config.r300.reg_safe_bm = r300_reg_safe_bm;
  1128. rdev->config.r300.reg_safe_bm_size = ARRAY_SIZE(r300_reg_safe_bm);
  1129. }
  1130. void r300_mc_program(struct radeon_device *rdev)
  1131. {
  1132. struct r100_mc_save save;
  1133. int r;
  1134. r = r100_debugfs_mc_info_init(rdev);
  1135. if (r) {
  1136. dev_err(rdev->dev, "Failed to create r100_mc debugfs file.\n");
  1137. }
  1138. /* Stops all mc clients */
  1139. r100_mc_stop(rdev, &save);
  1140. if (rdev->flags & RADEON_IS_AGP) {
  1141. WREG32(R_00014C_MC_AGP_LOCATION,
  1142. S_00014C_MC_AGP_START(rdev->mc.gtt_start >> 16) |
  1143. S_00014C_MC_AGP_TOP(rdev->mc.gtt_end >> 16));
  1144. WREG32(R_000170_AGP_BASE, lower_32_bits(rdev->mc.agp_base));
  1145. WREG32(R_00015C_AGP_BASE_2,
  1146. upper_32_bits(rdev->mc.agp_base) & 0xff);
  1147. } else {
  1148. WREG32(R_00014C_MC_AGP_LOCATION, 0x0FFFFFFF);
  1149. WREG32(R_000170_AGP_BASE, 0);
  1150. WREG32(R_00015C_AGP_BASE_2, 0);
  1151. }
  1152. /* Wait for mc idle */
  1153. if (r300_mc_wait_for_idle(rdev))
  1154. DRM_INFO("Failed to wait MC idle before programming MC.\n");
  1155. /* Program MC, should be a 32bits limited address space */
  1156. WREG32(R_000148_MC_FB_LOCATION,
  1157. S_000148_MC_FB_START(rdev->mc.vram_start >> 16) |
  1158. S_000148_MC_FB_TOP(rdev->mc.vram_end >> 16));
  1159. r100_mc_resume(rdev, &save);
  1160. }
  1161. void r300_clock_startup(struct radeon_device *rdev)
  1162. {
  1163. u32 tmp;
  1164. if (radeon_dynclks != -1 && radeon_dynclks)
  1165. radeon_legacy_set_clock_gating(rdev, 1);
  1166. /* We need to force on some of the block */
  1167. tmp = RREG32_PLL(R_00000D_SCLK_CNTL);
  1168. tmp |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1);
  1169. if ((rdev->family == CHIP_RV350) || (rdev->family == CHIP_RV380))
  1170. tmp |= S_00000D_FORCE_VAP(1);
  1171. WREG32_PLL(R_00000D_SCLK_CNTL, tmp);
  1172. }
  1173. static int r300_startup(struct radeon_device *rdev)
  1174. {
  1175. int r;
  1176. /* set common regs */
  1177. r100_set_common_regs(rdev);
  1178. /* program mc */
  1179. r300_mc_program(rdev);
  1180. /* Resume clock */
  1181. r300_clock_startup(rdev);
  1182. /* Initialize GPU configuration (# pipes, ...) */
  1183. r300_gpu_init(rdev);
  1184. /* Initialize GART (initialize after TTM so we can allocate
  1185. * memory through TTM but finalize after TTM) */
  1186. if (rdev->flags & RADEON_IS_PCIE) {
  1187. r = rv370_pcie_gart_enable(rdev);
  1188. if (r)
  1189. return r;
  1190. }
  1191. if (rdev->family == CHIP_R300 ||
  1192. rdev->family == CHIP_R350 ||
  1193. rdev->family == CHIP_RV350)
  1194. r100_enable_bm(rdev);
  1195. if (rdev->flags & RADEON_IS_PCI) {
  1196. r = r100_pci_gart_enable(rdev);
  1197. if (r)
  1198. return r;
  1199. }
  1200. /* Enable IRQ */
  1201. r100_irq_set(rdev);
  1202. rdev->config.r300.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
  1203. /* 1M ring buffer */
  1204. r = r100_cp_init(rdev, 1024 * 1024);
  1205. if (r) {
  1206. dev_err(rdev->dev, "failled initializing CP (%d).\n", r);
  1207. return r;
  1208. }
  1209. r = r100_wb_init(rdev);
  1210. if (r)
  1211. dev_err(rdev->dev, "failled initializing WB (%d).\n", r);
  1212. r = r100_ib_init(rdev);
  1213. if (r) {
  1214. dev_err(rdev->dev, "failled initializing IB (%d).\n", r);
  1215. return r;
  1216. }
  1217. return 0;
  1218. }
  1219. int r300_resume(struct radeon_device *rdev)
  1220. {
  1221. /* Make sur GART are not working */
  1222. if (rdev->flags & RADEON_IS_PCIE)
  1223. rv370_pcie_gart_disable(rdev);
  1224. if (rdev->flags & RADEON_IS_PCI)
  1225. r100_pci_gart_disable(rdev);
  1226. /* Resume clock before doing reset */
  1227. r300_clock_startup(rdev);
  1228. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  1229. if (radeon_gpu_reset(rdev)) {
  1230. dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  1231. RREG32(R_000E40_RBBM_STATUS),
  1232. RREG32(R_0007C0_CP_STAT));
  1233. }
  1234. /* post */
  1235. radeon_combios_asic_init(rdev->ddev);
  1236. /* Resume clock after posting */
  1237. r300_clock_startup(rdev);
  1238. /* Initialize surface registers */
  1239. radeon_surface_init(rdev);
  1240. return r300_startup(rdev);
  1241. }
  1242. int r300_suspend(struct radeon_device *rdev)
  1243. {
  1244. r100_cp_disable(rdev);
  1245. r100_wb_disable(rdev);
  1246. r100_irq_disable(rdev);
  1247. if (rdev->flags & RADEON_IS_PCIE)
  1248. rv370_pcie_gart_disable(rdev);
  1249. if (rdev->flags & RADEON_IS_PCI)
  1250. r100_pci_gart_disable(rdev);
  1251. return 0;
  1252. }
  1253. void r300_fini(struct radeon_device *rdev)
  1254. {
  1255. radeon_pm_fini(rdev);
  1256. r100_cp_fini(rdev);
  1257. r100_wb_fini(rdev);
  1258. r100_ib_fini(rdev);
  1259. radeon_gem_fini(rdev);
  1260. if (rdev->flags & RADEON_IS_PCIE)
  1261. rv370_pcie_gart_fini(rdev);
  1262. if (rdev->flags & RADEON_IS_PCI)
  1263. r100_pci_gart_fini(rdev);
  1264. radeon_agp_fini(rdev);
  1265. radeon_irq_kms_fini(rdev);
  1266. radeon_fence_driver_fini(rdev);
  1267. radeon_bo_fini(rdev);
  1268. radeon_atombios_fini(rdev);
  1269. kfree(rdev->bios);
  1270. rdev->bios = NULL;
  1271. }
  1272. int r300_init(struct radeon_device *rdev)
  1273. {
  1274. int r;
  1275. /* Disable VGA */
  1276. r100_vga_render_disable(rdev);
  1277. /* Initialize scratch registers */
  1278. radeon_scratch_init(rdev);
  1279. /* Initialize surface registers */
  1280. radeon_surface_init(rdev);
  1281. /* TODO: disable VGA need to use VGA request */
  1282. /* BIOS*/
  1283. if (!radeon_get_bios(rdev)) {
  1284. if (ASIC_IS_AVIVO(rdev))
  1285. return -EINVAL;
  1286. }
  1287. if (rdev->is_atom_bios) {
  1288. dev_err(rdev->dev, "Expecting combios for RS400/RS480 GPU\n");
  1289. return -EINVAL;
  1290. } else {
  1291. r = radeon_combios_init(rdev);
  1292. if (r)
  1293. return r;
  1294. }
  1295. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  1296. if (radeon_gpu_reset(rdev)) {
  1297. dev_warn(rdev->dev,
  1298. "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  1299. RREG32(R_000E40_RBBM_STATUS),
  1300. RREG32(R_0007C0_CP_STAT));
  1301. }
  1302. /* check if cards are posted or not */
  1303. if (radeon_boot_test_post_card(rdev) == false)
  1304. return -EINVAL;
  1305. /* Set asic errata */
  1306. r300_errata(rdev);
  1307. /* Initialize clocks */
  1308. radeon_get_clock_info(rdev->ddev);
  1309. /* Initialize power management */
  1310. radeon_pm_init(rdev);
  1311. /* initialize AGP */
  1312. if (rdev->flags & RADEON_IS_AGP) {
  1313. r = radeon_agp_init(rdev);
  1314. if (r) {
  1315. radeon_agp_disable(rdev);
  1316. }
  1317. }
  1318. /* initialize memory controller */
  1319. r300_mc_init(rdev);
  1320. /* Fence driver */
  1321. r = radeon_fence_driver_init(rdev);
  1322. if (r)
  1323. return r;
  1324. r = radeon_irq_kms_init(rdev);
  1325. if (r)
  1326. return r;
  1327. /* Memory manager */
  1328. r = radeon_bo_init(rdev);
  1329. if (r)
  1330. return r;
  1331. if (rdev->flags & RADEON_IS_PCIE) {
  1332. r = rv370_pcie_gart_init(rdev);
  1333. if (r)
  1334. return r;
  1335. }
  1336. if (rdev->flags & RADEON_IS_PCI) {
  1337. r = r100_pci_gart_init(rdev);
  1338. if (r)
  1339. return r;
  1340. }
  1341. r300_set_reg_safe(rdev);
  1342. rdev->accel_working = true;
  1343. r = r300_startup(rdev);
  1344. if (r) {
  1345. /* Somethings want wront with the accel init stop accel */
  1346. dev_err(rdev->dev, "Disabling GPU acceleration\n");
  1347. r100_cp_fini(rdev);
  1348. r100_wb_fini(rdev);
  1349. r100_ib_fini(rdev);
  1350. radeon_irq_kms_fini(rdev);
  1351. if (rdev->flags & RADEON_IS_PCIE)
  1352. rv370_pcie_gart_fini(rdev);
  1353. if (rdev->flags & RADEON_IS_PCI)
  1354. r100_pci_gart_fini(rdev);
  1355. radeon_agp_fini(rdev);
  1356. rdev->accel_working = false;
  1357. }
  1358. return 0;
  1359. }