sdrc.h 6.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211
  1. #ifndef __ARCH_ARM_MACH_OMAP2_SDRC_H
  2. #define __ARCH_ARM_MACH_OMAP2_SDRC_H
  3. /*
  4. * OMAP2/3 SDRC/SMS macros and prototypes
  5. *
  6. * Copyright (C) 2007-2008, 2012 Texas Instruments, Inc.
  7. * Copyright (C) 2007-2008 Nokia Corporation
  8. *
  9. * Paul Walmsley
  10. * Tony Lindgren
  11. * Richard Woodruff
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License version 2 as
  15. * published by the Free Software Foundation.
  16. */
  17. #undef DEBUG
  18. #ifndef __ASSEMBLER__
  19. #include <linux/io.h>
  20. extern void __iomem *omap2_sdrc_base;
  21. extern void __iomem *omap2_sms_base;
  22. #define OMAP_SDRC_REGADDR(reg) (omap2_sdrc_base + (reg))
  23. #define OMAP_SMS_REGADDR(reg) (omap2_sms_base + (reg))
  24. /* SDRC global register get/set */
  25. static inline void sdrc_write_reg(u32 val, u16 reg)
  26. {
  27. __raw_writel(val, OMAP_SDRC_REGADDR(reg));
  28. }
  29. static inline u32 sdrc_read_reg(u16 reg)
  30. {
  31. return __raw_readl(OMAP_SDRC_REGADDR(reg));
  32. }
  33. /* SMS global register get/set */
  34. static inline void sms_write_reg(u32 val, u16 reg)
  35. {
  36. __raw_writel(val, OMAP_SMS_REGADDR(reg));
  37. }
  38. static inline u32 sms_read_reg(u16 reg)
  39. {
  40. return __raw_readl(OMAP_SMS_REGADDR(reg));
  41. }
  42. /**
  43. * struct omap_sdrc_params - SDRC parameters for a given SDRC clock rate
  44. * @rate: SDRC clock rate (in Hz)
  45. * @actim_ctrla: Value to program to SDRC_ACTIM_CTRLA for this rate
  46. * @actim_ctrlb: Value to program to SDRC_ACTIM_CTRLB for this rate
  47. * @rfr_ctrl: Value to program to SDRC_RFR_CTRL for this rate
  48. * @mr: Value to program to SDRC_MR for this rate
  49. *
  50. * This structure holds a pre-computed set of register values for the
  51. * SDRC for a given SDRC clock rate and SDRAM chip. These are
  52. * intended to be pre-computed and specified in an array in the board-*.c
  53. * files. The structure is keyed off the 'rate' field.
  54. */
  55. struct omap_sdrc_params {
  56. unsigned long rate;
  57. u32 actim_ctrla;
  58. u32 actim_ctrlb;
  59. u32 rfr_ctrl;
  60. u32 mr;
  61. };
  62. #ifdef CONFIG_SOC_HAS_OMAP2_SDRC
  63. void omap2_sdrc_init(struct omap_sdrc_params *sdrc_cs0,
  64. struct omap_sdrc_params *sdrc_cs1);
  65. #else
  66. static inline void __init omap2_sdrc_init(struct omap_sdrc_params *sdrc_cs0,
  67. struct omap_sdrc_params *sdrc_cs1) {};
  68. #endif
  69. int omap2_sdrc_get_params(unsigned long r,
  70. struct omap_sdrc_params **sdrc_cs0,
  71. struct omap_sdrc_params **sdrc_cs1);
  72. void omap2_sms_save_context(void);
  73. void omap2_sms_restore_context(void);
  74. struct memory_timings {
  75. u32 m_type; /* ddr = 1, sdr = 0 */
  76. u32 dll_mode; /* use lock mode = 1, unlock mode = 0 */
  77. u32 slow_dll_ctrl; /* unlock mode, dll value for slow speed */
  78. u32 fast_dll_ctrl; /* unlock mode, dll value for fast speed */
  79. u32 base_cs; /* base chip select to use for calculations */
  80. };
  81. extern void omap2xxx_sdrc_init_params(u32 force_lock_to_unlock_mode);
  82. struct omap_sdrc_params *rx51_get_sdram_timings(void);
  83. u32 omap2xxx_sdrc_dll_is_unlocked(void);
  84. u32 omap2xxx_sdrc_reprogram(u32 level, u32 force);
  85. #else
  86. #define OMAP242X_SDRC_REGADDR(reg) \
  87. OMAP2_L3_IO_ADDRESS(OMAP2420_SDRC_BASE + (reg))
  88. #define OMAP243X_SDRC_REGADDR(reg) \
  89. OMAP2_L3_IO_ADDRESS(OMAP243X_SDRC_BASE + (reg))
  90. #define OMAP34XX_SDRC_REGADDR(reg) \
  91. OMAP2_L3_IO_ADDRESS(OMAP343X_SDRC_BASE + (reg))
  92. #endif /* __ASSEMBLER__ */
  93. /* Minimum frequency that the SDRC DLL can lock at */
  94. #define MIN_SDRC_DLL_LOCK_FREQ 83000000
  95. /* Scale factor for fixed-point arith in omap3_core_dpll_m2_set_rate() */
  96. #define SDRC_MPURATE_SCALE 8
  97. /* 2^SDRC_MPURATE_BASE_SHIFT: MPU MHz that SDRC_MPURATE_LOOPS is defined for */
  98. #define SDRC_MPURATE_BASE_SHIFT 9
  99. /*
  100. * SDRC_MPURATE_LOOPS: Number of MPU loops to execute at
  101. * 2^MPURATE_BASE_SHIFT MHz for SDRC to stabilize
  102. */
  103. #define SDRC_MPURATE_LOOPS 96
  104. /* SDRC register offsets - read/write with sdrc_{read,write}_reg() */
  105. #define SDRC_SYSCONFIG 0x010
  106. #define SDRC_CS_CFG 0x040
  107. #define SDRC_SHARING 0x044
  108. #define SDRC_ERR_TYPE 0x04C
  109. #define SDRC_DLLA_CTRL 0x060
  110. #define SDRC_DLLA_STATUS 0x064
  111. #define SDRC_DLLB_CTRL 0x068
  112. #define SDRC_DLLB_STATUS 0x06C
  113. #define SDRC_POWER 0x070
  114. #define SDRC_MCFG_0 0x080
  115. #define SDRC_MR_0 0x084
  116. #define SDRC_EMR2_0 0x08c
  117. #define SDRC_ACTIM_CTRL_A_0 0x09c
  118. #define SDRC_ACTIM_CTRL_B_0 0x0a0
  119. #define SDRC_RFR_CTRL_0 0x0a4
  120. #define SDRC_MANUAL_0 0x0a8
  121. #define SDRC_MCFG_1 0x0B0
  122. #define SDRC_MR_1 0x0B4
  123. #define SDRC_EMR2_1 0x0BC
  124. #define SDRC_ACTIM_CTRL_A_1 0x0C4
  125. #define SDRC_ACTIM_CTRL_B_1 0x0C8
  126. #define SDRC_RFR_CTRL_1 0x0D4
  127. #define SDRC_MANUAL_1 0x0D8
  128. #define SDRC_POWER_AUTOCOUNT_SHIFT 8
  129. #define SDRC_POWER_AUTOCOUNT_MASK (0xffff << SDRC_POWER_AUTOCOUNT_SHIFT)
  130. #define SDRC_POWER_CLKCTRL_SHIFT 4
  131. #define SDRC_POWER_CLKCTRL_MASK (0x3 << SDRC_POWER_CLKCTRL_SHIFT)
  132. #define SDRC_SELF_REFRESH_ON_AUTOCOUNT (0x2 << SDRC_POWER_CLKCTRL_SHIFT)
  133. /*
  134. * These values represent the number of memory clock cycles between
  135. * autorefresh initiation. They assume 1 refresh per 64 ms (JEDEC), 8192
  136. * rows per device, and include a subtraction of a 50 cycle window in the
  137. * event that the autorefresh command is delayed due to other SDRC activity.
  138. * The '| 1' sets the ARE field to send one autorefresh when the autorefresh
  139. * counter reaches 0.
  140. *
  141. * These represent optimal values for common parts, it won't work for all.
  142. * As long as you scale down, most parameters are still work, they just
  143. * become sub-optimal. The RFR value goes in the opposite direction. If you
  144. * don't adjust it down as your clock period increases the refresh interval
  145. * will not be met. Setting all parameters for complete worst case may work,
  146. * but may cut memory performance by 2x. Due to errata the DLLs need to be
  147. * unlocked and their value needs run time calibration. A dynamic call is
  148. * need for that as no single right value exists acorss production samples.
  149. *
  150. * Only the FULL speed values are given. Current code is such that rate
  151. * changes must be made at DPLLoutx2. The actual value adjustment for low
  152. * frequency operation will be handled by omap_set_performance()
  153. *
  154. * By having the boot loader boot up in the fastest L4 speed available likely
  155. * will result in something which you can switch between.
  156. */
  157. #define SDRC_RFR_CTRL_165MHz (0x00044c00 | 1)
  158. #define SDRC_RFR_CTRL_133MHz (0x0003de00 | 1)
  159. #define SDRC_RFR_CTRL_100MHz (0x0002da01 | 1)
  160. #define SDRC_RFR_CTRL_110MHz (0x0002da01 | 1) /* Need to calc */
  161. #define SDRC_RFR_CTRL_BYPASS (0x00005000 | 1) /* Need to calc */
  162. /*
  163. * SMS register access
  164. */
  165. #define OMAP242X_SMS_REGADDR(reg) \
  166. (void __iomem *)OMAP2_L3_IO_ADDRESS(OMAP2420_SMS_BASE + reg)
  167. #define OMAP243X_SMS_REGADDR(reg) \
  168. (void __iomem *)OMAP2_L3_IO_ADDRESS(OMAP243X_SMS_BASE + reg)
  169. #define OMAP343X_SMS_REGADDR(reg) \
  170. (void __iomem *)OMAP2_L3_IO_ADDRESS(OMAP343X_SMS_BASE + reg)
  171. /* SMS register offsets - read/write with sms_{read,write}_reg() */
  172. #define SMS_SYSCONFIG 0x010
  173. /* REVISIT: fill in other SMS registers here */
  174. #endif