omap_twl.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359
  1. /**
  2. * OMAP and TWL PMIC specific intializations.
  3. *
  4. * Copyright (C) 2010 Texas Instruments Incorporated.
  5. * Thara Gopinath
  6. * Copyright (C) 2009 Texas Instruments Incorporated.
  7. * Nishanth Menon
  8. * Copyright (C) 2009 Nokia Corporation
  9. * Paul Walmsley
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License version 2 as
  13. * published by the Free Software Foundation.
  14. */
  15. #include <linux/err.h>
  16. #include <linux/io.h>
  17. #include <linux/kernel.h>
  18. #include <linux/i2c/twl.h>
  19. #include "soc.h"
  20. #include "voltage.h"
  21. #include "pm.h"
  22. #define OMAP3_SRI2C_SLAVE_ADDR 0x12
  23. #define OMAP3_VDD_MPU_SR_CONTROL_REG 0x00
  24. #define OMAP3_VDD_CORE_SR_CONTROL_REG 0x01
  25. #define OMAP3_VP_CONFIG_ERROROFFSET 0x00
  26. #define OMAP3_VP_VSTEPMIN_VSTEPMIN 0x1
  27. #define OMAP3_VP_VSTEPMAX_VSTEPMAX 0x04
  28. #define OMAP3_VP_VLIMITTO_TIMEOUT_US 200
  29. #define OMAP3430_VP1_VLIMITTO_VDDMIN 0x14
  30. #define OMAP3430_VP1_VLIMITTO_VDDMAX 0x42
  31. #define OMAP3430_VP2_VLIMITTO_VDDMIN 0x18
  32. #define OMAP3430_VP2_VLIMITTO_VDDMAX 0x2c
  33. #define OMAP3630_VP1_VLIMITTO_VDDMIN 0x18
  34. #define OMAP3630_VP1_VLIMITTO_VDDMAX 0x3c
  35. #define OMAP3630_VP2_VLIMITTO_VDDMIN 0x18
  36. #define OMAP3630_VP2_VLIMITTO_VDDMAX 0x30
  37. #define OMAP4_SRI2C_SLAVE_ADDR 0x12
  38. #define OMAP4_VDD_MPU_SR_VOLT_REG 0x55
  39. #define OMAP4_VDD_MPU_SR_CMD_REG 0x56
  40. #define OMAP4_VDD_IVA_SR_VOLT_REG 0x5B
  41. #define OMAP4_VDD_IVA_SR_CMD_REG 0x5C
  42. #define OMAP4_VDD_CORE_SR_VOLT_REG 0x61
  43. #define OMAP4_VDD_CORE_SR_CMD_REG 0x62
  44. #define OMAP4_VP_CONFIG_ERROROFFSET 0x00
  45. #define OMAP4_VP_VSTEPMIN_VSTEPMIN 0x01
  46. #define OMAP4_VP_VSTEPMAX_VSTEPMAX 0x04
  47. #define OMAP4_VP_VLIMITTO_TIMEOUT_US 200
  48. #define OMAP4_VP_MPU_VLIMITTO_VDDMIN 0xA
  49. #define OMAP4_VP_MPU_VLIMITTO_VDDMAX 0x39
  50. #define OMAP4_VP_IVA_VLIMITTO_VDDMIN 0xA
  51. #define OMAP4_VP_IVA_VLIMITTO_VDDMAX 0x2D
  52. #define OMAP4_VP_CORE_VLIMITTO_VDDMIN 0xA
  53. #define OMAP4_VP_CORE_VLIMITTO_VDDMAX 0x28
  54. static bool is_offset_valid;
  55. static u8 smps_offset;
  56. /*
  57. * Flag to ensure Smartreflex bit in TWL
  58. * being cleared in board file is not overwritten.
  59. */
  60. static bool __initdata twl_sr_enable_autoinit;
  61. #define TWL4030_DCDC_GLOBAL_CFG 0x06
  62. #define REG_SMPS_OFFSET 0xE0
  63. #define SMARTREFLEX_ENABLE BIT(3)
  64. static unsigned long twl4030_vsel_to_uv(const u8 vsel)
  65. {
  66. return (((vsel * 125) + 6000)) * 100;
  67. }
  68. static u8 twl4030_uv_to_vsel(unsigned long uv)
  69. {
  70. return DIV_ROUND_UP(uv - 600000, 12500);
  71. }
  72. static unsigned long twl6030_vsel_to_uv(const u8 vsel)
  73. {
  74. /*
  75. * In TWL6030 depending on the value of SMPS_OFFSET
  76. * efuse register the voltage range supported in
  77. * standard mode can be either between 0.6V - 1.3V or
  78. * 0.7V - 1.4V. In TWL6030 ES1.0 SMPS_OFFSET efuse
  79. * is programmed to all 0's where as starting from
  80. * TWL6030 ES1.1 the efuse is programmed to 1
  81. */
  82. if (!is_offset_valid) {
  83. twl_i2c_read_u8(TWL6030_MODULE_ID0, &smps_offset,
  84. REG_SMPS_OFFSET);
  85. is_offset_valid = true;
  86. }
  87. if (!vsel)
  88. return 0;
  89. /*
  90. * There is no specific formula for voltage to vsel
  91. * conversion above 1.3V. There are special hardcoded
  92. * values for voltages above 1.3V. Currently we are
  93. * hardcoding only for 1.35 V which is used for 1GH OPP for
  94. * OMAP4430.
  95. */
  96. if (vsel == 0x3A)
  97. return 1350000;
  98. if (smps_offset & 0x8)
  99. return ((((vsel - 1) * 1266) + 70900)) * 10;
  100. else
  101. return ((((vsel - 1) * 1266) + 60770)) * 10;
  102. }
  103. static u8 twl6030_uv_to_vsel(unsigned long uv)
  104. {
  105. /*
  106. * In TWL6030 depending on the value of SMPS_OFFSET
  107. * efuse register the voltage range supported in
  108. * standard mode can be either between 0.6V - 1.3V or
  109. * 0.7V - 1.4V. In TWL6030 ES1.0 SMPS_OFFSET efuse
  110. * is programmed to all 0's where as starting from
  111. * TWL6030 ES1.1 the efuse is programmed to 1
  112. */
  113. if (!is_offset_valid) {
  114. twl_i2c_read_u8(TWL6030_MODULE_ID0, &smps_offset,
  115. REG_SMPS_OFFSET);
  116. is_offset_valid = true;
  117. }
  118. if (!uv)
  119. return 0x00;
  120. /*
  121. * There is no specific formula for voltage to vsel
  122. * conversion above 1.3V. There are special hardcoded
  123. * values for voltages above 1.3V. Currently we are
  124. * hardcoding only for 1.35 V which is used for 1GH OPP for
  125. * OMAP4430.
  126. */
  127. if (uv > twl6030_vsel_to_uv(0x39)) {
  128. if (uv == 1350000)
  129. return 0x3A;
  130. pr_err("%s:OUT OF RANGE! non mapped vsel for %ld Vs max %ld\n",
  131. __func__, uv, twl6030_vsel_to_uv(0x39));
  132. return 0x3A;
  133. }
  134. if (smps_offset & 0x8)
  135. return DIV_ROUND_UP(uv - 709000, 12660) + 1;
  136. else
  137. return DIV_ROUND_UP(uv - 607700, 12660) + 1;
  138. }
  139. static struct omap_voltdm_pmic omap3_mpu_pmic = {
  140. .slew_rate = 4000,
  141. .step_size = 12500,
  142. .on_volt = 1200000,
  143. .onlp_volt = 1000000,
  144. .ret_volt = 975000,
  145. .off_volt = 600000,
  146. .volt_setup_time = 0xfff,
  147. .vp_erroroffset = OMAP3_VP_CONFIG_ERROROFFSET,
  148. .vp_vstepmin = OMAP3_VP_VSTEPMIN_VSTEPMIN,
  149. .vp_vstepmax = OMAP3_VP_VSTEPMAX_VSTEPMAX,
  150. .vp_vddmin = OMAP3430_VP1_VLIMITTO_VDDMIN,
  151. .vp_vddmax = OMAP3430_VP1_VLIMITTO_VDDMAX,
  152. .vp_timeout_us = OMAP3_VP_VLIMITTO_TIMEOUT_US,
  153. .i2c_slave_addr = OMAP3_SRI2C_SLAVE_ADDR,
  154. .volt_reg_addr = OMAP3_VDD_MPU_SR_CONTROL_REG,
  155. .i2c_high_speed = true,
  156. .vsel_to_uv = twl4030_vsel_to_uv,
  157. .uv_to_vsel = twl4030_uv_to_vsel,
  158. };
  159. static struct omap_voltdm_pmic omap3_core_pmic = {
  160. .slew_rate = 4000,
  161. .step_size = 12500,
  162. .on_volt = 1200000,
  163. .onlp_volt = 1000000,
  164. .ret_volt = 975000,
  165. .off_volt = 600000,
  166. .volt_setup_time = 0xfff,
  167. .vp_erroroffset = OMAP3_VP_CONFIG_ERROROFFSET,
  168. .vp_vstepmin = OMAP3_VP_VSTEPMIN_VSTEPMIN,
  169. .vp_vstepmax = OMAP3_VP_VSTEPMAX_VSTEPMAX,
  170. .vp_vddmin = OMAP3430_VP2_VLIMITTO_VDDMIN,
  171. .vp_vddmax = OMAP3430_VP2_VLIMITTO_VDDMAX,
  172. .vp_timeout_us = OMAP3_VP_VLIMITTO_TIMEOUT_US,
  173. .i2c_slave_addr = OMAP3_SRI2C_SLAVE_ADDR,
  174. .volt_reg_addr = OMAP3_VDD_CORE_SR_CONTROL_REG,
  175. .i2c_high_speed = true,
  176. .vsel_to_uv = twl4030_vsel_to_uv,
  177. .uv_to_vsel = twl4030_uv_to_vsel,
  178. };
  179. static struct omap_voltdm_pmic omap4_mpu_pmic = {
  180. .slew_rate = 4000,
  181. .step_size = 12660,
  182. .on_volt = 1375000,
  183. .onlp_volt = 1375000,
  184. .ret_volt = 830000,
  185. .off_volt = 0,
  186. .volt_setup_time = 0,
  187. .vp_erroroffset = OMAP4_VP_CONFIG_ERROROFFSET,
  188. .vp_vstepmin = OMAP4_VP_VSTEPMIN_VSTEPMIN,
  189. .vp_vstepmax = OMAP4_VP_VSTEPMAX_VSTEPMAX,
  190. .vp_vddmin = OMAP4_VP_MPU_VLIMITTO_VDDMIN,
  191. .vp_vddmax = OMAP4_VP_MPU_VLIMITTO_VDDMAX,
  192. .vp_timeout_us = OMAP4_VP_VLIMITTO_TIMEOUT_US,
  193. .i2c_slave_addr = OMAP4_SRI2C_SLAVE_ADDR,
  194. .volt_reg_addr = OMAP4_VDD_MPU_SR_VOLT_REG,
  195. .cmd_reg_addr = OMAP4_VDD_MPU_SR_CMD_REG,
  196. .i2c_high_speed = true,
  197. .vsel_to_uv = twl6030_vsel_to_uv,
  198. .uv_to_vsel = twl6030_uv_to_vsel,
  199. };
  200. static struct omap_voltdm_pmic omap4_iva_pmic = {
  201. .slew_rate = 4000,
  202. .step_size = 12660,
  203. .on_volt = 1188000,
  204. .onlp_volt = 1188000,
  205. .ret_volt = 830000,
  206. .off_volt = 0,
  207. .volt_setup_time = 0,
  208. .vp_erroroffset = OMAP4_VP_CONFIG_ERROROFFSET,
  209. .vp_vstepmin = OMAP4_VP_VSTEPMIN_VSTEPMIN,
  210. .vp_vstepmax = OMAP4_VP_VSTEPMAX_VSTEPMAX,
  211. .vp_vddmin = OMAP4_VP_IVA_VLIMITTO_VDDMIN,
  212. .vp_vddmax = OMAP4_VP_IVA_VLIMITTO_VDDMAX,
  213. .vp_timeout_us = OMAP4_VP_VLIMITTO_TIMEOUT_US,
  214. .i2c_slave_addr = OMAP4_SRI2C_SLAVE_ADDR,
  215. .volt_reg_addr = OMAP4_VDD_IVA_SR_VOLT_REG,
  216. .cmd_reg_addr = OMAP4_VDD_IVA_SR_CMD_REG,
  217. .i2c_high_speed = true,
  218. .vsel_to_uv = twl6030_vsel_to_uv,
  219. .uv_to_vsel = twl6030_uv_to_vsel,
  220. };
  221. static struct omap_voltdm_pmic omap4_core_pmic = {
  222. .slew_rate = 4000,
  223. .step_size = 12660,
  224. .on_volt = 1200000,
  225. .onlp_volt = 1200000,
  226. .ret_volt = 830000,
  227. .off_volt = 0,
  228. .volt_setup_time = 0,
  229. .vp_erroroffset = OMAP4_VP_CONFIG_ERROROFFSET,
  230. .vp_vstepmin = OMAP4_VP_VSTEPMIN_VSTEPMIN,
  231. .vp_vstepmax = OMAP4_VP_VSTEPMAX_VSTEPMAX,
  232. .vp_vddmin = OMAP4_VP_CORE_VLIMITTO_VDDMIN,
  233. .vp_vddmax = OMAP4_VP_CORE_VLIMITTO_VDDMAX,
  234. .vp_timeout_us = OMAP4_VP_VLIMITTO_TIMEOUT_US,
  235. .i2c_slave_addr = OMAP4_SRI2C_SLAVE_ADDR,
  236. .volt_reg_addr = OMAP4_VDD_CORE_SR_VOLT_REG,
  237. .cmd_reg_addr = OMAP4_VDD_CORE_SR_CMD_REG,
  238. .vsel_to_uv = twl6030_vsel_to_uv,
  239. .uv_to_vsel = twl6030_uv_to_vsel,
  240. };
  241. int __init omap4_twl_init(void)
  242. {
  243. struct voltagedomain *voltdm;
  244. if (!cpu_is_omap44xx())
  245. return -ENODEV;
  246. voltdm = voltdm_lookup("mpu");
  247. omap_voltage_register_pmic(voltdm, &omap4_mpu_pmic);
  248. voltdm = voltdm_lookup("iva");
  249. omap_voltage_register_pmic(voltdm, &omap4_iva_pmic);
  250. voltdm = voltdm_lookup("core");
  251. omap_voltage_register_pmic(voltdm, &omap4_core_pmic);
  252. return 0;
  253. }
  254. int __init omap3_twl_init(void)
  255. {
  256. struct voltagedomain *voltdm;
  257. if (!cpu_is_omap34xx())
  258. return -ENODEV;
  259. if (cpu_is_omap3630()) {
  260. omap3_mpu_pmic.vp_vddmin = OMAP3630_VP1_VLIMITTO_VDDMIN;
  261. omap3_mpu_pmic.vp_vddmax = OMAP3630_VP1_VLIMITTO_VDDMAX;
  262. omap3_core_pmic.vp_vddmin = OMAP3630_VP2_VLIMITTO_VDDMIN;
  263. omap3_core_pmic.vp_vddmax = OMAP3630_VP2_VLIMITTO_VDDMAX;
  264. }
  265. /*
  266. * The smartreflex bit on twl4030 specifies if the setting of voltage
  267. * is done over the I2C_SR path. Since this setting is independent of
  268. * the actual usage of smartreflex AVS module, we enable TWL SR bit
  269. * by default irrespective of whether smartreflex AVS module is enabled
  270. * on the OMAP side or not. This is because without this bit enabled,
  271. * the voltage scaling through vp forceupdate/bypass mechanism of
  272. * voltage scaling will not function on TWL over I2C_SR.
  273. */
  274. if (!twl_sr_enable_autoinit)
  275. omap3_twl_set_sr_bit(true);
  276. voltdm = voltdm_lookup("mpu_iva");
  277. omap_voltage_register_pmic(voltdm, &omap3_mpu_pmic);
  278. voltdm = voltdm_lookup("core");
  279. omap_voltage_register_pmic(voltdm, &omap3_core_pmic);
  280. return 0;
  281. }
  282. /**
  283. * omap3_twl_set_sr_bit() - Set/Clear SR bit on TWL
  284. * @enable: enable SR mode in twl or not
  285. *
  286. * If 'enable' is true, enables Smartreflex bit on TWL 4030 to make sure
  287. * voltage scaling through OMAP SR works. Else, the smartreflex bit
  288. * on twl4030 is cleared as there are platforms which use OMAP3 and T2 but
  289. * use Synchronized Scaling Hardware Strategy (ENABLE_VMODE=1) and Direct
  290. * Strategy Software Scaling Mode (ENABLE_VMODE=0), for setting the voltages,
  291. * in those scenarios this bit is to be cleared (enable = false).
  292. *
  293. * Returns 0 on success, error is returned if I2C read/write fails.
  294. */
  295. int __init omap3_twl_set_sr_bit(bool enable)
  296. {
  297. u8 temp;
  298. int ret;
  299. if (twl_sr_enable_autoinit)
  300. pr_warning("%s: unexpected multiple calls\n", __func__);
  301. ret = twl_i2c_read_u8(TWL4030_MODULE_PM_RECEIVER, &temp,
  302. TWL4030_DCDC_GLOBAL_CFG);
  303. if (ret)
  304. goto err;
  305. if (enable)
  306. temp |= SMARTREFLEX_ENABLE;
  307. else
  308. temp &= ~SMARTREFLEX_ENABLE;
  309. ret = twl_i2c_write_u8(TWL4030_MODULE_PM_RECEIVER, temp,
  310. TWL4030_DCDC_GLOBAL_CFG);
  311. if (!ret) {
  312. twl_sr_enable_autoinit = true;
  313. return 0;
  314. }
  315. err:
  316. pr_err("%s: Error access to TWL4030 (%d)\n", __func__, ret);
  317. return ret;
  318. }