gpmc.h 5.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135
  1. /*
  2. * General-Purpose Memory Controller for OMAP2
  3. *
  4. * Copyright (C) 2005-2006 Nokia Corporation
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. */
  10. #ifndef __OMAP2_GPMC_H
  11. #define __OMAP2_GPMC_H
  12. #include <linux/platform_data/mtd-nand-omap2.h>
  13. /* Maximum Number of Chip Selects */
  14. #define GPMC_CS_NUM 8
  15. #define GPMC_CS_CONFIG1 0x00
  16. #define GPMC_CS_CONFIG2 0x04
  17. #define GPMC_CS_CONFIG3 0x08
  18. #define GPMC_CS_CONFIG4 0x0c
  19. #define GPMC_CS_CONFIG5 0x10
  20. #define GPMC_CS_CONFIG6 0x14
  21. #define GPMC_CS_CONFIG7 0x18
  22. #define GPMC_CS_NAND_COMMAND 0x1c
  23. #define GPMC_CS_NAND_ADDRESS 0x20
  24. #define GPMC_CS_NAND_DATA 0x24
  25. /* Control Commands */
  26. #define GPMC_CONFIG_RDY_BSY 0x00000001
  27. #define GPMC_CONFIG_DEV_SIZE 0x00000002
  28. #define GPMC_CONFIG_DEV_TYPE 0x00000003
  29. #define GPMC_SET_IRQ_STATUS 0x00000004
  30. #define GPMC_CONFIG_WP 0x00000005
  31. #define GPMC_ENABLE_IRQ 0x0000000d
  32. /* ECC commands */
  33. #define GPMC_ECC_READ 0 /* Reset Hardware ECC for read */
  34. #define GPMC_ECC_WRITE 1 /* Reset Hardware ECC for write */
  35. #define GPMC_ECC_READSYN 2 /* Reset before syndrom is read back */
  36. #define GPMC_CONFIG1_WRAPBURST_SUPP (1 << 31)
  37. #define GPMC_CONFIG1_READMULTIPLE_SUPP (1 << 30)
  38. #define GPMC_CONFIG1_READTYPE_ASYNC (0 << 29)
  39. #define GPMC_CONFIG1_READTYPE_SYNC (1 << 29)
  40. #define GPMC_CONFIG1_WRITEMULTIPLE_SUPP (1 << 28)
  41. #define GPMC_CONFIG1_WRITETYPE_ASYNC (0 << 27)
  42. #define GPMC_CONFIG1_WRITETYPE_SYNC (1 << 27)
  43. #define GPMC_CONFIG1_CLKACTIVATIONTIME(val) ((val & 3) << 25)
  44. #define GPMC_CONFIG1_PAGE_LEN(val) ((val & 3) << 23)
  45. #define GPMC_CONFIG1_WAIT_READ_MON (1 << 22)
  46. #define GPMC_CONFIG1_WAIT_WRITE_MON (1 << 21)
  47. #define GPMC_CONFIG1_WAIT_MON_IIME(val) ((val & 3) << 18)
  48. #define GPMC_CONFIG1_WAIT_PIN_SEL(val) ((val & 3) << 16)
  49. #define GPMC_CONFIG1_DEVICESIZE(val) ((val & 3) << 12)
  50. #define GPMC_CONFIG1_DEVICESIZE_16 GPMC_CONFIG1_DEVICESIZE(1)
  51. #define GPMC_CONFIG1_DEVICETYPE(val) ((val & 3) << 10)
  52. #define GPMC_CONFIG1_DEVICETYPE_NOR GPMC_CONFIG1_DEVICETYPE(0)
  53. #define GPMC_CONFIG1_MUXADDDATA (1 << 9)
  54. #define GPMC_CONFIG1_TIME_PARA_GRAN (1 << 4)
  55. #define GPMC_CONFIG1_FCLK_DIV(val) (val & 3)
  56. #define GPMC_CONFIG1_FCLK_DIV2 (GPMC_CONFIG1_FCLK_DIV(1))
  57. #define GPMC_CONFIG1_FCLK_DIV3 (GPMC_CONFIG1_FCLK_DIV(2))
  58. #define GPMC_CONFIG1_FCLK_DIV4 (GPMC_CONFIG1_FCLK_DIV(3))
  59. #define GPMC_CONFIG7_CSVALID (1 << 6)
  60. #define GPMC_DEVICETYPE_NOR 0
  61. #define GPMC_DEVICETYPE_NAND 2
  62. #define GPMC_CONFIG_WRITEPROTECT 0x00000010
  63. #define WR_RD_PIN_MONITORING 0x00600000
  64. #define GPMC_IRQ_FIFOEVENTENABLE 0x01
  65. #define GPMC_IRQ_COUNT_EVENT 0x02
  66. /*
  67. * Note that all values in this struct are in nanoseconds except sync_clk
  68. * (which is in picoseconds), while the register values are in gpmc_fck cycles.
  69. */
  70. struct gpmc_timings {
  71. /* Minimum clock period for synchronous mode (in picoseconds) */
  72. u32 sync_clk;
  73. /* Chip-select signal timings corresponding to GPMC_CS_CONFIG2 */
  74. u16 cs_on; /* Assertion time */
  75. u16 cs_rd_off; /* Read deassertion time */
  76. u16 cs_wr_off; /* Write deassertion time */
  77. /* ADV signal timings corresponding to GPMC_CONFIG3 */
  78. u16 adv_on; /* Assertion time */
  79. u16 adv_rd_off; /* Read deassertion time */
  80. u16 adv_wr_off; /* Write deassertion time */
  81. /* WE signals timings corresponding to GPMC_CONFIG4 */
  82. u16 we_on; /* WE assertion time */
  83. u16 we_off; /* WE deassertion time */
  84. /* OE signals timings corresponding to GPMC_CONFIG4 */
  85. u16 oe_on; /* OE assertion time */
  86. u16 oe_off; /* OE deassertion time */
  87. /* Access time and cycle time timings corresponding to GPMC_CONFIG5 */
  88. u16 page_burst_access; /* Multiple access word delay */
  89. u16 access; /* Start-cycle to first data valid delay */
  90. u16 rd_cycle; /* Total read cycle time */
  91. u16 wr_cycle; /* Total write cycle time */
  92. /* The following are only on OMAP3430 */
  93. u16 wr_access; /* WRACCESSTIME */
  94. u16 wr_data_mux_bus; /* WRDATAONADMUXBUS */
  95. };
  96. extern void gpmc_update_nand_reg(struct gpmc_nand_regs *reg, int cs);
  97. extern int gpmc_get_client_irq(unsigned irq_config);
  98. extern unsigned int gpmc_ns_to_ticks(unsigned int time_ns);
  99. extern unsigned int gpmc_ps_to_ticks(unsigned int time_ps);
  100. extern unsigned int gpmc_ticks_to_ns(unsigned int ticks);
  101. extern unsigned int gpmc_round_ns_to_ticks(unsigned int time_ns);
  102. extern unsigned long gpmc_get_fclk_period(void);
  103. extern void gpmc_cs_write_reg(int cs, int idx, u32 val);
  104. extern u32 gpmc_cs_read_reg(int cs, int idx);
  105. extern int gpmc_calc_divider(unsigned int sync_clk);
  106. extern int gpmc_cs_set_timings(int cs, const struct gpmc_timings *t);
  107. extern int gpmc_cs_request(int cs, unsigned long size, unsigned long *base);
  108. extern void gpmc_cs_free(int cs);
  109. extern int gpmc_cs_set_reserved(int cs, int reserved);
  110. extern int gpmc_cs_reserved(int cs);
  111. extern void omap3_gpmc_save_context(void);
  112. extern void omap3_gpmc_restore_context(void);
  113. extern int gpmc_cs_configure(int cs, int cmd, int wval);
  114. #endif