gpmc.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941
  1. /*
  2. * GPMC support functions
  3. *
  4. * Copyright (C) 2005-2006 Nokia Corporation
  5. *
  6. * Author: Juha Yrjola
  7. *
  8. * Copyright (C) 2009 Texas Instruments
  9. * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License version 2 as
  13. * published by the Free Software Foundation.
  14. */
  15. #undef DEBUG
  16. #include <linux/irq.h>
  17. #include <linux/kernel.h>
  18. #include <linux/init.h>
  19. #include <linux/err.h>
  20. #include <linux/clk.h>
  21. #include <linux/ioport.h>
  22. #include <linux/spinlock.h>
  23. #include <linux/io.h>
  24. #include <linux/module.h>
  25. #include <linux/interrupt.h>
  26. #include <linux/platform_device.h>
  27. #include <linux/platform_data/mtd-nand-omap2.h>
  28. #include <asm/mach-types.h>
  29. #include "soc.h"
  30. #include "common.h"
  31. #include "omap_device.h"
  32. #include "gpmc.h"
  33. #define DEVICE_NAME "omap-gpmc"
  34. /* GPMC register offsets */
  35. #define GPMC_REVISION 0x00
  36. #define GPMC_SYSCONFIG 0x10
  37. #define GPMC_SYSSTATUS 0x14
  38. #define GPMC_IRQSTATUS 0x18
  39. #define GPMC_IRQENABLE 0x1c
  40. #define GPMC_TIMEOUT_CONTROL 0x40
  41. #define GPMC_ERR_ADDRESS 0x44
  42. #define GPMC_ERR_TYPE 0x48
  43. #define GPMC_CONFIG 0x50
  44. #define GPMC_STATUS 0x54
  45. #define GPMC_PREFETCH_CONFIG1 0x1e0
  46. #define GPMC_PREFETCH_CONFIG2 0x1e4
  47. #define GPMC_PREFETCH_CONTROL 0x1ec
  48. #define GPMC_PREFETCH_STATUS 0x1f0
  49. #define GPMC_ECC_CONFIG 0x1f4
  50. #define GPMC_ECC_CONTROL 0x1f8
  51. #define GPMC_ECC_SIZE_CONFIG 0x1fc
  52. #define GPMC_ECC1_RESULT 0x200
  53. #define GPMC_ECC_BCH_RESULT_0 0x240 /* not available on OMAP2 */
  54. #define GPMC_ECC_BCH_RESULT_1 0x244 /* not available on OMAP2 */
  55. #define GPMC_ECC_BCH_RESULT_2 0x248 /* not available on OMAP2 */
  56. #define GPMC_ECC_BCH_RESULT_3 0x24c /* not available on OMAP2 */
  57. /* GPMC ECC control settings */
  58. #define GPMC_ECC_CTRL_ECCCLEAR 0x100
  59. #define GPMC_ECC_CTRL_ECCDISABLE 0x000
  60. #define GPMC_ECC_CTRL_ECCREG1 0x001
  61. #define GPMC_ECC_CTRL_ECCREG2 0x002
  62. #define GPMC_ECC_CTRL_ECCREG3 0x003
  63. #define GPMC_ECC_CTRL_ECCREG4 0x004
  64. #define GPMC_ECC_CTRL_ECCREG5 0x005
  65. #define GPMC_ECC_CTRL_ECCREG6 0x006
  66. #define GPMC_ECC_CTRL_ECCREG7 0x007
  67. #define GPMC_ECC_CTRL_ECCREG8 0x008
  68. #define GPMC_ECC_CTRL_ECCREG9 0x009
  69. #define GPMC_CS0_OFFSET 0x60
  70. #define GPMC_CS_SIZE 0x30
  71. #define GPMC_BCH_SIZE 0x10
  72. #define GPMC_MEM_START 0x00000000
  73. #define GPMC_MEM_END 0x3FFFFFFF
  74. #define BOOT_ROM_SPACE 0x100000 /* 1MB */
  75. #define GPMC_CHUNK_SHIFT 24 /* 16 MB */
  76. #define GPMC_SECTION_SHIFT 28 /* 128 MB */
  77. #define CS_NUM_SHIFT 24
  78. #define ENABLE_PREFETCH (0x1 << 7)
  79. #define DMA_MPU_MODE 2
  80. #define GPMC_REVISION_MAJOR(l) ((l >> 4) & 0xf)
  81. #define GPMC_REVISION_MINOR(l) (l & 0xf)
  82. #define GPMC_HAS_WR_ACCESS 0x1
  83. #define GPMC_HAS_WR_DATA_MUX_BUS 0x2
  84. /* XXX: Only NAND irq has been considered,currently these are the only ones used
  85. */
  86. #define GPMC_NR_IRQ 2
  87. struct gpmc_client_irq {
  88. unsigned irq;
  89. u32 bitmask;
  90. };
  91. /* Structure to save gpmc cs context */
  92. struct gpmc_cs_config {
  93. u32 config1;
  94. u32 config2;
  95. u32 config3;
  96. u32 config4;
  97. u32 config5;
  98. u32 config6;
  99. u32 config7;
  100. int is_valid;
  101. };
  102. /*
  103. * Structure to save/restore gpmc context
  104. * to support core off on OMAP3
  105. */
  106. struct omap3_gpmc_regs {
  107. u32 sysconfig;
  108. u32 irqenable;
  109. u32 timeout_ctrl;
  110. u32 config;
  111. u32 prefetch_config1;
  112. u32 prefetch_config2;
  113. u32 prefetch_control;
  114. struct gpmc_cs_config cs_context[GPMC_CS_NUM];
  115. };
  116. static struct gpmc_client_irq gpmc_client_irq[GPMC_NR_IRQ];
  117. static struct irq_chip gpmc_irq_chip;
  118. static unsigned gpmc_irq_start;
  119. static struct resource gpmc_mem_root;
  120. static struct resource gpmc_cs_mem[GPMC_CS_NUM];
  121. static DEFINE_SPINLOCK(gpmc_mem_lock);
  122. static unsigned int gpmc_cs_map; /* flag for cs which are initialized */
  123. static struct device *gpmc_dev;
  124. static int gpmc_irq;
  125. static resource_size_t phys_base, mem_size;
  126. static unsigned gpmc_capability;
  127. static void __iomem *gpmc_base;
  128. static struct clk *gpmc_l3_clk;
  129. static irqreturn_t gpmc_handle_irq(int irq, void *dev);
  130. static void gpmc_write_reg(int idx, u32 val)
  131. {
  132. __raw_writel(val, gpmc_base + idx);
  133. }
  134. static u32 gpmc_read_reg(int idx)
  135. {
  136. return __raw_readl(gpmc_base + idx);
  137. }
  138. void gpmc_cs_write_reg(int cs, int idx, u32 val)
  139. {
  140. void __iomem *reg_addr;
  141. reg_addr = gpmc_base + GPMC_CS0_OFFSET + (cs * GPMC_CS_SIZE) + idx;
  142. __raw_writel(val, reg_addr);
  143. }
  144. u32 gpmc_cs_read_reg(int cs, int idx)
  145. {
  146. void __iomem *reg_addr;
  147. reg_addr = gpmc_base + GPMC_CS0_OFFSET + (cs * GPMC_CS_SIZE) + idx;
  148. return __raw_readl(reg_addr);
  149. }
  150. /* TODO: Add support for gpmc_fck to clock framework and use it */
  151. unsigned long gpmc_get_fclk_period(void)
  152. {
  153. unsigned long rate = clk_get_rate(gpmc_l3_clk);
  154. if (rate == 0) {
  155. printk(KERN_WARNING "gpmc_l3_clk not enabled\n");
  156. return 0;
  157. }
  158. rate /= 1000;
  159. rate = 1000000000 / rate; /* In picoseconds */
  160. return rate;
  161. }
  162. unsigned int gpmc_ns_to_ticks(unsigned int time_ns)
  163. {
  164. unsigned long tick_ps;
  165. /* Calculate in picosecs to yield more exact results */
  166. tick_ps = gpmc_get_fclk_period();
  167. return (time_ns * 1000 + tick_ps - 1) / tick_ps;
  168. }
  169. unsigned int gpmc_ps_to_ticks(unsigned int time_ps)
  170. {
  171. unsigned long tick_ps;
  172. /* Calculate in picosecs to yield more exact results */
  173. tick_ps = gpmc_get_fclk_period();
  174. return (time_ps + tick_ps - 1) / tick_ps;
  175. }
  176. unsigned int gpmc_ticks_to_ns(unsigned int ticks)
  177. {
  178. return ticks * gpmc_get_fclk_period() / 1000;
  179. }
  180. unsigned int gpmc_round_ns_to_ticks(unsigned int time_ns)
  181. {
  182. unsigned long ticks = gpmc_ns_to_ticks(time_ns);
  183. return ticks * gpmc_get_fclk_period() / 1000;
  184. }
  185. #ifdef DEBUG
  186. static int set_gpmc_timing_reg(int cs, int reg, int st_bit, int end_bit,
  187. int time, const char *name)
  188. #else
  189. static int set_gpmc_timing_reg(int cs, int reg, int st_bit, int end_bit,
  190. int time)
  191. #endif
  192. {
  193. u32 l;
  194. int ticks, mask, nr_bits;
  195. if (time == 0)
  196. ticks = 0;
  197. else
  198. ticks = gpmc_ns_to_ticks(time);
  199. nr_bits = end_bit - st_bit + 1;
  200. if (ticks >= 1 << nr_bits) {
  201. #ifdef DEBUG
  202. printk(KERN_INFO "GPMC CS%d: %-10s* %3d ns, %3d ticks >= %d\n",
  203. cs, name, time, ticks, 1 << nr_bits);
  204. #endif
  205. return -1;
  206. }
  207. mask = (1 << nr_bits) - 1;
  208. l = gpmc_cs_read_reg(cs, reg);
  209. #ifdef DEBUG
  210. printk(KERN_INFO
  211. "GPMC CS%d: %-10s: %3d ticks, %3lu ns (was %3i ticks) %3d ns\n",
  212. cs, name, ticks, gpmc_get_fclk_period() * ticks / 1000,
  213. (l >> st_bit) & mask, time);
  214. #endif
  215. l &= ~(mask << st_bit);
  216. l |= ticks << st_bit;
  217. gpmc_cs_write_reg(cs, reg, l);
  218. return 0;
  219. }
  220. #ifdef DEBUG
  221. #define GPMC_SET_ONE(reg, st, end, field) \
  222. if (set_gpmc_timing_reg(cs, (reg), (st), (end), \
  223. t->field, #field) < 0) \
  224. return -1
  225. #else
  226. #define GPMC_SET_ONE(reg, st, end, field) \
  227. if (set_gpmc_timing_reg(cs, (reg), (st), (end), t->field) < 0) \
  228. return -1
  229. #endif
  230. int gpmc_calc_divider(unsigned int sync_clk)
  231. {
  232. int div;
  233. u32 l;
  234. l = sync_clk + (gpmc_get_fclk_period() - 1);
  235. div = l / gpmc_get_fclk_period();
  236. if (div > 4)
  237. return -1;
  238. if (div <= 0)
  239. div = 1;
  240. return div;
  241. }
  242. int gpmc_cs_set_timings(int cs, const struct gpmc_timings *t)
  243. {
  244. int div;
  245. u32 l;
  246. div = gpmc_calc_divider(t->sync_clk);
  247. if (div < 0)
  248. return div;
  249. GPMC_SET_ONE(GPMC_CS_CONFIG2, 0, 3, cs_on);
  250. GPMC_SET_ONE(GPMC_CS_CONFIG2, 8, 12, cs_rd_off);
  251. GPMC_SET_ONE(GPMC_CS_CONFIG2, 16, 20, cs_wr_off);
  252. GPMC_SET_ONE(GPMC_CS_CONFIG3, 0, 3, adv_on);
  253. GPMC_SET_ONE(GPMC_CS_CONFIG3, 8, 12, adv_rd_off);
  254. GPMC_SET_ONE(GPMC_CS_CONFIG3, 16, 20, adv_wr_off);
  255. GPMC_SET_ONE(GPMC_CS_CONFIG4, 0, 3, oe_on);
  256. GPMC_SET_ONE(GPMC_CS_CONFIG4, 8, 12, oe_off);
  257. GPMC_SET_ONE(GPMC_CS_CONFIG4, 16, 19, we_on);
  258. GPMC_SET_ONE(GPMC_CS_CONFIG4, 24, 28, we_off);
  259. GPMC_SET_ONE(GPMC_CS_CONFIG5, 0, 4, rd_cycle);
  260. GPMC_SET_ONE(GPMC_CS_CONFIG5, 8, 12, wr_cycle);
  261. GPMC_SET_ONE(GPMC_CS_CONFIG5, 16, 20, access);
  262. GPMC_SET_ONE(GPMC_CS_CONFIG5, 24, 27, page_burst_access);
  263. if (gpmc_capability & GPMC_HAS_WR_DATA_MUX_BUS)
  264. GPMC_SET_ONE(GPMC_CS_CONFIG6, 16, 19, wr_data_mux_bus);
  265. if (gpmc_capability & GPMC_HAS_WR_ACCESS)
  266. GPMC_SET_ONE(GPMC_CS_CONFIG6, 24, 28, wr_access);
  267. /* caller is expected to have initialized CONFIG1 to cover
  268. * at least sync vs async
  269. */
  270. l = gpmc_cs_read_reg(cs, GPMC_CS_CONFIG1);
  271. if (l & (GPMC_CONFIG1_READTYPE_SYNC | GPMC_CONFIG1_WRITETYPE_SYNC)) {
  272. #ifdef DEBUG
  273. printk(KERN_INFO "GPMC CS%d CLK period is %lu ns (div %d)\n",
  274. cs, (div * gpmc_get_fclk_period()) / 1000, div);
  275. #endif
  276. l &= ~0x03;
  277. l |= (div - 1);
  278. gpmc_cs_write_reg(cs, GPMC_CS_CONFIG1, l);
  279. }
  280. return 0;
  281. }
  282. static void gpmc_cs_enable_mem(int cs, u32 base, u32 size)
  283. {
  284. u32 l;
  285. u32 mask;
  286. mask = (1 << GPMC_SECTION_SHIFT) - size;
  287. l = gpmc_cs_read_reg(cs, GPMC_CS_CONFIG7);
  288. l &= ~0x3f;
  289. l = (base >> GPMC_CHUNK_SHIFT) & 0x3f;
  290. l &= ~(0x0f << 8);
  291. l |= ((mask >> GPMC_CHUNK_SHIFT) & 0x0f) << 8;
  292. l |= GPMC_CONFIG7_CSVALID;
  293. gpmc_cs_write_reg(cs, GPMC_CS_CONFIG7, l);
  294. }
  295. static void gpmc_cs_disable_mem(int cs)
  296. {
  297. u32 l;
  298. l = gpmc_cs_read_reg(cs, GPMC_CS_CONFIG7);
  299. l &= ~GPMC_CONFIG7_CSVALID;
  300. gpmc_cs_write_reg(cs, GPMC_CS_CONFIG7, l);
  301. }
  302. static void gpmc_cs_get_memconf(int cs, u32 *base, u32 *size)
  303. {
  304. u32 l;
  305. u32 mask;
  306. l = gpmc_cs_read_reg(cs, GPMC_CS_CONFIG7);
  307. *base = (l & 0x3f) << GPMC_CHUNK_SHIFT;
  308. mask = (l >> 8) & 0x0f;
  309. *size = (1 << GPMC_SECTION_SHIFT) - (mask << GPMC_CHUNK_SHIFT);
  310. }
  311. static int gpmc_cs_mem_enabled(int cs)
  312. {
  313. u32 l;
  314. l = gpmc_cs_read_reg(cs, GPMC_CS_CONFIG7);
  315. return l & GPMC_CONFIG7_CSVALID;
  316. }
  317. int gpmc_cs_set_reserved(int cs, int reserved)
  318. {
  319. if (cs > GPMC_CS_NUM)
  320. return -ENODEV;
  321. gpmc_cs_map &= ~(1 << cs);
  322. gpmc_cs_map |= (reserved ? 1 : 0) << cs;
  323. return 0;
  324. }
  325. int gpmc_cs_reserved(int cs)
  326. {
  327. if (cs > GPMC_CS_NUM)
  328. return -ENODEV;
  329. return gpmc_cs_map & (1 << cs);
  330. }
  331. static unsigned long gpmc_mem_align(unsigned long size)
  332. {
  333. int order;
  334. size = (size - 1) >> (GPMC_CHUNK_SHIFT - 1);
  335. order = GPMC_CHUNK_SHIFT - 1;
  336. do {
  337. size >>= 1;
  338. order++;
  339. } while (size);
  340. size = 1 << order;
  341. return size;
  342. }
  343. static int gpmc_cs_insert_mem(int cs, unsigned long base, unsigned long size)
  344. {
  345. struct resource *res = &gpmc_cs_mem[cs];
  346. int r;
  347. size = gpmc_mem_align(size);
  348. spin_lock(&gpmc_mem_lock);
  349. res->start = base;
  350. res->end = base + size - 1;
  351. r = request_resource(&gpmc_mem_root, res);
  352. spin_unlock(&gpmc_mem_lock);
  353. return r;
  354. }
  355. static int gpmc_cs_delete_mem(int cs)
  356. {
  357. struct resource *res = &gpmc_cs_mem[cs];
  358. int r;
  359. spin_lock(&gpmc_mem_lock);
  360. r = release_resource(&gpmc_cs_mem[cs]);
  361. res->start = 0;
  362. res->end = 0;
  363. spin_unlock(&gpmc_mem_lock);
  364. return r;
  365. }
  366. int gpmc_cs_request(int cs, unsigned long size, unsigned long *base)
  367. {
  368. struct resource *res = &gpmc_cs_mem[cs];
  369. int r = -1;
  370. if (cs > GPMC_CS_NUM)
  371. return -ENODEV;
  372. size = gpmc_mem_align(size);
  373. if (size > (1 << GPMC_SECTION_SHIFT))
  374. return -ENOMEM;
  375. spin_lock(&gpmc_mem_lock);
  376. if (gpmc_cs_reserved(cs)) {
  377. r = -EBUSY;
  378. goto out;
  379. }
  380. if (gpmc_cs_mem_enabled(cs))
  381. r = adjust_resource(res, res->start & ~(size - 1), size);
  382. if (r < 0)
  383. r = allocate_resource(&gpmc_mem_root, res, size, 0, ~0,
  384. size, NULL, NULL);
  385. if (r < 0)
  386. goto out;
  387. gpmc_cs_enable_mem(cs, res->start, resource_size(res));
  388. *base = res->start;
  389. gpmc_cs_set_reserved(cs, 1);
  390. out:
  391. spin_unlock(&gpmc_mem_lock);
  392. return r;
  393. }
  394. EXPORT_SYMBOL(gpmc_cs_request);
  395. void gpmc_cs_free(int cs)
  396. {
  397. spin_lock(&gpmc_mem_lock);
  398. if (cs >= GPMC_CS_NUM || cs < 0 || !gpmc_cs_reserved(cs)) {
  399. printk(KERN_ERR "Trying to free non-reserved GPMC CS%d\n", cs);
  400. BUG();
  401. spin_unlock(&gpmc_mem_lock);
  402. return;
  403. }
  404. gpmc_cs_disable_mem(cs);
  405. release_resource(&gpmc_cs_mem[cs]);
  406. gpmc_cs_set_reserved(cs, 0);
  407. spin_unlock(&gpmc_mem_lock);
  408. }
  409. EXPORT_SYMBOL(gpmc_cs_free);
  410. /**
  411. * gpmc_cs_configure - write request to configure gpmc
  412. * @cs: chip select number
  413. * @cmd: command type
  414. * @wval: value to write
  415. * @return status of the operation
  416. */
  417. int gpmc_cs_configure(int cs, int cmd, int wval)
  418. {
  419. int err = 0;
  420. u32 regval = 0;
  421. switch (cmd) {
  422. case GPMC_ENABLE_IRQ:
  423. gpmc_write_reg(GPMC_IRQENABLE, wval);
  424. break;
  425. case GPMC_SET_IRQ_STATUS:
  426. gpmc_write_reg(GPMC_IRQSTATUS, wval);
  427. break;
  428. case GPMC_CONFIG_WP:
  429. regval = gpmc_read_reg(GPMC_CONFIG);
  430. if (wval)
  431. regval &= ~GPMC_CONFIG_WRITEPROTECT; /* WP is ON */
  432. else
  433. regval |= GPMC_CONFIG_WRITEPROTECT; /* WP is OFF */
  434. gpmc_write_reg(GPMC_CONFIG, regval);
  435. break;
  436. case GPMC_CONFIG_RDY_BSY:
  437. regval = gpmc_cs_read_reg(cs, GPMC_CS_CONFIG1);
  438. if (wval)
  439. regval |= WR_RD_PIN_MONITORING;
  440. else
  441. regval &= ~WR_RD_PIN_MONITORING;
  442. gpmc_cs_write_reg(cs, GPMC_CS_CONFIG1, regval);
  443. break;
  444. case GPMC_CONFIG_DEV_SIZE:
  445. regval = gpmc_cs_read_reg(cs, GPMC_CS_CONFIG1);
  446. /* clear 2 target bits */
  447. regval &= ~GPMC_CONFIG1_DEVICESIZE(3);
  448. /* set the proper value */
  449. regval |= GPMC_CONFIG1_DEVICESIZE(wval);
  450. gpmc_cs_write_reg(cs, GPMC_CS_CONFIG1, regval);
  451. break;
  452. case GPMC_CONFIG_DEV_TYPE:
  453. regval = gpmc_cs_read_reg(cs, GPMC_CS_CONFIG1);
  454. regval |= GPMC_CONFIG1_DEVICETYPE(wval);
  455. if (wval == GPMC_DEVICETYPE_NOR)
  456. regval |= GPMC_CONFIG1_MUXADDDATA;
  457. gpmc_cs_write_reg(cs, GPMC_CS_CONFIG1, regval);
  458. break;
  459. default:
  460. printk(KERN_ERR "gpmc_configure_cs: Not supported\n");
  461. err = -EINVAL;
  462. }
  463. return err;
  464. }
  465. EXPORT_SYMBOL(gpmc_cs_configure);
  466. void gpmc_update_nand_reg(struct gpmc_nand_regs *reg, int cs)
  467. {
  468. int i;
  469. reg->gpmc_status = gpmc_base + GPMC_STATUS;
  470. reg->gpmc_nand_command = gpmc_base + GPMC_CS0_OFFSET +
  471. GPMC_CS_NAND_COMMAND + GPMC_CS_SIZE * cs;
  472. reg->gpmc_nand_address = gpmc_base + GPMC_CS0_OFFSET +
  473. GPMC_CS_NAND_ADDRESS + GPMC_CS_SIZE * cs;
  474. reg->gpmc_nand_data = gpmc_base + GPMC_CS0_OFFSET +
  475. GPMC_CS_NAND_DATA + GPMC_CS_SIZE * cs;
  476. reg->gpmc_prefetch_config1 = gpmc_base + GPMC_PREFETCH_CONFIG1;
  477. reg->gpmc_prefetch_config2 = gpmc_base + GPMC_PREFETCH_CONFIG2;
  478. reg->gpmc_prefetch_control = gpmc_base + GPMC_PREFETCH_CONTROL;
  479. reg->gpmc_prefetch_status = gpmc_base + GPMC_PREFETCH_STATUS;
  480. reg->gpmc_ecc_config = gpmc_base + GPMC_ECC_CONFIG;
  481. reg->gpmc_ecc_control = gpmc_base + GPMC_ECC_CONTROL;
  482. reg->gpmc_ecc_size_config = gpmc_base + GPMC_ECC_SIZE_CONFIG;
  483. reg->gpmc_ecc1_result = gpmc_base + GPMC_ECC1_RESULT;
  484. for (i = 0; i < GPMC_BCH_NUM_REMAINDER; i++) {
  485. reg->gpmc_bch_result0[i] = gpmc_base + GPMC_ECC_BCH_RESULT_0 +
  486. GPMC_BCH_SIZE * i;
  487. reg->gpmc_bch_result1[i] = gpmc_base + GPMC_ECC_BCH_RESULT_1 +
  488. GPMC_BCH_SIZE * i;
  489. reg->gpmc_bch_result2[i] = gpmc_base + GPMC_ECC_BCH_RESULT_2 +
  490. GPMC_BCH_SIZE * i;
  491. reg->gpmc_bch_result3[i] = gpmc_base + GPMC_ECC_BCH_RESULT_3 +
  492. GPMC_BCH_SIZE * i;
  493. }
  494. }
  495. int gpmc_get_client_irq(unsigned irq_config)
  496. {
  497. int i;
  498. if (hweight32(irq_config) > 1)
  499. return 0;
  500. for (i = 0; i < GPMC_NR_IRQ; i++)
  501. if (gpmc_client_irq[i].bitmask & irq_config)
  502. return gpmc_client_irq[i].irq;
  503. return 0;
  504. }
  505. static int gpmc_irq_endis(unsigned irq, bool endis)
  506. {
  507. int i;
  508. u32 regval;
  509. for (i = 0; i < GPMC_NR_IRQ; i++)
  510. if (irq == gpmc_client_irq[i].irq) {
  511. regval = gpmc_read_reg(GPMC_IRQENABLE);
  512. if (endis)
  513. regval |= gpmc_client_irq[i].bitmask;
  514. else
  515. regval &= ~gpmc_client_irq[i].bitmask;
  516. gpmc_write_reg(GPMC_IRQENABLE, regval);
  517. break;
  518. }
  519. return 0;
  520. }
  521. static void gpmc_irq_disable(struct irq_data *p)
  522. {
  523. gpmc_irq_endis(p->irq, false);
  524. }
  525. static void gpmc_irq_enable(struct irq_data *p)
  526. {
  527. gpmc_irq_endis(p->irq, true);
  528. }
  529. static void gpmc_irq_noop(struct irq_data *data) { }
  530. static unsigned int gpmc_irq_noop_ret(struct irq_data *data) { return 0; }
  531. static int gpmc_setup_irq(void)
  532. {
  533. int i;
  534. u32 regval;
  535. if (!gpmc_irq)
  536. return -EINVAL;
  537. gpmc_irq_start = irq_alloc_descs(-1, 0, GPMC_NR_IRQ, 0);
  538. if (IS_ERR_VALUE(gpmc_irq_start)) {
  539. pr_err("irq_alloc_descs failed\n");
  540. return gpmc_irq_start;
  541. }
  542. gpmc_irq_chip.name = "gpmc";
  543. gpmc_irq_chip.irq_startup = gpmc_irq_noop_ret;
  544. gpmc_irq_chip.irq_enable = gpmc_irq_enable;
  545. gpmc_irq_chip.irq_disable = gpmc_irq_disable;
  546. gpmc_irq_chip.irq_shutdown = gpmc_irq_noop;
  547. gpmc_irq_chip.irq_ack = gpmc_irq_noop;
  548. gpmc_irq_chip.irq_mask = gpmc_irq_noop;
  549. gpmc_irq_chip.irq_unmask = gpmc_irq_noop;
  550. gpmc_client_irq[0].bitmask = GPMC_IRQ_FIFOEVENTENABLE;
  551. gpmc_client_irq[1].bitmask = GPMC_IRQ_COUNT_EVENT;
  552. for (i = 0; i < GPMC_NR_IRQ; i++) {
  553. gpmc_client_irq[i].irq = gpmc_irq_start + i;
  554. irq_set_chip_and_handler(gpmc_client_irq[i].irq,
  555. &gpmc_irq_chip, handle_simple_irq);
  556. set_irq_flags(gpmc_client_irq[i].irq,
  557. IRQF_VALID | IRQF_NOAUTOEN);
  558. }
  559. /* Disable interrupts */
  560. gpmc_write_reg(GPMC_IRQENABLE, 0);
  561. /* clear interrupts */
  562. regval = gpmc_read_reg(GPMC_IRQSTATUS);
  563. gpmc_write_reg(GPMC_IRQSTATUS, regval);
  564. return request_irq(gpmc_irq, gpmc_handle_irq, 0, "gpmc", NULL);
  565. }
  566. static __devexit int gpmc_free_irq(void)
  567. {
  568. int i;
  569. if (gpmc_irq)
  570. free_irq(gpmc_irq, NULL);
  571. for (i = 0; i < GPMC_NR_IRQ; i++) {
  572. irq_set_handler(gpmc_client_irq[i].irq, NULL);
  573. irq_set_chip(gpmc_client_irq[i].irq, &no_irq_chip);
  574. irq_modify_status(gpmc_client_irq[i].irq, 0, 0);
  575. }
  576. irq_free_descs(gpmc_irq_start, GPMC_NR_IRQ);
  577. return 0;
  578. }
  579. static void __devexit gpmc_mem_exit(void)
  580. {
  581. int cs;
  582. for (cs = 0; cs < GPMC_CS_NUM; cs++) {
  583. if (!gpmc_cs_mem_enabled(cs))
  584. continue;
  585. gpmc_cs_delete_mem(cs);
  586. }
  587. }
  588. static int __devinit gpmc_mem_init(void)
  589. {
  590. int cs, rc;
  591. unsigned long boot_rom_space = 0;
  592. /* never allocate the first page, to facilitate bug detection;
  593. * even if we didn't boot from ROM.
  594. */
  595. boot_rom_space = BOOT_ROM_SPACE;
  596. /* In apollon the CS0 is mapped as 0x0000 0000 */
  597. if (machine_is_omap_apollon())
  598. boot_rom_space = 0;
  599. gpmc_mem_root.start = GPMC_MEM_START + boot_rom_space;
  600. gpmc_mem_root.end = GPMC_MEM_END;
  601. /* Reserve all regions that has been set up by bootloader */
  602. for (cs = 0; cs < GPMC_CS_NUM; cs++) {
  603. u32 base, size;
  604. if (!gpmc_cs_mem_enabled(cs))
  605. continue;
  606. gpmc_cs_get_memconf(cs, &base, &size);
  607. rc = gpmc_cs_insert_mem(cs, base, size);
  608. if (IS_ERR_VALUE(rc)) {
  609. while (--cs >= 0)
  610. if (gpmc_cs_mem_enabled(cs))
  611. gpmc_cs_delete_mem(cs);
  612. return rc;
  613. }
  614. }
  615. return 0;
  616. }
  617. static __devinit int gpmc_probe(struct platform_device *pdev)
  618. {
  619. int rc;
  620. u32 l;
  621. struct resource *res;
  622. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  623. if (res == NULL)
  624. return -ENOENT;
  625. phys_base = res->start;
  626. mem_size = resource_size(res);
  627. gpmc_base = devm_request_and_ioremap(&pdev->dev, res);
  628. if (!gpmc_base) {
  629. dev_err(&pdev->dev, "error: request memory / ioremap\n");
  630. return -EADDRNOTAVAIL;
  631. }
  632. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  633. if (res == NULL)
  634. dev_warn(&pdev->dev, "Failed to get resource: irq\n");
  635. else
  636. gpmc_irq = res->start;
  637. gpmc_l3_clk = clk_get(&pdev->dev, "fck");
  638. if (IS_ERR(gpmc_l3_clk)) {
  639. dev_err(&pdev->dev, "error: clk_get\n");
  640. gpmc_irq = 0;
  641. return PTR_ERR(gpmc_l3_clk);
  642. }
  643. clk_prepare_enable(gpmc_l3_clk);
  644. gpmc_dev = &pdev->dev;
  645. l = gpmc_read_reg(GPMC_REVISION);
  646. if (GPMC_REVISION_MAJOR(l) > 0x4)
  647. gpmc_capability = GPMC_HAS_WR_ACCESS | GPMC_HAS_WR_DATA_MUX_BUS;
  648. dev_info(gpmc_dev, "GPMC revision %d.%d\n", GPMC_REVISION_MAJOR(l),
  649. GPMC_REVISION_MINOR(l));
  650. rc = gpmc_mem_init();
  651. if (IS_ERR_VALUE(rc)) {
  652. clk_disable_unprepare(gpmc_l3_clk);
  653. clk_put(gpmc_l3_clk);
  654. dev_err(gpmc_dev, "failed to reserve memory\n");
  655. return rc;
  656. }
  657. if (IS_ERR_VALUE(gpmc_setup_irq()))
  658. dev_warn(gpmc_dev, "gpmc_setup_irq failed\n");
  659. return 0;
  660. }
  661. static __devexit int gpmc_remove(struct platform_device *pdev)
  662. {
  663. gpmc_free_irq();
  664. gpmc_mem_exit();
  665. gpmc_dev = NULL;
  666. return 0;
  667. }
  668. static struct platform_driver gpmc_driver = {
  669. .probe = gpmc_probe,
  670. .remove = __devexit_p(gpmc_remove),
  671. .driver = {
  672. .name = DEVICE_NAME,
  673. .owner = THIS_MODULE,
  674. },
  675. };
  676. static __init int gpmc_init(void)
  677. {
  678. return platform_driver_register(&gpmc_driver);
  679. }
  680. static __exit void gpmc_exit(void)
  681. {
  682. platform_driver_unregister(&gpmc_driver);
  683. }
  684. postcore_initcall(gpmc_init);
  685. module_exit(gpmc_exit);
  686. static int __init omap_gpmc_init(void)
  687. {
  688. struct omap_hwmod *oh;
  689. struct platform_device *pdev;
  690. char *oh_name = "gpmc";
  691. oh = omap_hwmod_lookup(oh_name);
  692. if (!oh) {
  693. pr_err("Could not look up %s\n", oh_name);
  694. return -ENODEV;
  695. }
  696. pdev = omap_device_build(DEVICE_NAME, -1, oh, NULL, 0, NULL, 0, 0);
  697. WARN(IS_ERR(pdev), "could not build omap_device for %s\n", oh_name);
  698. return IS_ERR(pdev) ? PTR_ERR(pdev) : 0;
  699. }
  700. postcore_initcall(omap_gpmc_init);
  701. static irqreturn_t gpmc_handle_irq(int irq, void *dev)
  702. {
  703. int i;
  704. u32 regval;
  705. regval = gpmc_read_reg(GPMC_IRQSTATUS);
  706. if (!regval)
  707. return IRQ_NONE;
  708. for (i = 0; i < GPMC_NR_IRQ; i++)
  709. if (regval & gpmc_client_irq[i].bitmask)
  710. generic_handle_irq(gpmc_client_irq[i].irq);
  711. gpmc_write_reg(GPMC_IRQSTATUS, regval);
  712. return IRQ_HANDLED;
  713. }
  714. #ifdef CONFIG_ARCH_OMAP3
  715. static struct omap3_gpmc_regs gpmc_context;
  716. void omap3_gpmc_save_context(void)
  717. {
  718. int i;
  719. gpmc_context.sysconfig = gpmc_read_reg(GPMC_SYSCONFIG);
  720. gpmc_context.irqenable = gpmc_read_reg(GPMC_IRQENABLE);
  721. gpmc_context.timeout_ctrl = gpmc_read_reg(GPMC_TIMEOUT_CONTROL);
  722. gpmc_context.config = gpmc_read_reg(GPMC_CONFIG);
  723. gpmc_context.prefetch_config1 = gpmc_read_reg(GPMC_PREFETCH_CONFIG1);
  724. gpmc_context.prefetch_config2 = gpmc_read_reg(GPMC_PREFETCH_CONFIG2);
  725. gpmc_context.prefetch_control = gpmc_read_reg(GPMC_PREFETCH_CONTROL);
  726. for (i = 0; i < GPMC_CS_NUM; i++) {
  727. gpmc_context.cs_context[i].is_valid = gpmc_cs_mem_enabled(i);
  728. if (gpmc_context.cs_context[i].is_valid) {
  729. gpmc_context.cs_context[i].config1 =
  730. gpmc_cs_read_reg(i, GPMC_CS_CONFIG1);
  731. gpmc_context.cs_context[i].config2 =
  732. gpmc_cs_read_reg(i, GPMC_CS_CONFIG2);
  733. gpmc_context.cs_context[i].config3 =
  734. gpmc_cs_read_reg(i, GPMC_CS_CONFIG3);
  735. gpmc_context.cs_context[i].config4 =
  736. gpmc_cs_read_reg(i, GPMC_CS_CONFIG4);
  737. gpmc_context.cs_context[i].config5 =
  738. gpmc_cs_read_reg(i, GPMC_CS_CONFIG5);
  739. gpmc_context.cs_context[i].config6 =
  740. gpmc_cs_read_reg(i, GPMC_CS_CONFIG6);
  741. gpmc_context.cs_context[i].config7 =
  742. gpmc_cs_read_reg(i, GPMC_CS_CONFIG7);
  743. }
  744. }
  745. }
  746. void omap3_gpmc_restore_context(void)
  747. {
  748. int i;
  749. gpmc_write_reg(GPMC_SYSCONFIG, gpmc_context.sysconfig);
  750. gpmc_write_reg(GPMC_IRQENABLE, gpmc_context.irqenable);
  751. gpmc_write_reg(GPMC_TIMEOUT_CONTROL, gpmc_context.timeout_ctrl);
  752. gpmc_write_reg(GPMC_CONFIG, gpmc_context.config);
  753. gpmc_write_reg(GPMC_PREFETCH_CONFIG1, gpmc_context.prefetch_config1);
  754. gpmc_write_reg(GPMC_PREFETCH_CONFIG2, gpmc_context.prefetch_config2);
  755. gpmc_write_reg(GPMC_PREFETCH_CONTROL, gpmc_context.prefetch_control);
  756. for (i = 0; i < GPMC_CS_NUM; i++) {
  757. if (gpmc_context.cs_context[i].is_valid) {
  758. gpmc_cs_write_reg(i, GPMC_CS_CONFIG1,
  759. gpmc_context.cs_context[i].config1);
  760. gpmc_cs_write_reg(i, GPMC_CS_CONFIG2,
  761. gpmc_context.cs_context[i].config2);
  762. gpmc_cs_write_reg(i, GPMC_CS_CONFIG3,
  763. gpmc_context.cs_context[i].config3);
  764. gpmc_cs_write_reg(i, GPMC_CS_CONFIG4,
  765. gpmc_context.cs_context[i].config4);
  766. gpmc_cs_write_reg(i, GPMC_CS_CONFIG5,
  767. gpmc_context.cs_context[i].config5);
  768. gpmc_cs_write_reg(i, GPMC_CS_CONFIG6,
  769. gpmc_context.cs_context[i].config6);
  770. gpmc_cs_write_reg(i, GPMC_CS_CONFIG7,
  771. gpmc_context.cs_context[i].config7);
  772. }
  773. }
  774. }
  775. #endif /* CONFIG_ARCH_OMAP3 */