clock44xx_data.c 103 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398
  1. /*
  2. * OMAP4 Clock data
  3. *
  4. * Copyright (C) 2009-2010 Texas Instruments, Inc.
  5. * Copyright (C) 2009-2010 Nokia Corporation
  6. *
  7. * Paul Walmsley (paul@pwsan.com)
  8. * Rajendra Nayak (rnayak@ti.com)
  9. * Benoit Cousson (b-cousson@ti.com)
  10. *
  11. * This file is automatically generated from the OMAP hardware databases.
  12. * We respectfully ask that any modifications to this file be coordinated
  13. * with the public linux-omap@vger.kernel.org mailing list and the
  14. * authors above to ensure that the autogeneration scripts are kept
  15. * up-to-date with the file contents.
  16. *
  17. * This program is free software; you can redistribute it and/or modify
  18. * it under the terms of the GNU General Public License version 2 as
  19. * published by the Free Software Foundation.
  20. *
  21. * XXX Some of the ES1 clocks have been removed/changed; once support
  22. * is added for discriminating clocks by ES level, these should be added back
  23. * in.
  24. */
  25. #include <linux/kernel.h>
  26. #include <linux/list.h>
  27. #include <linux/clk.h>
  28. #include <linux/io.h>
  29. #include "soc.h"
  30. #include "iomap.h"
  31. #include "clock.h"
  32. #include "clock44xx.h"
  33. #include "cm1_44xx.h"
  34. #include "cm2_44xx.h"
  35. #include "cm-regbits-44xx.h"
  36. #include "prm44xx.h"
  37. #include "prm-regbits-44xx.h"
  38. #include "control.h"
  39. #include "scrm44xx.h"
  40. /* OMAP4 modulemode control */
  41. #define OMAP4430_MODULEMODE_HWCTRL 0
  42. #define OMAP4430_MODULEMODE_SWCTRL 1
  43. /* Root clocks */
  44. static struct clk extalt_clkin_ck = {
  45. .name = "extalt_clkin_ck",
  46. .rate = 59000000,
  47. .ops = &clkops_null,
  48. };
  49. static struct clk pad_clks_ck = {
  50. .name = "pad_clks_ck",
  51. .rate = 12000000,
  52. .ops = &clkops_omap2_dflt,
  53. .enable_reg = OMAP4430_CM_CLKSEL_ABE,
  54. .enable_bit = OMAP4430_PAD_CLKS_GATE_SHIFT,
  55. };
  56. static struct clk pad_slimbus_core_clks_ck = {
  57. .name = "pad_slimbus_core_clks_ck",
  58. .rate = 12000000,
  59. .ops = &clkops_null,
  60. };
  61. static struct clk secure_32k_clk_src_ck = {
  62. .name = "secure_32k_clk_src_ck",
  63. .rate = 32768,
  64. .ops = &clkops_null,
  65. };
  66. static struct clk slimbus_clk = {
  67. .name = "slimbus_clk",
  68. .rate = 12000000,
  69. .ops = &clkops_omap2_dflt,
  70. .enable_reg = OMAP4430_CM_CLKSEL_ABE,
  71. .enable_bit = OMAP4430_SLIMBUS_CLK_GATE_SHIFT,
  72. };
  73. static struct clk sys_32k_ck = {
  74. .name = "sys_32k_ck",
  75. .clkdm_name = "prm_clkdm",
  76. .rate = 32768,
  77. .ops = &clkops_null,
  78. };
  79. static struct clk virt_12000000_ck = {
  80. .name = "virt_12000000_ck",
  81. .ops = &clkops_null,
  82. .rate = 12000000,
  83. };
  84. static struct clk virt_13000000_ck = {
  85. .name = "virt_13000000_ck",
  86. .ops = &clkops_null,
  87. .rate = 13000000,
  88. };
  89. static struct clk virt_16800000_ck = {
  90. .name = "virt_16800000_ck",
  91. .ops = &clkops_null,
  92. .rate = 16800000,
  93. };
  94. static struct clk virt_27000000_ck = {
  95. .name = "virt_27000000_ck",
  96. .ops = &clkops_null,
  97. .rate = 27000000,
  98. };
  99. static struct clk virt_38400000_ck = {
  100. .name = "virt_38400000_ck",
  101. .ops = &clkops_null,
  102. .rate = 38400000,
  103. };
  104. static const struct clksel_rate div_1_5_rates[] = {
  105. { .div = 1, .val = 5, .flags = RATE_IN_4430 },
  106. { .div = 0 },
  107. };
  108. static const struct clksel_rate div_1_6_rates[] = {
  109. { .div = 1, .val = 6, .flags = RATE_IN_4430 },
  110. { .div = 0 },
  111. };
  112. static const struct clksel_rate div_1_7_rates[] = {
  113. { .div = 1, .val = 7, .flags = RATE_IN_4430 },
  114. { .div = 0 },
  115. };
  116. static const struct clksel sys_clkin_sel[] = {
  117. { .parent = &virt_12000000_ck, .rates = div_1_1_rates },
  118. { .parent = &virt_13000000_ck, .rates = div_1_2_rates },
  119. { .parent = &virt_16800000_ck, .rates = div_1_3_rates },
  120. { .parent = &virt_19200000_ck, .rates = div_1_4_rates },
  121. { .parent = &virt_26000000_ck, .rates = div_1_5_rates },
  122. { .parent = &virt_27000000_ck, .rates = div_1_6_rates },
  123. { .parent = &virt_38400000_ck, .rates = div_1_7_rates },
  124. { .parent = NULL },
  125. };
  126. static struct clk sys_clkin_ck = {
  127. .name = "sys_clkin_ck",
  128. .rate = 38400000,
  129. .clksel = sys_clkin_sel,
  130. .init = &omap2_init_clksel_parent,
  131. .clksel_reg = OMAP4430_CM_SYS_CLKSEL,
  132. .clksel_mask = OMAP4430_SYS_CLKSEL_MASK,
  133. .ops = &clkops_null,
  134. .recalc = &omap2_clksel_recalc,
  135. };
  136. static struct clk tie_low_clock_ck = {
  137. .name = "tie_low_clock_ck",
  138. .rate = 0,
  139. .ops = &clkops_null,
  140. };
  141. static struct clk utmi_phy_clkout_ck = {
  142. .name = "utmi_phy_clkout_ck",
  143. .rate = 60000000,
  144. .ops = &clkops_null,
  145. };
  146. static struct clk xclk60mhsp1_ck = {
  147. .name = "xclk60mhsp1_ck",
  148. .rate = 60000000,
  149. .ops = &clkops_null,
  150. };
  151. static struct clk xclk60mhsp2_ck = {
  152. .name = "xclk60mhsp2_ck",
  153. .rate = 60000000,
  154. .ops = &clkops_null,
  155. };
  156. static struct clk xclk60motg_ck = {
  157. .name = "xclk60motg_ck",
  158. .rate = 60000000,
  159. .ops = &clkops_null,
  160. };
  161. /* Module clocks and DPLL outputs */
  162. static const struct clksel abe_dpll_bypass_clk_mux_sel[] = {
  163. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  164. { .parent = &sys_32k_ck, .rates = div_1_1_rates },
  165. { .parent = NULL },
  166. };
  167. static struct clk abe_dpll_bypass_clk_mux_ck = {
  168. .name = "abe_dpll_bypass_clk_mux_ck",
  169. .parent = &sys_clkin_ck,
  170. .ops = &clkops_null,
  171. .recalc = &followparent_recalc,
  172. };
  173. static struct clk abe_dpll_refclk_mux_ck = {
  174. .name = "abe_dpll_refclk_mux_ck",
  175. .parent = &sys_clkin_ck,
  176. .clksel = abe_dpll_bypass_clk_mux_sel,
  177. .init = &omap2_init_clksel_parent,
  178. .clksel_reg = OMAP4430_CM_ABE_PLL_REF_CLKSEL,
  179. .clksel_mask = OMAP4430_CLKSEL_0_0_MASK,
  180. .ops = &clkops_null,
  181. .recalc = &omap2_clksel_recalc,
  182. };
  183. /* DPLL_ABE */
  184. static struct dpll_data dpll_abe_dd = {
  185. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_ABE,
  186. .clk_bypass = &abe_dpll_bypass_clk_mux_ck,
  187. .clk_ref = &abe_dpll_refclk_mux_ck,
  188. .control_reg = OMAP4430_CM_CLKMODE_DPLL_ABE,
  189. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  190. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_ABE,
  191. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_ABE,
  192. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  193. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  194. .enable_mask = OMAP4430_DPLL_EN_MASK,
  195. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  196. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  197. .max_multiplier = 2047,
  198. .max_divider = 128,
  199. .min_divider = 1,
  200. };
  201. static struct clk dpll_abe_ck = {
  202. .name = "dpll_abe_ck",
  203. .parent = &abe_dpll_refclk_mux_ck,
  204. .dpll_data = &dpll_abe_dd,
  205. .init = &omap2_init_dpll_parent,
  206. .ops = &clkops_omap3_noncore_dpll_ops,
  207. .recalc = &omap4_dpll_regm4xen_recalc,
  208. .round_rate = &omap4_dpll_regm4xen_round_rate,
  209. .set_rate = &omap3_noncore_dpll_set_rate,
  210. };
  211. static struct clk dpll_abe_x2_ck = {
  212. .name = "dpll_abe_x2_ck",
  213. .parent = &dpll_abe_ck,
  214. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_ABE,
  215. .flags = CLOCK_CLKOUTX2,
  216. .ops = &clkops_omap4_dpllmx_ops,
  217. .recalc = &omap3_clkoutx2_recalc,
  218. };
  219. static const struct clksel dpll_abe_m2x2_div[] = {
  220. { .parent = &dpll_abe_x2_ck, .rates = div31_1to31_rates },
  221. { .parent = NULL },
  222. };
  223. static struct clk dpll_abe_m2x2_ck = {
  224. .name = "dpll_abe_m2x2_ck",
  225. .parent = &dpll_abe_x2_ck,
  226. .clksel = dpll_abe_m2x2_div,
  227. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_ABE,
  228. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
  229. .ops = &clkops_omap4_dpllmx_ops,
  230. .recalc = &omap2_clksel_recalc,
  231. .round_rate = &omap2_clksel_round_rate,
  232. .set_rate = &omap2_clksel_set_rate,
  233. };
  234. static struct clk abe_24m_fclk = {
  235. .name = "abe_24m_fclk",
  236. .parent = &dpll_abe_m2x2_ck,
  237. .ops = &clkops_null,
  238. .fixed_div = 8,
  239. .recalc = &omap_fixed_divisor_recalc,
  240. };
  241. static const struct clksel_rate div3_1to4_rates[] = {
  242. { .div = 1, .val = 0, .flags = RATE_IN_4430 },
  243. { .div = 2, .val = 1, .flags = RATE_IN_4430 },
  244. { .div = 4, .val = 2, .flags = RATE_IN_4430 },
  245. { .div = 0 },
  246. };
  247. static const struct clksel abe_clk_div[] = {
  248. { .parent = &dpll_abe_m2x2_ck, .rates = div3_1to4_rates },
  249. { .parent = NULL },
  250. };
  251. static struct clk abe_clk = {
  252. .name = "abe_clk",
  253. .parent = &dpll_abe_m2x2_ck,
  254. .clksel = abe_clk_div,
  255. .clksel_reg = OMAP4430_CM_CLKSEL_ABE,
  256. .clksel_mask = OMAP4430_CLKSEL_OPP_MASK,
  257. .ops = &clkops_null,
  258. .recalc = &omap2_clksel_recalc,
  259. .round_rate = &omap2_clksel_round_rate,
  260. .set_rate = &omap2_clksel_set_rate,
  261. };
  262. static const struct clksel_rate div2_1to2_rates[] = {
  263. { .div = 1, .val = 0, .flags = RATE_IN_4430 },
  264. { .div = 2, .val = 1, .flags = RATE_IN_4430 },
  265. { .div = 0 },
  266. };
  267. static const struct clksel aess_fclk_div[] = {
  268. { .parent = &abe_clk, .rates = div2_1to2_rates },
  269. { .parent = NULL },
  270. };
  271. static struct clk aess_fclk = {
  272. .name = "aess_fclk",
  273. .parent = &abe_clk,
  274. .clksel = aess_fclk_div,
  275. .clksel_reg = OMAP4430_CM1_ABE_AESS_CLKCTRL,
  276. .clksel_mask = OMAP4430_CLKSEL_AESS_FCLK_MASK,
  277. .ops = &clkops_null,
  278. .recalc = &omap2_clksel_recalc,
  279. .round_rate = &omap2_clksel_round_rate,
  280. .set_rate = &omap2_clksel_set_rate,
  281. };
  282. static struct clk dpll_abe_m3x2_ck = {
  283. .name = "dpll_abe_m3x2_ck",
  284. .parent = &dpll_abe_x2_ck,
  285. .clksel = dpll_abe_m2x2_div,
  286. .clksel_reg = OMAP4430_CM_DIV_M3_DPLL_ABE,
  287. .clksel_mask = OMAP4430_DPLL_CLKOUTHIF_DIV_MASK,
  288. .ops = &clkops_omap4_dpllmx_ops,
  289. .recalc = &omap2_clksel_recalc,
  290. .round_rate = &omap2_clksel_round_rate,
  291. .set_rate = &omap2_clksel_set_rate,
  292. };
  293. static const struct clksel core_hsd_byp_clk_mux_sel[] = {
  294. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  295. { .parent = &dpll_abe_m3x2_ck, .rates = div_1_1_rates },
  296. { .parent = NULL },
  297. };
  298. static struct clk core_hsd_byp_clk_mux_ck = {
  299. .name = "core_hsd_byp_clk_mux_ck",
  300. .parent = &sys_clkin_ck,
  301. .clksel = core_hsd_byp_clk_mux_sel,
  302. .init = &omap2_init_clksel_parent,
  303. .clksel_reg = OMAP4430_CM_CLKSEL_DPLL_CORE,
  304. .clksel_mask = OMAP4430_DPLL_BYP_CLKSEL_MASK,
  305. .ops = &clkops_null,
  306. .recalc = &omap2_clksel_recalc,
  307. };
  308. /* DPLL_CORE */
  309. static struct dpll_data dpll_core_dd = {
  310. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_CORE,
  311. .clk_bypass = &core_hsd_byp_clk_mux_ck,
  312. .clk_ref = &sys_clkin_ck,
  313. .control_reg = OMAP4430_CM_CLKMODE_DPLL_CORE,
  314. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  315. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_CORE,
  316. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_CORE,
  317. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  318. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  319. .enable_mask = OMAP4430_DPLL_EN_MASK,
  320. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  321. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  322. .max_multiplier = 2047,
  323. .max_divider = 128,
  324. .min_divider = 1,
  325. };
  326. static struct clk dpll_core_ck = {
  327. .name = "dpll_core_ck",
  328. .parent = &sys_clkin_ck,
  329. .dpll_data = &dpll_core_dd,
  330. .init = &omap2_init_dpll_parent,
  331. .ops = &clkops_omap3_core_dpll_ops,
  332. .recalc = &omap3_dpll_recalc,
  333. };
  334. static struct clk dpll_core_x2_ck = {
  335. .name = "dpll_core_x2_ck",
  336. .parent = &dpll_core_ck,
  337. .flags = CLOCK_CLKOUTX2,
  338. .ops = &clkops_null,
  339. .recalc = &omap3_clkoutx2_recalc,
  340. };
  341. static const struct clksel dpll_core_m6x2_div[] = {
  342. { .parent = &dpll_core_x2_ck, .rates = div31_1to31_rates },
  343. { .parent = NULL },
  344. };
  345. static struct clk dpll_core_m6x2_ck = {
  346. .name = "dpll_core_m6x2_ck",
  347. .parent = &dpll_core_x2_ck,
  348. .clksel = dpll_core_m6x2_div,
  349. .clksel_reg = OMAP4430_CM_DIV_M6_DPLL_CORE,
  350. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT3_DIV_MASK,
  351. .ops = &clkops_omap4_dpllmx_ops,
  352. .recalc = &omap2_clksel_recalc,
  353. .round_rate = &omap2_clksel_round_rate,
  354. .set_rate = &omap2_clksel_set_rate,
  355. };
  356. static const struct clksel dbgclk_mux_sel[] = {
  357. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  358. { .parent = &dpll_core_m6x2_ck, .rates = div_1_1_rates },
  359. { .parent = NULL },
  360. };
  361. static struct clk dbgclk_mux_ck = {
  362. .name = "dbgclk_mux_ck",
  363. .parent = &sys_clkin_ck,
  364. .ops = &clkops_null,
  365. .recalc = &followparent_recalc,
  366. };
  367. static const struct clksel dpll_core_m2_div[] = {
  368. { .parent = &dpll_core_ck, .rates = div31_1to31_rates },
  369. { .parent = NULL },
  370. };
  371. static struct clk dpll_core_m2_ck = {
  372. .name = "dpll_core_m2_ck",
  373. .parent = &dpll_core_ck,
  374. .clksel = dpll_core_m2_div,
  375. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_CORE,
  376. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
  377. .ops = &clkops_omap4_dpllmx_ops,
  378. .recalc = &omap2_clksel_recalc,
  379. .round_rate = &omap2_clksel_round_rate,
  380. .set_rate = &omap2_clksel_set_rate,
  381. };
  382. static struct clk ddrphy_ck = {
  383. .name = "ddrphy_ck",
  384. .parent = &dpll_core_m2_ck,
  385. .ops = &clkops_null,
  386. .clkdm_name = "l3_emif_clkdm",
  387. .fixed_div = 2,
  388. .recalc = &omap_fixed_divisor_recalc,
  389. };
  390. static struct clk dpll_core_m5x2_ck = {
  391. .name = "dpll_core_m5x2_ck",
  392. .parent = &dpll_core_x2_ck,
  393. .clksel = dpll_core_m6x2_div,
  394. .clksel_reg = OMAP4430_CM_DIV_M5_DPLL_CORE,
  395. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT2_DIV_MASK,
  396. .ops = &clkops_omap4_dpllmx_ops,
  397. .recalc = &omap2_clksel_recalc,
  398. .round_rate = &omap2_clksel_round_rate,
  399. .set_rate = &omap2_clksel_set_rate,
  400. };
  401. static const struct clksel div_core_div[] = {
  402. { .parent = &dpll_core_m5x2_ck, .rates = div2_1to2_rates },
  403. { .parent = NULL },
  404. };
  405. static struct clk div_core_ck = {
  406. .name = "div_core_ck",
  407. .parent = &dpll_core_m5x2_ck,
  408. .clksel = div_core_div,
  409. .clksel_reg = OMAP4430_CM_CLKSEL_CORE,
  410. .clksel_mask = OMAP4430_CLKSEL_CORE_MASK,
  411. .ops = &clkops_null,
  412. .recalc = &omap2_clksel_recalc,
  413. .round_rate = &omap2_clksel_round_rate,
  414. .set_rate = &omap2_clksel_set_rate,
  415. };
  416. static const struct clksel_rate div4_1to8_rates[] = {
  417. { .div = 1, .val = 0, .flags = RATE_IN_4430 },
  418. { .div = 2, .val = 1, .flags = RATE_IN_4430 },
  419. { .div = 4, .val = 2, .flags = RATE_IN_4430 },
  420. { .div = 8, .val = 3, .flags = RATE_IN_4430 },
  421. { .div = 0 },
  422. };
  423. static const struct clksel div_iva_hs_clk_div[] = {
  424. { .parent = &dpll_core_m5x2_ck, .rates = div4_1to8_rates },
  425. { .parent = NULL },
  426. };
  427. static struct clk div_iva_hs_clk = {
  428. .name = "div_iva_hs_clk",
  429. .parent = &dpll_core_m5x2_ck,
  430. .clksel = div_iva_hs_clk_div,
  431. .clksel_reg = OMAP4430_CM_BYPCLK_DPLL_IVA,
  432. .clksel_mask = OMAP4430_CLKSEL_0_1_MASK,
  433. .ops = &clkops_null,
  434. .recalc = &omap2_clksel_recalc,
  435. .round_rate = &omap2_clksel_round_rate,
  436. .set_rate = &omap2_clksel_set_rate,
  437. };
  438. static struct clk div_mpu_hs_clk = {
  439. .name = "div_mpu_hs_clk",
  440. .parent = &dpll_core_m5x2_ck,
  441. .clksel = div_iva_hs_clk_div,
  442. .clksel_reg = OMAP4430_CM_BYPCLK_DPLL_MPU,
  443. .clksel_mask = OMAP4430_CLKSEL_0_1_MASK,
  444. .ops = &clkops_null,
  445. .recalc = &omap2_clksel_recalc,
  446. .round_rate = &omap2_clksel_round_rate,
  447. .set_rate = &omap2_clksel_set_rate,
  448. };
  449. static struct clk dpll_core_m4x2_ck = {
  450. .name = "dpll_core_m4x2_ck",
  451. .parent = &dpll_core_x2_ck,
  452. .clksel = dpll_core_m6x2_div,
  453. .clksel_reg = OMAP4430_CM_DIV_M4_DPLL_CORE,
  454. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT1_DIV_MASK,
  455. .ops = &clkops_omap4_dpllmx_ops,
  456. .recalc = &omap2_clksel_recalc,
  457. .round_rate = &omap2_clksel_round_rate,
  458. .set_rate = &omap2_clksel_set_rate,
  459. };
  460. static struct clk dll_clk_div_ck = {
  461. .name = "dll_clk_div_ck",
  462. .parent = &dpll_core_m4x2_ck,
  463. .ops = &clkops_null,
  464. .fixed_div = 2,
  465. .recalc = &omap_fixed_divisor_recalc,
  466. };
  467. static const struct clksel dpll_abe_m2_div[] = {
  468. { .parent = &dpll_abe_ck, .rates = div31_1to31_rates },
  469. { .parent = NULL },
  470. };
  471. static struct clk dpll_abe_m2_ck = {
  472. .name = "dpll_abe_m2_ck",
  473. .parent = &dpll_abe_ck,
  474. .clksel = dpll_abe_m2_div,
  475. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_ABE,
  476. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
  477. .ops = &clkops_omap4_dpllmx_ops,
  478. .recalc = &omap2_clksel_recalc,
  479. .round_rate = &omap2_clksel_round_rate,
  480. .set_rate = &omap2_clksel_set_rate,
  481. };
  482. static struct clk dpll_core_m3x2_ck = {
  483. .name = "dpll_core_m3x2_ck",
  484. .parent = &dpll_core_x2_ck,
  485. .clksel = dpll_core_m6x2_div,
  486. .clksel_reg = OMAP4430_CM_DIV_M3_DPLL_CORE,
  487. .clksel_mask = OMAP4430_DPLL_CLKOUTHIF_DIV_MASK,
  488. .ops = &clkops_omap2_dflt,
  489. .recalc = &omap2_clksel_recalc,
  490. .round_rate = &omap2_clksel_round_rate,
  491. .set_rate = &omap2_clksel_set_rate,
  492. .enable_reg = OMAP4430_CM_DIV_M3_DPLL_CORE,
  493. .enable_bit = OMAP4430_DPLL_CLKOUTHIF_GATE_CTRL_SHIFT,
  494. };
  495. static struct clk dpll_core_m7x2_ck = {
  496. .name = "dpll_core_m7x2_ck",
  497. .parent = &dpll_core_x2_ck,
  498. .clksel = dpll_core_m6x2_div,
  499. .clksel_reg = OMAP4430_CM_DIV_M7_DPLL_CORE,
  500. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT4_DIV_MASK,
  501. .ops = &clkops_omap4_dpllmx_ops,
  502. .recalc = &omap2_clksel_recalc,
  503. .round_rate = &omap2_clksel_round_rate,
  504. .set_rate = &omap2_clksel_set_rate,
  505. };
  506. static const struct clksel iva_hsd_byp_clk_mux_sel[] = {
  507. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  508. { .parent = &div_iva_hs_clk, .rates = div_1_1_rates },
  509. { .parent = NULL },
  510. };
  511. static struct clk iva_hsd_byp_clk_mux_ck = {
  512. .name = "iva_hsd_byp_clk_mux_ck",
  513. .parent = &sys_clkin_ck,
  514. .clksel = iva_hsd_byp_clk_mux_sel,
  515. .init = &omap2_init_clksel_parent,
  516. .clksel_reg = OMAP4430_CM_CLKSEL_DPLL_IVA,
  517. .clksel_mask = OMAP4430_DPLL_BYP_CLKSEL_MASK,
  518. .ops = &clkops_null,
  519. .recalc = &omap2_clksel_recalc,
  520. };
  521. /* DPLL_IVA */
  522. static struct dpll_data dpll_iva_dd = {
  523. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_IVA,
  524. .clk_bypass = &iva_hsd_byp_clk_mux_ck,
  525. .clk_ref = &sys_clkin_ck,
  526. .control_reg = OMAP4430_CM_CLKMODE_DPLL_IVA,
  527. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  528. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_IVA,
  529. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_IVA,
  530. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  531. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  532. .enable_mask = OMAP4430_DPLL_EN_MASK,
  533. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  534. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  535. .max_multiplier = 2047,
  536. .max_divider = 128,
  537. .min_divider = 1,
  538. };
  539. static struct clk dpll_iva_ck = {
  540. .name = "dpll_iva_ck",
  541. .parent = &sys_clkin_ck,
  542. .dpll_data = &dpll_iva_dd,
  543. .init = &omap2_init_dpll_parent,
  544. .ops = &clkops_omap3_noncore_dpll_ops,
  545. .recalc = &omap3_dpll_recalc,
  546. .round_rate = &omap2_dpll_round_rate,
  547. .set_rate = &omap3_noncore_dpll_set_rate,
  548. };
  549. static struct clk dpll_iva_x2_ck = {
  550. .name = "dpll_iva_x2_ck",
  551. .parent = &dpll_iva_ck,
  552. .flags = CLOCK_CLKOUTX2,
  553. .ops = &clkops_null,
  554. .recalc = &omap3_clkoutx2_recalc,
  555. };
  556. static const struct clksel dpll_iva_m4x2_div[] = {
  557. { .parent = &dpll_iva_x2_ck, .rates = div31_1to31_rates },
  558. { .parent = NULL },
  559. };
  560. static struct clk dpll_iva_m4x2_ck = {
  561. .name = "dpll_iva_m4x2_ck",
  562. .parent = &dpll_iva_x2_ck,
  563. .clksel = dpll_iva_m4x2_div,
  564. .clksel_reg = OMAP4430_CM_DIV_M4_DPLL_IVA,
  565. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT1_DIV_MASK,
  566. .ops = &clkops_omap4_dpllmx_ops,
  567. .recalc = &omap2_clksel_recalc,
  568. .round_rate = &omap2_clksel_round_rate,
  569. .set_rate = &omap2_clksel_set_rate,
  570. };
  571. static struct clk dpll_iva_m5x2_ck = {
  572. .name = "dpll_iva_m5x2_ck",
  573. .parent = &dpll_iva_x2_ck,
  574. .clksel = dpll_iva_m4x2_div,
  575. .clksel_reg = OMAP4430_CM_DIV_M5_DPLL_IVA,
  576. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT2_DIV_MASK,
  577. .ops = &clkops_omap4_dpllmx_ops,
  578. .recalc = &omap2_clksel_recalc,
  579. .round_rate = &omap2_clksel_round_rate,
  580. .set_rate = &omap2_clksel_set_rate,
  581. };
  582. /* DPLL_MPU */
  583. static struct dpll_data dpll_mpu_dd = {
  584. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_MPU,
  585. .clk_bypass = &div_mpu_hs_clk,
  586. .clk_ref = &sys_clkin_ck,
  587. .control_reg = OMAP4430_CM_CLKMODE_DPLL_MPU,
  588. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  589. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_MPU,
  590. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_MPU,
  591. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  592. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  593. .enable_mask = OMAP4430_DPLL_EN_MASK,
  594. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  595. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  596. .max_multiplier = 2047,
  597. .max_divider = 128,
  598. .min_divider = 1,
  599. };
  600. static struct clk dpll_mpu_ck = {
  601. .name = "dpll_mpu_ck",
  602. .parent = &sys_clkin_ck,
  603. .dpll_data = &dpll_mpu_dd,
  604. .init = &omap2_init_dpll_parent,
  605. .ops = &clkops_omap3_noncore_dpll_ops,
  606. .recalc = &omap3_dpll_recalc,
  607. .round_rate = &omap2_dpll_round_rate,
  608. .set_rate = &omap3_noncore_dpll_set_rate,
  609. };
  610. static const struct clksel dpll_mpu_m2_div[] = {
  611. { .parent = &dpll_mpu_ck, .rates = div31_1to31_rates },
  612. { .parent = NULL },
  613. };
  614. static struct clk dpll_mpu_m2_ck = {
  615. .name = "dpll_mpu_m2_ck",
  616. .parent = &dpll_mpu_ck,
  617. .clkdm_name = "cm_clkdm",
  618. .clksel = dpll_mpu_m2_div,
  619. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_MPU,
  620. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
  621. .ops = &clkops_omap4_dpllmx_ops,
  622. .recalc = &omap2_clksel_recalc,
  623. .round_rate = &omap2_clksel_round_rate,
  624. .set_rate = &omap2_clksel_set_rate,
  625. };
  626. static struct clk per_hs_clk_div_ck = {
  627. .name = "per_hs_clk_div_ck",
  628. .parent = &dpll_abe_m3x2_ck,
  629. .ops = &clkops_null,
  630. .fixed_div = 2,
  631. .recalc = &omap_fixed_divisor_recalc,
  632. };
  633. static const struct clksel per_hsd_byp_clk_mux_sel[] = {
  634. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  635. { .parent = &per_hs_clk_div_ck, .rates = div_1_1_rates },
  636. { .parent = NULL },
  637. };
  638. static struct clk per_hsd_byp_clk_mux_ck = {
  639. .name = "per_hsd_byp_clk_mux_ck",
  640. .parent = &sys_clkin_ck,
  641. .clksel = per_hsd_byp_clk_mux_sel,
  642. .init = &omap2_init_clksel_parent,
  643. .clksel_reg = OMAP4430_CM_CLKSEL_DPLL_PER,
  644. .clksel_mask = OMAP4430_DPLL_BYP_CLKSEL_MASK,
  645. .ops = &clkops_null,
  646. .recalc = &omap2_clksel_recalc,
  647. };
  648. /* DPLL_PER */
  649. static struct dpll_data dpll_per_dd = {
  650. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_PER,
  651. .clk_bypass = &per_hsd_byp_clk_mux_ck,
  652. .clk_ref = &sys_clkin_ck,
  653. .control_reg = OMAP4430_CM_CLKMODE_DPLL_PER,
  654. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  655. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_PER,
  656. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_PER,
  657. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  658. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  659. .enable_mask = OMAP4430_DPLL_EN_MASK,
  660. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  661. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  662. .max_multiplier = 2047,
  663. .max_divider = 128,
  664. .min_divider = 1,
  665. };
  666. static struct clk dpll_per_ck = {
  667. .name = "dpll_per_ck",
  668. .parent = &sys_clkin_ck,
  669. .dpll_data = &dpll_per_dd,
  670. .init = &omap2_init_dpll_parent,
  671. .ops = &clkops_omap3_noncore_dpll_ops,
  672. .recalc = &omap3_dpll_recalc,
  673. .round_rate = &omap2_dpll_round_rate,
  674. .set_rate = &omap3_noncore_dpll_set_rate,
  675. };
  676. static const struct clksel dpll_per_m2_div[] = {
  677. { .parent = &dpll_per_ck, .rates = div31_1to31_rates },
  678. { .parent = NULL },
  679. };
  680. static struct clk dpll_per_m2_ck = {
  681. .name = "dpll_per_m2_ck",
  682. .parent = &dpll_per_ck,
  683. .clksel = dpll_per_m2_div,
  684. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_PER,
  685. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
  686. .ops = &clkops_omap4_dpllmx_ops,
  687. .recalc = &omap2_clksel_recalc,
  688. .round_rate = &omap2_clksel_round_rate,
  689. .set_rate = &omap2_clksel_set_rate,
  690. };
  691. static struct clk dpll_per_x2_ck = {
  692. .name = "dpll_per_x2_ck",
  693. .parent = &dpll_per_ck,
  694. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_PER,
  695. .flags = CLOCK_CLKOUTX2,
  696. .ops = &clkops_omap4_dpllmx_ops,
  697. .recalc = &omap3_clkoutx2_recalc,
  698. };
  699. static const struct clksel dpll_per_m2x2_div[] = {
  700. { .parent = &dpll_per_x2_ck, .rates = div31_1to31_rates },
  701. { .parent = NULL },
  702. };
  703. static struct clk dpll_per_m2x2_ck = {
  704. .name = "dpll_per_m2x2_ck",
  705. .parent = &dpll_per_x2_ck,
  706. .clksel = dpll_per_m2x2_div,
  707. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_PER,
  708. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
  709. .ops = &clkops_omap4_dpllmx_ops,
  710. .recalc = &omap2_clksel_recalc,
  711. .round_rate = &omap2_clksel_round_rate,
  712. .set_rate = &omap2_clksel_set_rate,
  713. };
  714. static struct clk dpll_per_m3x2_ck = {
  715. .name = "dpll_per_m3x2_ck",
  716. .parent = &dpll_per_x2_ck,
  717. .clksel = dpll_per_m2x2_div,
  718. .clksel_reg = OMAP4430_CM_DIV_M3_DPLL_PER,
  719. .clksel_mask = OMAP4430_DPLL_CLKOUTHIF_DIV_MASK,
  720. .ops = &clkops_omap2_dflt,
  721. .recalc = &omap2_clksel_recalc,
  722. .round_rate = &omap2_clksel_round_rate,
  723. .set_rate = &omap2_clksel_set_rate,
  724. .enable_reg = OMAP4430_CM_DIV_M3_DPLL_PER,
  725. .enable_bit = OMAP4430_DPLL_CLKOUTHIF_GATE_CTRL_SHIFT,
  726. };
  727. static struct clk dpll_per_m4x2_ck = {
  728. .name = "dpll_per_m4x2_ck",
  729. .parent = &dpll_per_x2_ck,
  730. .clksel = dpll_per_m2x2_div,
  731. .clksel_reg = OMAP4430_CM_DIV_M4_DPLL_PER,
  732. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT1_DIV_MASK,
  733. .ops = &clkops_omap4_dpllmx_ops,
  734. .recalc = &omap2_clksel_recalc,
  735. .round_rate = &omap2_clksel_round_rate,
  736. .set_rate = &omap2_clksel_set_rate,
  737. };
  738. static struct clk dpll_per_m5x2_ck = {
  739. .name = "dpll_per_m5x2_ck",
  740. .parent = &dpll_per_x2_ck,
  741. .clksel = dpll_per_m2x2_div,
  742. .clksel_reg = OMAP4430_CM_DIV_M5_DPLL_PER,
  743. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT2_DIV_MASK,
  744. .ops = &clkops_omap4_dpllmx_ops,
  745. .recalc = &omap2_clksel_recalc,
  746. .round_rate = &omap2_clksel_round_rate,
  747. .set_rate = &omap2_clksel_set_rate,
  748. };
  749. static struct clk dpll_per_m6x2_ck = {
  750. .name = "dpll_per_m6x2_ck",
  751. .parent = &dpll_per_x2_ck,
  752. .clksel = dpll_per_m2x2_div,
  753. .clksel_reg = OMAP4430_CM_DIV_M6_DPLL_PER,
  754. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT3_DIV_MASK,
  755. .ops = &clkops_omap4_dpllmx_ops,
  756. .recalc = &omap2_clksel_recalc,
  757. .round_rate = &omap2_clksel_round_rate,
  758. .set_rate = &omap2_clksel_set_rate,
  759. };
  760. static struct clk dpll_per_m7x2_ck = {
  761. .name = "dpll_per_m7x2_ck",
  762. .parent = &dpll_per_x2_ck,
  763. .clksel = dpll_per_m2x2_div,
  764. .clksel_reg = OMAP4430_CM_DIV_M7_DPLL_PER,
  765. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT4_DIV_MASK,
  766. .ops = &clkops_omap4_dpllmx_ops,
  767. .recalc = &omap2_clksel_recalc,
  768. .round_rate = &omap2_clksel_round_rate,
  769. .set_rate = &omap2_clksel_set_rate,
  770. };
  771. static struct clk usb_hs_clk_div_ck = {
  772. .name = "usb_hs_clk_div_ck",
  773. .parent = &dpll_abe_m3x2_ck,
  774. .ops = &clkops_null,
  775. .fixed_div = 3,
  776. .recalc = &omap_fixed_divisor_recalc,
  777. };
  778. /* DPLL_USB */
  779. static struct dpll_data dpll_usb_dd = {
  780. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_USB,
  781. .clk_bypass = &usb_hs_clk_div_ck,
  782. .flags = DPLL_J_TYPE,
  783. .clk_ref = &sys_clkin_ck,
  784. .control_reg = OMAP4430_CM_CLKMODE_DPLL_USB,
  785. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  786. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_USB,
  787. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_USB,
  788. .mult_mask = OMAP4430_DPLL_MULT_USB_MASK,
  789. .div1_mask = OMAP4430_DPLL_DIV_0_7_MASK,
  790. .enable_mask = OMAP4430_DPLL_EN_MASK,
  791. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  792. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  793. .sddiv_mask = OMAP4430_DPLL_SD_DIV_MASK,
  794. .max_multiplier = 4095,
  795. .max_divider = 256,
  796. .min_divider = 1,
  797. };
  798. static struct clk dpll_usb_ck = {
  799. .name = "dpll_usb_ck",
  800. .parent = &sys_clkin_ck,
  801. .dpll_data = &dpll_usb_dd,
  802. .init = &omap2_init_dpll_parent,
  803. .ops = &clkops_omap3_noncore_dpll_ops,
  804. .recalc = &omap3_dpll_recalc,
  805. .round_rate = &omap2_dpll_round_rate,
  806. .set_rate = &omap3_noncore_dpll_set_rate,
  807. .clkdm_name = "l3_init_clkdm",
  808. };
  809. static struct clk dpll_usb_clkdcoldo_ck = {
  810. .name = "dpll_usb_clkdcoldo_ck",
  811. .parent = &dpll_usb_ck,
  812. .clksel_reg = OMAP4430_CM_CLKDCOLDO_DPLL_USB,
  813. .ops = &clkops_omap4_dpllmx_ops,
  814. .recalc = &followparent_recalc,
  815. };
  816. static const struct clksel dpll_usb_m2_div[] = {
  817. { .parent = &dpll_usb_ck, .rates = div31_1to31_rates },
  818. { .parent = NULL },
  819. };
  820. static struct clk dpll_usb_m2_ck = {
  821. .name = "dpll_usb_m2_ck",
  822. .parent = &dpll_usb_ck,
  823. .clksel = dpll_usb_m2_div,
  824. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_USB,
  825. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_0_6_MASK,
  826. .ops = &clkops_omap4_dpllmx_ops,
  827. .recalc = &omap2_clksel_recalc,
  828. .round_rate = &omap2_clksel_round_rate,
  829. .set_rate = &omap2_clksel_set_rate,
  830. };
  831. static const struct clksel ducati_clk_mux_sel[] = {
  832. { .parent = &div_core_ck, .rates = div_1_0_rates },
  833. { .parent = &dpll_per_m6x2_ck, .rates = div_1_1_rates },
  834. { .parent = NULL },
  835. };
  836. static struct clk ducati_clk_mux_ck = {
  837. .name = "ducati_clk_mux_ck",
  838. .parent = &div_core_ck,
  839. .clksel = ducati_clk_mux_sel,
  840. .init = &omap2_init_clksel_parent,
  841. .clksel_reg = OMAP4430_CM_CLKSEL_DUCATI_ISS_ROOT,
  842. .clksel_mask = OMAP4430_CLKSEL_0_0_MASK,
  843. .ops = &clkops_null,
  844. .recalc = &omap2_clksel_recalc,
  845. };
  846. static struct clk func_12m_fclk = {
  847. .name = "func_12m_fclk",
  848. .parent = &dpll_per_m2x2_ck,
  849. .ops = &clkops_null,
  850. .fixed_div = 16,
  851. .recalc = &omap_fixed_divisor_recalc,
  852. };
  853. static struct clk func_24m_clk = {
  854. .name = "func_24m_clk",
  855. .parent = &dpll_per_m2_ck,
  856. .ops = &clkops_null,
  857. .fixed_div = 4,
  858. .recalc = &omap_fixed_divisor_recalc,
  859. };
  860. static struct clk func_24mc_fclk = {
  861. .name = "func_24mc_fclk",
  862. .parent = &dpll_per_m2x2_ck,
  863. .ops = &clkops_null,
  864. .fixed_div = 8,
  865. .recalc = &omap_fixed_divisor_recalc,
  866. };
  867. static const struct clksel_rate div2_4to8_rates[] = {
  868. { .div = 4, .val = 0, .flags = RATE_IN_4430 },
  869. { .div = 8, .val = 1, .flags = RATE_IN_4430 },
  870. { .div = 0 },
  871. };
  872. static const struct clksel func_48m_fclk_div[] = {
  873. { .parent = &dpll_per_m2x2_ck, .rates = div2_4to8_rates },
  874. { .parent = NULL },
  875. };
  876. static struct clk func_48m_fclk = {
  877. .name = "func_48m_fclk",
  878. .parent = &dpll_per_m2x2_ck,
  879. .clksel = func_48m_fclk_div,
  880. .clksel_reg = OMAP4430_CM_SCALE_FCLK,
  881. .clksel_mask = OMAP4430_SCALE_FCLK_MASK,
  882. .ops = &clkops_null,
  883. .recalc = &omap2_clksel_recalc,
  884. .round_rate = &omap2_clksel_round_rate,
  885. .set_rate = &omap2_clksel_set_rate,
  886. };
  887. static struct clk func_48mc_fclk = {
  888. .name = "func_48mc_fclk",
  889. .parent = &dpll_per_m2x2_ck,
  890. .ops = &clkops_null,
  891. .fixed_div = 4,
  892. .recalc = &omap_fixed_divisor_recalc,
  893. };
  894. static const struct clksel_rate div2_2to4_rates[] = {
  895. { .div = 2, .val = 0, .flags = RATE_IN_4430 },
  896. { .div = 4, .val = 1, .flags = RATE_IN_4430 },
  897. { .div = 0 },
  898. };
  899. static const struct clksel func_64m_fclk_div[] = {
  900. { .parent = &dpll_per_m4x2_ck, .rates = div2_2to4_rates },
  901. { .parent = NULL },
  902. };
  903. static struct clk func_64m_fclk = {
  904. .name = "func_64m_fclk",
  905. .parent = &dpll_per_m4x2_ck,
  906. .clksel = func_64m_fclk_div,
  907. .clksel_reg = OMAP4430_CM_SCALE_FCLK,
  908. .clksel_mask = OMAP4430_SCALE_FCLK_MASK,
  909. .ops = &clkops_null,
  910. .recalc = &omap2_clksel_recalc,
  911. .round_rate = &omap2_clksel_round_rate,
  912. .set_rate = &omap2_clksel_set_rate,
  913. };
  914. static const struct clksel func_96m_fclk_div[] = {
  915. { .parent = &dpll_per_m2x2_ck, .rates = div2_2to4_rates },
  916. { .parent = NULL },
  917. };
  918. static struct clk func_96m_fclk = {
  919. .name = "func_96m_fclk",
  920. .parent = &dpll_per_m2x2_ck,
  921. .clksel = func_96m_fclk_div,
  922. .clksel_reg = OMAP4430_CM_SCALE_FCLK,
  923. .clksel_mask = OMAP4430_SCALE_FCLK_MASK,
  924. .ops = &clkops_null,
  925. .recalc = &omap2_clksel_recalc,
  926. .round_rate = &omap2_clksel_round_rate,
  927. .set_rate = &omap2_clksel_set_rate,
  928. };
  929. static const struct clksel_rate div2_1to8_rates[] = {
  930. { .div = 1, .val = 0, .flags = RATE_IN_4430 },
  931. { .div = 8, .val = 1, .flags = RATE_IN_4430 },
  932. { .div = 0 },
  933. };
  934. static const struct clksel init_60m_fclk_div[] = {
  935. { .parent = &dpll_usb_m2_ck, .rates = div2_1to8_rates },
  936. { .parent = NULL },
  937. };
  938. static struct clk init_60m_fclk = {
  939. .name = "init_60m_fclk",
  940. .parent = &dpll_usb_m2_ck,
  941. .clksel = init_60m_fclk_div,
  942. .clksel_reg = OMAP4430_CM_CLKSEL_USB_60MHZ,
  943. .clksel_mask = OMAP4430_CLKSEL_0_0_MASK,
  944. .ops = &clkops_null,
  945. .recalc = &omap2_clksel_recalc,
  946. .round_rate = &omap2_clksel_round_rate,
  947. .set_rate = &omap2_clksel_set_rate,
  948. };
  949. static const struct clksel l3_div_div[] = {
  950. { .parent = &div_core_ck, .rates = div2_1to2_rates },
  951. { .parent = NULL },
  952. };
  953. static struct clk l3_div_ck = {
  954. .name = "l3_div_ck",
  955. .parent = &div_core_ck,
  956. .clkdm_name = "cm_clkdm",
  957. .clksel = l3_div_div,
  958. .clksel_reg = OMAP4430_CM_CLKSEL_CORE,
  959. .clksel_mask = OMAP4430_CLKSEL_L3_MASK,
  960. .ops = &clkops_null,
  961. .recalc = &omap2_clksel_recalc,
  962. .round_rate = &omap2_clksel_round_rate,
  963. .set_rate = &omap2_clksel_set_rate,
  964. };
  965. static const struct clksel l4_div_div[] = {
  966. { .parent = &l3_div_ck, .rates = div2_1to2_rates },
  967. { .parent = NULL },
  968. };
  969. static struct clk l4_div_ck = {
  970. .name = "l4_div_ck",
  971. .parent = &l3_div_ck,
  972. .clksel = l4_div_div,
  973. .clksel_reg = OMAP4430_CM_CLKSEL_CORE,
  974. .clksel_mask = OMAP4430_CLKSEL_L4_MASK,
  975. .ops = &clkops_null,
  976. .recalc = &omap2_clksel_recalc,
  977. .round_rate = &omap2_clksel_round_rate,
  978. .set_rate = &omap2_clksel_set_rate,
  979. };
  980. static struct clk lp_clk_div_ck = {
  981. .name = "lp_clk_div_ck",
  982. .parent = &dpll_abe_m2x2_ck,
  983. .ops = &clkops_null,
  984. .fixed_div = 16,
  985. .recalc = &omap_fixed_divisor_recalc,
  986. };
  987. static const struct clksel l4_wkup_clk_mux_sel[] = {
  988. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  989. { .parent = &lp_clk_div_ck, .rates = div_1_1_rates },
  990. { .parent = NULL },
  991. };
  992. static struct clk l4_wkup_clk_mux_ck = {
  993. .name = "l4_wkup_clk_mux_ck",
  994. .parent = &sys_clkin_ck,
  995. .clksel = l4_wkup_clk_mux_sel,
  996. .init = &omap2_init_clksel_parent,
  997. .clksel_reg = OMAP4430_CM_L4_WKUP_CLKSEL,
  998. .clksel_mask = OMAP4430_CLKSEL_0_0_MASK,
  999. .ops = &clkops_null,
  1000. .recalc = &omap2_clksel_recalc,
  1001. };
  1002. static const struct clksel_rate div2_2to1_rates[] = {
  1003. { .div = 1, .val = 1, .flags = RATE_IN_4430 },
  1004. { .div = 2, .val = 0, .flags = RATE_IN_4430 },
  1005. { .div = 0 },
  1006. };
  1007. static const struct clksel ocp_abe_iclk_div[] = {
  1008. { .parent = &aess_fclk, .rates = div2_2to1_rates },
  1009. { .parent = NULL },
  1010. };
  1011. static struct clk mpu_periphclk = {
  1012. .name = "mpu_periphclk",
  1013. .parent = &dpll_mpu_ck,
  1014. .ops = &clkops_null,
  1015. .fixed_div = 2,
  1016. .recalc = &omap_fixed_divisor_recalc,
  1017. };
  1018. static struct clk ocp_abe_iclk = {
  1019. .name = "ocp_abe_iclk",
  1020. .parent = &aess_fclk,
  1021. .clksel = ocp_abe_iclk_div,
  1022. .clksel_reg = OMAP4430_CM1_ABE_AESS_CLKCTRL,
  1023. .clksel_mask = OMAP4430_CLKSEL_AESS_FCLK_MASK,
  1024. .ops = &clkops_null,
  1025. .recalc = &omap2_clksel_recalc,
  1026. };
  1027. static struct clk per_abe_24m_fclk = {
  1028. .name = "per_abe_24m_fclk",
  1029. .parent = &dpll_abe_m2_ck,
  1030. .ops = &clkops_null,
  1031. .fixed_div = 4,
  1032. .recalc = &omap_fixed_divisor_recalc,
  1033. };
  1034. static const struct clksel per_abe_nc_fclk_div[] = {
  1035. { .parent = &dpll_abe_m2_ck, .rates = div2_1to2_rates },
  1036. { .parent = NULL },
  1037. };
  1038. static struct clk per_abe_nc_fclk = {
  1039. .name = "per_abe_nc_fclk",
  1040. .parent = &dpll_abe_m2_ck,
  1041. .clksel = per_abe_nc_fclk_div,
  1042. .clksel_reg = OMAP4430_CM_SCALE_FCLK,
  1043. .clksel_mask = OMAP4430_SCALE_FCLK_MASK,
  1044. .ops = &clkops_null,
  1045. .recalc = &omap2_clksel_recalc,
  1046. .round_rate = &omap2_clksel_round_rate,
  1047. .set_rate = &omap2_clksel_set_rate,
  1048. };
  1049. static const struct clksel pmd_stm_clock_mux_sel[] = {
  1050. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  1051. { .parent = &dpll_core_m6x2_ck, .rates = div_1_1_rates },
  1052. { .parent = &tie_low_clock_ck, .rates = div_1_2_rates },
  1053. { .parent = NULL },
  1054. };
  1055. static struct clk pmd_stm_clock_mux_ck = {
  1056. .name = "pmd_stm_clock_mux_ck",
  1057. .parent = &sys_clkin_ck,
  1058. .ops = &clkops_null,
  1059. .recalc = &followparent_recalc,
  1060. };
  1061. static struct clk pmd_trace_clk_mux_ck = {
  1062. .name = "pmd_trace_clk_mux_ck",
  1063. .parent = &sys_clkin_ck,
  1064. .ops = &clkops_null,
  1065. .recalc = &followparent_recalc,
  1066. };
  1067. static const struct clksel syc_clk_div_div[] = {
  1068. { .parent = &sys_clkin_ck, .rates = div2_1to2_rates },
  1069. { .parent = NULL },
  1070. };
  1071. static struct clk syc_clk_div_ck = {
  1072. .name = "syc_clk_div_ck",
  1073. .parent = &sys_clkin_ck,
  1074. .clksel = syc_clk_div_div,
  1075. .clksel_reg = OMAP4430_CM_ABE_DSS_SYS_CLKSEL,
  1076. .clksel_mask = OMAP4430_CLKSEL_0_0_MASK,
  1077. .ops = &clkops_null,
  1078. .recalc = &omap2_clksel_recalc,
  1079. .round_rate = &omap2_clksel_round_rate,
  1080. .set_rate = &omap2_clksel_set_rate,
  1081. };
  1082. /* Leaf clocks controlled by modules */
  1083. static struct clk aes1_fck = {
  1084. .name = "aes1_fck",
  1085. .ops = &clkops_omap2_dflt,
  1086. .enable_reg = OMAP4430_CM_L4SEC_AES1_CLKCTRL,
  1087. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1088. .clkdm_name = "l4_secure_clkdm",
  1089. .parent = &l3_div_ck,
  1090. .recalc = &followparent_recalc,
  1091. };
  1092. static struct clk aes2_fck = {
  1093. .name = "aes2_fck",
  1094. .ops = &clkops_omap2_dflt,
  1095. .enable_reg = OMAP4430_CM_L4SEC_AES2_CLKCTRL,
  1096. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1097. .clkdm_name = "l4_secure_clkdm",
  1098. .parent = &l3_div_ck,
  1099. .recalc = &followparent_recalc,
  1100. };
  1101. static struct clk aess_fck = {
  1102. .name = "aess_fck",
  1103. .ops = &clkops_omap2_dflt,
  1104. .enable_reg = OMAP4430_CM1_ABE_AESS_CLKCTRL,
  1105. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1106. .clkdm_name = "abe_clkdm",
  1107. .parent = &aess_fclk,
  1108. .recalc = &followparent_recalc,
  1109. };
  1110. static struct clk bandgap_fclk = {
  1111. .name = "bandgap_fclk",
  1112. .ops = &clkops_omap2_dflt,
  1113. .enable_reg = OMAP4430_CM_WKUP_BANDGAP_CLKCTRL,
  1114. .enable_bit = OMAP4430_OPTFCLKEN_BGAP_32K_SHIFT,
  1115. .clkdm_name = "l4_wkup_clkdm",
  1116. .parent = &sys_32k_ck,
  1117. .recalc = &followparent_recalc,
  1118. };
  1119. static struct clk des3des_fck = {
  1120. .name = "des3des_fck",
  1121. .ops = &clkops_omap2_dflt,
  1122. .enable_reg = OMAP4430_CM_L4SEC_DES3DES_CLKCTRL,
  1123. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1124. .clkdm_name = "l4_secure_clkdm",
  1125. .parent = &l4_div_ck,
  1126. .recalc = &followparent_recalc,
  1127. };
  1128. static const struct clksel dmic_sync_mux_sel[] = {
  1129. { .parent = &abe_24m_fclk, .rates = div_1_0_rates },
  1130. { .parent = &syc_clk_div_ck, .rates = div_1_1_rates },
  1131. { .parent = &func_24m_clk, .rates = div_1_2_rates },
  1132. { .parent = NULL },
  1133. };
  1134. static struct clk dmic_sync_mux_ck = {
  1135. .name = "dmic_sync_mux_ck",
  1136. .parent = &abe_24m_fclk,
  1137. .clksel = dmic_sync_mux_sel,
  1138. .init = &omap2_init_clksel_parent,
  1139. .clksel_reg = OMAP4430_CM1_ABE_DMIC_CLKCTRL,
  1140. .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
  1141. .ops = &clkops_null,
  1142. .recalc = &omap2_clksel_recalc,
  1143. };
  1144. static const struct clksel func_dmic_abe_gfclk_sel[] = {
  1145. { .parent = &dmic_sync_mux_ck, .rates = div_1_0_rates },
  1146. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  1147. { .parent = &slimbus_clk, .rates = div_1_2_rates },
  1148. { .parent = NULL },
  1149. };
  1150. /* Merged func_dmic_abe_gfclk into dmic */
  1151. static struct clk dmic_fck = {
  1152. .name = "dmic_fck",
  1153. .parent = &dmic_sync_mux_ck,
  1154. .clksel = func_dmic_abe_gfclk_sel,
  1155. .init = &omap2_init_clksel_parent,
  1156. .clksel_reg = OMAP4430_CM1_ABE_DMIC_CLKCTRL,
  1157. .clksel_mask = OMAP4430_CLKSEL_SOURCE_MASK,
  1158. .ops = &clkops_omap2_dflt,
  1159. .recalc = &omap2_clksel_recalc,
  1160. .enable_reg = OMAP4430_CM1_ABE_DMIC_CLKCTRL,
  1161. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1162. .clkdm_name = "abe_clkdm",
  1163. };
  1164. static struct clk dsp_fck = {
  1165. .name = "dsp_fck",
  1166. .ops = &clkops_omap2_dflt,
  1167. .enable_reg = OMAP4430_CM_TESLA_TESLA_CLKCTRL,
  1168. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1169. .clkdm_name = "tesla_clkdm",
  1170. .parent = &dpll_iva_m4x2_ck,
  1171. .recalc = &followparent_recalc,
  1172. };
  1173. static struct clk dss_sys_clk = {
  1174. .name = "dss_sys_clk",
  1175. .ops = &clkops_omap2_dflt,
  1176. .enable_reg = OMAP4430_CM_DSS_DSS_CLKCTRL,
  1177. .enable_bit = OMAP4430_OPTFCLKEN_SYS_CLK_SHIFT,
  1178. .clkdm_name = "l3_dss_clkdm",
  1179. .parent = &syc_clk_div_ck,
  1180. .recalc = &followparent_recalc,
  1181. };
  1182. static struct clk dss_tv_clk = {
  1183. .name = "dss_tv_clk",
  1184. .ops = &clkops_omap2_dflt,
  1185. .enable_reg = OMAP4430_CM_DSS_DSS_CLKCTRL,
  1186. .enable_bit = OMAP4430_OPTFCLKEN_TV_CLK_SHIFT,
  1187. .clkdm_name = "l3_dss_clkdm",
  1188. .parent = &extalt_clkin_ck,
  1189. .recalc = &followparent_recalc,
  1190. };
  1191. static struct clk dss_dss_clk = {
  1192. .name = "dss_dss_clk",
  1193. .ops = &clkops_omap2_dflt,
  1194. .enable_reg = OMAP4430_CM_DSS_DSS_CLKCTRL,
  1195. .enable_bit = OMAP4430_OPTFCLKEN_DSSCLK_SHIFT,
  1196. .clkdm_name = "l3_dss_clkdm",
  1197. .parent = &dpll_per_m5x2_ck,
  1198. .recalc = &followparent_recalc,
  1199. };
  1200. static const struct clksel_rate div3_8to32_rates[] = {
  1201. { .div = 8, .val = 0, .flags = RATE_IN_4460 },
  1202. { .div = 16, .val = 1, .flags = RATE_IN_4460 },
  1203. { .div = 32, .val = 2, .flags = RATE_IN_4460 },
  1204. { .div = 0 },
  1205. };
  1206. static const struct clksel div_ts_div[] = {
  1207. { .parent = &l4_wkup_clk_mux_ck, .rates = div3_8to32_rates },
  1208. { .parent = NULL },
  1209. };
  1210. static struct clk div_ts_ck = {
  1211. .name = "div_ts_ck",
  1212. .parent = &l4_wkup_clk_mux_ck,
  1213. .clksel = div_ts_div,
  1214. .clksel_reg = OMAP4430_CM_WKUP_BANDGAP_CLKCTRL,
  1215. .clksel_mask = OMAP4430_CLKSEL_24_25_MASK,
  1216. .ops = &clkops_null,
  1217. .recalc = &omap2_clksel_recalc,
  1218. .round_rate = &omap2_clksel_round_rate,
  1219. .set_rate = &omap2_clksel_set_rate,
  1220. };
  1221. static struct clk bandgap_ts_fclk = {
  1222. .name = "bandgap_ts_fclk",
  1223. .ops = &clkops_omap2_dflt,
  1224. .enable_reg = OMAP4430_CM_WKUP_BANDGAP_CLKCTRL,
  1225. .enable_bit = OMAP4460_OPTFCLKEN_TS_FCLK_SHIFT,
  1226. .clkdm_name = "l4_wkup_clkdm",
  1227. .parent = &div_ts_ck,
  1228. .recalc = &followparent_recalc,
  1229. };
  1230. static struct clk dss_48mhz_clk = {
  1231. .name = "dss_48mhz_clk",
  1232. .ops = &clkops_omap2_dflt,
  1233. .enable_reg = OMAP4430_CM_DSS_DSS_CLKCTRL,
  1234. .enable_bit = OMAP4430_OPTFCLKEN_48MHZ_CLK_SHIFT,
  1235. .clkdm_name = "l3_dss_clkdm",
  1236. .parent = &func_48mc_fclk,
  1237. .recalc = &followparent_recalc,
  1238. };
  1239. static struct clk dss_fck = {
  1240. .name = "dss_fck",
  1241. .ops = &clkops_omap2_dflt,
  1242. .enable_reg = OMAP4430_CM_DSS_DSS_CLKCTRL,
  1243. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1244. .clkdm_name = "l3_dss_clkdm",
  1245. .parent = &l3_div_ck,
  1246. .recalc = &followparent_recalc,
  1247. };
  1248. static struct clk efuse_ctrl_cust_fck = {
  1249. .name = "efuse_ctrl_cust_fck",
  1250. .ops = &clkops_omap2_dflt,
  1251. .enable_reg = OMAP4430_CM_CEFUSE_CEFUSE_CLKCTRL,
  1252. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1253. .clkdm_name = "l4_cefuse_clkdm",
  1254. .parent = &sys_clkin_ck,
  1255. .recalc = &followparent_recalc,
  1256. };
  1257. static struct clk emif1_fck = {
  1258. .name = "emif1_fck",
  1259. .ops = &clkops_omap2_dflt,
  1260. .enable_reg = OMAP4430_CM_MEMIF_EMIF_1_CLKCTRL,
  1261. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1262. .flags = ENABLE_ON_INIT,
  1263. .clkdm_name = "l3_emif_clkdm",
  1264. .parent = &ddrphy_ck,
  1265. .recalc = &followparent_recalc,
  1266. };
  1267. static struct clk emif2_fck = {
  1268. .name = "emif2_fck",
  1269. .ops = &clkops_omap2_dflt,
  1270. .enable_reg = OMAP4430_CM_MEMIF_EMIF_2_CLKCTRL,
  1271. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1272. .flags = ENABLE_ON_INIT,
  1273. .clkdm_name = "l3_emif_clkdm",
  1274. .parent = &ddrphy_ck,
  1275. .recalc = &followparent_recalc,
  1276. };
  1277. static const struct clksel fdif_fclk_div[] = {
  1278. { .parent = &dpll_per_m4x2_ck, .rates = div3_1to4_rates },
  1279. { .parent = NULL },
  1280. };
  1281. /* Merged fdif_fclk into fdif */
  1282. static struct clk fdif_fck = {
  1283. .name = "fdif_fck",
  1284. .parent = &dpll_per_m4x2_ck,
  1285. .clksel = fdif_fclk_div,
  1286. .clksel_reg = OMAP4430_CM_CAM_FDIF_CLKCTRL,
  1287. .clksel_mask = OMAP4430_CLKSEL_FCLK_MASK,
  1288. .ops = &clkops_omap2_dflt,
  1289. .recalc = &omap2_clksel_recalc,
  1290. .round_rate = &omap2_clksel_round_rate,
  1291. .set_rate = &omap2_clksel_set_rate,
  1292. .enable_reg = OMAP4430_CM_CAM_FDIF_CLKCTRL,
  1293. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1294. .clkdm_name = "iss_clkdm",
  1295. };
  1296. static struct clk fpka_fck = {
  1297. .name = "fpka_fck",
  1298. .ops = &clkops_omap2_dflt,
  1299. .enable_reg = OMAP4430_CM_L4SEC_PKAEIP29_CLKCTRL,
  1300. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1301. .clkdm_name = "l4_secure_clkdm",
  1302. .parent = &l4_div_ck,
  1303. .recalc = &followparent_recalc,
  1304. };
  1305. static struct clk gpio1_dbclk = {
  1306. .name = "gpio1_dbclk",
  1307. .ops = &clkops_omap2_dflt,
  1308. .enable_reg = OMAP4430_CM_WKUP_GPIO1_CLKCTRL,
  1309. .enable_bit = OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
  1310. .clkdm_name = "l4_wkup_clkdm",
  1311. .parent = &sys_32k_ck,
  1312. .recalc = &followparent_recalc,
  1313. };
  1314. static struct clk gpio1_ick = {
  1315. .name = "gpio1_ick",
  1316. .ops = &clkops_omap2_dflt,
  1317. .enable_reg = OMAP4430_CM_WKUP_GPIO1_CLKCTRL,
  1318. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1319. .clkdm_name = "l4_wkup_clkdm",
  1320. .parent = &l4_wkup_clk_mux_ck,
  1321. .recalc = &followparent_recalc,
  1322. };
  1323. static struct clk gpio2_dbclk = {
  1324. .name = "gpio2_dbclk",
  1325. .ops = &clkops_omap2_dflt,
  1326. .enable_reg = OMAP4430_CM_L4PER_GPIO2_CLKCTRL,
  1327. .enable_bit = OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
  1328. .clkdm_name = "l4_per_clkdm",
  1329. .parent = &sys_32k_ck,
  1330. .recalc = &followparent_recalc,
  1331. };
  1332. static struct clk gpio2_ick = {
  1333. .name = "gpio2_ick",
  1334. .ops = &clkops_omap2_dflt,
  1335. .enable_reg = OMAP4430_CM_L4PER_GPIO2_CLKCTRL,
  1336. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1337. .clkdm_name = "l4_per_clkdm",
  1338. .parent = &l4_div_ck,
  1339. .recalc = &followparent_recalc,
  1340. };
  1341. static struct clk gpio3_dbclk = {
  1342. .name = "gpio3_dbclk",
  1343. .ops = &clkops_omap2_dflt,
  1344. .enable_reg = OMAP4430_CM_L4PER_GPIO3_CLKCTRL,
  1345. .enable_bit = OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
  1346. .clkdm_name = "l4_per_clkdm",
  1347. .parent = &sys_32k_ck,
  1348. .recalc = &followparent_recalc,
  1349. };
  1350. static struct clk gpio3_ick = {
  1351. .name = "gpio3_ick",
  1352. .ops = &clkops_omap2_dflt,
  1353. .enable_reg = OMAP4430_CM_L4PER_GPIO3_CLKCTRL,
  1354. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1355. .clkdm_name = "l4_per_clkdm",
  1356. .parent = &l4_div_ck,
  1357. .recalc = &followparent_recalc,
  1358. };
  1359. static struct clk gpio4_dbclk = {
  1360. .name = "gpio4_dbclk",
  1361. .ops = &clkops_omap2_dflt,
  1362. .enable_reg = OMAP4430_CM_L4PER_GPIO4_CLKCTRL,
  1363. .enable_bit = OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
  1364. .clkdm_name = "l4_per_clkdm",
  1365. .parent = &sys_32k_ck,
  1366. .recalc = &followparent_recalc,
  1367. };
  1368. static struct clk gpio4_ick = {
  1369. .name = "gpio4_ick",
  1370. .ops = &clkops_omap2_dflt,
  1371. .enable_reg = OMAP4430_CM_L4PER_GPIO4_CLKCTRL,
  1372. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1373. .clkdm_name = "l4_per_clkdm",
  1374. .parent = &l4_div_ck,
  1375. .recalc = &followparent_recalc,
  1376. };
  1377. static struct clk gpio5_dbclk = {
  1378. .name = "gpio5_dbclk",
  1379. .ops = &clkops_omap2_dflt,
  1380. .enable_reg = OMAP4430_CM_L4PER_GPIO5_CLKCTRL,
  1381. .enable_bit = OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
  1382. .clkdm_name = "l4_per_clkdm",
  1383. .parent = &sys_32k_ck,
  1384. .recalc = &followparent_recalc,
  1385. };
  1386. static struct clk gpio5_ick = {
  1387. .name = "gpio5_ick",
  1388. .ops = &clkops_omap2_dflt,
  1389. .enable_reg = OMAP4430_CM_L4PER_GPIO5_CLKCTRL,
  1390. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1391. .clkdm_name = "l4_per_clkdm",
  1392. .parent = &l4_div_ck,
  1393. .recalc = &followparent_recalc,
  1394. };
  1395. static struct clk gpio6_dbclk = {
  1396. .name = "gpio6_dbclk",
  1397. .ops = &clkops_omap2_dflt,
  1398. .enable_reg = OMAP4430_CM_L4PER_GPIO6_CLKCTRL,
  1399. .enable_bit = OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
  1400. .clkdm_name = "l4_per_clkdm",
  1401. .parent = &sys_32k_ck,
  1402. .recalc = &followparent_recalc,
  1403. };
  1404. static struct clk gpio6_ick = {
  1405. .name = "gpio6_ick",
  1406. .ops = &clkops_omap2_dflt,
  1407. .enable_reg = OMAP4430_CM_L4PER_GPIO6_CLKCTRL,
  1408. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1409. .clkdm_name = "l4_per_clkdm",
  1410. .parent = &l4_div_ck,
  1411. .recalc = &followparent_recalc,
  1412. };
  1413. static struct clk gpmc_ick = {
  1414. .name = "gpmc_ick",
  1415. .ops = &clkops_omap2_dflt,
  1416. .enable_reg = OMAP4430_CM_L3_2_GPMC_CLKCTRL,
  1417. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1418. .flags = ENABLE_ON_INIT,
  1419. .clkdm_name = "l3_2_clkdm",
  1420. .parent = &l3_div_ck,
  1421. .recalc = &followparent_recalc,
  1422. };
  1423. static const struct clksel sgx_clk_mux_sel[] = {
  1424. { .parent = &dpll_core_m7x2_ck, .rates = div_1_0_rates },
  1425. { .parent = &dpll_per_m7x2_ck, .rates = div_1_1_rates },
  1426. { .parent = NULL },
  1427. };
  1428. /* Merged sgx_clk_mux into gpu */
  1429. static struct clk gpu_fck = {
  1430. .name = "gpu_fck",
  1431. .parent = &dpll_core_m7x2_ck,
  1432. .clksel = sgx_clk_mux_sel,
  1433. .init = &omap2_init_clksel_parent,
  1434. .clksel_reg = OMAP4430_CM_GFX_GFX_CLKCTRL,
  1435. .clksel_mask = OMAP4430_CLKSEL_SGX_FCLK_MASK,
  1436. .ops = &clkops_omap2_dflt,
  1437. .recalc = &omap2_clksel_recalc,
  1438. .enable_reg = OMAP4430_CM_GFX_GFX_CLKCTRL,
  1439. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1440. .clkdm_name = "l3_gfx_clkdm",
  1441. };
  1442. static struct clk hdq1w_fck = {
  1443. .name = "hdq1w_fck",
  1444. .ops = &clkops_omap2_dflt,
  1445. .enable_reg = OMAP4430_CM_L4PER_HDQ1W_CLKCTRL,
  1446. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1447. .clkdm_name = "l4_per_clkdm",
  1448. .parent = &func_12m_fclk,
  1449. .recalc = &followparent_recalc,
  1450. };
  1451. static const struct clksel hsi_fclk_div[] = {
  1452. { .parent = &dpll_per_m2x2_ck, .rates = div3_1to4_rates },
  1453. { .parent = NULL },
  1454. };
  1455. /* Merged hsi_fclk into hsi */
  1456. static struct clk hsi_fck = {
  1457. .name = "hsi_fck",
  1458. .parent = &dpll_per_m2x2_ck,
  1459. .clksel = hsi_fclk_div,
  1460. .clksel_reg = OMAP4430_CM_L3INIT_HSI_CLKCTRL,
  1461. .clksel_mask = OMAP4430_CLKSEL_24_25_MASK,
  1462. .ops = &clkops_omap2_dflt,
  1463. .recalc = &omap2_clksel_recalc,
  1464. .round_rate = &omap2_clksel_round_rate,
  1465. .set_rate = &omap2_clksel_set_rate,
  1466. .enable_reg = OMAP4430_CM_L3INIT_HSI_CLKCTRL,
  1467. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1468. .clkdm_name = "l3_init_clkdm",
  1469. };
  1470. static struct clk i2c1_fck = {
  1471. .name = "i2c1_fck",
  1472. .ops = &clkops_omap2_dflt,
  1473. .enable_reg = OMAP4430_CM_L4PER_I2C1_CLKCTRL,
  1474. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1475. .clkdm_name = "l4_per_clkdm",
  1476. .parent = &func_96m_fclk,
  1477. .recalc = &followparent_recalc,
  1478. };
  1479. static struct clk i2c2_fck = {
  1480. .name = "i2c2_fck",
  1481. .ops = &clkops_omap2_dflt,
  1482. .enable_reg = OMAP4430_CM_L4PER_I2C2_CLKCTRL,
  1483. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1484. .clkdm_name = "l4_per_clkdm",
  1485. .parent = &func_96m_fclk,
  1486. .recalc = &followparent_recalc,
  1487. };
  1488. static struct clk i2c3_fck = {
  1489. .name = "i2c3_fck",
  1490. .ops = &clkops_omap2_dflt,
  1491. .enable_reg = OMAP4430_CM_L4PER_I2C3_CLKCTRL,
  1492. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1493. .clkdm_name = "l4_per_clkdm",
  1494. .parent = &func_96m_fclk,
  1495. .recalc = &followparent_recalc,
  1496. };
  1497. static struct clk i2c4_fck = {
  1498. .name = "i2c4_fck",
  1499. .ops = &clkops_omap2_dflt,
  1500. .enable_reg = OMAP4430_CM_L4PER_I2C4_CLKCTRL,
  1501. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1502. .clkdm_name = "l4_per_clkdm",
  1503. .parent = &func_96m_fclk,
  1504. .recalc = &followparent_recalc,
  1505. };
  1506. static struct clk ipu_fck = {
  1507. .name = "ipu_fck",
  1508. .ops = &clkops_omap2_dflt,
  1509. .enable_reg = OMAP4430_CM_DUCATI_DUCATI_CLKCTRL,
  1510. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1511. .clkdm_name = "ducati_clkdm",
  1512. .parent = &ducati_clk_mux_ck,
  1513. .recalc = &followparent_recalc,
  1514. };
  1515. static struct clk iss_ctrlclk = {
  1516. .name = "iss_ctrlclk",
  1517. .ops = &clkops_omap2_dflt,
  1518. .enable_reg = OMAP4430_CM_CAM_ISS_CLKCTRL,
  1519. .enable_bit = OMAP4430_OPTFCLKEN_CTRLCLK_SHIFT,
  1520. .clkdm_name = "iss_clkdm",
  1521. .parent = &func_96m_fclk,
  1522. .recalc = &followparent_recalc,
  1523. };
  1524. static struct clk iss_fck = {
  1525. .name = "iss_fck",
  1526. .ops = &clkops_omap2_dflt,
  1527. .enable_reg = OMAP4430_CM_CAM_ISS_CLKCTRL,
  1528. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1529. .clkdm_name = "iss_clkdm",
  1530. .parent = &ducati_clk_mux_ck,
  1531. .recalc = &followparent_recalc,
  1532. };
  1533. static struct clk iva_fck = {
  1534. .name = "iva_fck",
  1535. .ops = &clkops_omap2_dflt,
  1536. .enable_reg = OMAP4430_CM_IVAHD_IVAHD_CLKCTRL,
  1537. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1538. .clkdm_name = "ivahd_clkdm",
  1539. .parent = &dpll_iva_m5x2_ck,
  1540. .recalc = &followparent_recalc,
  1541. };
  1542. static struct clk kbd_fck = {
  1543. .name = "kbd_fck",
  1544. .ops = &clkops_omap2_dflt,
  1545. .enable_reg = OMAP4430_CM_WKUP_KEYBOARD_CLKCTRL,
  1546. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1547. .clkdm_name = "l4_wkup_clkdm",
  1548. .parent = &sys_32k_ck,
  1549. .recalc = &followparent_recalc,
  1550. };
  1551. static struct clk l3_instr_ick = {
  1552. .name = "l3_instr_ick",
  1553. .ops = &clkops_omap2_dflt,
  1554. .enable_reg = OMAP4430_CM_L3INSTR_L3_INSTR_CLKCTRL,
  1555. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1556. .flags = ENABLE_ON_INIT,
  1557. .clkdm_name = "l3_instr_clkdm",
  1558. .parent = &l3_div_ck,
  1559. .recalc = &followparent_recalc,
  1560. };
  1561. static struct clk l3_main_3_ick = {
  1562. .name = "l3_main_3_ick",
  1563. .ops = &clkops_omap2_dflt,
  1564. .enable_reg = OMAP4430_CM_L3INSTR_L3_3_CLKCTRL,
  1565. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1566. .flags = ENABLE_ON_INIT,
  1567. .clkdm_name = "l3_instr_clkdm",
  1568. .parent = &l3_div_ck,
  1569. .recalc = &followparent_recalc,
  1570. };
  1571. static struct clk mcasp_sync_mux_ck = {
  1572. .name = "mcasp_sync_mux_ck",
  1573. .parent = &abe_24m_fclk,
  1574. .clksel = dmic_sync_mux_sel,
  1575. .init = &omap2_init_clksel_parent,
  1576. .clksel_reg = OMAP4430_CM1_ABE_MCASP_CLKCTRL,
  1577. .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
  1578. .ops = &clkops_null,
  1579. .recalc = &omap2_clksel_recalc,
  1580. };
  1581. static const struct clksel func_mcasp_abe_gfclk_sel[] = {
  1582. { .parent = &mcasp_sync_mux_ck, .rates = div_1_0_rates },
  1583. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  1584. { .parent = &slimbus_clk, .rates = div_1_2_rates },
  1585. { .parent = NULL },
  1586. };
  1587. /* Merged func_mcasp_abe_gfclk into mcasp */
  1588. static struct clk mcasp_fck = {
  1589. .name = "mcasp_fck",
  1590. .parent = &mcasp_sync_mux_ck,
  1591. .clksel = func_mcasp_abe_gfclk_sel,
  1592. .init = &omap2_init_clksel_parent,
  1593. .clksel_reg = OMAP4430_CM1_ABE_MCASP_CLKCTRL,
  1594. .clksel_mask = OMAP4430_CLKSEL_SOURCE_MASK,
  1595. .ops = &clkops_omap2_dflt,
  1596. .recalc = &omap2_clksel_recalc,
  1597. .enable_reg = OMAP4430_CM1_ABE_MCASP_CLKCTRL,
  1598. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1599. .clkdm_name = "abe_clkdm",
  1600. };
  1601. static struct clk mcbsp1_sync_mux_ck = {
  1602. .name = "mcbsp1_sync_mux_ck",
  1603. .parent = &abe_24m_fclk,
  1604. .clksel = dmic_sync_mux_sel,
  1605. .init = &omap2_init_clksel_parent,
  1606. .clksel_reg = OMAP4430_CM1_ABE_MCBSP1_CLKCTRL,
  1607. .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
  1608. .ops = &clkops_null,
  1609. .recalc = &omap2_clksel_recalc,
  1610. };
  1611. static const struct clksel func_mcbsp1_gfclk_sel[] = {
  1612. { .parent = &mcbsp1_sync_mux_ck, .rates = div_1_0_rates },
  1613. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  1614. { .parent = &slimbus_clk, .rates = div_1_2_rates },
  1615. { .parent = NULL },
  1616. };
  1617. /* Merged func_mcbsp1_gfclk into mcbsp1 */
  1618. static struct clk mcbsp1_fck = {
  1619. .name = "mcbsp1_fck",
  1620. .parent = &mcbsp1_sync_mux_ck,
  1621. .clksel = func_mcbsp1_gfclk_sel,
  1622. .init = &omap2_init_clksel_parent,
  1623. .clksel_reg = OMAP4430_CM1_ABE_MCBSP1_CLKCTRL,
  1624. .clksel_mask = OMAP4430_CLKSEL_SOURCE_MASK,
  1625. .ops = &clkops_omap2_dflt,
  1626. .recalc = &omap2_clksel_recalc,
  1627. .enable_reg = OMAP4430_CM1_ABE_MCBSP1_CLKCTRL,
  1628. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1629. .clkdm_name = "abe_clkdm",
  1630. };
  1631. static struct clk mcbsp2_sync_mux_ck = {
  1632. .name = "mcbsp2_sync_mux_ck",
  1633. .parent = &abe_24m_fclk,
  1634. .clksel = dmic_sync_mux_sel,
  1635. .init = &omap2_init_clksel_parent,
  1636. .clksel_reg = OMAP4430_CM1_ABE_MCBSP2_CLKCTRL,
  1637. .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
  1638. .ops = &clkops_null,
  1639. .recalc = &omap2_clksel_recalc,
  1640. };
  1641. static const struct clksel func_mcbsp2_gfclk_sel[] = {
  1642. { .parent = &mcbsp2_sync_mux_ck, .rates = div_1_0_rates },
  1643. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  1644. { .parent = &slimbus_clk, .rates = div_1_2_rates },
  1645. { .parent = NULL },
  1646. };
  1647. /* Merged func_mcbsp2_gfclk into mcbsp2 */
  1648. static struct clk mcbsp2_fck = {
  1649. .name = "mcbsp2_fck",
  1650. .parent = &mcbsp2_sync_mux_ck,
  1651. .clksel = func_mcbsp2_gfclk_sel,
  1652. .init = &omap2_init_clksel_parent,
  1653. .clksel_reg = OMAP4430_CM1_ABE_MCBSP2_CLKCTRL,
  1654. .clksel_mask = OMAP4430_CLKSEL_SOURCE_MASK,
  1655. .ops = &clkops_omap2_dflt,
  1656. .recalc = &omap2_clksel_recalc,
  1657. .enable_reg = OMAP4430_CM1_ABE_MCBSP2_CLKCTRL,
  1658. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1659. .clkdm_name = "abe_clkdm",
  1660. };
  1661. static struct clk mcbsp3_sync_mux_ck = {
  1662. .name = "mcbsp3_sync_mux_ck",
  1663. .parent = &abe_24m_fclk,
  1664. .clksel = dmic_sync_mux_sel,
  1665. .init = &omap2_init_clksel_parent,
  1666. .clksel_reg = OMAP4430_CM1_ABE_MCBSP3_CLKCTRL,
  1667. .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
  1668. .ops = &clkops_null,
  1669. .recalc = &omap2_clksel_recalc,
  1670. };
  1671. static const struct clksel func_mcbsp3_gfclk_sel[] = {
  1672. { .parent = &mcbsp3_sync_mux_ck, .rates = div_1_0_rates },
  1673. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  1674. { .parent = &slimbus_clk, .rates = div_1_2_rates },
  1675. { .parent = NULL },
  1676. };
  1677. /* Merged func_mcbsp3_gfclk into mcbsp3 */
  1678. static struct clk mcbsp3_fck = {
  1679. .name = "mcbsp3_fck",
  1680. .parent = &mcbsp3_sync_mux_ck,
  1681. .clksel = func_mcbsp3_gfclk_sel,
  1682. .init = &omap2_init_clksel_parent,
  1683. .clksel_reg = OMAP4430_CM1_ABE_MCBSP3_CLKCTRL,
  1684. .clksel_mask = OMAP4430_CLKSEL_SOURCE_MASK,
  1685. .ops = &clkops_omap2_dflt,
  1686. .recalc = &omap2_clksel_recalc,
  1687. .enable_reg = OMAP4430_CM1_ABE_MCBSP3_CLKCTRL,
  1688. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1689. .clkdm_name = "abe_clkdm",
  1690. };
  1691. static const struct clksel mcbsp4_sync_mux_sel[] = {
  1692. { .parent = &func_96m_fclk, .rates = div_1_0_rates },
  1693. { .parent = &per_abe_nc_fclk, .rates = div_1_1_rates },
  1694. { .parent = NULL },
  1695. };
  1696. static struct clk mcbsp4_sync_mux_ck = {
  1697. .name = "mcbsp4_sync_mux_ck",
  1698. .parent = &func_96m_fclk,
  1699. .clksel = mcbsp4_sync_mux_sel,
  1700. .init = &omap2_init_clksel_parent,
  1701. .clksel_reg = OMAP4430_CM_L4PER_MCBSP4_CLKCTRL,
  1702. .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
  1703. .ops = &clkops_null,
  1704. .recalc = &omap2_clksel_recalc,
  1705. };
  1706. static const struct clksel per_mcbsp4_gfclk_sel[] = {
  1707. { .parent = &mcbsp4_sync_mux_ck, .rates = div_1_0_rates },
  1708. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  1709. { .parent = NULL },
  1710. };
  1711. /* Merged per_mcbsp4_gfclk into mcbsp4 */
  1712. static struct clk mcbsp4_fck = {
  1713. .name = "mcbsp4_fck",
  1714. .parent = &mcbsp4_sync_mux_ck,
  1715. .clksel = per_mcbsp4_gfclk_sel,
  1716. .init = &omap2_init_clksel_parent,
  1717. .clksel_reg = OMAP4430_CM_L4PER_MCBSP4_CLKCTRL,
  1718. .clksel_mask = OMAP4430_CLKSEL_SOURCE_24_24_MASK,
  1719. .ops = &clkops_omap2_dflt,
  1720. .recalc = &omap2_clksel_recalc,
  1721. .enable_reg = OMAP4430_CM_L4PER_MCBSP4_CLKCTRL,
  1722. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1723. .clkdm_name = "l4_per_clkdm",
  1724. };
  1725. static struct clk mcpdm_fck = {
  1726. .name = "mcpdm_fck",
  1727. .ops = &clkops_omap2_dflt,
  1728. .enable_reg = OMAP4430_CM1_ABE_PDM_CLKCTRL,
  1729. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1730. .clkdm_name = "abe_clkdm",
  1731. .parent = &pad_clks_ck,
  1732. .recalc = &followparent_recalc,
  1733. };
  1734. static struct clk mcspi1_fck = {
  1735. .name = "mcspi1_fck",
  1736. .ops = &clkops_omap2_dflt,
  1737. .enable_reg = OMAP4430_CM_L4PER_MCSPI1_CLKCTRL,
  1738. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1739. .clkdm_name = "l4_per_clkdm",
  1740. .parent = &func_48m_fclk,
  1741. .recalc = &followparent_recalc,
  1742. };
  1743. static struct clk mcspi2_fck = {
  1744. .name = "mcspi2_fck",
  1745. .ops = &clkops_omap2_dflt,
  1746. .enable_reg = OMAP4430_CM_L4PER_MCSPI2_CLKCTRL,
  1747. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1748. .clkdm_name = "l4_per_clkdm",
  1749. .parent = &func_48m_fclk,
  1750. .recalc = &followparent_recalc,
  1751. };
  1752. static struct clk mcspi3_fck = {
  1753. .name = "mcspi3_fck",
  1754. .ops = &clkops_omap2_dflt,
  1755. .enable_reg = OMAP4430_CM_L4PER_MCSPI3_CLKCTRL,
  1756. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1757. .clkdm_name = "l4_per_clkdm",
  1758. .parent = &func_48m_fclk,
  1759. .recalc = &followparent_recalc,
  1760. };
  1761. static struct clk mcspi4_fck = {
  1762. .name = "mcspi4_fck",
  1763. .ops = &clkops_omap2_dflt,
  1764. .enable_reg = OMAP4430_CM_L4PER_MCSPI4_CLKCTRL,
  1765. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1766. .clkdm_name = "l4_per_clkdm",
  1767. .parent = &func_48m_fclk,
  1768. .recalc = &followparent_recalc,
  1769. };
  1770. static const struct clksel hsmmc1_fclk_sel[] = {
  1771. { .parent = &func_64m_fclk, .rates = div_1_0_rates },
  1772. { .parent = &func_96m_fclk, .rates = div_1_1_rates },
  1773. { .parent = NULL },
  1774. };
  1775. /* Merged hsmmc1_fclk into mmc1 */
  1776. static struct clk mmc1_fck = {
  1777. .name = "mmc1_fck",
  1778. .parent = &func_64m_fclk,
  1779. .clksel = hsmmc1_fclk_sel,
  1780. .init = &omap2_init_clksel_parent,
  1781. .clksel_reg = OMAP4430_CM_L3INIT_MMC1_CLKCTRL,
  1782. .clksel_mask = OMAP4430_CLKSEL_MASK,
  1783. .ops = &clkops_omap2_dflt,
  1784. .recalc = &omap2_clksel_recalc,
  1785. .enable_reg = OMAP4430_CM_L3INIT_MMC1_CLKCTRL,
  1786. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1787. .clkdm_name = "l3_init_clkdm",
  1788. };
  1789. /* Merged hsmmc2_fclk into mmc2 */
  1790. static struct clk mmc2_fck = {
  1791. .name = "mmc2_fck",
  1792. .parent = &func_64m_fclk,
  1793. .clksel = hsmmc1_fclk_sel,
  1794. .init = &omap2_init_clksel_parent,
  1795. .clksel_reg = OMAP4430_CM_L3INIT_MMC2_CLKCTRL,
  1796. .clksel_mask = OMAP4430_CLKSEL_MASK,
  1797. .ops = &clkops_omap2_dflt,
  1798. .recalc = &omap2_clksel_recalc,
  1799. .enable_reg = OMAP4430_CM_L3INIT_MMC2_CLKCTRL,
  1800. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1801. .clkdm_name = "l3_init_clkdm",
  1802. };
  1803. static struct clk mmc3_fck = {
  1804. .name = "mmc3_fck",
  1805. .ops = &clkops_omap2_dflt,
  1806. .enable_reg = OMAP4430_CM_L4PER_MMCSD3_CLKCTRL,
  1807. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1808. .clkdm_name = "l4_per_clkdm",
  1809. .parent = &func_48m_fclk,
  1810. .recalc = &followparent_recalc,
  1811. };
  1812. static struct clk mmc4_fck = {
  1813. .name = "mmc4_fck",
  1814. .ops = &clkops_omap2_dflt,
  1815. .enable_reg = OMAP4430_CM_L4PER_MMCSD4_CLKCTRL,
  1816. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1817. .clkdm_name = "l4_per_clkdm",
  1818. .parent = &func_48m_fclk,
  1819. .recalc = &followparent_recalc,
  1820. };
  1821. static struct clk mmc5_fck = {
  1822. .name = "mmc5_fck",
  1823. .ops = &clkops_omap2_dflt,
  1824. .enable_reg = OMAP4430_CM_L4PER_MMCSD5_CLKCTRL,
  1825. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1826. .clkdm_name = "l4_per_clkdm",
  1827. .parent = &func_48m_fclk,
  1828. .recalc = &followparent_recalc,
  1829. };
  1830. static struct clk ocp2scp_usb_phy_phy_48m = {
  1831. .name = "ocp2scp_usb_phy_phy_48m",
  1832. .ops = &clkops_omap2_dflt,
  1833. .enable_reg = OMAP4430_CM_L3INIT_USBPHYOCP2SCP_CLKCTRL,
  1834. .enable_bit = OMAP4430_OPTFCLKEN_PHY_48M_SHIFT,
  1835. .clkdm_name = "l3_init_clkdm",
  1836. .parent = &func_48m_fclk,
  1837. .recalc = &followparent_recalc,
  1838. };
  1839. static struct clk ocp2scp_usb_phy_ick = {
  1840. .name = "ocp2scp_usb_phy_ick",
  1841. .ops = &clkops_omap2_dflt,
  1842. .enable_reg = OMAP4430_CM_L3INIT_USBPHYOCP2SCP_CLKCTRL,
  1843. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1844. .clkdm_name = "l3_init_clkdm",
  1845. .parent = &l4_div_ck,
  1846. .recalc = &followparent_recalc,
  1847. };
  1848. static struct clk ocp_wp_noc_ick = {
  1849. .name = "ocp_wp_noc_ick",
  1850. .ops = &clkops_omap2_dflt,
  1851. .enable_reg = OMAP4430_CM_L3INSTR_OCP_WP1_CLKCTRL,
  1852. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1853. .flags = ENABLE_ON_INIT,
  1854. .clkdm_name = "l3_instr_clkdm",
  1855. .parent = &l3_div_ck,
  1856. .recalc = &followparent_recalc,
  1857. };
  1858. static struct clk rng_ick = {
  1859. .name = "rng_ick",
  1860. .ops = &clkops_omap2_dflt,
  1861. .enable_reg = OMAP4430_CM_L4SEC_RNG_CLKCTRL,
  1862. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1863. .clkdm_name = "l4_secure_clkdm",
  1864. .parent = &l4_div_ck,
  1865. .recalc = &followparent_recalc,
  1866. };
  1867. static struct clk sha2md5_fck = {
  1868. .name = "sha2md5_fck",
  1869. .ops = &clkops_omap2_dflt,
  1870. .enable_reg = OMAP4430_CM_L4SEC_SHA2MD51_CLKCTRL,
  1871. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1872. .clkdm_name = "l4_secure_clkdm",
  1873. .parent = &l3_div_ck,
  1874. .recalc = &followparent_recalc,
  1875. };
  1876. static struct clk sl2if_ick = {
  1877. .name = "sl2if_ick",
  1878. .ops = &clkops_omap2_dflt,
  1879. .enable_reg = OMAP4430_CM_IVAHD_SL2_CLKCTRL,
  1880. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1881. .clkdm_name = "ivahd_clkdm",
  1882. .parent = &dpll_iva_m5x2_ck,
  1883. .recalc = &followparent_recalc,
  1884. };
  1885. static struct clk slimbus1_fclk_1 = {
  1886. .name = "slimbus1_fclk_1",
  1887. .ops = &clkops_omap2_dflt,
  1888. .enable_reg = OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
  1889. .enable_bit = OMAP4430_OPTFCLKEN_FCLK1_SHIFT,
  1890. .clkdm_name = "abe_clkdm",
  1891. .parent = &func_24m_clk,
  1892. .recalc = &followparent_recalc,
  1893. };
  1894. static struct clk slimbus1_fclk_0 = {
  1895. .name = "slimbus1_fclk_0",
  1896. .ops = &clkops_omap2_dflt,
  1897. .enable_reg = OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
  1898. .enable_bit = OMAP4430_OPTFCLKEN_FCLK0_SHIFT,
  1899. .clkdm_name = "abe_clkdm",
  1900. .parent = &abe_24m_fclk,
  1901. .recalc = &followparent_recalc,
  1902. };
  1903. static struct clk slimbus1_fclk_2 = {
  1904. .name = "slimbus1_fclk_2",
  1905. .ops = &clkops_omap2_dflt,
  1906. .enable_reg = OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
  1907. .enable_bit = OMAP4430_OPTFCLKEN_FCLK2_SHIFT,
  1908. .clkdm_name = "abe_clkdm",
  1909. .parent = &pad_clks_ck,
  1910. .recalc = &followparent_recalc,
  1911. };
  1912. static struct clk slimbus1_slimbus_clk = {
  1913. .name = "slimbus1_slimbus_clk",
  1914. .ops = &clkops_omap2_dflt,
  1915. .enable_reg = OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
  1916. .enable_bit = OMAP4430_OPTFCLKEN_SLIMBUS_CLK_11_11_SHIFT,
  1917. .clkdm_name = "abe_clkdm",
  1918. .parent = &slimbus_clk,
  1919. .recalc = &followparent_recalc,
  1920. };
  1921. static struct clk slimbus1_fck = {
  1922. .name = "slimbus1_fck",
  1923. .ops = &clkops_omap2_dflt,
  1924. .enable_reg = OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
  1925. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1926. .clkdm_name = "abe_clkdm",
  1927. .parent = &ocp_abe_iclk,
  1928. .recalc = &followparent_recalc,
  1929. };
  1930. static struct clk slimbus2_fclk_1 = {
  1931. .name = "slimbus2_fclk_1",
  1932. .ops = &clkops_omap2_dflt,
  1933. .enable_reg = OMAP4430_CM_L4PER_SLIMBUS2_CLKCTRL,
  1934. .enable_bit = OMAP4430_OPTFCLKEN_PERABE24M_GFCLK_SHIFT,
  1935. .clkdm_name = "l4_per_clkdm",
  1936. .parent = &per_abe_24m_fclk,
  1937. .recalc = &followparent_recalc,
  1938. };
  1939. static struct clk slimbus2_fclk_0 = {
  1940. .name = "slimbus2_fclk_0",
  1941. .ops = &clkops_omap2_dflt,
  1942. .enable_reg = OMAP4430_CM_L4PER_SLIMBUS2_CLKCTRL,
  1943. .enable_bit = OMAP4430_OPTFCLKEN_PER24MC_GFCLK_SHIFT,
  1944. .clkdm_name = "l4_per_clkdm",
  1945. .parent = &func_24mc_fclk,
  1946. .recalc = &followparent_recalc,
  1947. };
  1948. static struct clk slimbus2_slimbus_clk = {
  1949. .name = "slimbus2_slimbus_clk",
  1950. .ops = &clkops_omap2_dflt,
  1951. .enable_reg = OMAP4430_CM_L4PER_SLIMBUS2_CLKCTRL,
  1952. .enable_bit = OMAP4430_OPTFCLKEN_SLIMBUS_CLK_SHIFT,
  1953. .clkdm_name = "l4_per_clkdm",
  1954. .parent = &pad_slimbus_core_clks_ck,
  1955. .recalc = &followparent_recalc,
  1956. };
  1957. static struct clk slimbus2_fck = {
  1958. .name = "slimbus2_fck",
  1959. .ops = &clkops_omap2_dflt,
  1960. .enable_reg = OMAP4430_CM_L4PER_SLIMBUS2_CLKCTRL,
  1961. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1962. .clkdm_name = "l4_per_clkdm",
  1963. .parent = &l4_div_ck,
  1964. .recalc = &followparent_recalc,
  1965. };
  1966. static struct clk smartreflex_core_fck = {
  1967. .name = "smartreflex_core_fck",
  1968. .ops = &clkops_omap2_dflt,
  1969. .enable_reg = OMAP4430_CM_ALWON_SR_CORE_CLKCTRL,
  1970. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1971. .clkdm_name = "l4_ao_clkdm",
  1972. .parent = &l4_wkup_clk_mux_ck,
  1973. .recalc = &followparent_recalc,
  1974. };
  1975. static struct clk smartreflex_iva_fck = {
  1976. .name = "smartreflex_iva_fck",
  1977. .ops = &clkops_omap2_dflt,
  1978. .enable_reg = OMAP4430_CM_ALWON_SR_IVA_CLKCTRL,
  1979. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1980. .clkdm_name = "l4_ao_clkdm",
  1981. .parent = &l4_wkup_clk_mux_ck,
  1982. .recalc = &followparent_recalc,
  1983. };
  1984. static struct clk smartreflex_mpu_fck = {
  1985. .name = "smartreflex_mpu_fck",
  1986. .ops = &clkops_omap2_dflt,
  1987. .enable_reg = OMAP4430_CM_ALWON_SR_MPU_CLKCTRL,
  1988. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1989. .clkdm_name = "l4_ao_clkdm",
  1990. .parent = &l4_wkup_clk_mux_ck,
  1991. .recalc = &followparent_recalc,
  1992. };
  1993. /* Merged dmt1_clk_mux into timer1 */
  1994. static struct clk timer1_fck = {
  1995. .name = "timer1_fck",
  1996. .parent = &sys_clkin_ck,
  1997. .clksel = abe_dpll_bypass_clk_mux_sel,
  1998. .init = &omap2_init_clksel_parent,
  1999. .clksel_reg = OMAP4430_CM_WKUP_TIMER1_CLKCTRL,
  2000. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2001. .ops = &clkops_omap2_dflt,
  2002. .recalc = &omap2_clksel_recalc,
  2003. .enable_reg = OMAP4430_CM_WKUP_TIMER1_CLKCTRL,
  2004. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2005. .clkdm_name = "l4_wkup_clkdm",
  2006. };
  2007. /* Merged cm2_dm10_mux into timer10 */
  2008. static struct clk timer10_fck = {
  2009. .name = "timer10_fck",
  2010. .parent = &sys_clkin_ck,
  2011. .clksel = abe_dpll_bypass_clk_mux_sel,
  2012. .init = &omap2_init_clksel_parent,
  2013. .clksel_reg = OMAP4430_CM_L4PER_DMTIMER10_CLKCTRL,
  2014. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2015. .ops = &clkops_omap2_dflt,
  2016. .recalc = &omap2_clksel_recalc,
  2017. .enable_reg = OMAP4430_CM_L4PER_DMTIMER10_CLKCTRL,
  2018. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2019. .clkdm_name = "l4_per_clkdm",
  2020. };
  2021. /* Merged cm2_dm11_mux into timer11 */
  2022. static struct clk timer11_fck = {
  2023. .name = "timer11_fck",
  2024. .parent = &sys_clkin_ck,
  2025. .clksel = abe_dpll_bypass_clk_mux_sel,
  2026. .init = &omap2_init_clksel_parent,
  2027. .clksel_reg = OMAP4430_CM_L4PER_DMTIMER11_CLKCTRL,
  2028. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2029. .ops = &clkops_omap2_dflt,
  2030. .recalc = &omap2_clksel_recalc,
  2031. .enable_reg = OMAP4430_CM_L4PER_DMTIMER11_CLKCTRL,
  2032. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2033. .clkdm_name = "l4_per_clkdm",
  2034. };
  2035. /* Merged cm2_dm2_mux into timer2 */
  2036. static struct clk timer2_fck = {
  2037. .name = "timer2_fck",
  2038. .parent = &sys_clkin_ck,
  2039. .clksel = abe_dpll_bypass_clk_mux_sel,
  2040. .init = &omap2_init_clksel_parent,
  2041. .clksel_reg = OMAP4430_CM_L4PER_DMTIMER2_CLKCTRL,
  2042. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2043. .ops = &clkops_omap2_dflt,
  2044. .recalc = &omap2_clksel_recalc,
  2045. .enable_reg = OMAP4430_CM_L4PER_DMTIMER2_CLKCTRL,
  2046. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2047. .clkdm_name = "l4_per_clkdm",
  2048. };
  2049. /* Merged cm2_dm3_mux into timer3 */
  2050. static struct clk timer3_fck = {
  2051. .name = "timer3_fck",
  2052. .parent = &sys_clkin_ck,
  2053. .clksel = abe_dpll_bypass_clk_mux_sel,
  2054. .init = &omap2_init_clksel_parent,
  2055. .clksel_reg = OMAP4430_CM_L4PER_DMTIMER3_CLKCTRL,
  2056. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2057. .ops = &clkops_omap2_dflt,
  2058. .recalc = &omap2_clksel_recalc,
  2059. .enable_reg = OMAP4430_CM_L4PER_DMTIMER3_CLKCTRL,
  2060. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2061. .clkdm_name = "l4_per_clkdm",
  2062. };
  2063. /* Merged cm2_dm4_mux into timer4 */
  2064. static struct clk timer4_fck = {
  2065. .name = "timer4_fck",
  2066. .parent = &sys_clkin_ck,
  2067. .clksel = abe_dpll_bypass_clk_mux_sel,
  2068. .init = &omap2_init_clksel_parent,
  2069. .clksel_reg = OMAP4430_CM_L4PER_DMTIMER4_CLKCTRL,
  2070. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2071. .ops = &clkops_omap2_dflt,
  2072. .recalc = &omap2_clksel_recalc,
  2073. .enable_reg = OMAP4430_CM_L4PER_DMTIMER4_CLKCTRL,
  2074. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2075. .clkdm_name = "l4_per_clkdm",
  2076. };
  2077. static const struct clksel timer5_sync_mux_sel[] = {
  2078. { .parent = &syc_clk_div_ck, .rates = div_1_0_rates },
  2079. { .parent = &sys_32k_ck, .rates = div_1_1_rates },
  2080. { .parent = NULL },
  2081. };
  2082. /* Merged timer5_sync_mux into timer5 */
  2083. static struct clk timer5_fck = {
  2084. .name = "timer5_fck",
  2085. .parent = &syc_clk_div_ck,
  2086. .clksel = timer5_sync_mux_sel,
  2087. .init = &omap2_init_clksel_parent,
  2088. .clksel_reg = OMAP4430_CM1_ABE_TIMER5_CLKCTRL,
  2089. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2090. .ops = &clkops_omap2_dflt,
  2091. .recalc = &omap2_clksel_recalc,
  2092. .enable_reg = OMAP4430_CM1_ABE_TIMER5_CLKCTRL,
  2093. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2094. .clkdm_name = "abe_clkdm",
  2095. };
  2096. /* Merged timer6_sync_mux into timer6 */
  2097. static struct clk timer6_fck = {
  2098. .name = "timer6_fck",
  2099. .parent = &syc_clk_div_ck,
  2100. .clksel = timer5_sync_mux_sel,
  2101. .init = &omap2_init_clksel_parent,
  2102. .clksel_reg = OMAP4430_CM1_ABE_TIMER6_CLKCTRL,
  2103. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2104. .ops = &clkops_omap2_dflt,
  2105. .recalc = &omap2_clksel_recalc,
  2106. .enable_reg = OMAP4430_CM1_ABE_TIMER6_CLKCTRL,
  2107. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2108. .clkdm_name = "abe_clkdm",
  2109. };
  2110. /* Merged timer7_sync_mux into timer7 */
  2111. static struct clk timer7_fck = {
  2112. .name = "timer7_fck",
  2113. .parent = &syc_clk_div_ck,
  2114. .clksel = timer5_sync_mux_sel,
  2115. .init = &omap2_init_clksel_parent,
  2116. .clksel_reg = OMAP4430_CM1_ABE_TIMER7_CLKCTRL,
  2117. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2118. .ops = &clkops_omap2_dflt,
  2119. .recalc = &omap2_clksel_recalc,
  2120. .enable_reg = OMAP4430_CM1_ABE_TIMER7_CLKCTRL,
  2121. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2122. .clkdm_name = "abe_clkdm",
  2123. };
  2124. /* Merged timer8_sync_mux into timer8 */
  2125. static struct clk timer8_fck = {
  2126. .name = "timer8_fck",
  2127. .parent = &syc_clk_div_ck,
  2128. .clksel = timer5_sync_mux_sel,
  2129. .init = &omap2_init_clksel_parent,
  2130. .clksel_reg = OMAP4430_CM1_ABE_TIMER8_CLKCTRL,
  2131. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2132. .ops = &clkops_omap2_dflt,
  2133. .recalc = &omap2_clksel_recalc,
  2134. .enable_reg = OMAP4430_CM1_ABE_TIMER8_CLKCTRL,
  2135. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2136. .clkdm_name = "abe_clkdm",
  2137. };
  2138. /* Merged cm2_dm9_mux into timer9 */
  2139. static struct clk timer9_fck = {
  2140. .name = "timer9_fck",
  2141. .parent = &sys_clkin_ck,
  2142. .clksel = abe_dpll_bypass_clk_mux_sel,
  2143. .init = &omap2_init_clksel_parent,
  2144. .clksel_reg = OMAP4430_CM_L4PER_DMTIMER9_CLKCTRL,
  2145. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2146. .ops = &clkops_omap2_dflt,
  2147. .recalc = &omap2_clksel_recalc,
  2148. .enable_reg = OMAP4430_CM_L4PER_DMTIMER9_CLKCTRL,
  2149. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2150. .clkdm_name = "l4_per_clkdm",
  2151. };
  2152. static struct clk uart1_fck = {
  2153. .name = "uart1_fck",
  2154. .ops = &clkops_omap2_dflt,
  2155. .enable_reg = OMAP4430_CM_L4PER_UART1_CLKCTRL,
  2156. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2157. .clkdm_name = "l4_per_clkdm",
  2158. .parent = &func_48m_fclk,
  2159. .recalc = &followparent_recalc,
  2160. };
  2161. static struct clk uart2_fck = {
  2162. .name = "uart2_fck",
  2163. .ops = &clkops_omap2_dflt,
  2164. .enable_reg = OMAP4430_CM_L4PER_UART2_CLKCTRL,
  2165. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2166. .clkdm_name = "l4_per_clkdm",
  2167. .parent = &func_48m_fclk,
  2168. .recalc = &followparent_recalc,
  2169. };
  2170. static struct clk uart3_fck = {
  2171. .name = "uart3_fck",
  2172. .ops = &clkops_omap2_dflt,
  2173. .enable_reg = OMAP4430_CM_L4PER_UART3_CLKCTRL,
  2174. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2175. .clkdm_name = "l4_per_clkdm",
  2176. .parent = &func_48m_fclk,
  2177. .recalc = &followparent_recalc,
  2178. };
  2179. static struct clk uart4_fck = {
  2180. .name = "uart4_fck",
  2181. .ops = &clkops_omap2_dflt,
  2182. .enable_reg = OMAP4430_CM_L4PER_UART4_CLKCTRL,
  2183. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2184. .clkdm_name = "l4_per_clkdm",
  2185. .parent = &func_48m_fclk,
  2186. .recalc = &followparent_recalc,
  2187. };
  2188. static struct clk usb_host_fs_fck = {
  2189. .name = "usb_host_fs_fck",
  2190. .ops = &clkops_omap2_dflt,
  2191. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_FS_CLKCTRL,
  2192. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2193. .clkdm_name = "l3_init_clkdm",
  2194. .parent = &func_48mc_fclk,
  2195. .recalc = &followparent_recalc,
  2196. };
  2197. static const struct clksel utmi_p1_gfclk_sel[] = {
  2198. { .parent = &init_60m_fclk, .rates = div_1_0_rates },
  2199. { .parent = &xclk60mhsp1_ck, .rates = div_1_1_rates },
  2200. { .parent = NULL },
  2201. };
  2202. static struct clk utmi_p1_gfclk = {
  2203. .name = "utmi_p1_gfclk",
  2204. .parent = &init_60m_fclk,
  2205. .clksel = utmi_p1_gfclk_sel,
  2206. .init = &omap2_init_clksel_parent,
  2207. .clksel_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2208. .clksel_mask = OMAP4430_CLKSEL_UTMI_P1_MASK,
  2209. .ops = &clkops_null,
  2210. .recalc = &omap2_clksel_recalc,
  2211. };
  2212. static struct clk usb_host_hs_utmi_p1_clk = {
  2213. .name = "usb_host_hs_utmi_p1_clk",
  2214. .ops = &clkops_omap2_dflt,
  2215. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2216. .enable_bit = OMAP4430_OPTFCLKEN_UTMI_P1_CLK_SHIFT,
  2217. .clkdm_name = "l3_init_clkdm",
  2218. .parent = &utmi_p1_gfclk,
  2219. .recalc = &followparent_recalc,
  2220. };
  2221. static const struct clksel utmi_p2_gfclk_sel[] = {
  2222. { .parent = &init_60m_fclk, .rates = div_1_0_rates },
  2223. { .parent = &xclk60mhsp2_ck, .rates = div_1_1_rates },
  2224. { .parent = NULL },
  2225. };
  2226. static struct clk utmi_p2_gfclk = {
  2227. .name = "utmi_p2_gfclk",
  2228. .parent = &init_60m_fclk,
  2229. .clksel = utmi_p2_gfclk_sel,
  2230. .init = &omap2_init_clksel_parent,
  2231. .clksel_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2232. .clksel_mask = OMAP4430_CLKSEL_UTMI_P2_MASK,
  2233. .ops = &clkops_null,
  2234. .recalc = &omap2_clksel_recalc,
  2235. };
  2236. static struct clk usb_host_hs_utmi_p2_clk = {
  2237. .name = "usb_host_hs_utmi_p2_clk",
  2238. .ops = &clkops_omap2_dflt,
  2239. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2240. .enable_bit = OMAP4430_OPTFCLKEN_UTMI_P2_CLK_SHIFT,
  2241. .clkdm_name = "l3_init_clkdm",
  2242. .parent = &utmi_p2_gfclk,
  2243. .recalc = &followparent_recalc,
  2244. };
  2245. static struct clk usb_host_hs_utmi_p3_clk = {
  2246. .name = "usb_host_hs_utmi_p3_clk",
  2247. .ops = &clkops_omap2_dflt,
  2248. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2249. .enable_bit = OMAP4430_OPTFCLKEN_UTMI_P3_CLK_SHIFT,
  2250. .clkdm_name = "l3_init_clkdm",
  2251. .parent = &init_60m_fclk,
  2252. .recalc = &followparent_recalc,
  2253. };
  2254. static struct clk usb_host_hs_hsic480m_p1_clk = {
  2255. .name = "usb_host_hs_hsic480m_p1_clk",
  2256. .ops = &clkops_omap2_dflt,
  2257. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2258. .enable_bit = OMAP4430_OPTFCLKEN_HSIC480M_P1_CLK_SHIFT,
  2259. .clkdm_name = "l3_init_clkdm",
  2260. .parent = &dpll_usb_m2_ck,
  2261. .recalc = &followparent_recalc,
  2262. };
  2263. static struct clk usb_host_hs_hsic60m_p1_clk = {
  2264. .name = "usb_host_hs_hsic60m_p1_clk",
  2265. .ops = &clkops_omap2_dflt,
  2266. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2267. .enable_bit = OMAP4430_OPTFCLKEN_HSIC60M_P1_CLK_SHIFT,
  2268. .clkdm_name = "l3_init_clkdm",
  2269. .parent = &init_60m_fclk,
  2270. .recalc = &followparent_recalc,
  2271. };
  2272. static struct clk usb_host_hs_hsic60m_p2_clk = {
  2273. .name = "usb_host_hs_hsic60m_p2_clk",
  2274. .ops = &clkops_omap2_dflt,
  2275. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2276. .enable_bit = OMAP4430_OPTFCLKEN_HSIC60M_P2_CLK_SHIFT,
  2277. .clkdm_name = "l3_init_clkdm",
  2278. .parent = &init_60m_fclk,
  2279. .recalc = &followparent_recalc,
  2280. };
  2281. static struct clk usb_host_hs_hsic480m_p2_clk = {
  2282. .name = "usb_host_hs_hsic480m_p2_clk",
  2283. .ops = &clkops_omap2_dflt,
  2284. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2285. .enable_bit = OMAP4430_OPTFCLKEN_HSIC480M_P2_CLK_SHIFT,
  2286. .clkdm_name = "l3_init_clkdm",
  2287. .parent = &dpll_usb_m2_ck,
  2288. .recalc = &followparent_recalc,
  2289. };
  2290. static struct clk usb_host_hs_func48mclk = {
  2291. .name = "usb_host_hs_func48mclk",
  2292. .ops = &clkops_omap2_dflt,
  2293. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2294. .enable_bit = OMAP4430_OPTFCLKEN_FUNC48MCLK_SHIFT,
  2295. .clkdm_name = "l3_init_clkdm",
  2296. .parent = &func_48mc_fclk,
  2297. .recalc = &followparent_recalc,
  2298. };
  2299. static struct clk usb_host_hs_fck = {
  2300. .name = "usb_host_hs_fck",
  2301. .ops = &clkops_omap2_dflt,
  2302. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2303. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2304. .clkdm_name = "l3_init_clkdm",
  2305. .parent = &init_60m_fclk,
  2306. .recalc = &followparent_recalc,
  2307. };
  2308. static const struct clksel otg_60m_gfclk_sel[] = {
  2309. { .parent = &utmi_phy_clkout_ck, .rates = div_1_0_rates },
  2310. { .parent = &xclk60motg_ck, .rates = div_1_1_rates },
  2311. { .parent = NULL },
  2312. };
  2313. static struct clk otg_60m_gfclk = {
  2314. .name = "otg_60m_gfclk",
  2315. .parent = &utmi_phy_clkout_ck,
  2316. .clksel = otg_60m_gfclk_sel,
  2317. .init = &omap2_init_clksel_parent,
  2318. .clksel_reg = OMAP4430_CM_L3INIT_USB_OTG_CLKCTRL,
  2319. .clksel_mask = OMAP4430_CLKSEL_60M_MASK,
  2320. .ops = &clkops_null,
  2321. .recalc = &omap2_clksel_recalc,
  2322. };
  2323. static struct clk usb_otg_hs_xclk = {
  2324. .name = "usb_otg_hs_xclk",
  2325. .ops = &clkops_omap2_dflt,
  2326. .enable_reg = OMAP4430_CM_L3INIT_USB_OTG_CLKCTRL,
  2327. .enable_bit = OMAP4430_OPTFCLKEN_XCLK_SHIFT,
  2328. .clkdm_name = "l3_init_clkdm",
  2329. .parent = &otg_60m_gfclk,
  2330. .recalc = &followparent_recalc,
  2331. };
  2332. static struct clk usb_otg_hs_ick = {
  2333. .name = "usb_otg_hs_ick",
  2334. .ops = &clkops_omap2_dflt,
  2335. .enable_reg = OMAP4430_CM_L3INIT_USB_OTG_CLKCTRL,
  2336. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  2337. .clkdm_name = "l3_init_clkdm",
  2338. .parent = &l3_div_ck,
  2339. .recalc = &followparent_recalc,
  2340. };
  2341. static struct clk usb_phy_cm_clk32k = {
  2342. .name = "usb_phy_cm_clk32k",
  2343. .ops = &clkops_omap2_dflt,
  2344. .enable_reg = OMAP4430_CM_ALWON_USBPHY_CLKCTRL,
  2345. .enable_bit = OMAP4430_OPTFCLKEN_CLK32K_SHIFT,
  2346. .clkdm_name = "l4_ao_clkdm",
  2347. .parent = &sys_32k_ck,
  2348. .recalc = &followparent_recalc,
  2349. };
  2350. static struct clk usb_tll_hs_usb_ch2_clk = {
  2351. .name = "usb_tll_hs_usb_ch2_clk",
  2352. .ops = &clkops_omap2_dflt,
  2353. .enable_reg = OMAP4430_CM_L3INIT_USB_TLL_CLKCTRL,
  2354. .enable_bit = OMAP4430_OPTFCLKEN_USB_CH2_CLK_SHIFT,
  2355. .clkdm_name = "l3_init_clkdm",
  2356. .parent = &init_60m_fclk,
  2357. .recalc = &followparent_recalc,
  2358. };
  2359. static struct clk usb_tll_hs_usb_ch0_clk = {
  2360. .name = "usb_tll_hs_usb_ch0_clk",
  2361. .ops = &clkops_omap2_dflt,
  2362. .enable_reg = OMAP4430_CM_L3INIT_USB_TLL_CLKCTRL,
  2363. .enable_bit = OMAP4430_OPTFCLKEN_USB_CH0_CLK_SHIFT,
  2364. .clkdm_name = "l3_init_clkdm",
  2365. .parent = &init_60m_fclk,
  2366. .recalc = &followparent_recalc,
  2367. };
  2368. static struct clk usb_tll_hs_usb_ch1_clk = {
  2369. .name = "usb_tll_hs_usb_ch1_clk",
  2370. .ops = &clkops_omap2_dflt,
  2371. .enable_reg = OMAP4430_CM_L3INIT_USB_TLL_CLKCTRL,
  2372. .enable_bit = OMAP4430_OPTFCLKEN_USB_CH1_CLK_SHIFT,
  2373. .clkdm_name = "l3_init_clkdm",
  2374. .parent = &init_60m_fclk,
  2375. .recalc = &followparent_recalc,
  2376. };
  2377. static struct clk usb_tll_hs_ick = {
  2378. .name = "usb_tll_hs_ick",
  2379. .ops = &clkops_omap2_dflt,
  2380. .enable_reg = OMAP4430_CM_L3INIT_USB_TLL_CLKCTRL,
  2381. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  2382. .clkdm_name = "l3_init_clkdm",
  2383. .parent = &l4_div_ck,
  2384. .recalc = &followparent_recalc,
  2385. };
  2386. static const struct clksel_rate div2_14to18_rates[] = {
  2387. { .div = 14, .val = 0, .flags = RATE_IN_4430 },
  2388. { .div = 18, .val = 1, .flags = RATE_IN_4430 },
  2389. { .div = 0 },
  2390. };
  2391. static const struct clksel usim_fclk_div[] = {
  2392. { .parent = &dpll_per_m4x2_ck, .rates = div2_14to18_rates },
  2393. { .parent = NULL },
  2394. };
  2395. static struct clk usim_ck = {
  2396. .name = "usim_ck",
  2397. .parent = &dpll_per_m4x2_ck,
  2398. .clksel = usim_fclk_div,
  2399. .clksel_reg = OMAP4430_CM_WKUP_USIM_CLKCTRL,
  2400. .clksel_mask = OMAP4430_CLKSEL_DIV_MASK,
  2401. .ops = &clkops_null,
  2402. .recalc = &omap2_clksel_recalc,
  2403. .round_rate = &omap2_clksel_round_rate,
  2404. .set_rate = &omap2_clksel_set_rate,
  2405. };
  2406. static struct clk usim_fclk = {
  2407. .name = "usim_fclk",
  2408. .ops = &clkops_omap2_dflt,
  2409. .enable_reg = OMAP4430_CM_WKUP_USIM_CLKCTRL,
  2410. .enable_bit = OMAP4430_OPTFCLKEN_FCLK_SHIFT,
  2411. .clkdm_name = "l4_wkup_clkdm",
  2412. .parent = &usim_ck,
  2413. .recalc = &followparent_recalc,
  2414. };
  2415. static struct clk usim_fck = {
  2416. .name = "usim_fck",
  2417. .ops = &clkops_omap2_dflt,
  2418. .enable_reg = OMAP4430_CM_WKUP_USIM_CLKCTRL,
  2419. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  2420. .clkdm_name = "l4_wkup_clkdm",
  2421. .parent = &sys_32k_ck,
  2422. .recalc = &followparent_recalc,
  2423. };
  2424. static struct clk wd_timer2_fck = {
  2425. .name = "wd_timer2_fck",
  2426. .ops = &clkops_omap2_dflt,
  2427. .enable_reg = OMAP4430_CM_WKUP_WDT2_CLKCTRL,
  2428. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2429. .clkdm_name = "l4_wkup_clkdm",
  2430. .parent = &sys_32k_ck,
  2431. .recalc = &followparent_recalc,
  2432. };
  2433. static struct clk wd_timer3_fck = {
  2434. .name = "wd_timer3_fck",
  2435. .ops = &clkops_omap2_dflt,
  2436. .enable_reg = OMAP4430_CM1_ABE_WDT3_CLKCTRL,
  2437. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2438. .clkdm_name = "abe_clkdm",
  2439. .parent = &sys_32k_ck,
  2440. .recalc = &followparent_recalc,
  2441. };
  2442. /* Remaining optional clocks */
  2443. static const struct clksel stm_clk_div_div[] = {
  2444. { .parent = &pmd_stm_clock_mux_ck, .rates = div3_1to4_rates },
  2445. { .parent = NULL },
  2446. };
  2447. static struct clk stm_clk_div_ck = {
  2448. .name = "stm_clk_div_ck",
  2449. .parent = &pmd_stm_clock_mux_ck,
  2450. .clksel = stm_clk_div_div,
  2451. .clksel_reg = OMAP4430_CM_EMU_DEBUGSS_CLKCTRL,
  2452. .clksel_mask = OMAP4430_CLKSEL_PMD_STM_CLK_MASK,
  2453. .ops = &clkops_null,
  2454. .recalc = &omap2_clksel_recalc,
  2455. .round_rate = &omap2_clksel_round_rate,
  2456. .set_rate = &omap2_clksel_set_rate,
  2457. };
  2458. static const struct clksel trace_clk_div_div[] = {
  2459. { .parent = &pmd_trace_clk_mux_ck, .rates = div3_1to4_rates },
  2460. { .parent = NULL },
  2461. };
  2462. static struct clk trace_clk_div_ck = {
  2463. .name = "trace_clk_div_ck",
  2464. .parent = &pmd_trace_clk_mux_ck,
  2465. .clkdm_name = "emu_sys_clkdm",
  2466. .clksel = trace_clk_div_div,
  2467. .clksel_reg = OMAP4430_CM_EMU_DEBUGSS_CLKCTRL,
  2468. .clksel_mask = OMAP4430_CLKSEL_PMD_TRACE_CLK_MASK,
  2469. .ops = &clkops_null,
  2470. .recalc = &omap2_clksel_recalc,
  2471. .round_rate = &omap2_clksel_round_rate,
  2472. .set_rate = &omap2_clksel_set_rate,
  2473. };
  2474. /* SCRM aux clk nodes */
  2475. static const struct clksel auxclk_src_sel[] = {
  2476. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  2477. { .parent = &dpll_core_m3x2_ck, .rates = div_1_1_rates },
  2478. { .parent = &dpll_per_m3x2_ck, .rates = div_1_2_rates },
  2479. { .parent = NULL },
  2480. };
  2481. static const struct clksel_rate div16_1to16_rates[] = {
  2482. { .div = 1, .val = 0, .flags = RATE_IN_4430 },
  2483. { .div = 2, .val = 1, .flags = RATE_IN_4430 },
  2484. { .div = 3, .val = 2, .flags = RATE_IN_4430 },
  2485. { .div = 4, .val = 3, .flags = RATE_IN_4430 },
  2486. { .div = 5, .val = 4, .flags = RATE_IN_4430 },
  2487. { .div = 6, .val = 5, .flags = RATE_IN_4430 },
  2488. { .div = 7, .val = 6, .flags = RATE_IN_4430 },
  2489. { .div = 8, .val = 7, .flags = RATE_IN_4430 },
  2490. { .div = 9, .val = 8, .flags = RATE_IN_4430 },
  2491. { .div = 10, .val = 9, .flags = RATE_IN_4430 },
  2492. { .div = 11, .val = 10, .flags = RATE_IN_4430 },
  2493. { .div = 12, .val = 11, .flags = RATE_IN_4430 },
  2494. { .div = 13, .val = 12, .flags = RATE_IN_4430 },
  2495. { .div = 14, .val = 13, .flags = RATE_IN_4430 },
  2496. { .div = 15, .val = 14, .flags = RATE_IN_4430 },
  2497. { .div = 16, .val = 15, .flags = RATE_IN_4430 },
  2498. { .div = 0 },
  2499. };
  2500. static struct clk auxclk0_src_ck = {
  2501. .name = "auxclk0_src_ck",
  2502. .parent = &sys_clkin_ck,
  2503. .init = &omap2_init_clksel_parent,
  2504. .ops = &clkops_omap2_dflt,
  2505. .clksel = auxclk_src_sel,
  2506. .clksel_reg = OMAP4_SCRM_AUXCLK0,
  2507. .clksel_mask = OMAP4_SRCSELECT_MASK,
  2508. .recalc = &omap2_clksel_recalc,
  2509. .enable_reg = OMAP4_SCRM_AUXCLK0,
  2510. .enable_bit = OMAP4_ENABLE_SHIFT,
  2511. };
  2512. static const struct clksel auxclk0_sel[] = {
  2513. { .parent = &auxclk0_src_ck, .rates = div16_1to16_rates },
  2514. { .parent = NULL },
  2515. };
  2516. static struct clk auxclk0_ck = {
  2517. .name = "auxclk0_ck",
  2518. .parent = &auxclk0_src_ck,
  2519. .clksel = auxclk0_sel,
  2520. .clksel_reg = OMAP4_SCRM_AUXCLK0,
  2521. .clksel_mask = OMAP4_CLKDIV_MASK,
  2522. .ops = &clkops_null,
  2523. .recalc = &omap2_clksel_recalc,
  2524. .round_rate = &omap2_clksel_round_rate,
  2525. .set_rate = &omap2_clksel_set_rate,
  2526. };
  2527. static struct clk auxclk1_src_ck = {
  2528. .name = "auxclk1_src_ck",
  2529. .parent = &sys_clkin_ck,
  2530. .init = &omap2_init_clksel_parent,
  2531. .ops = &clkops_omap2_dflt,
  2532. .clksel = auxclk_src_sel,
  2533. .clksel_reg = OMAP4_SCRM_AUXCLK1,
  2534. .clksel_mask = OMAP4_SRCSELECT_MASK,
  2535. .recalc = &omap2_clksel_recalc,
  2536. .enable_reg = OMAP4_SCRM_AUXCLK1,
  2537. .enable_bit = OMAP4_ENABLE_SHIFT,
  2538. };
  2539. static const struct clksel auxclk1_sel[] = {
  2540. { .parent = &auxclk1_src_ck, .rates = div16_1to16_rates },
  2541. { .parent = NULL },
  2542. };
  2543. static struct clk auxclk1_ck = {
  2544. .name = "auxclk1_ck",
  2545. .parent = &auxclk1_src_ck,
  2546. .clksel = auxclk1_sel,
  2547. .clksel_reg = OMAP4_SCRM_AUXCLK1,
  2548. .clksel_mask = OMAP4_CLKDIV_MASK,
  2549. .ops = &clkops_null,
  2550. .recalc = &omap2_clksel_recalc,
  2551. .round_rate = &omap2_clksel_round_rate,
  2552. .set_rate = &omap2_clksel_set_rate,
  2553. };
  2554. static struct clk auxclk2_src_ck = {
  2555. .name = "auxclk2_src_ck",
  2556. .parent = &sys_clkin_ck,
  2557. .init = &omap2_init_clksel_parent,
  2558. .ops = &clkops_omap2_dflt,
  2559. .clksel = auxclk_src_sel,
  2560. .clksel_reg = OMAP4_SCRM_AUXCLK2,
  2561. .clksel_mask = OMAP4_SRCSELECT_MASK,
  2562. .recalc = &omap2_clksel_recalc,
  2563. .enable_reg = OMAP4_SCRM_AUXCLK2,
  2564. .enable_bit = OMAP4_ENABLE_SHIFT,
  2565. };
  2566. static const struct clksel auxclk2_sel[] = {
  2567. { .parent = &auxclk2_src_ck, .rates = div16_1to16_rates },
  2568. { .parent = NULL },
  2569. };
  2570. static struct clk auxclk2_ck = {
  2571. .name = "auxclk2_ck",
  2572. .parent = &auxclk2_src_ck,
  2573. .clksel = auxclk2_sel,
  2574. .clksel_reg = OMAP4_SCRM_AUXCLK2,
  2575. .clksel_mask = OMAP4_CLKDIV_MASK,
  2576. .ops = &clkops_null,
  2577. .recalc = &omap2_clksel_recalc,
  2578. .round_rate = &omap2_clksel_round_rate,
  2579. .set_rate = &omap2_clksel_set_rate,
  2580. };
  2581. static struct clk auxclk3_src_ck = {
  2582. .name = "auxclk3_src_ck",
  2583. .parent = &sys_clkin_ck,
  2584. .init = &omap2_init_clksel_parent,
  2585. .ops = &clkops_omap2_dflt,
  2586. .clksel = auxclk_src_sel,
  2587. .clksel_reg = OMAP4_SCRM_AUXCLK3,
  2588. .clksel_mask = OMAP4_SRCSELECT_MASK,
  2589. .recalc = &omap2_clksel_recalc,
  2590. .enable_reg = OMAP4_SCRM_AUXCLK3,
  2591. .enable_bit = OMAP4_ENABLE_SHIFT,
  2592. };
  2593. static const struct clksel auxclk3_sel[] = {
  2594. { .parent = &auxclk3_src_ck, .rates = div16_1to16_rates },
  2595. { .parent = NULL },
  2596. };
  2597. static struct clk auxclk3_ck = {
  2598. .name = "auxclk3_ck",
  2599. .parent = &auxclk3_src_ck,
  2600. .clksel = auxclk3_sel,
  2601. .clksel_reg = OMAP4_SCRM_AUXCLK3,
  2602. .clksel_mask = OMAP4_CLKDIV_MASK,
  2603. .ops = &clkops_null,
  2604. .recalc = &omap2_clksel_recalc,
  2605. .round_rate = &omap2_clksel_round_rate,
  2606. .set_rate = &omap2_clksel_set_rate,
  2607. };
  2608. static struct clk auxclk4_src_ck = {
  2609. .name = "auxclk4_src_ck",
  2610. .parent = &sys_clkin_ck,
  2611. .init = &omap2_init_clksel_parent,
  2612. .ops = &clkops_omap2_dflt,
  2613. .clksel = auxclk_src_sel,
  2614. .clksel_reg = OMAP4_SCRM_AUXCLK4,
  2615. .clksel_mask = OMAP4_SRCSELECT_MASK,
  2616. .recalc = &omap2_clksel_recalc,
  2617. .enable_reg = OMAP4_SCRM_AUXCLK4,
  2618. .enable_bit = OMAP4_ENABLE_SHIFT,
  2619. };
  2620. static const struct clksel auxclk4_sel[] = {
  2621. { .parent = &auxclk4_src_ck, .rates = div16_1to16_rates },
  2622. { .parent = NULL },
  2623. };
  2624. static struct clk auxclk4_ck = {
  2625. .name = "auxclk4_ck",
  2626. .parent = &auxclk4_src_ck,
  2627. .clksel = auxclk4_sel,
  2628. .clksel_reg = OMAP4_SCRM_AUXCLK4,
  2629. .clksel_mask = OMAP4_CLKDIV_MASK,
  2630. .ops = &clkops_null,
  2631. .recalc = &omap2_clksel_recalc,
  2632. .round_rate = &omap2_clksel_round_rate,
  2633. .set_rate = &omap2_clksel_set_rate,
  2634. };
  2635. static struct clk auxclk5_src_ck = {
  2636. .name = "auxclk5_src_ck",
  2637. .parent = &sys_clkin_ck,
  2638. .init = &omap2_init_clksel_parent,
  2639. .ops = &clkops_omap2_dflt,
  2640. .clksel = auxclk_src_sel,
  2641. .clksel_reg = OMAP4_SCRM_AUXCLK5,
  2642. .clksel_mask = OMAP4_SRCSELECT_MASK,
  2643. .recalc = &omap2_clksel_recalc,
  2644. .enable_reg = OMAP4_SCRM_AUXCLK5,
  2645. .enable_bit = OMAP4_ENABLE_SHIFT,
  2646. };
  2647. static const struct clksel auxclk5_sel[] = {
  2648. { .parent = &auxclk5_src_ck, .rates = div16_1to16_rates },
  2649. { .parent = NULL },
  2650. };
  2651. static struct clk auxclk5_ck = {
  2652. .name = "auxclk5_ck",
  2653. .parent = &auxclk5_src_ck,
  2654. .clksel = auxclk5_sel,
  2655. .clksel_reg = OMAP4_SCRM_AUXCLK5,
  2656. .clksel_mask = OMAP4_CLKDIV_MASK,
  2657. .ops = &clkops_null,
  2658. .recalc = &omap2_clksel_recalc,
  2659. .round_rate = &omap2_clksel_round_rate,
  2660. .set_rate = &omap2_clksel_set_rate,
  2661. };
  2662. static const struct clksel auxclkreq_sel[] = {
  2663. { .parent = &auxclk0_ck, .rates = div_1_0_rates },
  2664. { .parent = &auxclk1_ck, .rates = div_1_1_rates },
  2665. { .parent = &auxclk2_ck, .rates = div_1_2_rates },
  2666. { .parent = &auxclk3_ck, .rates = div_1_3_rates },
  2667. { .parent = &auxclk4_ck, .rates = div_1_4_rates },
  2668. { .parent = &auxclk5_ck, .rates = div_1_5_rates },
  2669. { .parent = NULL },
  2670. };
  2671. static struct clk auxclkreq0_ck = {
  2672. .name = "auxclkreq0_ck",
  2673. .parent = &auxclk0_ck,
  2674. .init = &omap2_init_clksel_parent,
  2675. .ops = &clkops_null,
  2676. .clksel = auxclkreq_sel,
  2677. .clksel_reg = OMAP4_SCRM_AUXCLKREQ0,
  2678. .clksel_mask = OMAP4_MAPPING_MASK,
  2679. .recalc = &omap2_clksel_recalc,
  2680. };
  2681. static struct clk auxclkreq1_ck = {
  2682. .name = "auxclkreq1_ck",
  2683. .parent = &auxclk1_ck,
  2684. .init = &omap2_init_clksel_parent,
  2685. .ops = &clkops_null,
  2686. .clksel = auxclkreq_sel,
  2687. .clksel_reg = OMAP4_SCRM_AUXCLKREQ1,
  2688. .clksel_mask = OMAP4_MAPPING_MASK,
  2689. .recalc = &omap2_clksel_recalc,
  2690. };
  2691. static struct clk auxclkreq2_ck = {
  2692. .name = "auxclkreq2_ck",
  2693. .parent = &auxclk2_ck,
  2694. .init = &omap2_init_clksel_parent,
  2695. .ops = &clkops_null,
  2696. .clksel = auxclkreq_sel,
  2697. .clksel_reg = OMAP4_SCRM_AUXCLKREQ2,
  2698. .clksel_mask = OMAP4_MAPPING_MASK,
  2699. .recalc = &omap2_clksel_recalc,
  2700. };
  2701. static struct clk auxclkreq3_ck = {
  2702. .name = "auxclkreq3_ck",
  2703. .parent = &auxclk3_ck,
  2704. .init = &omap2_init_clksel_parent,
  2705. .ops = &clkops_null,
  2706. .clksel = auxclkreq_sel,
  2707. .clksel_reg = OMAP4_SCRM_AUXCLKREQ3,
  2708. .clksel_mask = OMAP4_MAPPING_MASK,
  2709. .recalc = &omap2_clksel_recalc,
  2710. };
  2711. static struct clk auxclkreq4_ck = {
  2712. .name = "auxclkreq4_ck",
  2713. .parent = &auxclk4_ck,
  2714. .init = &omap2_init_clksel_parent,
  2715. .ops = &clkops_null,
  2716. .clksel = auxclkreq_sel,
  2717. .clksel_reg = OMAP4_SCRM_AUXCLKREQ4,
  2718. .clksel_mask = OMAP4_MAPPING_MASK,
  2719. .recalc = &omap2_clksel_recalc,
  2720. };
  2721. static struct clk auxclkreq5_ck = {
  2722. .name = "auxclkreq5_ck",
  2723. .parent = &auxclk5_ck,
  2724. .init = &omap2_init_clksel_parent,
  2725. .ops = &clkops_null,
  2726. .clksel = auxclkreq_sel,
  2727. .clksel_reg = OMAP4_SCRM_AUXCLKREQ5,
  2728. .clksel_mask = OMAP4_MAPPING_MASK,
  2729. .recalc = &omap2_clksel_recalc,
  2730. };
  2731. /*
  2732. * clkdev
  2733. */
  2734. static struct omap_clk omap44xx_clks[] = {
  2735. CLK(NULL, "extalt_clkin_ck", &extalt_clkin_ck, CK_443X),
  2736. CLK(NULL, "pad_clks_ck", &pad_clks_ck, CK_443X),
  2737. CLK(NULL, "pad_slimbus_core_clks_ck", &pad_slimbus_core_clks_ck, CK_443X),
  2738. CLK(NULL, "secure_32k_clk_src_ck", &secure_32k_clk_src_ck, CK_443X),
  2739. CLK(NULL, "slimbus_clk", &slimbus_clk, CK_443X),
  2740. CLK(NULL, "sys_32k_ck", &sys_32k_ck, CK_443X),
  2741. CLK(NULL, "virt_12000000_ck", &virt_12000000_ck, CK_443X),
  2742. CLK(NULL, "virt_13000000_ck", &virt_13000000_ck, CK_443X),
  2743. CLK(NULL, "virt_16800000_ck", &virt_16800000_ck, CK_443X),
  2744. CLK(NULL, "virt_19200000_ck", &virt_19200000_ck, CK_443X),
  2745. CLK(NULL, "virt_26000000_ck", &virt_26000000_ck, CK_443X),
  2746. CLK(NULL, "virt_27000000_ck", &virt_27000000_ck, CK_443X),
  2747. CLK(NULL, "virt_38400000_ck", &virt_38400000_ck, CK_443X),
  2748. CLK(NULL, "sys_clkin_ck", &sys_clkin_ck, CK_443X),
  2749. CLK(NULL, "tie_low_clock_ck", &tie_low_clock_ck, CK_443X),
  2750. CLK(NULL, "utmi_phy_clkout_ck", &utmi_phy_clkout_ck, CK_443X),
  2751. CLK(NULL, "xclk60mhsp1_ck", &xclk60mhsp1_ck, CK_443X),
  2752. CLK(NULL, "xclk60mhsp2_ck", &xclk60mhsp2_ck, CK_443X),
  2753. CLK(NULL, "xclk60motg_ck", &xclk60motg_ck, CK_443X),
  2754. CLK(NULL, "abe_dpll_bypass_clk_mux_ck", &abe_dpll_bypass_clk_mux_ck, CK_443X),
  2755. CLK(NULL, "abe_dpll_refclk_mux_ck", &abe_dpll_refclk_mux_ck, CK_443X),
  2756. CLK(NULL, "dpll_abe_ck", &dpll_abe_ck, CK_443X),
  2757. CLK(NULL, "dpll_abe_x2_ck", &dpll_abe_x2_ck, CK_443X),
  2758. CLK(NULL, "dpll_abe_m2x2_ck", &dpll_abe_m2x2_ck, CK_443X),
  2759. CLK(NULL, "abe_24m_fclk", &abe_24m_fclk, CK_443X),
  2760. CLK(NULL, "abe_clk", &abe_clk, CK_443X),
  2761. CLK(NULL, "aess_fclk", &aess_fclk, CK_443X),
  2762. CLK(NULL, "dpll_abe_m3x2_ck", &dpll_abe_m3x2_ck, CK_443X),
  2763. CLK(NULL, "core_hsd_byp_clk_mux_ck", &core_hsd_byp_clk_mux_ck, CK_443X),
  2764. CLK(NULL, "dpll_core_ck", &dpll_core_ck, CK_443X),
  2765. CLK(NULL, "dpll_core_x2_ck", &dpll_core_x2_ck, CK_443X),
  2766. CLK(NULL, "dpll_core_m6x2_ck", &dpll_core_m6x2_ck, CK_443X),
  2767. CLK(NULL, "dbgclk_mux_ck", &dbgclk_mux_ck, CK_443X),
  2768. CLK(NULL, "dpll_core_m2_ck", &dpll_core_m2_ck, CK_443X),
  2769. CLK(NULL, "ddrphy_ck", &ddrphy_ck, CK_443X),
  2770. CLK(NULL, "dpll_core_m5x2_ck", &dpll_core_m5x2_ck, CK_443X),
  2771. CLK(NULL, "div_core_ck", &div_core_ck, CK_443X),
  2772. CLK(NULL, "div_iva_hs_clk", &div_iva_hs_clk, CK_443X),
  2773. CLK(NULL, "div_mpu_hs_clk", &div_mpu_hs_clk, CK_443X),
  2774. CLK(NULL, "dpll_core_m4x2_ck", &dpll_core_m4x2_ck, CK_443X),
  2775. CLK(NULL, "dll_clk_div_ck", &dll_clk_div_ck, CK_443X),
  2776. CLK(NULL, "dpll_abe_m2_ck", &dpll_abe_m2_ck, CK_443X),
  2777. CLK(NULL, "dpll_core_m3x2_ck", &dpll_core_m3x2_ck, CK_443X),
  2778. CLK(NULL, "dpll_core_m7x2_ck", &dpll_core_m7x2_ck, CK_443X),
  2779. CLK(NULL, "iva_hsd_byp_clk_mux_ck", &iva_hsd_byp_clk_mux_ck, CK_443X),
  2780. CLK(NULL, "dpll_iva_ck", &dpll_iva_ck, CK_443X),
  2781. CLK(NULL, "dpll_iva_x2_ck", &dpll_iva_x2_ck, CK_443X),
  2782. CLK(NULL, "dpll_iva_m4x2_ck", &dpll_iva_m4x2_ck, CK_443X),
  2783. CLK(NULL, "dpll_iva_m5x2_ck", &dpll_iva_m5x2_ck, CK_443X),
  2784. CLK(NULL, "dpll_mpu_ck", &dpll_mpu_ck, CK_443X),
  2785. CLK(NULL, "dpll_mpu_m2_ck", &dpll_mpu_m2_ck, CK_443X),
  2786. CLK(NULL, "per_hs_clk_div_ck", &per_hs_clk_div_ck, CK_443X),
  2787. CLK(NULL, "per_hsd_byp_clk_mux_ck", &per_hsd_byp_clk_mux_ck, CK_443X),
  2788. CLK(NULL, "dpll_per_ck", &dpll_per_ck, CK_443X),
  2789. CLK(NULL, "dpll_per_m2_ck", &dpll_per_m2_ck, CK_443X),
  2790. CLK(NULL, "dpll_per_x2_ck", &dpll_per_x2_ck, CK_443X),
  2791. CLK(NULL, "dpll_per_m2x2_ck", &dpll_per_m2x2_ck, CK_443X),
  2792. CLK(NULL, "dpll_per_m3x2_ck", &dpll_per_m3x2_ck, CK_443X),
  2793. CLK(NULL, "dpll_per_m4x2_ck", &dpll_per_m4x2_ck, CK_443X),
  2794. CLK(NULL, "dpll_per_m5x2_ck", &dpll_per_m5x2_ck, CK_443X),
  2795. CLK(NULL, "dpll_per_m6x2_ck", &dpll_per_m6x2_ck, CK_443X),
  2796. CLK(NULL, "dpll_per_m7x2_ck", &dpll_per_m7x2_ck, CK_443X),
  2797. CLK(NULL, "usb_hs_clk_div_ck", &usb_hs_clk_div_ck, CK_443X),
  2798. CLK(NULL, "dpll_usb_ck", &dpll_usb_ck, CK_443X),
  2799. CLK(NULL, "dpll_usb_clkdcoldo_ck", &dpll_usb_clkdcoldo_ck, CK_443X),
  2800. CLK(NULL, "dpll_usb_m2_ck", &dpll_usb_m2_ck, CK_443X),
  2801. CLK(NULL, "ducati_clk_mux_ck", &ducati_clk_mux_ck, CK_443X),
  2802. CLK(NULL, "func_12m_fclk", &func_12m_fclk, CK_443X),
  2803. CLK(NULL, "func_24m_clk", &func_24m_clk, CK_443X),
  2804. CLK(NULL, "func_24mc_fclk", &func_24mc_fclk, CK_443X),
  2805. CLK(NULL, "func_48m_fclk", &func_48m_fclk, CK_443X),
  2806. CLK(NULL, "func_48mc_fclk", &func_48mc_fclk, CK_443X),
  2807. CLK(NULL, "func_64m_fclk", &func_64m_fclk, CK_443X),
  2808. CLK(NULL, "func_96m_fclk", &func_96m_fclk, CK_443X),
  2809. CLK(NULL, "init_60m_fclk", &init_60m_fclk, CK_443X),
  2810. CLK(NULL, "l3_div_ck", &l3_div_ck, CK_443X),
  2811. CLK(NULL, "l4_div_ck", &l4_div_ck, CK_443X),
  2812. CLK(NULL, "lp_clk_div_ck", &lp_clk_div_ck, CK_443X),
  2813. CLK(NULL, "l4_wkup_clk_mux_ck", &l4_wkup_clk_mux_ck, CK_443X),
  2814. CLK("smp_twd", NULL, &mpu_periphclk, CK_443X),
  2815. CLK(NULL, "ocp_abe_iclk", &ocp_abe_iclk, CK_443X),
  2816. CLK(NULL, "per_abe_24m_fclk", &per_abe_24m_fclk, CK_443X),
  2817. CLK(NULL, "per_abe_nc_fclk", &per_abe_nc_fclk, CK_443X),
  2818. CLK(NULL, "pmd_stm_clock_mux_ck", &pmd_stm_clock_mux_ck, CK_443X),
  2819. CLK(NULL, "pmd_trace_clk_mux_ck", &pmd_trace_clk_mux_ck, CK_443X),
  2820. CLK(NULL, "syc_clk_div_ck", &syc_clk_div_ck, CK_443X),
  2821. CLK(NULL, "aes1_fck", &aes1_fck, CK_443X),
  2822. CLK(NULL, "aes2_fck", &aes2_fck, CK_443X),
  2823. CLK(NULL, "aess_fck", &aess_fck, CK_443X),
  2824. CLK(NULL, "bandgap_fclk", &bandgap_fclk, CK_443X),
  2825. CLK(NULL, "bandgap_ts_fclk", &bandgap_ts_fclk, CK_446X),
  2826. CLK(NULL, "des3des_fck", &des3des_fck, CK_443X),
  2827. CLK(NULL, "div_ts_ck", &div_ts_ck, CK_446X),
  2828. CLK(NULL, "dmic_sync_mux_ck", &dmic_sync_mux_ck, CK_443X),
  2829. CLK(NULL, "dmic_fck", &dmic_fck, CK_443X),
  2830. CLK(NULL, "dsp_fck", &dsp_fck, CK_443X),
  2831. CLK(NULL, "dss_sys_clk", &dss_sys_clk, CK_443X),
  2832. CLK(NULL, "dss_tv_clk", &dss_tv_clk, CK_443X),
  2833. CLK(NULL, "dss_48mhz_clk", &dss_48mhz_clk, CK_443X),
  2834. CLK(NULL, "dss_dss_clk", &dss_dss_clk, CK_443X),
  2835. CLK(NULL, "dss_fck", &dss_fck, CK_443X),
  2836. CLK("omapdss_dss", "ick", &dss_fck, CK_443X),
  2837. CLK(NULL, "efuse_ctrl_cust_fck", &efuse_ctrl_cust_fck, CK_443X),
  2838. CLK(NULL, "emif1_fck", &emif1_fck, CK_443X),
  2839. CLK(NULL, "emif2_fck", &emif2_fck, CK_443X),
  2840. CLK(NULL, "fdif_fck", &fdif_fck, CK_443X),
  2841. CLK(NULL, "fpka_fck", &fpka_fck, CK_443X),
  2842. CLK(NULL, "gpio1_dbclk", &gpio1_dbclk, CK_443X),
  2843. CLK(NULL, "gpio1_ick", &gpio1_ick, CK_443X),
  2844. CLK(NULL, "gpio2_dbclk", &gpio2_dbclk, CK_443X),
  2845. CLK(NULL, "gpio2_ick", &gpio2_ick, CK_443X),
  2846. CLK(NULL, "gpio3_dbclk", &gpio3_dbclk, CK_443X),
  2847. CLK(NULL, "gpio3_ick", &gpio3_ick, CK_443X),
  2848. CLK(NULL, "gpio4_dbclk", &gpio4_dbclk, CK_443X),
  2849. CLK(NULL, "gpio4_ick", &gpio4_ick, CK_443X),
  2850. CLK(NULL, "gpio5_dbclk", &gpio5_dbclk, CK_443X),
  2851. CLK(NULL, "gpio5_ick", &gpio5_ick, CK_443X),
  2852. CLK(NULL, "gpio6_dbclk", &gpio6_dbclk, CK_443X),
  2853. CLK(NULL, "gpio6_ick", &gpio6_ick, CK_443X),
  2854. CLK(NULL, "gpmc_ick", &gpmc_ick, CK_443X),
  2855. CLK(NULL, "gpu_fck", &gpu_fck, CK_443X),
  2856. CLK(NULL, "hdq1w_fck", &hdq1w_fck, CK_443X),
  2857. CLK(NULL, "hsi_fck", &hsi_fck, CK_443X),
  2858. CLK(NULL, "i2c1_fck", &i2c1_fck, CK_443X),
  2859. CLK(NULL, "i2c2_fck", &i2c2_fck, CK_443X),
  2860. CLK(NULL, "i2c3_fck", &i2c3_fck, CK_443X),
  2861. CLK(NULL, "i2c4_fck", &i2c4_fck, CK_443X),
  2862. CLK(NULL, "ipu_fck", &ipu_fck, CK_443X),
  2863. CLK(NULL, "iss_ctrlclk", &iss_ctrlclk, CK_443X),
  2864. CLK(NULL, "iss_fck", &iss_fck, CK_443X),
  2865. CLK(NULL, "iva_fck", &iva_fck, CK_443X),
  2866. CLK(NULL, "kbd_fck", &kbd_fck, CK_443X),
  2867. CLK(NULL, "l3_instr_ick", &l3_instr_ick, CK_443X),
  2868. CLK(NULL, "l3_main_3_ick", &l3_main_3_ick, CK_443X),
  2869. CLK(NULL, "mcasp_sync_mux_ck", &mcasp_sync_mux_ck, CK_443X),
  2870. CLK(NULL, "mcasp_fck", &mcasp_fck, CK_443X),
  2871. CLK(NULL, "mcbsp1_sync_mux_ck", &mcbsp1_sync_mux_ck, CK_443X),
  2872. CLK(NULL, "mcbsp1_fck", &mcbsp1_fck, CK_443X),
  2873. CLK(NULL, "mcbsp2_sync_mux_ck", &mcbsp2_sync_mux_ck, CK_443X),
  2874. CLK(NULL, "mcbsp2_fck", &mcbsp2_fck, CK_443X),
  2875. CLK(NULL, "mcbsp3_sync_mux_ck", &mcbsp3_sync_mux_ck, CK_443X),
  2876. CLK(NULL, "mcbsp3_fck", &mcbsp3_fck, CK_443X),
  2877. CLK(NULL, "mcbsp4_sync_mux_ck", &mcbsp4_sync_mux_ck, CK_443X),
  2878. CLK(NULL, "mcbsp4_fck", &mcbsp4_fck, CK_443X),
  2879. CLK(NULL, "mcpdm_fck", &mcpdm_fck, CK_443X),
  2880. CLK(NULL, "mcspi1_fck", &mcspi1_fck, CK_443X),
  2881. CLK(NULL, "mcspi2_fck", &mcspi2_fck, CK_443X),
  2882. CLK(NULL, "mcspi3_fck", &mcspi3_fck, CK_443X),
  2883. CLK(NULL, "mcspi4_fck", &mcspi4_fck, CK_443X),
  2884. CLK(NULL, "mmc1_fck", &mmc1_fck, CK_443X),
  2885. CLK(NULL, "mmc2_fck", &mmc2_fck, CK_443X),
  2886. CLK(NULL, "mmc3_fck", &mmc3_fck, CK_443X),
  2887. CLK(NULL, "mmc4_fck", &mmc4_fck, CK_443X),
  2888. CLK(NULL, "mmc5_fck", &mmc5_fck, CK_443X),
  2889. CLK(NULL, "ocp2scp_usb_phy_phy_48m", &ocp2scp_usb_phy_phy_48m, CK_443X),
  2890. CLK(NULL, "ocp2scp_usb_phy_ick", &ocp2scp_usb_phy_ick, CK_443X),
  2891. CLK(NULL, "ocp_wp_noc_ick", &ocp_wp_noc_ick, CK_443X),
  2892. CLK(NULL, "rng_ick", &rng_ick, CK_443X),
  2893. CLK("omap_rng", "ick", &rng_ick, CK_443X),
  2894. CLK(NULL, "sha2md5_fck", &sha2md5_fck, CK_443X),
  2895. CLK(NULL, "sl2if_ick", &sl2if_ick, CK_443X),
  2896. CLK(NULL, "slimbus1_fclk_1", &slimbus1_fclk_1, CK_443X),
  2897. CLK(NULL, "slimbus1_fclk_0", &slimbus1_fclk_0, CK_443X),
  2898. CLK(NULL, "slimbus1_fclk_2", &slimbus1_fclk_2, CK_443X),
  2899. CLK(NULL, "slimbus1_slimbus_clk", &slimbus1_slimbus_clk, CK_443X),
  2900. CLK(NULL, "slimbus1_fck", &slimbus1_fck, CK_443X),
  2901. CLK(NULL, "slimbus2_fclk_1", &slimbus2_fclk_1, CK_443X),
  2902. CLK(NULL, "slimbus2_fclk_0", &slimbus2_fclk_0, CK_443X),
  2903. CLK(NULL, "slimbus2_slimbus_clk", &slimbus2_slimbus_clk, CK_443X),
  2904. CLK(NULL, "slimbus2_fck", &slimbus2_fck, CK_443X),
  2905. CLK(NULL, "smartreflex_core_fck", &smartreflex_core_fck, CK_443X),
  2906. CLK(NULL, "smartreflex_iva_fck", &smartreflex_iva_fck, CK_443X),
  2907. CLK(NULL, "smartreflex_mpu_fck", &smartreflex_mpu_fck, CK_443X),
  2908. CLK(NULL, "timer1_fck", &timer1_fck, CK_443X),
  2909. CLK(NULL, "timer10_fck", &timer10_fck, CK_443X),
  2910. CLK(NULL, "timer11_fck", &timer11_fck, CK_443X),
  2911. CLK(NULL, "timer2_fck", &timer2_fck, CK_443X),
  2912. CLK(NULL, "timer3_fck", &timer3_fck, CK_443X),
  2913. CLK(NULL, "timer4_fck", &timer4_fck, CK_443X),
  2914. CLK(NULL, "timer5_fck", &timer5_fck, CK_443X),
  2915. CLK(NULL, "timer6_fck", &timer6_fck, CK_443X),
  2916. CLK(NULL, "timer7_fck", &timer7_fck, CK_443X),
  2917. CLK(NULL, "timer8_fck", &timer8_fck, CK_443X),
  2918. CLK(NULL, "timer9_fck", &timer9_fck, CK_443X),
  2919. CLK(NULL, "uart1_fck", &uart1_fck, CK_443X),
  2920. CLK(NULL, "uart2_fck", &uart2_fck, CK_443X),
  2921. CLK(NULL, "uart3_fck", &uart3_fck, CK_443X),
  2922. CLK(NULL, "uart4_fck", &uart4_fck, CK_443X),
  2923. CLK("usbhs_omap", "fs_fck", &usb_host_fs_fck, CK_443X),
  2924. CLK(NULL, "usb_host_fs_fck", &usb_host_fs_fck, CK_443X),
  2925. CLK(NULL, "utmi_p1_gfclk", &utmi_p1_gfclk, CK_443X),
  2926. CLK(NULL, "usb_host_hs_utmi_p1_clk", &usb_host_hs_utmi_p1_clk, CK_443X),
  2927. CLK(NULL, "utmi_p2_gfclk", &utmi_p2_gfclk, CK_443X),
  2928. CLK(NULL, "usb_host_hs_utmi_p2_clk", &usb_host_hs_utmi_p2_clk, CK_443X),
  2929. CLK(NULL, "usb_host_hs_utmi_p3_clk", &usb_host_hs_utmi_p3_clk, CK_443X),
  2930. CLK(NULL, "usb_host_hs_hsic480m_p1_clk", &usb_host_hs_hsic480m_p1_clk, CK_443X),
  2931. CLK(NULL, "usb_host_hs_hsic60m_p1_clk", &usb_host_hs_hsic60m_p1_clk, CK_443X),
  2932. CLK(NULL, "usb_host_hs_hsic60m_p2_clk", &usb_host_hs_hsic60m_p2_clk, CK_443X),
  2933. CLK(NULL, "usb_host_hs_hsic480m_p2_clk", &usb_host_hs_hsic480m_p2_clk, CK_443X),
  2934. CLK(NULL, "usb_host_hs_func48mclk", &usb_host_hs_func48mclk, CK_443X),
  2935. CLK(NULL, "usb_host_hs_fck", &usb_host_hs_fck, CK_443X),
  2936. CLK("usbhs_omap", "hs_fck", &usb_host_hs_fck, CK_443X),
  2937. CLK(NULL, "otg_60m_gfclk", &otg_60m_gfclk, CK_443X),
  2938. CLK(NULL, "usb_otg_hs_xclk", &usb_otg_hs_xclk, CK_443X),
  2939. CLK(NULL, "usb_otg_hs_ick", &usb_otg_hs_ick, CK_443X),
  2940. CLK("musb-omap2430", "ick", &usb_otg_hs_ick, CK_443X),
  2941. CLK(NULL, "usb_phy_cm_clk32k", &usb_phy_cm_clk32k, CK_443X),
  2942. CLK(NULL, "usb_tll_hs_usb_ch2_clk", &usb_tll_hs_usb_ch2_clk, CK_443X),
  2943. CLK(NULL, "usb_tll_hs_usb_ch0_clk", &usb_tll_hs_usb_ch0_clk, CK_443X),
  2944. CLK(NULL, "usb_tll_hs_usb_ch1_clk", &usb_tll_hs_usb_ch1_clk, CK_443X),
  2945. CLK(NULL, "usb_tll_hs_ick", &usb_tll_hs_ick, CK_443X),
  2946. CLK("usbhs_omap", "usbtll_ick", &usb_tll_hs_ick, CK_443X),
  2947. CLK("usbhs_tll", "usbtll_ick", &usb_tll_hs_ick, CK_443X),
  2948. CLK(NULL, "usim_ck", &usim_ck, CK_443X),
  2949. CLK(NULL, "usim_fclk", &usim_fclk, CK_443X),
  2950. CLK(NULL, "usim_fck", &usim_fck, CK_443X),
  2951. CLK(NULL, "wd_timer2_fck", &wd_timer2_fck, CK_443X),
  2952. CLK(NULL, "wd_timer3_fck", &wd_timer3_fck, CK_443X),
  2953. CLK(NULL, "stm_clk_div_ck", &stm_clk_div_ck, CK_443X),
  2954. CLK(NULL, "trace_clk_div_ck", &trace_clk_div_ck, CK_443X),
  2955. CLK(NULL, "auxclk0_src_ck", &auxclk0_src_ck, CK_443X),
  2956. CLK(NULL, "auxclk0_ck", &auxclk0_ck, CK_443X),
  2957. CLK(NULL, "auxclkreq0_ck", &auxclkreq0_ck, CK_443X),
  2958. CLK(NULL, "auxclk1_src_ck", &auxclk1_src_ck, CK_443X),
  2959. CLK(NULL, "auxclk1_ck", &auxclk1_ck, CK_443X),
  2960. CLK(NULL, "auxclkreq1_ck", &auxclkreq1_ck, CK_443X),
  2961. CLK(NULL, "auxclk2_src_ck", &auxclk2_src_ck, CK_443X),
  2962. CLK(NULL, "auxclk2_ck", &auxclk2_ck, CK_443X),
  2963. CLK(NULL, "auxclkreq2_ck", &auxclkreq2_ck, CK_443X),
  2964. CLK(NULL, "auxclk3_src_ck", &auxclk3_src_ck, CK_443X),
  2965. CLK(NULL, "auxclk3_ck", &auxclk3_ck, CK_443X),
  2966. CLK(NULL, "auxclkreq3_ck", &auxclkreq3_ck, CK_443X),
  2967. CLK(NULL, "auxclk4_src_ck", &auxclk4_src_ck, CK_443X),
  2968. CLK(NULL, "auxclk4_ck", &auxclk4_ck, CK_443X),
  2969. CLK(NULL, "auxclkreq4_ck", &auxclkreq4_ck, CK_443X),
  2970. CLK(NULL, "auxclk5_src_ck", &auxclk5_src_ck, CK_443X),
  2971. CLK(NULL, "auxclk5_ck", &auxclk5_ck, CK_443X),
  2972. CLK(NULL, "auxclkreq5_ck", &auxclkreq5_ck, CK_443X),
  2973. CLK("omap-gpmc", "fck", &dummy_ck, CK_443X),
  2974. CLK("omap_i2c.1", "ick", &dummy_ck, CK_443X),
  2975. CLK("omap_i2c.2", "ick", &dummy_ck, CK_443X),
  2976. CLK("omap_i2c.3", "ick", &dummy_ck, CK_443X),
  2977. CLK("omap_i2c.4", "ick", &dummy_ck, CK_443X),
  2978. CLK(NULL, "mailboxes_ick", &dummy_ck, CK_443X),
  2979. CLK("omap_hsmmc.0", "ick", &dummy_ck, CK_443X),
  2980. CLK("omap_hsmmc.1", "ick", &dummy_ck, CK_443X),
  2981. CLK("omap_hsmmc.2", "ick", &dummy_ck, CK_443X),
  2982. CLK("omap_hsmmc.3", "ick", &dummy_ck, CK_443X),
  2983. CLK("omap_hsmmc.4", "ick", &dummy_ck, CK_443X),
  2984. CLK("omap-mcbsp.1", "ick", &dummy_ck, CK_443X),
  2985. CLK("omap-mcbsp.2", "ick", &dummy_ck, CK_443X),
  2986. CLK("omap-mcbsp.3", "ick", &dummy_ck, CK_443X),
  2987. CLK("omap-mcbsp.4", "ick", &dummy_ck, CK_443X),
  2988. CLK("omap2_mcspi.1", "ick", &dummy_ck, CK_443X),
  2989. CLK("omap2_mcspi.2", "ick", &dummy_ck, CK_443X),
  2990. CLK("omap2_mcspi.3", "ick", &dummy_ck, CK_443X),
  2991. CLK("omap2_mcspi.4", "ick", &dummy_ck, CK_443X),
  2992. CLK(NULL, "uart1_ick", &dummy_ck, CK_443X),
  2993. CLK(NULL, "uart2_ick", &dummy_ck, CK_443X),
  2994. CLK(NULL, "uart3_ick", &dummy_ck, CK_443X),
  2995. CLK(NULL, "uart4_ick", &dummy_ck, CK_443X),
  2996. CLK("usbhs_omap", "usbhost_ick", &dummy_ck, CK_443X),
  2997. CLK("usbhs_omap", "usbtll_fck", &dummy_ck, CK_443X),
  2998. CLK("usbhs_tll", "usbtll_fck", &dummy_ck, CK_443X),
  2999. CLK("omap_wdt", "ick", &dummy_ck, CK_443X),
  3000. CLK(NULL, "timer_32k_ck", &sys_32k_ck, CK_443X),
  3001. /* TODO: Remove "omap_timer.X" aliases once DT migration is complete */
  3002. CLK("omap_timer.1", "timer_sys_ck", &sys_clkin_ck, CK_443X),
  3003. CLK("omap_timer.2", "timer_sys_ck", &sys_clkin_ck, CK_443X),
  3004. CLK("omap_timer.3", "timer_sys_ck", &sys_clkin_ck, CK_443X),
  3005. CLK("omap_timer.4", "timer_sys_ck", &sys_clkin_ck, CK_443X),
  3006. CLK("omap_timer.9", "timer_sys_ck", &sys_clkin_ck, CK_443X),
  3007. CLK("omap_timer.10", "timer_sys_ck", &sys_clkin_ck, CK_443X),
  3008. CLK("omap_timer.11", "timer_sys_ck", &sys_clkin_ck, CK_443X),
  3009. CLK("omap_timer.5", "timer_sys_ck", &syc_clk_div_ck, CK_443X),
  3010. CLK("omap_timer.6", "timer_sys_ck", &syc_clk_div_ck, CK_443X),
  3011. CLK("omap_timer.7", "timer_sys_ck", &syc_clk_div_ck, CK_443X),
  3012. CLK("omap_timer.8", "timer_sys_ck", &syc_clk_div_ck, CK_443X),
  3013. CLK("4a318000.timer", "timer_sys_ck", &sys_clkin_ck, CK_443X),
  3014. CLK("48032000.timer", "timer_sys_ck", &sys_clkin_ck, CK_443X),
  3015. CLK("48034000.timer", "timer_sys_ck", &sys_clkin_ck, CK_443X),
  3016. CLK("48036000.timer", "timer_sys_ck", &sys_clkin_ck, CK_443X),
  3017. CLK("4803e000.timer", "timer_sys_ck", &sys_clkin_ck, CK_443X),
  3018. CLK("48086000.timer", "timer_sys_ck", &sys_clkin_ck, CK_443X),
  3019. CLK("48088000.timer", "timer_sys_ck", &sys_clkin_ck, CK_443X),
  3020. CLK("49038000.timer", "timer_sys_ck", &syc_clk_div_ck, CK_443X),
  3021. CLK("4903a000.timer", "timer_sys_ck", &syc_clk_div_ck, CK_443X),
  3022. CLK("4903c000.timer", "timer_sys_ck", &syc_clk_div_ck, CK_443X),
  3023. CLK("4903e000.timer", "timer_sys_ck", &syc_clk_div_ck, CK_443X),
  3024. CLK(NULL, "cpufreq_ck", &dpll_mpu_ck, CK_443X),
  3025. };
  3026. int __init omap4xxx_clk_init(void)
  3027. {
  3028. struct omap_clk *c;
  3029. u32 cpu_clkflg;
  3030. if (cpu_is_omap443x()) {
  3031. cpu_mask = RATE_IN_4430;
  3032. cpu_clkflg = CK_443X;
  3033. } else if (cpu_is_omap446x() || cpu_is_omap447x()) {
  3034. cpu_mask = RATE_IN_4460 | RATE_IN_4430;
  3035. cpu_clkflg = CK_446X | CK_443X;
  3036. if (cpu_is_omap447x())
  3037. pr_warn("WARNING: OMAP4470 clock data incomplete!\n");
  3038. } else {
  3039. return 0;
  3040. }
  3041. /*
  3042. * Must stay commented until all OMAP SoC drivers are
  3043. * converted to runtime PM, or drivers may start crashing
  3044. *
  3045. * omap2_clk_disable_clkdm_control();
  3046. */
  3047. for (c = omap44xx_clks; c < omap44xx_clks + ARRAY_SIZE(omap44xx_clks);
  3048. c++)
  3049. clk_preinit(c->lk.clk);
  3050. for (c = omap44xx_clks; c < omap44xx_clks + ARRAY_SIZE(omap44xx_clks);
  3051. c++)
  3052. if (c->cpu & cpu_clkflg) {
  3053. clkdev_add(&c->lk);
  3054. clk_register(c->lk.clk);
  3055. omap2_init_clk_clkdm(c->lk.clk);
  3056. }
  3057. /* Disable autoidle on all clocks; let the PM code enable it later */
  3058. omap_clk_disable_autoidle_all();
  3059. recalculate_root_clocks();
  3060. /*
  3061. * Only enable those clocks we will need, let the drivers
  3062. * enable other clocks as necessary
  3063. */
  3064. clk_enable_init_clocks();
  3065. return 0;
  3066. }