clock3xxx_data.c 110 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613
  1. /*
  2. * OMAP3 clock data
  3. *
  4. * Copyright (C) 2007-2010, 2012 Texas Instruments, Inc.
  5. * Copyright (C) 2007-2011 Nokia Corporation
  6. *
  7. * Written by Paul Walmsley
  8. * With many device clock fixes by Kevin Hilman and Jouni Högander
  9. * DPLL bypass clock support added by Roman Tereshonkov
  10. *
  11. */
  12. /*
  13. * Virtual clocks are introduced as convenient tools.
  14. * They are sources for other clocks and not supposed
  15. * to be requested from drivers directly.
  16. */
  17. #include <linux/kernel.h>
  18. #include <linux/clk.h>
  19. #include <linux/list.h>
  20. #include <linux/io.h>
  21. #include "soc.h"
  22. #include "iomap.h"
  23. #include "clock.h"
  24. #include "clock3xxx.h"
  25. #include "clock34xx.h"
  26. #include "clock36xx.h"
  27. #include "clock3517.h"
  28. #include "cm2xxx_3xxx.h"
  29. #include "cm-regbits-34xx.h"
  30. #include "prm2xxx_3xxx.h"
  31. #include "prm-regbits-34xx.h"
  32. #include "control.h"
  33. /*
  34. * clocks
  35. */
  36. #define OMAP_CM_REGADDR OMAP34XX_CM_REGADDR
  37. /* Maximum DPLL multiplier, divider values for OMAP3 */
  38. #define OMAP3_MAX_DPLL_MULT 2047
  39. #define OMAP3630_MAX_JTYPE_DPLL_MULT 4095
  40. #define OMAP3_MAX_DPLL_DIV 128
  41. /*
  42. * DPLL1 supplies clock to the MPU.
  43. * DPLL2 supplies clock to the IVA2.
  44. * DPLL3 supplies CORE domain clocks.
  45. * DPLL4 supplies peripheral clocks.
  46. * DPLL5 supplies other peripheral clocks (USBHOST, USIM).
  47. */
  48. /* Forward declarations for DPLL bypass clocks */
  49. static struct clk dpll1_fck;
  50. static struct clk dpll2_fck;
  51. /* PRM CLOCKS */
  52. /* According to timer32k.c, this is a 32768Hz clock, not a 32000Hz clock. */
  53. static struct clk omap_32k_fck = {
  54. .name = "omap_32k_fck",
  55. .ops = &clkops_null,
  56. .rate = 32768,
  57. };
  58. static struct clk secure_32k_fck = {
  59. .name = "secure_32k_fck",
  60. .ops = &clkops_null,
  61. .rate = 32768,
  62. };
  63. /* Virtual source clocks for osc_sys_ck */
  64. static struct clk virt_12m_ck = {
  65. .name = "virt_12m_ck",
  66. .ops = &clkops_null,
  67. .rate = 12000000,
  68. };
  69. static struct clk virt_13m_ck = {
  70. .name = "virt_13m_ck",
  71. .ops = &clkops_null,
  72. .rate = 13000000,
  73. };
  74. static struct clk virt_16_8m_ck = {
  75. .name = "virt_16_8m_ck",
  76. .ops = &clkops_null,
  77. .rate = 16800000,
  78. };
  79. static struct clk virt_38_4m_ck = {
  80. .name = "virt_38_4m_ck",
  81. .ops = &clkops_null,
  82. .rate = 38400000,
  83. };
  84. static const struct clksel_rate osc_sys_12m_rates[] = {
  85. { .div = 1, .val = 0, .flags = RATE_IN_3XXX },
  86. { .div = 0 }
  87. };
  88. static const struct clksel_rate osc_sys_13m_rates[] = {
  89. { .div = 1, .val = 1, .flags = RATE_IN_3XXX },
  90. { .div = 0 }
  91. };
  92. static const struct clksel_rate osc_sys_16_8m_rates[] = {
  93. { .div = 1, .val = 5, .flags = RATE_IN_3430ES2PLUS_36XX },
  94. { .div = 0 }
  95. };
  96. static const struct clksel_rate osc_sys_19_2m_rates[] = {
  97. { .div = 1, .val = 2, .flags = RATE_IN_3XXX },
  98. { .div = 0 }
  99. };
  100. static const struct clksel_rate osc_sys_26m_rates[] = {
  101. { .div = 1, .val = 3, .flags = RATE_IN_3XXX },
  102. { .div = 0 }
  103. };
  104. static const struct clksel_rate osc_sys_38_4m_rates[] = {
  105. { .div = 1, .val = 4, .flags = RATE_IN_3XXX },
  106. { .div = 0 }
  107. };
  108. static const struct clksel osc_sys_clksel[] = {
  109. { .parent = &virt_12m_ck, .rates = osc_sys_12m_rates },
  110. { .parent = &virt_13m_ck, .rates = osc_sys_13m_rates },
  111. { .parent = &virt_16_8m_ck, .rates = osc_sys_16_8m_rates },
  112. { .parent = &virt_19200000_ck, .rates = osc_sys_19_2m_rates },
  113. { .parent = &virt_26000000_ck, .rates = osc_sys_26m_rates },
  114. { .parent = &virt_38_4m_ck, .rates = osc_sys_38_4m_rates },
  115. { .parent = NULL },
  116. };
  117. /* Oscillator clock */
  118. /* 12, 13, 16.8, 19.2, 26, or 38.4 MHz */
  119. static struct clk osc_sys_ck = {
  120. .name = "osc_sys_ck",
  121. .ops = &clkops_null,
  122. .init = &omap2_init_clksel_parent,
  123. .clksel_reg = OMAP3430_PRM_CLKSEL,
  124. .clksel_mask = OMAP3430_SYS_CLKIN_SEL_MASK,
  125. .clksel = osc_sys_clksel,
  126. /* REVISIT: deal with autoextclkmode? */
  127. .recalc = &omap2_clksel_recalc,
  128. };
  129. static const struct clksel_rate div2_rates[] = {
  130. { .div = 1, .val = 1, .flags = RATE_IN_3XXX },
  131. { .div = 2, .val = 2, .flags = RATE_IN_3XXX },
  132. { .div = 0 }
  133. };
  134. static const struct clksel sys_clksel[] = {
  135. { .parent = &osc_sys_ck, .rates = div2_rates },
  136. { .parent = NULL }
  137. };
  138. /* Latency: this clock is only enabled after PRM_CLKSETUP.SETUP_TIME */
  139. /* Feeds DPLLs - divided first by PRM_CLKSRC_CTRL.SYSCLKDIV? */
  140. static struct clk sys_ck = {
  141. .name = "sys_ck",
  142. .ops = &clkops_null,
  143. .parent = &osc_sys_ck,
  144. .init = &omap2_init_clksel_parent,
  145. .clksel_reg = OMAP3430_PRM_CLKSRC_CTRL,
  146. .clksel_mask = OMAP_SYSCLKDIV_MASK,
  147. .clksel = sys_clksel,
  148. .recalc = &omap2_clksel_recalc,
  149. };
  150. static struct clk sys_altclk = {
  151. .name = "sys_altclk",
  152. .ops = &clkops_null,
  153. };
  154. /* Optional external clock input for some McBSPs */
  155. static struct clk mcbsp_clks = {
  156. .name = "mcbsp_clks",
  157. .ops = &clkops_null,
  158. };
  159. /* PRM EXTERNAL CLOCK OUTPUT */
  160. static struct clk sys_clkout1 = {
  161. .name = "sys_clkout1",
  162. .ops = &clkops_omap2_dflt,
  163. .parent = &osc_sys_ck,
  164. .enable_reg = OMAP3430_PRM_CLKOUT_CTRL,
  165. .enable_bit = OMAP3430_CLKOUT_EN_SHIFT,
  166. .recalc = &followparent_recalc,
  167. };
  168. /* DPLLS */
  169. /* CM CLOCKS */
  170. static const struct clksel_rate div16_dpll_rates[] = {
  171. { .div = 1, .val = 1, .flags = RATE_IN_3XXX },
  172. { .div = 2, .val = 2, .flags = RATE_IN_3XXX },
  173. { .div = 3, .val = 3, .flags = RATE_IN_3XXX },
  174. { .div = 4, .val = 4, .flags = RATE_IN_3XXX },
  175. { .div = 5, .val = 5, .flags = RATE_IN_3XXX },
  176. { .div = 6, .val = 6, .flags = RATE_IN_3XXX },
  177. { .div = 7, .val = 7, .flags = RATE_IN_3XXX },
  178. { .div = 8, .val = 8, .flags = RATE_IN_3XXX },
  179. { .div = 9, .val = 9, .flags = RATE_IN_3XXX },
  180. { .div = 10, .val = 10, .flags = RATE_IN_3XXX },
  181. { .div = 11, .val = 11, .flags = RATE_IN_3XXX },
  182. { .div = 12, .val = 12, .flags = RATE_IN_3XXX },
  183. { .div = 13, .val = 13, .flags = RATE_IN_3XXX },
  184. { .div = 14, .val = 14, .flags = RATE_IN_3XXX },
  185. { .div = 15, .val = 15, .flags = RATE_IN_3XXX },
  186. { .div = 16, .val = 16, .flags = RATE_IN_3XXX },
  187. { .div = 0 }
  188. };
  189. static const struct clksel_rate dpll4_rates[] = {
  190. { .div = 1, .val = 1, .flags = RATE_IN_3XXX },
  191. { .div = 2, .val = 2, .flags = RATE_IN_3XXX },
  192. { .div = 3, .val = 3, .flags = RATE_IN_3XXX },
  193. { .div = 4, .val = 4, .flags = RATE_IN_3XXX },
  194. { .div = 5, .val = 5, .flags = RATE_IN_3XXX },
  195. { .div = 6, .val = 6, .flags = RATE_IN_3XXX },
  196. { .div = 7, .val = 7, .flags = RATE_IN_3XXX },
  197. { .div = 8, .val = 8, .flags = RATE_IN_3XXX },
  198. { .div = 9, .val = 9, .flags = RATE_IN_3XXX },
  199. { .div = 10, .val = 10, .flags = RATE_IN_3XXX },
  200. { .div = 11, .val = 11, .flags = RATE_IN_3XXX },
  201. { .div = 12, .val = 12, .flags = RATE_IN_3XXX },
  202. { .div = 13, .val = 13, .flags = RATE_IN_3XXX },
  203. { .div = 14, .val = 14, .flags = RATE_IN_3XXX },
  204. { .div = 15, .val = 15, .flags = RATE_IN_3XXX },
  205. { .div = 16, .val = 16, .flags = RATE_IN_3XXX },
  206. { .div = 17, .val = 17, .flags = RATE_IN_36XX },
  207. { .div = 18, .val = 18, .flags = RATE_IN_36XX },
  208. { .div = 19, .val = 19, .flags = RATE_IN_36XX },
  209. { .div = 20, .val = 20, .flags = RATE_IN_36XX },
  210. { .div = 21, .val = 21, .flags = RATE_IN_36XX },
  211. { .div = 22, .val = 22, .flags = RATE_IN_36XX },
  212. { .div = 23, .val = 23, .flags = RATE_IN_36XX },
  213. { .div = 24, .val = 24, .flags = RATE_IN_36XX },
  214. { .div = 25, .val = 25, .flags = RATE_IN_36XX },
  215. { .div = 26, .val = 26, .flags = RATE_IN_36XX },
  216. { .div = 27, .val = 27, .flags = RATE_IN_36XX },
  217. { .div = 28, .val = 28, .flags = RATE_IN_36XX },
  218. { .div = 29, .val = 29, .flags = RATE_IN_36XX },
  219. { .div = 30, .val = 30, .flags = RATE_IN_36XX },
  220. { .div = 31, .val = 31, .flags = RATE_IN_36XX },
  221. { .div = 32, .val = 32, .flags = RATE_IN_36XX },
  222. { .div = 0 }
  223. };
  224. /* DPLL1 */
  225. /* MPU clock source */
  226. /* Type: DPLL */
  227. static struct dpll_data dpll1_dd = {
  228. .mult_div1_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKSEL1_PLL),
  229. .mult_mask = OMAP3430_MPU_DPLL_MULT_MASK,
  230. .div1_mask = OMAP3430_MPU_DPLL_DIV_MASK,
  231. .clk_bypass = &dpll1_fck,
  232. .clk_ref = &sys_ck,
  233. .freqsel_mask = OMAP3430_MPU_DPLL_FREQSEL_MASK,
  234. .control_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKEN_PLL),
  235. .enable_mask = OMAP3430_EN_MPU_DPLL_MASK,
  236. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  237. .auto_recal_bit = OMAP3430_EN_MPU_DPLL_DRIFTGUARD_SHIFT,
  238. .recal_en_bit = OMAP3430_MPU_DPLL_RECAL_EN_SHIFT,
  239. .recal_st_bit = OMAP3430_MPU_DPLL_ST_SHIFT,
  240. .autoidle_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_AUTOIDLE_PLL),
  241. .autoidle_mask = OMAP3430_AUTO_MPU_DPLL_MASK,
  242. .idlest_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_IDLEST_PLL),
  243. .idlest_mask = OMAP3430_ST_MPU_CLK_MASK,
  244. .max_multiplier = OMAP3_MAX_DPLL_MULT,
  245. .min_divider = 1,
  246. .max_divider = OMAP3_MAX_DPLL_DIV,
  247. };
  248. static struct clk dpll1_ck = {
  249. .name = "dpll1_ck",
  250. .ops = &clkops_omap3_noncore_dpll_ops,
  251. .parent = &sys_ck,
  252. .dpll_data = &dpll1_dd,
  253. .round_rate = &omap2_dpll_round_rate,
  254. .set_rate = &omap3_noncore_dpll_set_rate,
  255. .clkdm_name = "dpll1_clkdm",
  256. .recalc = &omap3_dpll_recalc,
  257. };
  258. /*
  259. * This virtual clock provides the CLKOUTX2 output from the DPLL if the
  260. * DPLL isn't bypassed.
  261. */
  262. static struct clk dpll1_x2_ck = {
  263. .name = "dpll1_x2_ck",
  264. .ops = &clkops_null,
  265. .parent = &dpll1_ck,
  266. .clkdm_name = "dpll1_clkdm",
  267. .recalc = &omap3_clkoutx2_recalc,
  268. };
  269. /* On DPLL1, unlike other DPLLs, the divider is downstream from CLKOUTX2 */
  270. static const struct clksel div16_dpll1_x2m2_clksel[] = {
  271. { .parent = &dpll1_x2_ck, .rates = div16_dpll_rates },
  272. { .parent = NULL }
  273. };
  274. /*
  275. * Does not exist in the TRM - needed to separate the M2 divider from
  276. * bypass selection in mpu_ck
  277. */
  278. static struct clk dpll1_x2m2_ck = {
  279. .name = "dpll1_x2m2_ck",
  280. .ops = &clkops_null,
  281. .parent = &dpll1_x2_ck,
  282. .init = &omap2_init_clksel_parent,
  283. .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKSEL2_PLL),
  284. .clksel_mask = OMAP3430_MPU_DPLL_CLKOUT_DIV_MASK,
  285. .clksel = div16_dpll1_x2m2_clksel,
  286. .clkdm_name = "dpll1_clkdm",
  287. .recalc = &omap2_clksel_recalc,
  288. };
  289. /* DPLL2 */
  290. /* IVA2 clock source */
  291. /* Type: DPLL */
  292. static struct dpll_data dpll2_dd = {
  293. .mult_div1_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKSEL1_PLL),
  294. .mult_mask = OMAP3430_IVA2_DPLL_MULT_MASK,
  295. .div1_mask = OMAP3430_IVA2_DPLL_DIV_MASK,
  296. .clk_bypass = &dpll2_fck,
  297. .clk_ref = &sys_ck,
  298. .freqsel_mask = OMAP3430_IVA2_DPLL_FREQSEL_MASK,
  299. .control_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKEN_PLL),
  300. .enable_mask = OMAP3430_EN_IVA2_DPLL_MASK,
  301. .modes = (1 << DPLL_LOW_POWER_STOP) | (1 << DPLL_LOCKED) |
  302. (1 << DPLL_LOW_POWER_BYPASS),
  303. .auto_recal_bit = OMAP3430_EN_IVA2_DPLL_DRIFTGUARD_SHIFT,
  304. .recal_en_bit = OMAP3430_PRM_IRQENABLE_MPU_IVA2_DPLL_RECAL_EN_SHIFT,
  305. .recal_st_bit = OMAP3430_PRM_IRQSTATUS_MPU_IVA2_DPLL_ST_SHIFT,
  306. .autoidle_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_AUTOIDLE_PLL),
  307. .autoidle_mask = OMAP3430_AUTO_IVA2_DPLL_MASK,
  308. .idlest_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_IDLEST_PLL),
  309. .idlest_mask = OMAP3430_ST_IVA2_CLK_MASK,
  310. .max_multiplier = OMAP3_MAX_DPLL_MULT,
  311. .min_divider = 1,
  312. .max_divider = OMAP3_MAX_DPLL_DIV,
  313. };
  314. static struct clk dpll2_ck = {
  315. .name = "dpll2_ck",
  316. .ops = &clkops_omap3_noncore_dpll_ops,
  317. .parent = &sys_ck,
  318. .dpll_data = &dpll2_dd,
  319. .round_rate = &omap2_dpll_round_rate,
  320. .set_rate = &omap3_noncore_dpll_set_rate,
  321. .clkdm_name = "dpll2_clkdm",
  322. .recalc = &omap3_dpll_recalc,
  323. };
  324. static const struct clksel div16_dpll2_m2x2_clksel[] = {
  325. { .parent = &dpll2_ck, .rates = div16_dpll_rates },
  326. { .parent = NULL }
  327. };
  328. /*
  329. * The TRM is conflicted on whether IVA2 clock comes from DPLL2 CLKOUT
  330. * or CLKOUTX2. CLKOUT seems most plausible.
  331. */
  332. static struct clk dpll2_m2_ck = {
  333. .name = "dpll2_m2_ck",
  334. .ops = &clkops_null,
  335. .parent = &dpll2_ck,
  336. .init = &omap2_init_clksel_parent,
  337. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD,
  338. OMAP3430_CM_CLKSEL2_PLL),
  339. .clksel_mask = OMAP3430_IVA2_DPLL_CLKOUT_DIV_MASK,
  340. .clksel = div16_dpll2_m2x2_clksel,
  341. .clkdm_name = "dpll2_clkdm",
  342. .recalc = &omap2_clksel_recalc,
  343. };
  344. /*
  345. * DPLL3
  346. * Source clock for all interfaces and for some device fclks
  347. * REVISIT: Also supports fast relock bypass - not included below
  348. */
  349. static struct dpll_data dpll3_dd = {
  350. .mult_div1_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  351. .mult_mask = OMAP3430_CORE_DPLL_MULT_MASK,
  352. .div1_mask = OMAP3430_CORE_DPLL_DIV_MASK,
  353. .clk_bypass = &sys_ck,
  354. .clk_ref = &sys_ck,
  355. .freqsel_mask = OMAP3430_CORE_DPLL_FREQSEL_MASK,
  356. .control_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  357. .enable_mask = OMAP3430_EN_CORE_DPLL_MASK,
  358. .auto_recal_bit = OMAP3430_EN_CORE_DPLL_DRIFTGUARD_SHIFT,
  359. .recal_en_bit = OMAP3430_CORE_DPLL_RECAL_EN_SHIFT,
  360. .recal_st_bit = OMAP3430_CORE_DPLL_ST_SHIFT,
  361. .autoidle_reg = OMAP_CM_REGADDR(PLL_MOD, CM_AUTOIDLE),
  362. .autoidle_mask = OMAP3430_AUTO_CORE_DPLL_MASK,
  363. .idlest_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
  364. .idlest_mask = OMAP3430_ST_CORE_CLK_MASK,
  365. .max_multiplier = OMAP3_MAX_DPLL_MULT,
  366. .min_divider = 1,
  367. .max_divider = OMAP3_MAX_DPLL_DIV,
  368. };
  369. static struct clk dpll3_ck = {
  370. .name = "dpll3_ck",
  371. .ops = &clkops_omap3_core_dpll_ops,
  372. .parent = &sys_ck,
  373. .dpll_data = &dpll3_dd,
  374. .round_rate = &omap2_dpll_round_rate,
  375. .clkdm_name = "dpll3_clkdm",
  376. .recalc = &omap3_dpll_recalc,
  377. };
  378. /*
  379. * This virtual clock provides the CLKOUTX2 output from the DPLL if the
  380. * DPLL isn't bypassed
  381. */
  382. static struct clk dpll3_x2_ck = {
  383. .name = "dpll3_x2_ck",
  384. .ops = &clkops_null,
  385. .parent = &dpll3_ck,
  386. .clkdm_name = "dpll3_clkdm",
  387. .recalc = &omap3_clkoutx2_recalc,
  388. };
  389. static const struct clksel_rate div31_dpll3_rates[] = {
  390. { .div = 1, .val = 1, .flags = RATE_IN_3XXX },
  391. { .div = 2, .val = 2, .flags = RATE_IN_3XXX },
  392. { .div = 3, .val = 3, .flags = RATE_IN_3430ES2PLUS_36XX },
  393. { .div = 4, .val = 4, .flags = RATE_IN_3430ES2PLUS_36XX },
  394. { .div = 5, .val = 5, .flags = RATE_IN_3430ES2PLUS_36XX },
  395. { .div = 6, .val = 6, .flags = RATE_IN_3430ES2PLUS_36XX },
  396. { .div = 7, .val = 7, .flags = RATE_IN_3430ES2PLUS_36XX },
  397. { .div = 8, .val = 8, .flags = RATE_IN_3430ES2PLUS_36XX },
  398. { .div = 9, .val = 9, .flags = RATE_IN_3430ES2PLUS_36XX },
  399. { .div = 10, .val = 10, .flags = RATE_IN_3430ES2PLUS_36XX },
  400. { .div = 11, .val = 11, .flags = RATE_IN_3430ES2PLUS_36XX },
  401. { .div = 12, .val = 12, .flags = RATE_IN_3430ES2PLUS_36XX },
  402. { .div = 13, .val = 13, .flags = RATE_IN_3430ES2PLUS_36XX },
  403. { .div = 14, .val = 14, .flags = RATE_IN_3430ES2PLUS_36XX },
  404. { .div = 15, .val = 15, .flags = RATE_IN_3430ES2PLUS_36XX },
  405. { .div = 16, .val = 16, .flags = RATE_IN_3430ES2PLUS_36XX },
  406. { .div = 17, .val = 17, .flags = RATE_IN_3430ES2PLUS_36XX },
  407. { .div = 18, .val = 18, .flags = RATE_IN_3430ES2PLUS_36XX },
  408. { .div = 19, .val = 19, .flags = RATE_IN_3430ES2PLUS_36XX },
  409. { .div = 20, .val = 20, .flags = RATE_IN_3430ES2PLUS_36XX },
  410. { .div = 21, .val = 21, .flags = RATE_IN_3430ES2PLUS_36XX },
  411. { .div = 22, .val = 22, .flags = RATE_IN_3430ES2PLUS_36XX },
  412. { .div = 23, .val = 23, .flags = RATE_IN_3430ES2PLUS_36XX },
  413. { .div = 24, .val = 24, .flags = RATE_IN_3430ES2PLUS_36XX },
  414. { .div = 25, .val = 25, .flags = RATE_IN_3430ES2PLUS_36XX },
  415. { .div = 26, .val = 26, .flags = RATE_IN_3430ES2PLUS_36XX },
  416. { .div = 27, .val = 27, .flags = RATE_IN_3430ES2PLUS_36XX },
  417. { .div = 28, .val = 28, .flags = RATE_IN_3430ES2PLUS_36XX },
  418. { .div = 29, .val = 29, .flags = RATE_IN_3430ES2PLUS_36XX },
  419. { .div = 30, .val = 30, .flags = RATE_IN_3430ES2PLUS_36XX },
  420. { .div = 31, .val = 31, .flags = RATE_IN_3430ES2PLUS_36XX },
  421. { .div = 0 },
  422. };
  423. static const struct clksel div31_dpll3m2_clksel[] = {
  424. { .parent = &dpll3_ck, .rates = div31_dpll3_rates },
  425. { .parent = NULL }
  426. };
  427. /* DPLL3 output M2 - primary control point for CORE speed */
  428. static struct clk dpll3_m2_ck = {
  429. .name = "dpll3_m2_ck",
  430. .ops = &clkops_null,
  431. .parent = &dpll3_ck,
  432. .init = &omap2_init_clksel_parent,
  433. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  434. .clksel_mask = OMAP3430_CORE_DPLL_CLKOUT_DIV_MASK,
  435. .clksel = div31_dpll3m2_clksel,
  436. .clkdm_name = "dpll3_clkdm",
  437. .round_rate = &omap2_clksel_round_rate,
  438. .set_rate = &omap3_core_dpll_m2_set_rate,
  439. .recalc = &omap2_clksel_recalc,
  440. };
  441. static struct clk core_ck = {
  442. .name = "core_ck",
  443. .ops = &clkops_null,
  444. .parent = &dpll3_m2_ck,
  445. .recalc = &followparent_recalc,
  446. };
  447. static struct clk dpll3_m2x2_ck = {
  448. .name = "dpll3_m2x2_ck",
  449. .ops = &clkops_null,
  450. .parent = &dpll3_m2_ck,
  451. .clkdm_name = "dpll3_clkdm",
  452. .recalc = &omap3_clkoutx2_recalc,
  453. };
  454. /* The PWRDN bit is apparently only available on 3430ES2 and above */
  455. static const struct clksel div16_dpll3_clksel[] = {
  456. { .parent = &dpll3_ck, .rates = div16_dpll_rates },
  457. { .parent = NULL }
  458. };
  459. /* This virtual clock is the source for dpll3_m3x2_ck */
  460. static struct clk dpll3_m3_ck = {
  461. .name = "dpll3_m3_ck",
  462. .ops = &clkops_null,
  463. .parent = &dpll3_ck,
  464. .init = &omap2_init_clksel_parent,
  465. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  466. .clksel_mask = OMAP3430_DIV_DPLL3_MASK,
  467. .clksel = div16_dpll3_clksel,
  468. .clkdm_name = "dpll3_clkdm",
  469. .recalc = &omap2_clksel_recalc,
  470. };
  471. /* The PWRDN bit is apparently only available on 3430ES2 and above */
  472. static struct clk dpll3_m3x2_ck = {
  473. .name = "dpll3_m3x2_ck",
  474. .ops = &clkops_omap2_dflt_wait,
  475. .parent = &dpll3_m3_ck,
  476. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  477. .enable_bit = OMAP3430_PWRDN_EMU_CORE_SHIFT,
  478. .flags = INVERT_ENABLE,
  479. .clkdm_name = "dpll3_clkdm",
  480. .recalc = &omap3_clkoutx2_recalc,
  481. };
  482. static struct clk emu_core_alwon_ck = {
  483. .name = "emu_core_alwon_ck",
  484. .ops = &clkops_null,
  485. .parent = &dpll3_m3x2_ck,
  486. .clkdm_name = "dpll3_clkdm",
  487. .recalc = &followparent_recalc,
  488. };
  489. /* DPLL4 */
  490. /* Supplies 96MHz, 54Mhz TV DAC, DSS fclk, CAM sensor clock, emul trace clk */
  491. /* Type: DPLL */
  492. static struct dpll_data dpll4_dd;
  493. static struct dpll_data dpll4_dd_34xx __initdata = {
  494. .mult_div1_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL2),
  495. .mult_mask = OMAP3430_PERIPH_DPLL_MULT_MASK,
  496. .div1_mask = OMAP3430_PERIPH_DPLL_DIV_MASK,
  497. .clk_bypass = &sys_ck,
  498. .clk_ref = &sys_ck,
  499. .freqsel_mask = OMAP3430_PERIPH_DPLL_FREQSEL_MASK,
  500. .control_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  501. .enable_mask = OMAP3430_EN_PERIPH_DPLL_MASK,
  502. .modes = (1 << DPLL_LOW_POWER_STOP) | (1 << DPLL_LOCKED),
  503. .auto_recal_bit = OMAP3430_EN_PERIPH_DPLL_DRIFTGUARD_SHIFT,
  504. .recal_en_bit = OMAP3430_PERIPH_DPLL_RECAL_EN_SHIFT,
  505. .recal_st_bit = OMAP3430_PERIPH_DPLL_ST_SHIFT,
  506. .autoidle_reg = OMAP_CM_REGADDR(PLL_MOD, CM_AUTOIDLE),
  507. .autoidle_mask = OMAP3430_AUTO_PERIPH_DPLL_MASK,
  508. .idlest_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
  509. .idlest_mask = OMAP3430_ST_PERIPH_CLK_MASK,
  510. .max_multiplier = OMAP3_MAX_DPLL_MULT,
  511. .min_divider = 1,
  512. .max_divider = OMAP3_MAX_DPLL_DIV,
  513. };
  514. static struct dpll_data dpll4_dd_3630 __initdata = {
  515. .mult_div1_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL2),
  516. .mult_mask = OMAP3630_PERIPH_DPLL_MULT_MASK,
  517. .div1_mask = OMAP3430_PERIPH_DPLL_DIV_MASK,
  518. .clk_bypass = &sys_ck,
  519. .clk_ref = &sys_ck,
  520. .control_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  521. .enable_mask = OMAP3430_EN_PERIPH_DPLL_MASK,
  522. .modes = (1 << DPLL_LOW_POWER_STOP) | (1 << DPLL_LOCKED),
  523. .auto_recal_bit = OMAP3430_EN_PERIPH_DPLL_DRIFTGUARD_SHIFT,
  524. .recal_en_bit = OMAP3430_PERIPH_DPLL_RECAL_EN_SHIFT,
  525. .recal_st_bit = OMAP3430_PERIPH_DPLL_ST_SHIFT,
  526. .autoidle_reg = OMAP_CM_REGADDR(PLL_MOD, CM_AUTOIDLE),
  527. .autoidle_mask = OMAP3430_AUTO_PERIPH_DPLL_MASK,
  528. .idlest_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
  529. .idlest_mask = OMAP3430_ST_PERIPH_CLK_MASK,
  530. .dco_mask = OMAP3630_PERIPH_DPLL_DCO_SEL_MASK,
  531. .sddiv_mask = OMAP3630_PERIPH_DPLL_SD_DIV_MASK,
  532. .max_multiplier = OMAP3630_MAX_JTYPE_DPLL_MULT,
  533. .min_divider = 1,
  534. .max_divider = OMAP3_MAX_DPLL_DIV,
  535. .flags = DPLL_J_TYPE
  536. };
  537. static struct clk dpll4_ck = {
  538. .name = "dpll4_ck",
  539. .ops = &clkops_omap3_noncore_dpll_ops,
  540. .parent = &sys_ck,
  541. .dpll_data = &dpll4_dd,
  542. .round_rate = &omap2_dpll_round_rate,
  543. .set_rate = &omap3_dpll4_set_rate,
  544. .clkdm_name = "dpll4_clkdm",
  545. .recalc = &omap3_dpll_recalc,
  546. };
  547. /*
  548. * This virtual clock provides the CLKOUTX2 output from the DPLL if the
  549. * DPLL isn't bypassed --
  550. * XXX does this serve any downstream clocks?
  551. */
  552. static struct clk dpll4_x2_ck = {
  553. .name = "dpll4_x2_ck",
  554. .ops = &clkops_null,
  555. .parent = &dpll4_ck,
  556. .clkdm_name = "dpll4_clkdm",
  557. .recalc = &omap3_clkoutx2_recalc,
  558. };
  559. static const struct clksel dpll4_clksel[] = {
  560. { .parent = &dpll4_ck, .rates = dpll4_rates },
  561. { .parent = NULL }
  562. };
  563. /* This virtual clock is the source for dpll4_m2x2_ck */
  564. static struct clk dpll4_m2_ck = {
  565. .name = "dpll4_m2_ck",
  566. .ops = &clkops_null,
  567. .parent = &dpll4_ck,
  568. .init = &omap2_init_clksel_parent,
  569. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430_CM_CLKSEL3),
  570. .clksel_mask = OMAP3630_DIV_96M_MASK,
  571. .clksel = dpll4_clksel,
  572. .clkdm_name = "dpll4_clkdm",
  573. .recalc = &omap2_clksel_recalc,
  574. };
  575. /* The PWRDN bit is apparently only available on 3430ES2 and above */
  576. static struct clk dpll4_m2x2_ck = {
  577. .name = "dpll4_m2x2_ck",
  578. .ops = &clkops_omap2_dflt_wait,
  579. .parent = &dpll4_m2_ck,
  580. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  581. .enable_bit = OMAP3430_PWRDN_96M_SHIFT,
  582. .flags = INVERT_ENABLE,
  583. .clkdm_name = "dpll4_clkdm",
  584. .recalc = &omap3_clkoutx2_recalc,
  585. };
  586. /*
  587. * DPLL4 generates DPLL4_M2X2_CLK which is then routed into the PRM as
  588. * PRM_96M_ALWON_(F)CLK. Two clocks then emerge from the PRM:
  589. * 96M_ALWON_FCLK (called "omap_96m_alwon_fck" below) and
  590. * CM_96K_(F)CLK.
  591. */
  592. /* Adding 192MHz Clock node needed by SGX */
  593. static struct clk omap_192m_alwon_fck = {
  594. .name = "omap_192m_alwon_fck",
  595. .ops = &clkops_null,
  596. .parent = &dpll4_m2x2_ck,
  597. .recalc = &followparent_recalc,
  598. };
  599. static const struct clksel_rate omap_96m_alwon_fck_rates[] = {
  600. { .div = 1, .val = 1, .flags = RATE_IN_36XX },
  601. { .div = 2, .val = 2, .flags = RATE_IN_36XX },
  602. { .div = 0 }
  603. };
  604. static const struct clksel omap_96m_alwon_fck_clksel[] = {
  605. { .parent = &omap_192m_alwon_fck, .rates = omap_96m_alwon_fck_rates },
  606. { .parent = NULL }
  607. };
  608. static const struct clksel_rate omap_96m_dpll_rates[] = {
  609. { .div = 1, .val = 0, .flags = RATE_IN_3XXX },
  610. { .div = 0 }
  611. };
  612. static const struct clksel_rate omap_96m_sys_rates[] = {
  613. { .div = 1, .val = 1, .flags = RATE_IN_3XXX },
  614. { .div = 0 }
  615. };
  616. static struct clk omap_96m_alwon_fck = {
  617. .name = "omap_96m_alwon_fck",
  618. .ops = &clkops_null,
  619. .parent = &dpll4_m2x2_ck,
  620. .recalc = &followparent_recalc,
  621. };
  622. static struct clk omap_96m_alwon_fck_3630 = {
  623. .name = "omap_96m_alwon_fck",
  624. .parent = &omap_192m_alwon_fck,
  625. .init = &omap2_init_clksel_parent,
  626. .ops = &clkops_null,
  627. .recalc = &omap2_clksel_recalc,
  628. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
  629. .clksel_mask = OMAP3630_CLKSEL_96M_MASK,
  630. .clksel = omap_96m_alwon_fck_clksel
  631. };
  632. static struct clk cm_96m_fck = {
  633. .name = "cm_96m_fck",
  634. .ops = &clkops_null,
  635. .parent = &omap_96m_alwon_fck,
  636. .recalc = &followparent_recalc,
  637. };
  638. static const struct clksel omap_96m_fck_clksel[] = {
  639. { .parent = &cm_96m_fck, .rates = omap_96m_dpll_rates },
  640. { .parent = &sys_ck, .rates = omap_96m_sys_rates },
  641. { .parent = NULL }
  642. };
  643. static struct clk omap_96m_fck = {
  644. .name = "omap_96m_fck",
  645. .ops = &clkops_null,
  646. .parent = &sys_ck,
  647. .init = &omap2_init_clksel_parent,
  648. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  649. .clksel_mask = OMAP3430_SOURCE_96M_MASK,
  650. .clksel = omap_96m_fck_clksel,
  651. .recalc = &omap2_clksel_recalc,
  652. };
  653. /* This virtual clock is the source for dpll4_m3x2_ck */
  654. static struct clk dpll4_m3_ck = {
  655. .name = "dpll4_m3_ck",
  656. .ops = &clkops_null,
  657. .parent = &dpll4_ck,
  658. .init = &omap2_init_clksel_parent,
  659. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_CLKSEL),
  660. .clksel_mask = OMAP3630_CLKSEL_TV_MASK,
  661. .clksel = dpll4_clksel,
  662. .clkdm_name = "dpll4_clkdm",
  663. .recalc = &omap2_clksel_recalc,
  664. };
  665. /* The PWRDN bit is apparently only available on 3430ES2 and above */
  666. static struct clk dpll4_m3x2_ck = {
  667. .name = "dpll4_m3x2_ck",
  668. .ops = &clkops_omap2_dflt_wait,
  669. .parent = &dpll4_m3_ck,
  670. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  671. .enable_bit = OMAP3430_PWRDN_TV_SHIFT,
  672. .flags = INVERT_ENABLE,
  673. .clkdm_name = "dpll4_clkdm",
  674. .recalc = &omap3_clkoutx2_recalc,
  675. };
  676. static const struct clksel_rate omap_54m_d4m3x2_rates[] = {
  677. { .div = 1, .val = 0, .flags = RATE_IN_3XXX },
  678. { .div = 0 }
  679. };
  680. static const struct clksel_rate omap_54m_alt_rates[] = {
  681. { .div = 1, .val = 1, .flags = RATE_IN_3XXX },
  682. { .div = 0 }
  683. };
  684. static const struct clksel omap_54m_clksel[] = {
  685. { .parent = &dpll4_m3x2_ck, .rates = omap_54m_d4m3x2_rates },
  686. { .parent = &sys_altclk, .rates = omap_54m_alt_rates },
  687. { .parent = NULL }
  688. };
  689. static struct clk omap_54m_fck = {
  690. .name = "omap_54m_fck",
  691. .ops = &clkops_null,
  692. .init = &omap2_init_clksel_parent,
  693. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  694. .clksel_mask = OMAP3430_SOURCE_54M_MASK,
  695. .clksel = omap_54m_clksel,
  696. .recalc = &omap2_clksel_recalc,
  697. };
  698. static const struct clksel_rate omap_48m_cm96m_rates[] = {
  699. { .div = 2, .val = 0, .flags = RATE_IN_3XXX },
  700. { .div = 0 }
  701. };
  702. static const struct clksel_rate omap_48m_alt_rates[] = {
  703. { .div = 1, .val = 1, .flags = RATE_IN_3XXX },
  704. { .div = 0 }
  705. };
  706. static const struct clksel omap_48m_clksel[] = {
  707. { .parent = &cm_96m_fck, .rates = omap_48m_cm96m_rates },
  708. { .parent = &sys_altclk, .rates = omap_48m_alt_rates },
  709. { .parent = NULL }
  710. };
  711. static struct clk omap_48m_fck = {
  712. .name = "omap_48m_fck",
  713. .ops = &clkops_null,
  714. .init = &omap2_init_clksel_parent,
  715. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  716. .clksel_mask = OMAP3430_SOURCE_48M_MASK,
  717. .clksel = omap_48m_clksel,
  718. .recalc = &omap2_clksel_recalc,
  719. };
  720. static struct clk omap_12m_fck = {
  721. .name = "omap_12m_fck",
  722. .ops = &clkops_null,
  723. .parent = &omap_48m_fck,
  724. .fixed_div = 4,
  725. .recalc = &omap_fixed_divisor_recalc,
  726. };
  727. /* This virtual clock is the source for dpll4_m4x2_ck */
  728. static struct clk dpll4_m4_ck = {
  729. .name = "dpll4_m4_ck",
  730. .ops = &clkops_null,
  731. .parent = &dpll4_ck,
  732. .init = &omap2_init_clksel_parent,
  733. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_CLKSEL),
  734. .clksel_mask = OMAP3630_CLKSEL_DSS1_MASK,
  735. .clksel = dpll4_clksel,
  736. .clkdm_name = "dpll4_clkdm",
  737. .recalc = &omap2_clksel_recalc,
  738. .set_rate = &omap2_clksel_set_rate,
  739. .round_rate = &omap2_clksel_round_rate,
  740. };
  741. /* The PWRDN bit is apparently only available on 3430ES2 and above */
  742. static struct clk dpll4_m4x2_ck = {
  743. .name = "dpll4_m4x2_ck",
  744. .ops = &clkops_omap2_dflt_wait,
  745. .parent = &dpll4_m4_ck,
  746. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  747. .enable_bit = OMAP3430_PWRDN_DSS1_SHIFT,
  748. .flags = INVERT_ENABLE,
  749. .clkdm_name = "dpll4_clkdm",
  750. .recalc = &omap3_clkoutx2_recalc,
  751. };
  752. /* This virtual clock is the source for dpll4_m5x2_ck */
  753. static struct clk dpll4_m5_ck = {
  754. .name = "dpll4_m5_ck",
  755. .ops = &clkops_null,
  756. .parent = &dpll4_ck,
  757. .init = &omap2_init_clksel_parent,
  758. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_CAM_MOD, CM_CLKSEL),
  759. .clksel_mask = OMAP3630_CLKSEL_CAM_MASK,
  760. .clksel = dpll4_clksel,
  761. .clkdm_name = "dpll4_clkdm",
  762. .set_rate = &omap2_clksel_set_rate,
  763. .round_rate = &omap2_clksel_round_rate,
  764. .recalc = &omap2_clksel_recalc,
  765. };
  766. /* The PWRDN bit is apparently only available on 3430ES2 and above */
  767. static struct clk dpll4_m5x2_ck = {
  768. .name = "dpll4_m5x2_ck",
  769. .ops = &clkops_omap2_dflt_wait,
  770. .parent = &dpll4_m5_ck,
  771. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  772. .enable_bit = OMAP3430_PWRDN_CAM_SHIFT,
  773. .flags = INVERT_ENABLE,
  774. .clkdm_name = "dpll4_clkdm",
  775. .recalc = &omap3_clkoutx2_recalc,
  776. };
  777. /* This virtual clock is the source for dpll4_m6x2_ck */
  778. static struct clk dpll4_m6_ck = {
  779. .name = "dpll4_m6_ck",
  780. .ops = &clkops_null,
  781. .parent = &dpll4_ck,
  782. .init = &omap2_init_clksel_parent,
  783. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  784. .clksel_mask = OMAP3630_DIV_DPLL4_MASK,
  785. .clksel = dpll4_clksel,
  786. .clkdm_name = "dpll4_clkdm",
  787. .recalc = &omap2_clksel_recalc,
  788. };
  789. /* The PWRDN bit is apparently only available on 3430ES2 and above */
  790. static struct clk dpll4_m6x2_ck = {
  791. .name = "dpll4_m6x2_ck",
  792. .ops = &clkops_omap2_dflt_wait,
  793. .parent = &dpll4_m6_ck,
  794. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  795. .enable_bit = OMAP3430_PWRDN_EMU_PERIPH_SHIFT,
  796. .flags = INVERT_ENABLE,
  797. .clkdm_name = "dpll4_clkdm",
  798. .recalc = &omap3_clkoutx2_recalc,
  799. };
  800. static struct clk emu_per_alwon_ck = {
  801. .name = "emu_per_alwon_ck",
  802. .ops = &clkops_null,
  803. .parent = &dpll4_m6x2_ck,
  804. .clkdm_name = "dpll4_clkdm",
  805. .recalc = &followparent_recalc,
  806. };
  807. /* DPLL5 */
  808. /* Supplies 120MHz clock, USIM source clock */
  809. /* Type: DPLL */
  810. /* 3430ES2 only */
  811. static struct dpll_data dpll5_dd = {
  812. .mult_div1_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_CLKSEL4),
  813. .mult_mask = OMAP3430ES2_PERIPH2_DPLL_MULT_MASK,
  814. .div1_mask = OMAP3430ES2_PERIPH2_DPLL_DIV_MASK,
  815. .clk_bypass = &sys_ck,
  816. .clk_ref = &sys_ck,
  817. .freqsel_mask = OMAP3430ES2_PERIPH2_DPLL_FREQSEL_MASK,
  818. .control_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_CLKEN2),
  819. .enable_mask = OMAP3430ES2_EN_PERIPH2_DPLL_MASK,
  820. .modes = (1 << DPLL_LOW_POWER_STOP) | (1 << DPLL_LOCKED),
  821. .auto_recal_bit = OMAP3430ES2_EN_PERIPH2_DPLL_DRIFTGUARD_SHIFT,
  822. .recal_en_bit = OMAP3430ES2_SND_PERIPH_DPLL_RECAL_EN_SHIFT,
  823. .recal_st_bit = OMAP3430ES2_SND_PERIPH_DPLL_ST_SHIFT,
  824. .autoidle_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_AUTOIDLE2_PLL),
  825. .autoidle_mask = OMAP3430ES2_AUTO_PERIPH2_DPLL_MASK,
  826. .idlest_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST2),
  827. .idlest_mask = OMAP3430ES2_ST_PERIPH2_CLK_MASK,
  828. .max_multiplier = OMAP3_MAX_DPLL_MULT,
  829. .min_divider = 1,
  830. .max_divider = OMAP3_MAX_DPLL_DIV,
  831. };
  832. static struct clk dpll5_ck = {
  833. .name = "dpll5_ck",
  834. .ops = &clkops_omap3_noncore_dpll_ops,
  835. .parent = &sys_ck,
  836. .dpll_data = &dpll5_dd,
  837. .round_rate = &omap2_dpll_round_rate,
  838. .set_rate = &omap3_noncore_dpll_set_rate,
  839. .clkdm_name = "dpll5_clkdm",
  840. .recalc = &omap3_dpll_recalc,
  841. };
  842. static const struct clksel div16_dpll5_clksel[] = {
  843. { .parent = &dpll5_ck, .rates = div16_dpll_rates },
  844. { .parent = NULL }
  845. };
  846. static struct clk dpll5_m2_ck = {
  847. .name = "dpll5_m2_ck",
  848. .ops = &clkops_null,
  849. .parent = &dpll5_ck,
  850. .init = &omap2_init_clksel_parent,
  851. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_CLKSEL5),
  852. .clksel_mask = OMAP3430ES2_DIV_120M_MASK,
  853. .clksel = div16_dpll5_clksel,
  854. .clkdm_name = "dpll5_clkdm",
  855. .recalc = &omap2_clksel_recalc,
  856. };
  857. /* CM EXTERNAL CLOCK OUTPUTS */
  858. static const struct clksel_rate clkout2_src_core_rates[] = {
  859. { .div = 1, .val = 0, .flags = RATE_IN_3XXX },
  860. { .div = 0 }
  861. };
  862. static const struct clksel_rate clkout2_src_sys_rates[] = {
  863. { .div = 1, .val = 1, .flags = RATE_IN_3XXX },
  864. { .div = 0 }
  865. };
  866. static const struct clksel_rate clkout2_src_96m_rates[] = {
  867. { .div = 1, .val = 2, .flags = RATE_IN_3XXX },
  868. { .div = 0 }
  869. };
  870. static const struct clksel_rate clkout2_src_54m_rates[] = {
  871. { .div = 1, .val = 3, .flags = RATE_IN_3XXX },
  872. { .div = 0 }
  873. };
  874. static const struct clksel clkout2_src_clksel[] = {
  875. { .parent = &core_ck, .rates = clkout2_src_core_rates },
  876. { .parent = &sys_ck, .rates = clkout2_src_sys_rates },
  877. { .parent = &cm_96m_fck, .rates = clkout2_src_96m_rates },
  878. { .parent = &omap_54m_fck, .rates = clkout2_src_54m_rates },
  879. { .parent = NULL }
  880. };
  881. static struct clk clkout2_src_ck = {
  882. .name = "clkout2_src_ck",
  883. .ops = &clkops_omap2_dflt,
  884. .init = &omap2_init_clksel_parent,
  885. .enable_reg = OMAP3430_CM_CLKOUT_CTRL,
  886. .enable_bit = OMAP3430_CLKOUT2_EN_SHIFT,
  887. .clksel_reg = OMAP3430_CM_CLKOUT_CTRL,
  888. .clksel_mask = OMAP3430_CLKOUT2SOURCE_MASK,
  889. .clksel = clkout2_src_clksel,
  890. .clkdm_name = "core_clkdm",
  891. .recalc = &omap2_clksel_recalc,
  892. };
  893. static const struct clksel_rate sys_clkout2_rates[] = {
  894. { .div = 1, .val = 0, .flags = RATE_IN_3XXX },
  895. { .div = 2, .val = 1, .flags = RATE_IN_3XXX },
  896. { .div = 4, .val = 2, .flags = RATE_IN_3XXX },
  897. { .div = 8, .val = 3, .flags = RATE_IN_3XXX },
  898. { .div = 16, .val = 4, .flags = RATE_IN_3XXX },
  899. { .div = 0 },
  900. };
  901. static const struct clksel sys_clkout2_clksel[] = {
  902. { .parent = &clkout2_src_ck, .rates = sys_clkout2_rates },
  903. { .parent = NULL },
  904. };
  905. static struct clk sys_clkout2 = {
  906. .name = "sys_clkout2",
  907. .ops = &clkops_null,
  908. .init = &omap2_init_clksel_parent,
  909. .clksel_reg = OMAP3430_CM_CLKOUT_CTRL,
  910. .clksel_mask = OMAP3430_CLKOUT2_DIV_MASK,
  911. .clksel = sys_clkout2_clksel,
  912. .recalc = &omap2_clksel_recalc,
  913. .round_rate = &omap2_clksel_round_rate,
  914. .set_rate = &omap2_clksel_set_rate
  915. };
  916. /* CM OUTPUT CLOCKS */
  917. static struct clk corex2_fck = {
  918. .name = "corex2_fck",
  919. .ops = &clkops_null,
  920. .parent = &dpll3_m2x2_ck,
  921. .recalc = &followparent_recalc,
  922. };
  923. /* DPLL power domain clock controls */
  924. static const struct clksel_rate div4_rates[] = {
  925. { .div = 1, .val = 1, .flags = RATE_IN_3XXX },
  926. { .div = 2, .val = 2, .flags = RATE_IN_3XXX },
  927. { .div = 4, .val = 4, .flags = RATE_IN_3XXX },
  928. { .div = 0 }
  929. };
  930. static const struct clksel div4_core_clksel[] = {
  931. { .parent = &core_ck, .rates = div4_rates },
  932. { .parent = NULL }
  933. };
  934. /*
  935. * REVISIT: Are these in DPLL power domain or CM power domain? docs
  936. * may be inconsistent here?
  937. */
  938. static struct clk dpll1_fck = {
  939. .name = "dpll1_fck",
  940. .ops = &clkops_null,
  941. .parent = &core_ck,
  942. .init = &omap2_init_clksel_parent,
  943. .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKSEL1_PLL),
  944. .clksel_mask = OMAP3430_MPU_CLK_SRC_MASK,
  945. .clksel = div4_core_clksel,
  946. .recalc = &omap2_clksel_recalc,
  947. };
  948. static struct clk mpu_ck = {
  949. .name = "mpu_ck",
  950. .ops = &clkops_null,
  951. .parent = &dpll1_x2m2_ck,
  952. .clkdm_name = "mpu_clkdm",
  953. .recalc = &followparent_recalc,
  954. };
  955. /* arm_fck is divided by two when DPLL1 locked; otherwise, passthrough mpu_ck */
  956. static const struct clksel_rate arm_fck_rates[] = {
  957. { .div = 1, .val = 0, .flags = RATE_IN_3XXX },
  958. { .div = 2, .val = 1, .flags = RATE_IN_3XXX },
  959. { .div = 0 },
  960. };
  961. static const struct clksel arm_fck_clksel[] = {
  962. { .parent = &mpu_ck, .rates = arm_fck_rates },
  963. { .parent = NULL }
  964. };
  965. static struct clk arm_fck = {
  966. .name = "arm_fck",
  967. .ops = &clkops_null,
  968. .parent = &mpu_ck,
  969. .init = &omap2_init_clksel_parent,
  970. .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_IDLEST_PLL),
  971. .clksel_mask = OMAP3430_ST_MPU_CLK_MASK,
  972. .clksel = arm_fck_clksel,
  973. .clkdm_name = "mpu_clkdm",
  974. .recalc = &omap2_clksel_recalc,
  975. };
  976. /* XXX What about neon_clkdm ? */
  977. /*
  978. * REVISIT: This clock is never specifically defined in the 3430 TRM,
  979. * although it is referenced - so this is a guess
  980. */
  981. static struct clk emu_mpu_alwon_ck = {
  982. .name = "emu_mpu_alwon_ck",
  983. .ops = &clkops_null,
  984. .parent = &mpu_ck,
  985. .recalc = &followparent_recalc,
  986. };
  987. static struct clk dpll2_fck = {
  988. .name = "dpll2_fck",
  989. .ops = &clkops_null,
  990. .parent = &core_ck,
  991. .init = &omap2_init_clksel_parent,
  992. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKSEL1_PLL),
  993. .clksel_mask = OMAP3430_IVA2_CLK_SRC_MASK,
  994. .clksel = div4_core_clksel,
  995. .recalc = &omap2_clksel_recalc,
  996. };
  997. static struct clk iva2_ck = {
  998. .name = "iva2_ck",
  999. .ops = &clkops_omap2_dflt_wait,
  1000. .parent = &dpll2_m2_ck,
  1001. .enable_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, CM_FCLKEN),
  1002. .enable_bit = OMAP3430_CM_FCLKEN_IVA2_EN_IVA2_SHIFT,
  1003. .clkdm_name = "iva2_clkdm",
  1004. .recalc = &followparent_recalc,
  1005. };
  1006. /* Common interface clocks */
  1007. static const struct clksel div2_core_clksel[] = {
  1008. { .parent = &core_ck, .rates = div2_rates },
  1009. { .parent = NULL }
  1010. };
  1011. static struct clk l3_ick = {
  1012. .name = "l3_ick",
  1013. .ops = &clkops_null,
  1014. .parent = &core_ck,
  1015. .init = &omap2_init_clksel_parent,
  1016. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
  1017. .clksel_mask = OMAP3430_CLKSEL_L3_MASK,
  1018. .clksel = div2_core_clksel,
  1019. .clkdm_name = "core_l3_clkdm",
  1020. .recalc = &omap2_clksel_recalc,
  1021. };
  1022. static const struct clksel div2_l3_clksel[] = {
  1023. { .parent = &l3_ick, .rates = div2_rates },
  1024. { .parent = NULL }
  1025. };
  1026. static struct clk l4_ick = {
  1027. .name = "l4_ick",
  1028. .ops = &clkops_null,
  1029. .parent = &l3_ick,
  1030. .init = &omap2_init_clksel_parent,
  1031. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
  1032. .clksel_mask = OMAP3430_CLKSEL_L4_MASK,
  1033. .clksel = div2_l3_clksel,
  1034. .clkdm_name = "core_l4_clkdm",
  1035. .recalc = &omap2_clksel_recalc,
  1036. };
  1037. static const struct clksel div2_l4_clksel[] = {
  1038. { .parent = &l4_ick, .rates = div2_rates },
  1039. { .parent = NULL }
  1040. };
  1041. static struct clk rm_ick = {
  1042. .name = "rm_ick",
  1043. .ops = &clkops_null,
  1044. .parent = &l4_ick,
  1045. .init = &omap2_init_clksel_parent,
  1046. .clksel_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL),
  1047. .clksel_mask = OMAP3430_CLKSEL_RM_MASK,
  1048. .clksel = div2_l4_clksel,
  1049. .recalc = &omap2_clksel_recalc,
  1050. };
  1051. /* GFX power domain */
  1052. /* GFX clocks are in 3430ES1 only. 3430ES2 and later uses the SGX instead */
  1053. static const struct clksel gfx_l3_clksel[] = {
  1054. { .parent = &l3_ick, .rates = gfx_l3_rates },
  1055. { .parent = NULL }
  1056. };
  1057. /*
  1058. * Virtual parent clock for gfx_l3_ick and gfx_l3_fck
  1059. * This interface clock does not have a CM_AUTOIDLE bit
  1060. */
  1061. static struct clk gfx_l3_ck = {
  1062. .name = "gfx_l3_ck",
  1063. .ops = &clkops_omap2_dflt_wait,
  1064. .parent = &l3_ick,
  1065. .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_ICLKEN),
  1066. .enable_bit = OMAP_EN_GFX_SHIFT,
  1067. .recalc = &followparent_recalc,
  1068. };
  1069. static struct clk gfx_l3_fck = {
  1070. .name = "gfx_l3_fck",
  1071. .ops = &clkops_null,
  1072. .parent = &gfx_l3_ck,
  1073. .init = &omap2_init_clksel_parent,
  1074. .clksel_reg = OMAP_CM_REGADDR(GFX_MOD, CM_CLKSEL),
  1075. .clksel_mask = OMAP_CLKSEL_GFX_MASK,
  1076. .clksel = gfx_l3_clksel,
  1077. .clkdm_name = "gfx_3430es1_clkdm",
  1078. .recalc = &omap2_clksel_recalc,
  1079. };
  1080. static struct clk gfx_l3_ick = {
  1081. .name = "gfx_l3_ick",
  1082. .ops = &clkops_null,
  1083. .parent = &gfx_l3_ck,
  1084. .clkdm_name = "gfx_3430es1_clkdm",
  1085. .recalc = &followparent_recalc,
  1086. };
  1087. static struct clk gfx_cg1_ck = {
  1088. .name = "gfx_cg1_ck",
  1089. .ops = &clkops_omap2_dflt_wait,
  1090. .parent = &gfx_l3_fck, /* REVISIT: correct? */
  1091. .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
  1092. .enable_bit = OMAP3430ES1_EN_2D_SHIFT,
  1093. .clkdm_name = "gfx_3430es1_clkdm",
  1094. .recalc = &followparent_recalc,
  1095. };
  1096. static struct clk gfx_cg2_ck = {
  1097. .name = "gfx_cg2_ck",
  1098. .ops = &clkops_omap2_dflt_wait,
  1099. .parent = &gfx_l3_fck, /* REVISIT: correct? */
  1100. .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
  1101. .enable_bit = OMAP3430ES1_EN_3D_SHIFT,
  1102. .clkdm_name = "gfx_3430es1_clkdm",
  1103. .recalc = &followparent_recalc,
  1104. };
  1105. /* SGX power domain - 3430ES2 only */
  1106. static const struct clksel_rate sgx_core_rates[] = {
  1107. { .div = 2, .val = 5, .flags = RATE_IN_36XX },
  1108. { .div = 3, .val = 0, .flags = RATE_IN_3XXX },
  1109. { .div = 4, .val = 1, .flags = RATE_IN_3XXX },
  1110. { .div = 6, .val = 2, .flags = RATE_IN_3XXX },
  1111. { .div = 0 },
  1112. };
  1113. static const struct clksel_rate sgx_192m_rates[] = {
  1114. { .div = 1, .val = 4, .flags = RATE_IN_36XX },
  1115. { .div = 0 },
  1116. };
  1117. static const struct clksel_rate sgx_corex2_rates[] = {
  1118. { .div = 3, .val = 6, .flags = RATE_IN_36XX },
  1119. { .div = 5, .val = 7, .flags = RATE_IN_36XX },
  1120. { .div = 0 },
  1121. };
  1122. static const struct clksel_rate sgx_96m_rates[] = {
  1123. { .div = 1, .val = 3, .flags = RATE_IN_3XXX },
  1124. { .div = 0 },
  1125. };
  1126. static const struct clksel sgx_clksel[] = {
  1127. { .parent = &core_ck, .rates = sgx_core_rates },
  1128. { .parent = &cm_96m_fck, .rates = sgx_96m_rates },
  1129. { .parent = &omap_192m_alwon_fck, .rates = sgx_192m_rates },
  1130. { .parent = &corex2_fck, .rates = sgx_corex2_rates },
  1131. { .parent = NULL }
  1132. };
  1133. static struct clk sgx_fck = {
  1134. .name = "sgx_fck",
  1135. .ops = &clkops_omap2_dflt_wait,
  1136. .init = &omap2_init_clksel_parent,
  1137. .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_SGX_MOD, CM_FCLKEN),
  1138. .enable_bit = OMAP3430ES2_CM_FCLKEN_SGX_EN_SGX_SHIFT,
  1139. .clksel_reg = OMAP_CM_REGADDR(OMAP3430ES2_SGX_MOD, CM_CLKSEL),
  1140. .clksel_mask = OMAP3430ES2_CLKSEL_SGX_MASK,
  1141. .clksel = sgx_clksel,
  1142. .clkdm_name = "sgx_clkdm",
  1143. .recalc = &omap2_clksel_recalc,
  1144. .set_rate = &omap2_clksel_set_rate,
  1145. .round_rate = &omap2_clksel_round_rate
  1146. };
  1147. /* This interface clock does not have a CM_AUTOIDLE bit */
  1148. static struct clk sgx_ick = {
  1149. .name = "sgx_ick",
  1150. .ops = &clkops_omap2_dflt_wait,
  1151. .parent = &l3_ick,
  1152. .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_SGX_MOD, CM_ICLKEN),
  1153. .enable_bit = OMAP3430ES2_CM_ICLKEN_SGX_EN_SGX_SHIFT,
  1154. .clkdm_name = "sgx_clkdm",
  1155. .recalc = &followparent_recalc,
  1156. };
  1157. /* CORE power domain */
  1158. static struct clk d2d_26m_fck = {
  1159. .name = "d2d_26m_fck",
  1160. .ops = &clkops_omap2_dflt_wait,
  1161. .parent = &sys_ck,
  1162. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1163. .enable_bit = OMAP3430ES1_EN_D2D_SHIFT,
  1164. .clkdm_name = "d2d_clkdm",
  1165. .recalc = &followparent_recalc,
  1166. };
  1167. static struct clk modem_fck = {
  1168. .name = "modem_fck",
  1169. .ops = &clkops_omap2_mdmclk_dflt_wait,
  1170. .parent = &sys_ck,
  1171. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1172. .enable_bit = OMAP3430_EN_MODEM_SHIFT,
  1173. .clkdm_name = "d2d_clkdm",
  1174. .recalc = &followparent_recalc,
  1175. };
  1176. static struct clk sad2d_ick = {
  1177. .name = "sad2d_ick",
  1178. .ops = &clkops_omap2_iclk_dflt_wait,
  1179. .parent = &l3_ick,
  1180. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1181. .enable_bit = OMAP3430_EN_SAD2D_SHIFT,
  1182. .clkdm_name = "d2d_clkdm",
  1183. .recalc = &followparent_recalc,
  1184. };
  1185. static struct clk mad2d_ick = {
  1186. .name = "mad2d_ick",
  1187. .ops = &clkops_omap2_iclk_dflt_wait,
  1188. .parent = &l3_ick,
  1189. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN3),
  1190. .enable_bit = OMAP3430_EN_MAD2D_SHIFT,
  1191. .clkdm_name = "d2d_clkdm",
  1192. .recalc = &followparent_recalc,
  1193. };
  1194. static const struct clksel omap343x_gpt_clksel[] = {
  1195. { .parent = &omap_32k_fck, .rates = gpt_32k_rates },
  1196. { .parent = &sys_ck, .rates = gpt_sys_rates },
  1197. { .parent = NULL}
  1198. };
  1199. static struct clk gpt10_fck = {
  1200. .name = "gpt10_fck",
  1201. .ops = &clkops_omap2_dflt_wait,
  1202. .parent = &sys_ck,
  1203. .init = &omap2_init_clksel_parent,
  1204. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1205. .enable_bit = OMAP3430_EN_GPT10_SHIFT,
  1206. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
  1207. .clksel_mask = OMAP3430_CLKSEL_GPT10_MASK,
  1208. .clksel = omap343x_gpt_clksel,
  1209. .clkdm_name = "core_l4_clkdm",
  1210. .recalc = &omap2_clksel_recalc,
  1211. };
  1212. static struct clk gpt11_fck = {
  1213. .name = "gpt11_fck",
  1214. .ops = &clkops_omap2_dflt_wait,
  1215. .parent = &sys_ck,
  1216. .init = &omap2_init_clksel_parent,
  1217. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1218. .enable_bit = OMAP3430_EN_GPT11_SHIFT,
  1219. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
  1220. .clksel_mask = OMAP3430_CLKSEL_GPT11_MASK,
  1221. .clksel = omap343x_gpt_clksel,
  1222. .clkdm_name = "core_l4_clkdm",
  1223. .recalc = &omap2_clksel_recalc,
  1224. };
  1225. static struct clk cpefuse_fck = {
  1226. .name = "cpefuse_fck",
  1227. .ops = &clkops_omap2_dflt,
  1228. .parent = &sys_ck,
  1229. .clkdm_name = "core_l4_clkdm",
  1230. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP3430ES2_CM_FCLKEN3),
  1231. .enable_bit = OMAP3430ES2_EN_CPEFUSE_SHIFT,
  1232. .recalc = &followparent_recalc,
  1233. };
  1234. static struct clk ts_fck = {
  1235. .name = "ts_fck",
  1236. .ops = &clkops_omap2_dflt,
  1237. .parent = &omap_32k_fck,
  1238. .clkdm_name = "core_l4_clkdm",
  1239. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP3430ES2_CM_FCLKEN3),
  1240. .enable_bit = OMAP3430ES2_EN_TS_SHIFT,
  1241. .recalc = &followparent_recalc,
  1242. };
  1243. static struct clk usbtll_fck = {
  1244. .name = "usbtll_fck",
  1245. .ops = &clkops_omap2_dflt_wait,
  1246. .parent = &dpll5_m2_ck,
  1247. .clkdm_name = "core_l4_clkdm",
  1248. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP3430ES2_CM_FCLKEN3),
  1249. .enable_bit = OMAP3430ES2_EN_USBTLL_SHIFT,
  1250. .recalc = &followparent_recalc,
  1251. };
  1252. /* CORE 96M FCLK-derived clocks */
  1253. static struct clk core_96m_fck = {
  1254. .name = "core_96m_fck",
  1255. .ops = &clkops_null,
  1256. .parent = &omap_96m_fck,
  1257. .clkdm_name = "core_l4_clkdm",
  1258. .recalc = &followparent_recalc,
  1259. };
  1260. static struct clk mmchs3_fck = {
  1261. .name = "mmchs3_fck",
  1262. .ops = &clkops_omap2_dflt_wait,
  1263. .parent = &core_96m_fck,
  1264. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1265. .enable_bit = OMAP3430ES2_EN_MMC3_SHIFT,
  1266. .clkdm_name = "core_l4_clkdm",
  1267. .recalc = &followparent_recalc,
  1268. };
  1269. static struct clk mmchs2_fck = {
  1270. .name = "mmchs2_fck",
  1271. .ops = &clkops_omap2_dflt_wait,
  1272. .parent = &core_96m_fck,
  1273. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1274. .enable_bit = OMAP3430_EN_MMC2_SHIFT,
  1275. .clkdm_name = "core_l4_clkdm",
  1276. .recalc = &followparent_recalc,
  1277. };
  1278. static struct clk mspro_fck = {
  1279. .name = "mspro_fck",
  1280. .ops = &clkops_omap2_dflt_wait,
  1281. .parent = &core_96m_fck,
  1282. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1283. .enable_bit = OMAP3430_EN_MSPRO_SHIFT,
  1284. .clkdm_name = "core_l4_clkdm",
  1285. .recalc = &followparent_recalc,
  1286. };
  1287. static struct clk mmchs1_fck = {
  1288. .name = "mmchs1_fck",
  1289. .ops = &clkops_omap2_dflt_wait,
  1290. .parent = &core_96m_fck,
  1291. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1292. .enable_bit = OMAP3430_EN_MMC1_SHIFT,
  1293. .clkdm_name = "core_l4_clkdm",
  1294. .recalc = &followparent_recalc,
  1295. };
  1296. static struct clk i2c3_fck = {
  1297. .name = "i2c3_fck",
  1298. .ops = &clkops_omap2_dflt_wait,
  1299. .parent = &core_96m_fck,
  1300. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1301. .enable_bit = OMAP3430_EN_I2C3_SHIFT,
  1302. .clkdm_name = "core_l4_clkdm",
  1303. .recalc = &followparent_recalc,
  1304. };
  1305. static struct clk i2c2_fck = {
  1306. .name = "i2c2_fck",
  1307. .ops = &clkops_omap2_dflt_wait,
  1308. .parent = &core_96m_fck,
  1309. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1310. .enable_bit = OMAP3430_EN_I2C2_SHIFT,
  1311. .clkdm_name = "core_l4_clkdm",
  1312. .recalc = &followparent_recalc,
  1313. };
  1314. static struct clk i2c1_fck = {
  1315. .name = "i2c1_fck",
  1316. .ops = &clkops_omap2_dflt_wait,
  1317. .parent = &core_96m_fck,
  1318. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1319. .enable_bit = OMAP3430_EN_I2C1_SHIFT,
  1320. .clkdm_name = "core_l4_clkdm",
  1321. .recalc = &followparent_recalc,
  1322. };
  1323. /*
  1324. * MCBSP 1 & 5 get their 96MHz clock from core_96m_fck;
  1325. * MCBSP 2, 3, 4 get their 96MHz clock from per_96m_fck.
  1326. */
  1327. static const struct clksel_rate common_mcbsp_96m_rates[] = {
  1328. { .div = 1, .val = 0, .flags = RATE_IN_3XXX },
  1329. { .div = 0 }
  1330. };
  1331. static const struct clksel_rate common_mcbsp_mcbsp_rates[] = {
  1332. { .div = 1, .val = 1, .flags = RATE_IN_3XXX },
  1333. { .div = 0 }
  1334. };
  1335. static const struct clksel mcbsp_15_clksel[] = {
  1336. { .parent = &core_96m_fck, .rates = common_mcbsp_96m_rates },
  1337. { .parent = &mcbsp_clks, .rates = common_mcbsp_mcbsp_rates },
  1338. { .parent = NULL }
  1339. };
  1340. static struct clk mcbsp5_fck = {
  1341. .name = "mcbsp5_fck",
  1342. .ops = &clkops_omap2_dflt_wait,
  1343. .init = &omap2_init_clksel_parent,
  1344. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1345. .enable_bit = OMAP3430_EN_MCBSP5_SHIFT,
  1346. .clksel_reg = OMAP343X_CTRL_REGADDR(OMAP343X_CONTROL_DEVCONF1),
  1347. .clksel_mask = OMAP2_MCBSP5_CLKS_MASK,
  1348. .clksel = mcbsp_15_clksel,
  1349. .clkdm_name = "core_l4_clkdm",
  1350. .recalc = &omap2_clksel_recalc,
  1351. };
  1352. static struct clk mcbsp1_fck = {
  1353. .name = "mcbsp1_fck",
  1354. .ops = &clkops_omap2_dflt_wait,
  1355. .init = &omap2_init_clksel_parent,
  1356. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1357. .enable_bit = OMAP3430_EN_MCBSP1_SHIFT,
  1358. .clksel_reg = OMAP343X_CTRL_REGADDR(OMAP2_CONTROL_DEVCONF0),
  1359. .clksel_mask = OMAP2_MCBSP1_CLKS_MASK,
  1360. .clksel = mcbsp_15_clksel,
  1361. .clkdm_name = "core_l4_clkdm",
  1362. .recalc = &omap2_clksel_recalc,
  1363. };
  1364. /* CORE_48M_FCK-derived clocks */
  1365. static struct clk core_48m_fck = {
  1366. .name = "core_48m_fck",
  1367. .ops = &clkops_null,
  1368. .parent = &omap_48m_fck,
  1369. .clkdm_name = "core_l4_clkdm",
  1370. .recalc = &followparent_recalc,
  1371. };
  1372. static struct clk mcspi4_fck = {
  1373. .name = "mcspi4_fck",
  1374. .ops = &clkops_omap2_dflt_wait,
  1375. .parent = &core_48m_fck,
  1376. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1377. .enable_bit = OMAP3430_EN_MCSPI4_SHIFT,
  1378. .recalc = &followparent_recalc,
  1379. .clkdm_name = "core_l4_clkdm",
  1380. };
  1381. static struct clk mcspi3_fck = {
  1382. .name = "mcspi3_fck",
  1383. .ops = &clkops_omap2_dflt_wait,
  1384. .parent = &core_48m_fck,
  1385. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1386. .enable_bit = OMAP3430_EN_MCSPI3_SHIFT,
  1387. .recalc = &followparent_recalc,
  1388. .clkdm_name = "core_l4_clkdm",
  1389. };
  1390. static struct clk mcspi2_fck = {
  1391. .name = "mcspi2_fck",
  1392. .ops = &clkops_omap2_dflt_wait,
  1393. .parent = &core_48m_fck,
  1394. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1395. .enable_bit = OMAP3430_EN_MCSPI2_SHIFT,
  1396. .recalc = &followparent_recalc,
  1397. .clkdm_name = "core_l4_clkdm",
  1398. };
  1399. static struct clk mcspi1_fck = {
  1400. .name = "mcspi1_fck",
  1401. .ops = &clkops_omap2_dflt_wait,
  1402. .parent = &core_48m_fck,
  1403. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1404. .enable_bit = OMAP3430_EN_MCSPI1_SHIFT,
  1405. .recalc = &followparent_recalc,
  1406. .clkdm_name = "core_l4_clkdm",
  1407. };
  1408. static struct clk uart2_fck = {
  1409. .name = "uart2_fck",
  1410. .ops = &clkops_omap2_dflt_wait,
  1411. .parent = &core_48m_fck,
  1412. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1413. .enable_bit = OMAP3430_EN_UART2_SHIFT,
  1414. .clkdm_name = "core_l4_clkdm",
  1415. .recalc = &followparent_recalc,
  1416. };
  1417. static struct clk uart1_fck = {
  1418. .name = "uart1_fck",
  1419. .ops = &clkops_omap2_dflt_wait,
  1420. .parent = &core_48m_fck,
  1421. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1422. .enable_bit = OMAP3430_EN_UART1_SHIFT,
  1423. .clkdm_name = "core_l4_clkdm",
  1424. .recalc = &followparent_recalc,
  1425. };
  1426. static struct clk fshostusb_fck = {
  1427. .name = "fshostusb_fck",
  1428. .ops = &clkops_omap2_dflt_wait,
  1429. .parent = &core_48m_fck,
  1430. .clkdm_name = "core_l4_clkdm",
  1431. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1432. .enable_bit = OMAP3430ES1_EN_FSHOSTUSB_SHIFT,
  1433. .recalc = &followparent_recalc,
  1434. };
  1435. /* CORE_12M_FCK based clocks */
  1436. static struct clk core_12m_fck = {
  1437. .name = "core_12m_fck",
  1438. .ops = &clkops_null,
  1439. .parent = &omap_12m_fck,
  1440. .clkdm_name = "core_l4_clkdm",
  1441. .recalc = &followparent_recalc,
  1442. };
  1443. static struct clk hdq_fck = {
  1444. .name = "hdq_fck",
  1445. .ops = &clkops_omap2_dflt_wait,
  1446. .parent = &core_12m_fck,
  1447. .clkdm_name = "core_l4_clkdm",
  1448. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1449. .enable_bit = OMAP3430_EN_HDQ_SHIFT,
  1450. .recalc = &followparent_recalc,
  1451. };
  1452. /* DPLL3-derived clock */
  1453. static const struct clksel_rate ssi_ssr_corex2_rates[] = {
  1454. { .div = 1, .val = 1, .flags = RATE_IN_3XXX },
  1455. { .div = 2, .val = 2, .flags = RATE_IN_3XXX },
  1456. { .div = 3, .val = 3, .flags = RATE_IN_3XXX },
  1457. { .div = 4, .val = 4, .flags = RATE_IN_3XXX },
  1458. { .div = 6, .val = 6, .flags = RATE_IN_3XXX },
  1459. { .div = 8, .val = 8, .flags = RATE_IN_3XXX },
  1460. { .div = 0 }
  1461. };
  1462. static const struct clksel ssi_ssr_clksel[] = {
  1463. { .parent = &corex2_fck, .rates = ssi_ssr_corex2_rates },
  1464. { .parent = NULL }
  1465. };
  1466. static struct clk ssi_ssr_fck_3430es1 = {
  1467. .name = "ssi_ssr_fck",
  1468. .ops = &clkops_omap2_dflt,
  1469. .init = &omap2_init_clksel_parent,
  1470. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1471. .enable_bit = OMAP3430_EN_SSI_SHIFT,
  1472. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
  1473. .clksel_mask = OMAP3430_CLKSEL_SSI_MASK,
  1474. .clksel = ssi_ssr_clksel,
  1475. .clkdm_name = "core_l4_clkdm",
  1476. .recalc = &omap2_clksel_recalc,
  1477. };
  1478. static struct clk ssi_ssr_fck_3430es2 = {
  1479. .name = "ssi_ssr_fck",
  1480. .ops = &clkops_omap3430es2_ssi_wait,
  1481. .init = &omap2_init_clksel_parent,
  1482. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1483. .enable_bit = OMAP3430_EN_SSI_SHIFT,
  1484. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
  1485. .clksel_mask = OMAP3430_CLKSEL_SSI_MASK,
  1486. .clksel = ssi_ssr_clksel,
  1487. .clkdm_name = "core_l4_clkdm",
  1488. .recalc = &omap2_clksel_recalc,
  1489. };
  1490. static struct clk ssi_sst_fck_3430es1 = {
  1491. .name = "ssi_sst_fck",
  1492. .ops = &clkops_null,
  1493. .parent = &ssi_ssr_fck_3430es1,
  1494. .fixed_div = 2,
  1495. .recalc = &omap_fixed_divisor_recalc,
  1496. };
  1497. static struct clk ssi_sst_fck_3430es2 = {
  1498. .name = "ssi_sst_fck",
  1499. .ops = &clkops_null,
  1500. .parent = &ssi_ssr_fck_3430es2,
  1501. .fixed_div = 2,
  1502. .recalc = &omap_fixed_divisor_recalc,
  1503. };
  1504. /* CORE_L3_ICK based clocks */
  1505. /*
  1506. * XXX must add clk_enable/clk_disable for these if standard code won't
  1507. * handle it
  1508. */
  1509. static struct clk core_l3_ick = {
  1510. .name = "core_l3_ick",
  1511. .ops = &clkops_null,
  1512. .parent = &l3_ick,
  1513. .clkdm_name = "core_l3_clkdm",
  1514. .recalc = &followparent_recalc,
  1515. };
  1516. static struct clk hsotgusb_ick_3430es1 = {
  1517. .name = "hsotgusb_ick",
  1518. .ops = &clkops_omap2_iclk_dflt,
  1519. .parent = &core_l3_ick,
  1520. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1521. .enable_bit = OMAP3430_EN_HSOTGUSB_SHIFT,
  1522. .clkdm_name = "core_l3_clkdm",
  1523. .recalc = &followparent_recalc,
  1524. };
  1525. static struct clk hsotgusb_ick_3430es2 = {
  1526. .name = "hsotgusb_ick",
  1527. .ops = &clkops_omap3430es2_iclk_hsotgusb_wait,
  1528. .parent = &core_l3_ick,
  1529. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1530. .enable_bit = OMAP3430_EN_HSOTGUSB_SHIFT,
  1531. .clkdm_name = "core_l3_clkdm",
  1532. .recalc = &followparent_recalc,
  1533. };
  1534. /* This interface clock does not have a CM_AUTOIDLE bit */
  1535. static struct clk sdrc_ick = {
  1536. .name = "sdrc_ick",
  1537. .ops = &clkops_omap2_dflt_wait,
  1538. .parent = &core_l3_ick,
  1539. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1540. .enable_bit = OMAP3430_EN_SDRC_SHIFT,
  1541. .flags = ENABLE_ON_INIT,
  1542. .clkdm_name = "core_l3_clkdm",
  1543. .recalc = &followparent_recalc,
  1544. };
  1545. static struct clk gpmc_fck = {
  1546. .name = "gpmc_fck",
  1547. .ops = &clkops_null,
  1548. .parent = &core_l3_ick,
  1549. .flags = ENABLE_ON_INIT, /* huh? */
  1550. .clkdm_name = "core_l3_clkdm",
  1551. .recalc = &followparent_recalc,
  1552. };
  1553. /* SECURITY_L3_ICK based clocks */
  1554. static struct clk security_l3_ick = {
  1555. .name = "security_l3_ick",
  1556. .ops = &clkops_null,
  1557. .parent = &l3_ick,
  1558. .recalc = &followparent_recalc,
  1559. };
  1560. static struct clk pka_ick = {
  1561. .name = "pka_ick",
  1562. .ops = &clkops_omap2_iclk_dflt_wait,
  1563. .parent = &security_l3_ick,
  1564. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1565. .enable_bit = OMAP3430_EN_PKA_SHIFT,
  1566. .recalc = &followparent_recalc,
  1567. };
  1568. /* CORE_L4_ICK based clocks */
  1569. static struct clk core_l4_ick = {
  1570. .name = "core_l4_ick",
  1571. .ops = &clkops_null,
  1572. .parent = &l4_ick,
  1573. .clkdm_name = "core_l4_clkdm",
  1574. .recalc = &followparent_recalc,
  1575. };
  1576. static struct clk usbtll_ick = {
  1577. .name = "usbtll_ick",
  1578. .ops = &clkops_omap2_iclk_dflt_wait,
  1579. .parent = &core_l4_ick,
  1580. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN3),
  1581. .enable_bit = OMAP3430ES2_EN_USBTLL_SHIFT,
  1582. .clkdm_name = "core_l4_clkdm",
  1583. .recalc = &followparent_recalc,
  1584. };
  1585. static struct clk mmchs3_ick = {
  1586. .name = "mmchs3_ick",
  1587. .ops = &clkops_omap2_iclk_dflt_wait,
  1588. .parent = &core_l4_ick,
  1589. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1590. .enable_bit = OMAP3430ES2_EN_MMC3_SHIFT,
  1591. .clkdm_name = "core_l4_clkdm",
  1592. .recalc = &followparent_recalc,
  1593. };
  1594. /* Intersystem Communication Registers - chassis mode only */
  1595. static struct clk icr_ick = {
  1596. .name = "icr_ick",
  1597. .ops = &clkops_omap2_iclk_dflt_wait,
  1598. .parent = &core_l4_ick,
  1599. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1600. .enable_bit = OMAP3430_EN_ICR_SHIFT,
  1601. .clkdm_name = "core_l4_clkdm",
  1602. .recalc = &followparent_recalc,
  1603. };
  1604. static struct clk aes2_ick = {
  1605. .name = "aes2_ick",
  1606. .ops = &clkops_omap2_iclk_dflt_wait,
  1607. .parent = &core_l4_ick,
  1608. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1609. .enable_bit = OMAP3430_EN_AES2_SHIFT,
  1610. .clkdm_name = "core_l4_clkdm",
  1611. .recalc = &followparent_recalc,
  1612. };
  1613. static struct clk sha12_ick = {
  1614. .name = "sha12_ick",
  1615. .ops = &clkops_omap2_iclk_dflt_wait,
  1616. .parent = &core_l4_ick,
  1617. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1618. .enable_bit = OMAP3430_EN_SHA12_SHIFT,
  1619. .clkdm_name = "core_l4_clkdm",
  1620. .recalc = &followparent_recalc,
  1621. };
  1622. static struct clk des2_ick = {
  1623. .name = "des2_ick",
  1624. .ops = &clkops_omap2_iclk_dflt_wait,
  1625. .parent = &core_l4_ick,
  1626. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1627. .enable_bit = OMAP3430_EN_DES2_SHIFT,
  1628. .clkdm_name = "core_l4_clkdm",
  1629. .recalc = &followparent_recalc,
  1630. };
  1631. static struct clk mmchs2_ick = {
  1632. .name = "mmchs2_ick",
  1633. .ops = &clkops_omap2_iclk_dflt_wait,
  1634. .parent = &core_l4_ick,
  1635. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1636. .enable_bit = OMAP3430_EN_MMC2_SHIFT,
  1637. .clkdm_name = "core_l4_clkdm",
  1638. .recalc = &followparent_recalc,
  1639. };
  1640. static struct clk mmchs1_ick = {
  1641. .name = "mmchs1_ick",
  1642. .ops = &clkops_omap2_iclk_dflt_wait,
  1643. .parent = &core_l4_ick,
  1644. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1645. .enable_bit = OMAP3430_EN_MMC1_SHIFT,
  1646. .clkdm_name = "core_l4_clkdm",
  1647. .recalc = &followparent_recalc,
  1648. };
  1649. static struct clk mspro_ick = {
  1650. .name = "mspro_ick",
  1651. .ops = &clkops_omap2_iclk_dflt_wait,
  1652. .parent = &core_l4_ick,
  1653. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1654. .enable_bit = OMAP3430_EN_MSPRO_SHIFT,
  1655. .clkdm_name = "core_l4_clkdm",
  1656. .recalc = &followparent_recalc,
  1657. };
  1658. static struct clk hdq_ick = {
  1659. .name = "hdq_ick",
  1660. .ops = &clkops_omap2_iclk_dflt_wait,
  1661. .parent = &core_l4_ick,
  1662. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1663. .enable_bit = OMAP3430_EN_HDQ_SHIFT,
  1664. .clkdm_name = "core_l4_clkdm",
  1665. .recalc = &followparent_recalc,
  1666. };
  1667. static struct clk mcspi4_ick = {
  1668. .name = "mcspi4_ick",
  1669. .ops = &clkops_omap2_iclk_dflt_wait,
  1670. .parent = &core_l4_ick,
  1671. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1672. .enable_bit = OMAP3430_EN_MCSPI4_SHIFT,
  1673. .clkdm_name = "core_l4_clkdm",
  1674. .recalc = &followparent_recalc,
  1675. };
  1676. static struct clk mcspi3_ick = {
  1677. .name = "mcspi3_ick",
  1678. .ops = &clkops_omap2_iclk_dflt_wait,
  1679. .parent = &core_l4_ick,
  1680. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1681. .enable_bit = OMAP3430_EN_MCSPI3_SHIFT,
  1682. .clkdm_name = "core_l4_clkdm",
  1683. .recalc = &followparent_recalc,
  1684. };
  1685. static struct clk mcspi2_ick = {
  1686. .name = "mcspi2_ick",
  1687. .ops = &clkops_omap2_iclk_dflt_wait,
  1688. .parent = &core_l4_ick,
  1689. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1690. .enable_bit = OMAP3430_EN_MCSPI2_SHIFT,
  1691. .clkdm_name = "core_l4_clkdm",
  1692. .recalc = &followparent_recalc,
  1693. };
  1694. static struct clk mcspi1_ick = {
  1695. .name = "mcspi1_ick",
  1696. .ops = &clkops_omap2_iclk_dflt_wait,
  1697. .parent = &core_l4_ick,
  1698. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1699. .enable_bit = OMAP3430_EN_MCSPI1_SHIFT,
  1700. .clkdm_name = "core_l4_clkdm",
  1701. .recalc = &followparent_recalc,
  1702. };
  1703. static struct clk i2c3_ick = {
  1704. .name = "i2c3_ick",
  1705. .ops = &clkops_omap2_iclk_dflt_wait,
  1706. .parent = &core_l4_ick,
  1707. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1708. .enable_bit = OMAP3430_EN_I2C3_SHIFT,
  1709. .clkdm_name = "core_l4_clkdm",
  1710. .recalc = &followparent_recalc,
  1711. };
  1712. static struct clk i2c2_ick = {
  1713. .name = "i2c2_ick",
  1714. .ops = &clkops_omap2_iclk_dflt_wait,
  1715. .parent = &core_l4_ick,
  1716. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1717. .enable_bit = OMAP3430_EN_I2C2_SHIFT,
  1718. .clkdm_name = "core_l4_clkdm",
  1719. .recalc = &followparent_recalc,
  1720. };
  1721. static struct clk i2c1_ick = {
  1722. .name = "i2c1_ick",
  1723. .ops = &clkops_omap2_iclk_dflt_wait,
  1724. .parent = &core_l4_ick,
  1725. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1726. .enable_bit = OMAP3430_EN_I2C1_SHIFT,
  1727. .clkdm_name = "core_l4_clkdm",
  1728. .recalc = &followparent_recalc,
  1729. };
  1730. static struct clk uart2_ick = {
  1731. .name = "uart2_ick",
  1732. .ops = &clkops_omap2_iclk_dflt_wait,
  1733. .parent = &core_l4_ick,
  1734. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1735. .enable_bit = OMAP3430_EN_UART2_SHIFT,
  1736. .clkdm_name = "core_l4_clkdm",
  1737. .recalc = &followparent_recalc,
  1738. };
  1739. static struct clk uart1_ick = {
  1740. .name = "uart1_ick",
  1741. .ops = &clkops_omap2_iclk_dflt_wait,
  1742. .parent = &core_l4_ick,
  1743. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1744. .enable_bit = OMAP3430_EN_UART1_SHIFT,
  1745. .clkdm_name = "core_l4_clkdm",
  1746. .recalc = &followparent_recalc,
  1747. };
  1748. static struct clk gpt11_ick = {
  1749. .name = "gpt11_ick",
  1750. .ops = &clkops_omap2_iclk_dflt_wait,
  1751. .parent = &core_l4_ick,
  1752. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1753. .enable_bit = OMAP3430_EN_GPT11_SHIFT,
  1754. .clkdm_name = "core_l4_clkdm",
  1755. .recalc = &followparent_recalc,
  1756. };
  1757. static struct clk gpt10_ick = {
  1758. .name = "gpt10_ick",
  1759. .ops = &clkops_omap2_iclk_dflt_wait,
  1760. .parent = &core_l4_ick,
  1761. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1762. .enable_bit = OMAP3430_EN_GPT10_SHIFT,
  1763. .clkdm_name = "core_l4_clkdm",
  1764. .recalc = &followparent_recalc,
  1765. };
  1766. static struct clk mcbsp5_ick = {
  1767. .name = "mcbsp5_ick",
  1768. .ops = &clkops_omap2_iclk_dflt_wait,
  1769. .parent = &core_l4_ick,
  1770. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1771. .enable_bit = OMAP3430_EN_MCBSP5_SHIFT,
  1772. .clkdm_name = "core_l4_clkdm",
  1773. .recalc = &followparent_recalc,
  1774. };
  1775. static struct clk mcbsp1_ick = {
  1776. .name = "mcbsp1_ick",
  1777. .ops = &clkops_omap2_iclk_dflt_wait,
  1778. .parent = &core_l4_ick,
  1779. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1780. .enable_bit = OMAP3430_EN_MCBSP1_SHIFT,
  1781. .clkdm_name = "core_l4_clkdm",
  1782. .recalc = &followparent_recalc,
  1783. };
  1784. static struct clk fac_ick = {
  1785. .name = "fac_ick",
  1786. .ops = &clkops_omap2_iclk_dflt_wait,
  1787. .parent = &core_l4_ick,
  1788. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1789. .enable_bit = OMAP3430ES1_EN_FAC_SHIFT,
  1790. .clkdm_name = "core_l4_clkdm",
  1791. .recalc = &followparent_recalc,
  1792. };
  1793. static struct clk mailboxes_ick = {
  1794. .name = "mailboxes_ick",
  1795. .ops = &clkops_omap2_iclk_dflt_wait,
  1796. .parent = &core_l4_ick,
  1797. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1798. .enable_bit = OMAP3430_EN_MAILBOXES_SHIFT,
  1799. .clkdm_name = "core_l4_clkdm",
  1800. .recalc = &followparent_recalc,
  1801. };
  1802. static struct clk omapctrl_ick = {
  1803. .name = "omapctrl_ick",
  1804. .ops = &clkops_omap2_iclk_dflt_wait,
  1805. .parent = &core_l4_ick,
  1806. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1807. .enable_bit = OMAP3430_EN_OMAPCTRL_SHIFT,
  1808. .flags = ENABLE_ON_INIT,
  1809. .clkdm_name = "core_l4_clkdm",
  1810. .recalc = &followparent_recalc,
  1811. };
  1812. /* SSI_L4_ICK based clocks */
  1813. static struct clk ssi_l4_ick = {
  1814. .name = "ssi_l4_ick",
  1815. .ops = &clkops_null,
  1816. .parent = &l4_ick,
  1817. .clkdm_name = "core_l4_clkdm",
  1818. .recalc = &followparent_recalc,
  1819. };
  1820. static struct clk ssi_ick_3430es1 = {
  1821. .name = "ssi_ick",
  1822. .ops = &clkops_omap2_iclk_dflt,
  1823. .parent = &ssi_l4_ick,
  1824. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1825. .enable_bit = OMAP3430_EN_SSI_SHIFT,
  1826. .clkdm_name = "core_l4_clkdm",
  1827. .recalc = &followparent_recalc,
  1828. };
  1829. static struct clk ssi_ick_3430es2 = {
  1830. .name = "ssi_ick",
  1831. .ops = &clkops_omap3430es2_iclk_ssi_wait,
  1832. .parent = &ssi_l4_ick,
  1833. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1834. .enable_bit = OMAP3430_EN_SSI_SHIFT,
  1835. .clkdm_name = "core_l4_clkdm",
  1836. .recalc = &followparent_recalc,
  1837. };
  1838. /* REVISIT: Technically the TRM claims that this is CORE_CLK based,
  1839. * but l4_ick makes more sense to me */
  1840. static const struct clksel usb_l4_clksel[] = {
  1841. { .parent = &l4_ick, .rates = div2_rates },
  1842. { .parent = NULL },
  1843. };
  1844. static struct clk usb_l4_ick = {
  1845. .name = "usb_l4_ick",
  1846. .ops = &clkops_omap2_iclk_dflt_wait,
  1847. .parent = &l4_ick,
  1848. .init = &omap2_init_clksel_parent,
  1849. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1850. .enable_bit = OMAP3430ES1_EN_FSHOSTUSB_SHIFT,
  1851. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
  1852. .clksel_mask = OMAP3430ES1_CLKSEL_FSHOSTUSB_MASK,
  1853. .clksel = usb_l4_clksel,
  1854. .clkdm_name = "core_l4_clkdm",
  1855. .recalc = &omap2_clksel_recalc,
  1856. };
  1857. /* SECURITY_L4_ICK2 based clocks */
  1858. static struct clk security_l4_ick2 = {
  1859. .name = "security_l4_ick2",
  1860. .ops = &clkops_null,
  1861. .parent = &l4_ick,
  1862. .recalc = &followparent_recalc,
  1863. };
  1864. static struct clk aes1_ick = {
  1865. .name = "aes1_ick",
  1866. .ops = &clkops_omap2_iclk_dflt_wait,
  1867. .parent = &security_l4_ick2,
  1868. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1869. .enable_bit = OMAP3430_EN_AES1_SHIFT,
  1870. .recalc = &followparent_recalc,
  1871. };
  1872. static struct clk rng_ick = {
  1873. .name = "rng_ick",
  1874. .ops = &clkops_omap2_iclk_dflt_wait,
  1875. .parent = &security_l4_ick2,
  1876. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1877. .enable_bit = OMAP3430_EN_RNG_SHIFT,
  1878. .recalc = &followparent_recalc,
  1879. };
  1880. static struct clk sha11_ick = {
  1881. .name = "sha11_ick",
  1882. .ops = &clkops_omap2_iclk_dflt_wait,
  1883. .parent = &security_l4_ick2,
  1884. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1885. .enable_bit = OMAP3430_EN_SHA11_SHIFT,
  1886. .recalc = &followparent_recalc,
  1887. };
  1888. static struct clk des1_ick = {
  1889. .name = "des1_ick",
  1890. .ops = &clkops_omap2_iclk_dflt_wait,
  1891. .parent = &security_l4_ick2,
  1892. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1893. .enable_bit = OMAP3430_EN_DES1_SHIFT,
  1894. .recalc = &followparent_recalc,
  1895. };
  1896. /* DSS */
  1897. static struct clk dss1_alwon_fck_3430es1 = {
  1898. .name = "dss1_alwon_fck",
  1899. .ops = &clkops_omap2_dflt,
  1900. .parent = &dpll4_m4x2_ck,
  1901. .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
  1902. .enable_bit = OMAP3430_EN_DSS1_SHIFT,
  1903. .clkdm_name = "dss_clkdm",
  1904. .recalc = &followparent_recalc,
  1905. };
  1906. static struct clk dss1_alwon_fck_3430es2 = {
  1907. .name = "dss1_alwon_fck",
  1908. .ops = &clkops_omap3430es2_dss_usbhost_wait,
  1909. .parent = &dpll4_m4x2_ck,
  1910. .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
  1911. .enable_bit = OMAP3430_EN_DSS1_SHIFT,
  1912. .clkdm_name = "dss_clkdm",
  1913. .recalc = &followparent_recalc,
  1914. };
  1915. static struct clk dss_tv_fck = {
  1916. .name = "dss_tv_fck",
  1917. .ops = &clkops_omap2_dflt,
  1918. .parent = &omap_54m_fck,
  1919. .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
  1920. .enable_bit = OMAP3430_EN_TV_SHIFT,
  1921. .clkdm_name = "dss_clkdm",
  1922. .recalc = &followparent_recalc,
  1923. };
  1924. static struct clk dss_96m_fck = {
  1925. .name = "dss_96m_fck",
  1926. .ops = &clkops_omap2_dflt,
  1927. .parent = &omap_96m_fck,
  1928. .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
  1929. .enable_bit = OMAP3430_EN_TV_SHIFT,
  1930. .clkdm_name = "dss_clkdm",
  1931. .recalc = &followparent_recalc,
  1932. };
  1933. static struct clk dss2_alwon_fck = {
  1934. .name = "dss2_alwon_fck",
  1935. .ops = &clkops_omap2_dflt,
  1936. .parent = &sys_ck,
  1937. .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
  1938. .enable_bit = OMAP3430_EN_DSS2_SHIFT,
  1939. .clkdm_name = "dss_clkdm",
  1940. .recalc = &followparent_recalc,
  1941. };
  1942. static struct clk dss_ick_3430es1 = {
  1943. /* Handles both L3 and L4 clocks */
  1944. .name = "dss_ick",
  1945. .ops = &clkops_omap2_iclk_dflt,
  1946. .parent = &l4_ick,
  1947. .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_ICLKEN),
  1948. .enable_bit = OMAP3430_CM_ICLKEN_DSS_EN_DSS_SHIFT,
  1949. .clkdm_name = "dss_clkdm",
  1950. .recalc = &followparent_recalc,
  1951. };
  1952. static struct clk dss_ick_3430es2 = {
  1953. /* Handles both L3 and L4 clocks */
  1954. .name = "dss_ick",
  1955. .ops = &clkops_omap3430es2_iclk_dss_usbhost_wait,
  1956. .parent = &l4_ick,
  1957. .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_ICLKEN),
  1958. .enable_bit = OMAP3430_CM_ICLKEN_DSS_EN_DSS_SHIFT,
  1959. .clkdm_name = "dss_clkdm",
  1960. .recalc = &followparent_recalc,
  1961. };
  1962. /* CAM */
  1963. static struct clk cam_mclk = {
  1964. .name = "cam_mclk",
  1965. .ops = &clkops_omap2_dflt,
  1966. .parent = &dpll4_m5x2_ck,
  1967. .enable_reg = OMAP_CM_REGADDR(OMAP3430_CAM_MOD, CM_FCLKEN),
  1968. .enable_bit = OMAP3430_EN_CAM_SHIFT,
  1969. .clkdm_name = "cam_clkdm",
  1970. .recalc = &followparent_recalc,
  1971. };
  1972. static struct clk cam_ick = {
  1973. /* Handles both L3 and L4 clocks */
  1974. .name = "cam_ick",
  1975. .ops = &clkops_omap2_iclk_dflt,
  1976. .parent = &l4_ick,
  1977. .enable_reg = OMAP_CM_REGADDR(OMAP3430_CAM_MOD, CM_ICLKEN),
  1978. .enable_bit = OMAP3430_EN_CAM_SHIFT,
  1979. .clkdm_name = "cam_clkdm",
  1980. .recalc = &followparent_recalc,
  1981. };
  1982. static struct clk csi2_96m_fck = {
  1983. .name = "csi2_96m_fck",
  1984. .ops = &clkops_omap2_dflt,
  1985. .parent = &core_96m_fck,
  1986. .enable_reg = OMAP_CM_REGADDR(OMAP3430_CAM_MOD, CM_FCLKEN),
  1987. .enable_bit = OMAP3430_EN_CSI2_SHIFT,
  1988. .clkdm_name = "cam_clkdm",
  1989. .recalc = &followparent_recalc,
  1990. };
  1991. /* USBHOST - 3430ES2 only */
  1992. static struct clk usbhost_120m_fck = {
  1993. .name = "usbhost_120m_fck",
  1994. .ops = &clkops_omap2_dflt,
  1995. .parent = &dpll5_m2_ck,
  1996. .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_USBHOST_MOD, CM_FCLKEN),
  1997. .enable_bit = OMAP3430ES2_EN_USBHOST2_SHIFT,
  1998. .clkdm_name = "usbhost_clkdm",
  1999. .recalc = &followparent_recalc,
  2000. };
  2001. static struct clk usbhost_48m_fck = {
  2002. .name = "usbhost_48m_fck",
  2003. .ops = &clkops_omap3430es2_dss_usbhost_wait,
  2004. .parent = &omap_48m_fck,
  2005. .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_USBHOST_MOD, CM_FCLKEN),
  2006. .enable_bit = OMAP3430ES2_EN_USBHOST1_SHIFT,
  2007. .clkdm_name = "usbhost_clkdm",
  2008. .recalc = &followparent_recalc,
  2009. };
  2010. static struct clk usbhost_ick = {
  2011. /* Handles both L3 and L4 clocks */
  2012. .name = "usbhost_ick",
  2013. .ops = &clkops_omap3430es2_iclk_dss_usbhost_wait,
  2014. .parent = &l4_ick,
  2015. .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_USBHOST_MOD, CM_ICLKEN),
  2016. .enable_bit = OMAP3430ES2_EN_USBHOST_SHIFT,
  2017. .clkdm_name = "usbhost_clkdm",
  2018. .recalc = &followparent_recalc,
  2019. };
  2020. /* WKUP */
  2021. static const struct clksel_rate usim_96m_rates[] = {
  2022. { .div = 2, .val = 3, .flags = RATE_IN_3XXX },
  2023. { .div = 4, .val = 4, .flags = RATE_IN_3XXX },
  2024. { .div = 8, .val = 5, .flags = RATE_IN_3XXX },
  2025. { .div = 10, .val = 6, .flags = RATE_IN_3XXX },
  2026. { .div = 0 },
  2027. };
  2028. static const struct clksel_rate usim_120m_rates[] = {
  2029. { .div = 4, .val = 7, .flags = RATE_IN_3XXX },
  2030. { .div = 8, .val = 8, .flags = RATE_IN_3XXX },
  2031. { .div = 16, .val = 9, .flags = RATE_IN_3XXX },
  2032. { .div = 20, .val = 10, .flags = RATE_IN_3XXX },
  2033. { .div = 0 },
  2034. };
  2035. static const struct clksel usim_clksel[] = {
  2036. { .parent = &omap_96m_fck, .rates = usim_96m_rates },
  2037. { .parent = &dpll5_m2_ck, .rates = usim_120m_rates },
  2038. { .parent = &sys_ck, .rates = div2_rates },
  2039. { .parent = NULL },
  2040. };
  2041. /* 3430ES2 only */
  2042. static struct clk usim_fck = {
  2043. .name = "usim_fck",
  2044. .ops = &clkops_omap2_dflt_wait,
  2045. .init = &omap2_init_clksel_parent,
  2046. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  2047. .enable_bit = OMAP3430ES2_EN_USIMOCP_SHIFT,
  2048. .clksel_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL),
  2049. .clksel_mask = OMAP3430ES2_CLKSEL_USIMOCP_MASK,
  2050. .clksel = usim_clksel,
  2051. .recalc = &omap2_clksel_recalc,
  2052. };
  2053. /* XXX should gpt1's clksel have wkup_32k_fck as the 32k opt? */
  2054. static struct clk gpt1_fck = {
  2055. .name = "gpt1_fck",
  2056. .ops = &clkops_omap2_dflt_wait,
  2057. .init = &omap2_init_clksel_parent,
  2058. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  2059. .enable_bit = OMAP3430_EN_GPT1_SHIFT,
  2060. .clksel_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL),
  2061. .clksel_mask = OMAP3430_CLKSEL_GPT1_MASK,
  2062. .clksel = omap343x_gpt_clksel,
  2063. .clkdm_name = "wkup_clkdm",
  2064. .recalc = &omap2_clksel_recalc,
  2065. };
  2066. static struct clk wkup_32k_fck = {
  2067. .name = "wkup_32k_fck",
  2068. .ops = &clkops_null,
  2069. .parent = &omap_32k_fck,
  2070. .clkdm_name = "wkup_clkdm",
  2071. .recalc = &followparent_recalc,
  2072. };
  2073. static struct clk gpio1_dbck = {
  2074. .name = "gpio1_dbck",
  2075. .ops = &clkops_omap2_dflt,
  2076. .parent = &wkup_32k_fck,
  2077. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  2078. .enable_bit = OMAP3430_EN_GPIO1_SHIFT,
  2079. .clkdm_name = "wkup_clkdm",
  2080. .recalc = &followparent_recalc,
  2081. };
  2082. static struct clk wdt2_fck = {
  2083. .name = "wdt2_fck",
  2084. .ops = &clkops_omap2_dflt_wait,
  2085. .parent = &wkup_32k_fck,
  2086. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  2087. .enable_bit = OMAP3430_EN_WDT2_SHIFT,
  2088. .clkdm_name = "wkup_clkdm",
  2089. .recalc = &followparent_recalc,
  2090. };
  2091. static struct clk wkup_l4_ick = {
  2092. .name = "wkup_l4_ick",
  2093. .ops = &clkops_null,
  2094. .parent = &sys_ck,
  2095. .clkdm_name = "wkup_clkdm",
  2096. .recalc = &followparent_recalc,
  2097. };
  2098. /* 3430ES2 only */
  2099. /* Never specifically named in the TRM, so we have to infer a likely name */
  2100. static struct clk usim_ick = {
  2101. .name = "usim_ick",
  2102. .ops = &clkops_omap2_iclk_dflt_wait,
  2103. .parent = &wkup_l4_ick,
  2104. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  2105. .enable_bit = OMAP3430ES2_EN_USIMOCP_SHIFT,
  2106. .clkdm_name = "wkup_clkdm",
  2107. .recalc = &followparent_recalc,
  2108. };
  2109. static struct clk wdt2_ick = {
  2110. .name = "wdt2_ick",
  2111. .ops = &clkops_omap2_iclk_dflt_wait,
  2112. .parent = &wkup_l4_ick,
  2113. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  2114. .enable_bit = OMAP3430_EN_WDT2_SHIFT,
  2115. .clkdm_name = "wkup_clkdm",
  2116. .recalc = &followparent_recalc,
  2117. };
  2118. static struct clk wdt1_ick = {
  2119. .name = "wdt1_ick",
  2120. .ops = &clkops_omap2_iclk_dflt_wait,
  2121. .parent = &wkup_l4_ick,
  2122. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  2123. .enable_bit = OMAP3430_EN_WDT1_SHIFT,
  2124. .clkdm_name = "wkup_clkdm",
  2125. .recalc = &followparent_recalc,
  2126. };
  2127. static struct clk gpio1_ick = {
  2128. .name = "gpio1_ick",
  2129. .ops = &clkops_omap2_iclk_dflt_wait,
  2130. .parent = &wkup_l4_ick,
  2131. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  2132. .enable_bit = OMAP3430_EN_GPIO1_SHIFT,
  2133. .clkdm_name = "wkup_clkdm",
  2134. .recalc = &followparent_recalc,
  2135. };
  2136. static struct clk omap_32ksync_ick = {
  2137. .name = "omap_32ksync_ick",
  2138. .ops = &clkops_omap2_iclk_dflt_wait,
  2139. .parent = &wkup_l4_ick,
  2140. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  2141. .enable_bit = OMAP3430_EN_32KSYNC_SHIFT,
  2142. .clkdm_name = "wkup_clkdm",
  2143. .recalc = &followparent_recalc,
  2144. };
  2145. /* XXX This clock no longer exists in 3430 TRM rev F */
  2146. static struct clk gpt12_ick = {
  2147. .name = "gpt12_ick",
  2148. .ops = &clkops_omap2_iclk_dflt_wait,
  2149. .parent = &wkup_l4_ick,
  2150. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  2151. .enable_bit = OMAP3430_EN_GPT12_SHIFT,
  2152. .clkdm_name = "wkup_clkdm",
  2153. .recalc = &followparent_recalc,
  2154. };
  2155. static struct clk gpt1_ick = {
  2156. .name = "gpt1_ick",
  2157. .ops = &clkops_omap2_iclk_dflt_wait,
  2158. .parent = &wkup_l4_ick,
  2159. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  2160. .enable_bit = OMAP3430_EN_GPT1_SHIFT,
  2161. .clkdm_name = "wkup_clkdm",
  2162. .recalc = &followparent_recalc,
  2163. };
  2164. /* PER clock domain */
  2165. static struct clk per_96m_fck = {
  2166. .name = "per_96m_fck",
  2167. .ops = &clkops_null,
  2168. .parent = &omap_96m_alwon_fck,
  2169. .clkdm_name = "per_clkdm",
  2170. .recalc = &followparent_recalc,
  2171. };
  2172. static struct clk per_48m_fck = {
  2173. .name = "per_48m_fck",
  2174. .ops = &clkops_null,
  2175. .parent = &omap_48m_fck,
  2176. .clkdm_name = "per_clkdm",
  2177. .recalc = &followparent_recalc,
  2178. };
  2179. static struct clk uart3_fck = {
  2180. .name = "uart3_fck",
  2181. .ops = &clkops_omap2_dflt_wait,
  2182. .parent = &per_48m_fck,
  2183. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2184. .enable_bit = OMAP3430_EN_UART3_SHIFT,
  2185. .clkdm_name = "per_clkdm",
  2186. .recalc = &followparent_recalc,
  2187. };
  2188. static struct clk uart4_fck = {
  2189. .name = "uart4_fck",
  2190. .ops = &clkops_omap2_dflt_wait,
  2191. .parent = &per_48m_fck,
  2192. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2193. .enable_bit = OMAP3630_EN_UART4_SHIFT,
  2194. .clkdm_name = "per_clkdm",
  2195. .recalc = &followparent_recalc,
  2196. };
  2197. static struct clk uart4_fck_am35xx = {
  2198. .name = "uart4_fck",
  2199. .ops = &clkops_omap2_dflt_wait,
  2200. .parent = &core_48m_fck,
  2201. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  2202. .enable_bit = AM35XX_EN_UART4_SHIFT,
  2203. .clkdm_name = "core_l4_clkdm",
  2204. .recalc = &followparent_recalc,
  2205. };
  2206. static struct clk gpt2_fck = {
  2207. .name = "gpt2_fck",
  2208. .ops = &clkops_omap2_dflt_wait,
  2209. .init = &omap2_init_clksel_parent,
  2210. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2211. .enable_bit = OMAP3430_EN_GPT2_SHIFT,
  2212. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  2213. .clksel_mask = OMAP3430_CLKSEL_GPT2_MASK,
  2214. .clksel = omap343x_gpt_clksel,
  2215. .clkdm_name = "per_clkdm",
  2216. .recalc = &omap2_clksel_recalc,
  2217. };
  2218. static struct clk gpt3_fck = {
  2219. .name = "gpt3_fck",
  2220. .ops = &clkops_omap2_dflt_wait,
  2221. .init = &omap2_init_clksel_parent,
  2222. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2223. .enable_bit = OMAP3430_EN_GPT3_SHIFT,
  2224. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  2225. .clksel_mask = OMAP3430_CLKSEL_GPT3_MASK,
  2226. .clksel = omap343x_gpt_clksel,
  2227. .clkdm_name = "per_clkdm",
  2228. .recalc = &omap2_clksel_recalc,
  2229. };
  2230. static struct clk gpt4_fck = {
  2231. .name = "gpt4_fck",
  2232. .ops = &clkops_omap2_dflt_wait,
  2233. .init = &omap2_init_clksel_parent,
  2234. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2235. .enable_bit = OMAP3430_EN_GPT4_SHIFT,
  2236. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  2237. .clksel_mask = OMAP3430_CLKSEL_GPT4_MASK,
  2238. .clksel = omap343x_gpt_clksel,
  2239. .clkdm_name = "per_clkdm",
  2240. .recalc = &omap2_clksel_recalc,
  2241. };
  2242. static struct clk gpt5_fck = {
  2243. .name = "gpt5_fck",
  2244. .ops = &clkops_omap2_dflt_wait,
  2245. .init = &omap2_init_clksel_parent,
  2246. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2247. .enable_bit = OMAP3430_EN_GPT5_SHIFT,
  2248. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  2249. .clksel_mask = OMAP3430_CLKSEL_GPT5_MASK,
  2250. .clksel = omap343x_gpt_clksel,
  2251. .clkdm_name = "per_clkdm",
  2252. .recalc = &omap2_clksel_recalc,
  2253. };
  2254. static struct clk gpt6_fck = {
  2255. .name = "gpt6_fck",
  2256. .ops = &clkops_omap2_dflt_wait,
  2257. .init = &omap2_init_clksel_parent,
  2258. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2259. .enable_bit = OMAP3430_EN_GPT6_SHIFT,
  2260. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  2261. .clksel_mask = OMAP3430_CLKSEL_GPT6_MASK,
  2262. .clksel = omap343x_gpt_clksel,
  2263. .clkdm_name = "per_clkdm",
  2264. .recalc = &omap2_clksel_recalc,
  2265. };
  2266. static struct clk gpt7_fck = {
  2267. .name = "gpt7_fck",
  2268. .ops = &clkops_omap2_dflt_wait,
  2269. .init = &omap2_init_clksel_parent,
  2270. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2271. .enable_bit = OMAP3430_EN_GPT7_SHIFT,
  2272. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  2273. .clksel_mask = OMAP3430_CLKSEL_GPT7_MASK,
  2274. .clksel = omap343x_gpt_clksel,
  2275. .clkdm_name = "per_clkdm",
  2276. .recalc = &omap2_clksel_recalc,
  2277. };
  2278. static struct clk gpt8_fck = {
  2279. .name = "gpt8_fck",
  2280. .ops = &clkops_omap2_dflt_wait,
  2281. .init = &omap2_init_clksel_parent,
  2282. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2283. .enable_bit = OMAP3430_EN_GPT8_SHIFT,
  2284. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  2285. .clksel_mask = OMAP3430_CLKSEL_GPT8_MASK,
  2286. .clksel = omap343x_gpt_clksel,
  2287. .clkdm_name = "per_clkdm",
  2288. .recalc = &omap2_clksel_recalc,
  2289. };
  2290. static struct clk gpt9_fck = {
  2291. .name = "gpt9_fck",
  2292. .ops = &clkops_omap2_dflt_wait,
  2293. .init = &omap2_init_clksel_parent,
  2294. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2295. .enable_bit = OMAP3430_EN_GPT9_SHIFT,
  2296. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  2297. .clksel_mask = OMAP3430_CLKSEL_GPT9_MASK,
  2298. .clksel = omap343x_gpt_clksel,
  2299. .clkdm_name = "per_clkdm",
  2300. .recalc = &omap2_clksel_recalc,
  2301. };
  2302. static struct clk per_32k_alwon_fck = {
  2303. .name = "per_32k_alwon_fck",
  2304. .ops = &clkops_null,
  2305. .parent = &omap_32k_fck,
  2306. .clkdm_name = "per_clkdm",
  2307. .recalc = &followparent_recalc,
  2308. };
  2309. static struct clk gpio6_dbck = {
  2310. .name = "gpio6_dbck",
  2311. .ops = &clkops_omap2_dflt,
  2312. .parent = &per_32k_alwon_fck,
  2313. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2314. .enable_bit = OMAP3430_EN_GPIO6_SHIFT,
  2315. .clkdm_name = "per_clkdm",
  2316. .recalc = &followparent_recalc,
  2317. };
  2318. static struct clk gpio5_dbck = {
  2319. .name = "gpio5_dbck",
  2320. .ops = &clkops_omap2_dflt,
  2321. .parent = &per_32k_alwon_fck,
  2322. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2323. .enable_bit = OMAP3430_EN_GPIO5_SHIFT,
  2324. .clkdm_name = "per_clkdm",
  2325. .recalc = &followparent_recalc,
  2326. };
  2327. static struct clk gpio4_dbck = {
  2328. .name = "gpio4_dbck",
  2329. .ops = &clkops_omap2_dflt,
  2330. .parent = &per_32k_alwon_fck,
  2331. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2332. .enable_bit = OMAP3430_EN_GPIO4_SHIFT,
  2333. .clkdm_name = "per_clkdm",
  2334. .recalc = &followparent_recalc,
  2335. };
  2336. static struct clk gpio3_dbck = {
  2337. .name = "gpio3_dbck",
  2338. .ops = &clkops_omap2_dflt,
  2339. .parent = &per_32k_alwon_fck,
  2340. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2341. .enable_bit = OMAP3430_EN_GPIO3_SHIFT,
  2342. .clkdm_name = "per_clkdm",
  2343. .recalc = &followparent_recalc,
  2344. };
  2345. static struct clk gpio2_dbck = {
  2346. .name = "gpio2_dbck",
  2347. .ops = &clkops_omap2_dflt,
  2348. .parent = &per_32k_alwon_fck,
  2349. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2350. .enable_bit = OMAP3430_EN_GPIO2_SHIFT,
  2351. .clkdm_name = "per_clkdm",
  2352. .recalc = &followparent_recalc,
  2353. };
  2354. static struct clk wdt3_fck = {
  2355. .name = "wdt3_fck",
  2356. .ops = &clkops_omap2_dflt_wait,
  2357. .parent = &per_32k_alwon_fck,
  2358. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2359. .enable_bit = OMAP3430_EN_WDT3_SHIFT,
  2360. .clkdm_name = "per_clkdm",
  2361. .recalc = &followparent_recalc,
  2362. };
  2363. static struct clk per_l4_ick = {
  2364. .name = "per_l4_ick",
  2365. .ops = &clkops_null,
  2366. .parent = &l4_ick,
  2367. .clkdm_name = "per_clkdm",
  2368. .recalc = &followparent_recalc,
  2369. };
  2370. static struct clk gpio6_ick = {
  2371. .name = "gpio6_ick",
  2372. .ops = &clkops_omap2_iclk_dflt_wait,
  2373. .parent = &per_l4_ick,
  2374. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2375. .enable_bit = OMAP3430_EN_GPIO6_SHIFT,
  2376. .clkdm_name = "per_clkdm",
  2377. .recalc = &followparent_recalc,
  2378. };
  2379. static struct clk gpio5_ick = {
  2380. .name = "gpio5_ick",
  2381. .ops = &clkops_omap2_iclk_dflt_wait,
  2382. .parent = &per_l4_ick,
  2383. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2384. .enable_bit = OMAP3430_EN_GPIO5_SHIFT,
  2385. .clkdm_name = "per_clkdm",
  2386. .recalc = &followparent_recalc,
  2387. };
  2388. static struct clk gpio4_ick = {
  2389. .name = "gpio4_ick",
  2390. .ops = &clkops_omap2_iclk_dflt_wait,
  2391. .parent = &per_l4_ick,
  2392. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2393. .enable_bit = OMAP3430_EN_GPIO4_SHIFT,
  2394. .clkdm_name = "per_clkdm",
  2395. .recalc = &followparent_recalc,
  2396. };
  2397. static struct clk gpio3_ick = {
  2398. .name = "gpio3_ick",
  2399. .ops = &clkops_omap2_iclk_dflt_wait,
  2400. .parent = &per_l4_ick,
  2401. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2402. .enable_bit = OMAP3430_EN_GPIO3_SHIFT,
  2403. .clkdm_name = "per_clkdm",
  2404. .recalc = &followparent_recalc,
  2405. };
  2406. static struct clk gpio2_ick = {
  2407. .name = "gpio2_ick",
  2408. .ops = &clkops_omap2_iclk_dflt_wait,
  2409. .parent = &per_l4_ick,
  2410. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2411. .enable_bit = OMAP3430_EN_GPIO2_SHIFT,
  2412. .clkdm_name = "per_clkdm",
  2413. .recalc = &followparent_recalc,
  2414. };
  2415. static struct clk wdt3_ick = {
  2416. .name = "wdt3_ick",
  2417. .ops = &clkops_omap2_iclk_dflt_wait,
  2418. .parent = &per_l4_ick,
  2419. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2420. .enable_bit = OMAP3430_EN_WDT3_SHIFT,
  2421. .clkdm_name = "per_clkdm",
  2422. .recalc = &followparent_recalc,
  2423. };
  2424. static struct clk uart3_ick = {
  2425. .name = "uart3_ick",
  2426. .ops = &clkops_omap2_iclk_dflt_wait,
  2427. .parent = &per_l4_ick,
  2428. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2429. .enable_bit = OMAP3430_EN_UART3_SHIFT,
  2430. .clkdm_name = "per_clkdm",
  2431. .recalc = &followparent_recalc,
  2432. };
  2433. static struct clk uart4_ick = {
  2434. .name = "uart4_ick",
  2435. .ops = &clkops_omap2_iclk_dflt_wait,
  2436. .parent = &per_l4_ick,
  2437. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2438. .enable_bit = OMAP3630_EN_UART4_SHIFT,
  2439. .clkdm_name = "per_clkdm",
  2440. .recalc = &followparent_recalc,
  2441. };
  2442. static struct clk gpt9_ick = {
  2443. .name = "gpt9_ick",
  2444. .ops = &clkops_omap2_iclk_dflt_wait,
  2445. .parent = &per_l4_ick,
  2446. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2447. .enable_bit = OMAP3430_EN_GPT9_SHIFT,
  2448. .clkdm_name = "per_clkdm",
  2449. .recalc = &followparent_recalc,
  2450. };
  2451. static struct clk gpt8_ick = {
  2452. .name = "gpt8_ick",
  2453. .ops = &clkops_omap2_iclk_dflt_wait,
  2454. .parent = &per_l4_ick,
  2455. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2456. .enable_bit = OMAP3430_EN_GPT8_SHIFT,
  2457. .clkdm_name = "per_clkdm",
  2458. .recalc = &followparent_recalc,
  2459. };
  2460. static struct clk gpt7_ick = {
  2461. .name = "gpt7_ick",
  2462. .ops = &clkops_omap2_iclk_dflt_wait,
  2463. .parent = &per_l4_ick,
  2464. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2465. .enable_bit = OMAP3430_EN_GPT7_SHIFT,
  2466. .clkdm_name = "per_clkdm",
  2467. .recalc = &followparent_recalc,
  2468. };
  2469. static struct clk gpt6_ick = {
  2470. .name = "gpt6_ick",
  2471. .ops = &clkops_omap2_iclk_dflt_wait,
  2472. .parent = &per_l4_ick,
  2473. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2474. .enable_bit = OMAP3430_EN_GPT6_SHIFT,
  2475. .clkdm_name = "per_clkdm",
  2476. .recalc = &followparent_recalc,
  2477. };
  2478. static struct clk gpt5_ick = {
  2479. .name = "gpt5_ick",
  2480. .ops = &clkops_omap2_iclk_dflt_wait,
  2481. .parent = &per_l4_ick,
  2482. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2483. .enable_bit = OMAP3430_EN_GPT5_SHIFT,
  2484. .clkdm_name = "per_clkdm",
  2485. .recalc = &followparent_recalc,
  2486. };
  2487. static struct clk gpt4_ick = {
  2488. .name = "gpt4_ick",
  2489. .ops = &clkops_omap2_iclk_dflt_wait,
  2490. .parent = &per_l4_ick,
  2491. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2492. .enable_bit = OMAP3430_EN_GPT4_SHIFT,
  2493. .clkdm_name = "per_clkdm",
  2494. .recalc = &followparent_recalc,
  2495. };
  2496. static struct clk gpt3_ick = {
  2497. .name = "gpt3_ick",
  2498. .ops = &clkops_omap2_iclk_dflt_wait,
  2499. .parent = &per_l4_ick,
  2500. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2501. .enable_bit = OMAP3430_EN_GPT3_SHIFT,
  2502. .clkdm_name = "per_clkdm",
  2503. .recalc = &followparent_recalc,
  2504. };
  2505. static struct clk gpt2_ick = {
  2506. .name = "gpt2_ick",
  2507. .ops = &clkops_omap2_iclk_dflt_wait,
  2508. .parent = &per_l4_ick,
  2509. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2510. .enable_bit = OMAP3430_EN_GPT2_SHIFT,
  2511. .clkdm_name = "per_clkdm",
  2512. .recalc = &followparent_recalc,
  2513. };
  2514. static struct clk mcbsp2_ick = {
  2515. .name = "mcbsp2_ick",
  2516. .ops = &clkops_omap2_iclk_dflt_wait,
  2517. .parent = &per_l4_ick,
  2518. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2519. .enable_bit = OMAP3430_EN_MCBSP2_SHIFT,
  2520. .clkdm_name = "per_clkdm",
  2521. .recalc = &followparent_recalc,
  2522. };
  2523. static struct clk mcbsp3_ick = {
  2524. .name = "mcbsp3_ick",
  2525. .ops = &clkops_omap2_iclk_dflt_wait,
  2526. .parent = &per_l4_ick,
  2527. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2528. .enable_bit = OMAP3430_EN_MCBSP3_SHIFT,
  2529. .clkdm_name = "per_clkdm",
  2530. .recalc = &followparent_recalc,
  2531. };
  2532. static struct clk mcbsp4_ick = {
  2533. .name = "mcbsp4_ick",
  2534. .ops = &clkops_omap2_iclk_dflt_wait,
  2535. .parent = &per_l4_ick,
  2536. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2537. .enable_bit = OMAP3430_EN_MCBSP4_SHIFT,
  2538. .clkdm_name = "per_clkdm",
  2539. .recalc = &followparent_recalc,
  2540. };
  2541. static const struct clksel mcbsp_234_clksel[] = {
  2542. { .parent = &per_96m_fck, .rates = common_mcbsp_96m_rates },
  2543. { .parent = &mcbsp_clks, .rates = common_mcbsp_mcbsp_rates },
  2544. { .parent = NULL }
  2545. };
  2546. static struct clk mcbsp2_fck = {
  2547. .name = "mcbsp2_fck",
  2548. .ops = &clkops_omap2_dflt_wait,
  2549. .init = &omap2_init_clksel_parent,
  2550. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2551. .enable_bit = OMAP3430_EN_MCBSP2_SHIFT,
  2552. .clksel_reg = OMAP343X_CTRL_REGADDR(OMAP2_CONTROL_DEVCONF0),
  2553. .clksel_mask = OMAP2_MCBSP2_CLKS_MASK,
  2554. .clksel = mcbsp_234_clksel,
  2555. .clkdm_name = "per_clkdm",
  2556. .recalc = &omap2_clksel_recalc,
  2557. };
  2558. static struct clk mcbsp3_fck = {
  2559. .name = "mcbsp3_fck",
  2560. .ops = &clkops_omap2_dflt_wait,
  2561. .init = &omap2_init_clksel_parent,
  2562. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2563. .enable_bit = OMAP3430_EN_MCBSP3_SHIFT,
  2564. .clksel_reg = OMAP343X_CTRL_REGADDR(OMAP343X_CONTROL_DEVCONF1),
  2565. .clksel_mask = OMAP2_MCBSP3_CLKS_MASK,
  2566. .clksel = mcbsp_234_clksel,
  2567. .clkdm_name = "per_clkdm",
  2568. .recalc = &omap2_clksel_recalc,
  2569. };
  2570. static struct clk mcbsp4_fck = {
  2571. .name = "mcbsp4_fck",
  2572. .ops = &clkops_omap2_dflt_wait,
  2573. .init = &omap2_init_clksel_parent,
  2574. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2575. .enable_bit = OMAP3430_EN_MCBSP4_SHIFT,
  2576. .clksel_reg = OMAP343X_CTRL_REGADDR(OMAP343X_CONTROL_DEVCONF1),
  2577. .clksel_mask = OMAP2_MCBSP4_CLKS_MASK,
  2578. .clksel = mcbsp_234_clksel,
  2579. .clkdm_name = "per_clkdm",
  2580. .recalc = &omap2_clksel_recalc,
  2581. };
  2582. /* EMU clocks */
  2583. /* More information: ARM Cortex-A8 Technical Reference Manual, sect 10.1 */
  2584. static const struct clksel_rate emu_src_sys_rates[] = {
  2585. { .div = 1, .val = 0, .flags = RATE_IN_3XXX },
  2586. { .div = 0 },
  2587. };
  2588. static const struct clksel_rate emu_src_core_rates[] = {
  2589. { .div = 1, .val = 1, .flags = RATE_IN_3XXX },
  2590. { .div = 0 },
  2591. };
  2592. static const struct clksel_rate emu_src_per_rates[] = {
  2593. { .div = 1, .val = 2, .flags = RATE_IN_3XXX },
  2594. { .div = 0 },
  2595. };
  2596. static const struct clksel_rate emu_src_mpu_rates[] = {
  2597. { .div = 1, .val = 3, .flags = RATE_IN_3XXX },
  2598. { .div = 0 },
  2599. };
  2600. static const struct clksel emu_src_clksel[] = {
  2601. { .parent = &sys_ck, .rates = emu_src_sys_rates },
  2602. { .parent = &emu_core_alwon_ck, .rates = emu_src_core_rates },
  2603. { .parent = &emu_per_alwon_ck, .rates = emu_src_per_rates },
  2604. { .parent = &emu_mpu_alwon_ck, .rates = emu_src_mpu_rates },
  2605. { .parent = NULL },
  2606. };
  2607. /*
  2608. * Like the clkout_src clocks, emu_src_clk is a virtual clock, existing only
  2609. * to switch the source of some of the EMU clocks.
  2610. * XXX Are there CLKEN bits for these EMU clks?
  2611. */
  2612. static struct clk emu_src_ck = {
  2613. .name = "emu_src_ck",
  2614. .ops = &clkops_null,
  2615. .init = &omap2_init_clksel_parent,
  2616. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  2617. .clksel_mask = OMAP3430_MUX_CTRL_MASK,
  2618. .clksel = emu_src_clksel,
  2619. .clkdm_name = "emu_clkdm",
  2620. .recalc = &omap2_clksel_recalc,
  2621. };
  2622. static const struct clksel_rate pclk_emu_rates[] = {
  2623. { .div = 2, .val = 2, .flags = RATE_IN_3XXX },
  2624. { .div = 3, .val = 3, .flags = RATE_IN_3XXX },
  2625. { .div = 4, .val = 4, .flags = RATE_IN_3XXX },
  2626. { .div = 6, .val = 6, .flags = RATE_IN_3XXX },
  2627. { .div = 0 },
  2628. };
  2629. static const struct clksel pclk_emu_clksel[] = {
  2630. { .parent = &emu_src_ck, .rates = pclk_emu_rates },
  2631. { .parent = NULL },
  2632. };
  2633. static struct clk pclk_fck = {
  2634. .name = "pclk_fck",
  2635. .ops = &clkops_null,
  2636. .init = &omap2_init_clksel_parent,
  2637. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  2638. .clksel_mask = OMAP3430_CLKSEL_PCLK_MASK,
  2639. .clksel = pclk_emu_clksel,
  2640. .clkdm_name = "emu_clkdm",
  2641. .recalc = &omap2_clksel_recalc,
  2642. };
  2643. static const struct clksel_rate pclkx2_emu_rates[] = {
  2644. { .div = 1, .val = 1, .flags = RATE_IN_3XXX },
  2645. { .div = 2, .val = 2, .flags = RATE_IN_3XXX },
  2646. { .div = 3, .val = 3, .flags = RATE_IN_3XXX },
  2647. { .div = 0 },
  2648. };
  2649. static const struct clksel pclkx2_emu_clksel[] = {
  2650. { .parent = &emu_src_ck, .rates = pclkx2_emu_rates },
  2651. { .parent = NULL },
  2652. };
  2653. static struct clk pclkx2_fck = {
  2654. .name = "pclkx2_fck",
  2655. .ops = &clkops_null,
  2656. .init = &omap2_init_clksel_parent,
  2657. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  2658. .clksel_mask = OMAP3430_CLKSEL_PCLKX2_MASK,
  2659. .clksel = pclkx2_emu_clksel,
  2660. .clkdm_name = "emu_clkdm",
  2661. .recalc = &omap2_clksel_recalc,
  2662. };
  2663. static const struct clksel atclk_emu_clksel[] = {
  2664. { .parent = &emu_src_ck, .rates = div2_rates },
  2665. { .parent = NULL },
  2666. };
  2667. static struct clk atclk_fck = {
  2668. .name = "atclk_fck",
  2669. .ops = &clkops_null,
  2670. .init = &omap2_init_clksel_parent,
  2671. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  2672. .clksel_mask = OMAP3430_CLKSEL_ATCLK_MASK,
  2673. .clksel = atclk_emu_clksel,
  2674. .clkdm_name = "emu_clkdm",
  2675. .recalc = &omap2_clksel_recalc,
  2676. };
  2677. static struct clk traceclk_src_fck = {
  2678. .name = "traceclk_src_fck",
  2679. .ops = &clkops_null,
  2680. .init = &omap2_init_clksel_parent,
  2681. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  2682. .clksel_mask = OMAP3430_TRACE_MUX_CTRL_MASK,
  2683. .clksel = emu_src_clksel,
  2684. .clkdm_name = "emu_clkdm",
  2685. .recalc = &omap2_clksel_recalc,
  2686. };
  2687. static const struct clksel_rate traceclk_rates[] = {
  2688. { .div = 1, .val = 1, .flags = RATE_IN_3XXX },
  2689. { .div = 2, .val = 2, .flags = RATE_IN_3XXX },
  2690. { .div = 4, .val = 4, .flags = RATE_IN_3XXX },
  2691. { .div = 0 },
  2692. };
  2693. static const struct clksel traceclk_clksel[] = {
  2694. { .parent = &traceclk_src_fck, .rates = traceclk_rates },
  2695. { .parent = NULL },
  2696. };
  2697. static struct clk traceclk_fck = {
  2698. .name = "traceclk_fck",
  2699. .ops = &clkops_null,
  2700. .init = &omap2_init_clksel_parent,
  2701. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  2702. .clksel_mask = OMAP3430_CLKSEL_TRACECLK_MASK,
  2703. .clksel = traceclk_clksel,
  2704. .clkdm_name = "emu_clkdm",
  2705. .recalc = &omap2_clksel_recalc,
  2706. };
  2707. /* SR clocks */
  2708. /* SmartReflex fclk (VDD1) */
  2709. static struct clk sr1_fck = {
  2710. .name = "sr1_fck",
  2711. .ops = &clkops_omap2_dflt_wait,
  2712. .parent = &sys_ck,
  2713. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  2714. .enable_bit = OMAP3430_EN_SR1_SHIFT,
  2715. .clkdm_name = "wkup_clkdm",
  2716. .recalc = &followparent_recalc,
  2717. };
  2718. /* SmartReflex fclk (VDD2) */
  2719. static struct clk sr2_fck = {
  2720. .name = "sr2_fck",
  2721. .ops = &clkops_omap2_dflt_wait,
  2722. .parent = &sys_ck,
  2723. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  2724. .enable_bit = OMAP3430_EN_SR2_SHIFT,
  2725. .clkdm_name = "wkup_clkdm",
  2726. .recalc = &followparent_recalc,
  2727. };
  2728. static struct clk sr_l4_ick = {
  2729. .name = "sr_l4_ick",
  2730. .ops = &clkops_null, /* RMK: missing? */
  2731. .parent = &l4_ick,
  2732. .clkdm_name = "core_l4_clkdm",
  2733. .recalc = &followparent_recalc,
  2734. };
  2735. /* SECURE_32K_FCK clocks */
  2736. static struct clk gpt12_fck = {
  2737. .name = "gpt12_fck",
  2738. .ops = &clkops_null,
  2739. .parent = &secure_32k_fck,
  2740. .clkdm_name = "wkup_clkdm",
  2741. .recalc = &followparent_recalc,
  2742. };
  2743. static struct clk wdt1_fck = {
  2744. .name = "wdt1_fck",
  2745. .ops = &clkops_null,
  2746. .parent = &secure_32k_fck,
  2747. .clkdm_name = "wkup_clkdm",
  2748. .recalc = &followparent_recalc,
  2749. };
  2750. /* Clocks for AM35XX */
  2751. static struct clk ipss_ick = {
  2752. .name = "ipss_ick",
  2753. .ops = &clkops_am35xx_ipss_wait,
  2754. .parent = &core_l3_ick,
  2755. .clkdm_name = "core_l3_clkdm",
  2756. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  2757. .enable_bit = AM35XX_EN_IPSS_SHIFT,
  2758. .recalc = &followparent_recalc,
  2759. };
  2760. static struct clk emac_ick = {
  2761. .name = "emac_ick",
  2762. .ops = &clkops_am35xx_ipss_module_wait,
  2763. .parent = &ipss_ick,
  2764. .clkdm_name = "core_l3_clkdm",
  2765. .enable_reg = OMAP343X_CTRL_REGADDR(AM35XX_CONTROL_IPSS_CLK_CTRL),
  2766. .enable_bit = AM35XX_CPGMAC_VBUSP_CLK_SHIFT,
  2767. .recalc = &followparent_recalc,
  2768. };
  2769. static struct clk rmii_ck = {
  2770. .name = "rmii_ck",
  2771. .ops = &clkops_null,
  2772. .rate = 50000000,
  2773. };
  2774. static struct clk emac_fck = {
  2775. .name = "emac_fck",
  2776. .ops = &clkops_omap2_dflt,
  2777. .parent = &rmii_ck,
  2778. .enable_reg = OMAP343X_CTRL_REGADDR(AM35XX_CONTROL_IPSS_CLK_CTRL),
  2779. .enable_bit = AM35XX_CPGMAC_FCLK_SHIFT,
  2780. .recalc = &followparent_recalc,
  2781. };
  2782. static struct clk hsotgusb_ick_am35xx = {
  2783. .name = "hsotgusb_ick",
  2784. .ops = &clkops_am35xx_ipss_module_wait,
  2785. .parent = &ipss_ick,
  2786. .clkdm_name = "core_l3_clkdm",
  2787. .enable_reg = OMAP343X_CTRL_REGADDR(AM35XX_CONTROL_IPSS_CLK_CTRL),
  2788. .enable_bit = AM35XX_USBOTG_VBUSP_CLK_SHIFT,
  2789. .recalc = &followparent_recalc,
  2790. };
  2791. static struct clk hsotgusb_fck_am35xx = {
  2792. .name = "hsotgusb_fck",
  2793. .ops = &clkops_omap2_dflt,
  2794. .parent = &sys_ck,
  2795. .clkdm_name = "core_l3_clkdm",
  2796. .enable_reg = OMAP343X_CTRL_REGADDR(AM35XX_CONTROL_IPSS_CLK_CTRL),
  2797. .enable_bit = AM35XX_USBOTG_FCLK_SHIFT,
  2798. .recalc = &followparent_recalc,
  2799. };
  2800. static struct clk hecc_ck = {
  2801. .name = "hecc_ck",
  2802. .ops = &clkops_am35xx_ipss_module_wait,
  2803. .parent = &sys_ck,
  2804. .clkdm_name = "core_l3_clkdm",
  2805. .enable_reg = OMAP343X_CTRL_REGADDR(AM35XX_CONTROL_IPSS_CLK_CTRL),
  2806. .enable_bit = AM35XX_HECC_VBUSP_CLK_SHIFT,
  2807. .recalc = &followparent_recalc,
  2808. };
  2809. static struct clk vpfe_ick = {
  2810. .name = "vpfe_ick",
  2811. .ops = &clkops_am35xx_ipss_module_wait,
  2812. .parent = &ipss_ick,
  2813. .clkdm_name = "core_l3_clkdm",
  2814. .enable_reg = OMAP343X_CTRL_REGADDR(AM35XX_CONTROL_IPSS_CLK_CTRL),
  2815. .enable_bit = AM35XX_VPFE_VBUSP_CLK_SHIFT,
  2816. .recalc = &followparent_recalc,
  2817. };
  2818. static struct clk pclk_ck = {
  2819. .name = "pclk_ck",
  2820. .ops = &clkops_null,
  2821. .rate = 27000000,
  2822. };
  2823. static struct clk vpfe_fck = {
  2824. .name = "vpfe_fck",
  2825. .ops = &clkops_omap2_dflt,
  2826. .parent = &pclk_ck,
  2827. .enable_reg = OMAP343X_CTRL_REGADDR(AM35XX_CONTROL_IPSS_CLK_CTRL),
  2828. .enable_bit = AM35XX_VPFE_FCLK_SHIFT,
  2829. .recalc = &followparent_recalc,
  2830. };
  2831. /*
  2832. * The UART1/2 functional clock acts as the functional clock for
  2833. * UART4. No separate fclk control available. XXX Well now we have a
  2834. * uart4_fck that is apparently used as the UART4 functional clock,
  2835. * but it also seems that uart1_fck or uart2_fck are still needed, at
  2836. * least for UART4 softresets to complete. This really needs
  2837. * clarification.
  2838. */
  2839. static struct clk uart4_ick_am35xx = {
  2840. .name = "uart4_ick",
  2841. .ops = &clkops_omap2_iclk_dflt_wait,
  2842. .parent = &core_l4_ick,
  2843. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  2844. .enable_bit = AM35XX_EN_UART4_SHIFT,
  2845. .clkdm_name = "core_l4_clkdm",
  2846. .recalc = &followparent_recalc,
  2847. };
  2848. static struct clk dummy_apb_pclk = {
  2849. .name = "apb_pclk",
  2850. .ops = &clkops_null,
  2851. };
  2852. /*
  2853. * clkdev
  2854. */
  2855. static struct omap_clk omap3xxx_clks[] = {
  2856. CLK(NULL, "apb_pclk", &dummy_apb_pclk, CK_3XXX),
  2857. CLK(NULL, "omap_32k_fck", &omap_32k_fck, CK_3XXX),
  2858. CLK(NULL, "virt_12m_ck", &virt_12m_ck, CK_3XXX),
  2859. CLK(NULL, "virt_13m_ck", &virt_13m_ck, CK_3XXX),
  2860. CLK(NULL, "virt_16_8m_ck", &virt_16_8m_ck, CK_3430ES2PLUS | CK_AM35XX | CK_36XX),
  2861. CLK(NULL, "virt_19200000_ck", &virt_19200000_ck, CK_3XXX),
  2862. CLK(NULL, "virt_26000000_ck", &virt_26000000_ck, CK_3XXX),
  2863. CLK(NULL, "virt_38_4m_ck", &virt_38_4m_ck, CK_3XXX),
  2864. CLK(NULL, "osc_sys_ck", &osc_sys_ck, CK_3XXX),
  2865. CLK("twl", "fck", &osc_sys_ck, CK_3XXX),
  2866. CLK(NULL, "sys_ck", &sys_ck, CK_3XXX),
  2867. CLK(NULL, "sys_altclk", &sys_altclk, CK_3XXX),
  2868. CLK(NULL, "mcbsp_clks", &mcbsp_clks, CK_3XXX),
  2869. CLK(NULL, "sys_clkout1", &sys_clkout1, CK_3XXX),
  2870. CLK(NULL, "dpll1_ck", &dpll1_ck, CK_3XXX),
  2871. CLK(NULL, "dpll1_x2_ck", &dpll1_x2_ck, CK_3XXX),
  2872. CLK(NULL, "dpll1_x2m2_ck", &dpll1_x2m2_ck, CK_3XXX),
  2873. CLK(NULL, "dpll2_ck", &dpll2_ck, CK_34XX | CK_36XX),
  2874. CLK(NULL, "dpll2_m2_ck", &dpll2_m2_ck, CK_34XX | CK_36XX),
  2875. CLK(NULL, "dpll3_ck", &dpll3_ck, CK_3XXX),
  2876. CLK(NULL, "core_ck", &core_ck, CK_3XXX),
  2877. CLK(NULL, "dpll3_x2_ck", &dpll3_x2_ck, CK_3XXX),
  2878. CLK(NULL, "dpll3_m2_ck", &dpll3_m2_ck, CK_3XXX),
  2879. CLK(NULL, "dpll3_m2x2_ck", &dpll3_m2x2_ck, CK_3XXX),
  2880. CLK(NULL, "dpll3_m3_ck", &dpll3_m3_ck, CK_3XXX),
  2881. CLK(NULL, "dpll3_m3x2_ck", &dpll3_m3x2_ck, CK_3XXX),
  2882. CLK(NULL, "emu_core_alwon_ck", &emu_core_alwon_ck, CK_3XXX),
  2883. CLK("etb", "emu_core_alwon_ck", &emu_core_alwon_ck, CK_3XXX),
  2884. CLK(NULL, "dpll4_ck", &dpll4_ck, CK_3XXX),
  2885. CLK(NULL, "dpll4_x2_ck", &dpll4_x2_ck, CK_3XXX),
  2886. CLK(NULL, "omap_192m_alwon_fck", &omap_192m_alwon_fck, CK_36XX),
  2887. CLK(NULL, "omap_96m_alwon_fck", &omap_96m_alwon_fck, CK_3XXX),
  2888. CLK(NULL, "omap_96m_alwon_fck_3630", &omap_96m_alwon_fck_3630, CK_36XX),
  2889. CLK(NULL, "omap_96m_fck", &omap_96m_fck, CK_3XXX),
  2890. CLK(NULL, "cm_96m_fck", &cm_96m_fck, CK_3XXX),
  2891. CLK(NULL, "omap_54m_fck", &omap_54m_fck, CK_3XXX),
  2892. CLK(NULL, "omap_48m_fck", &omap_48m_fck, CK_3XXX),
  2893. CLK(NULL, "omap_12m_fck", &omap_12m_fck, CK_3XXX),
  2894. CLK(NULL, "dpll4_m2_ck", &dpll4_m2_ck, CK_3XXX),
  2895. CLK(NULL, "dpll4_m2x2_ck", &dpll4_m2x2_ck, CK_3XXX),
  2896. CLK(NULL, "dpll4_m3_ck", &dpll4_m3_ck, CK_3XXX),
  2897. CLK(NULL, "dpll4_m3x2_ck", &dpll4_m3x2_ck, CK_3XXX),
  2898. CLK(NULL, "dpll4_m4_ck", &dpll4_m4_ck, CK_3XXX),
  2899. CLK(NULL, "dpll4_m4x2_ck", &dpll4_m4x2_ck, CK_3XXX),
  2900. CLK(NULL, "dpll4_m5_ck", &dpll4_m5_ck, CK_3XXX),
  2901. CLK(NULL, "dpll4_m5x2_ck", &dpll4_m5x2_ck, CK_3XXX),
  2902. CLK(NULL, "dpll4_m6_ck", &dpll4_m6_ck, CK_3XXX),
  2903. CLK(NULL, "dpll4_m6x2_ck", &dpll4_m6x2_ck, CK_3XXX),
  2904. CLK(NULL, "emu_per_alwon_ck", &emu_per_alwon_ck, CK_3XXX),
  2905. CLK("etb", "emu_per_alwon_ck", &emu_per_alwon_ck, CK_3XXX),
  2906. CLK(NULL, "dpll5_ck", &dpll5_ck, CK_3430ES2PLUS | CK_AM35XX | CK_36XX),
  2907. CLK(NULL, "dpll5_m2_ck", &dpll5_m2_ck, CK_3430ES2PLUS | CK_AM35XX | CK_36XX),
  2908. CLK(NULL, "clkout2_src_ck", &clkout2_src_ck, CK_3XXX),
  2909. CLK(NULL, "sys_clkout2", &sys_clkout2, CK_3XXX),
  2910. CLK(NULL, "corex2_fck", &corex2_fck, CK_3XXX),
  2911. CLK(NULL, "dpll1_fck", &dpll1_fck, CK_3XXX),
  2912. CLK(NULL, "mpu_ck", &mpu_ck, CK_3XXX),
  2913. CLK(NULL, "arm_fck", &arm_fck, CK_3XXX),
  2914. CLK(NULL, "emu_mpu_alwon_ck", &emu_mpu_alwon_ck, CK_3XXX),
  2915. CLK("etb", "emu_mpu_alwon_ck", &emu_mpu_alwon_ck, CK_3XXX),
  2916. CLK(NULL, "dpll2_fck", &dpll2_fck, CK_34XX | CK_36XX),
  2917. CLK(NULL, "iva2_ck", &iva2_ck, CK_34XX | CK_36XX),
  2918. CLK(NULL, "l3_ick", &l3_ick, CK_3XXX),
  2919. CLK(NULL, "l4_ick", &l4_ick, CK_3XXX),
  2920. CLK(NULL, "rm_ick", &rm_ick, CK_3XXX),
  2921. CLK(NULL, "gfx_l3_ck", &gfx_l3_ck, CK_3430ES1),
  2922. CLK(NULL, "gfx_l3_fck", &gfx_l3_fck, CK_3430ES1),
  2923. CLK(NULL, "gfx_l3_ick", &gfx_l3_ick, CK_3430ES1),
  2924. CLK(NULL, "gfx_cg1_ck", &gfx_cg1_ck, CK_3430ES1),
  2925. CLK(NULL, "gfx_cg2_ck", &gfx_cg2_ck, CK_3430ES1),
  2926. CLK(NULL, "sgx_fck", &sgx_fck, CK_3430ES2PLUS | CK_AM35XX | CK_36XX),
  2927. CLK(NULL, "sgx_ick", &sgx_ick, CK_3430ES2PLUS | CK_AM35XX | CK_36XX),
  2928. CLK(NULL, "d2d_26m_fck", &d2d_26m_fck, CK_3430ES1),
  2929. CLK(NULL, "modem_fck", &modem_fck, CK_34XX | CK_36XX),
  2930. CLK(NULL, "sad2d_ick", &sad2d_ick, CK_34XX | CK_36XX),
  2931. CLK(NULL, "mad2d_ick", &mad2d_ick, CK_34XX | CK_36XX),
  2932. CLK(NULL, "gpt10_fck", &gpt10_fck, CK_3XXX),
  2933. CLK(NULL, "gpt11_fck", &gpt11_fck, CK_3XXX),
  2934. CLK(NULL, "cpefuse_fck", &cpefuse_fck, CK_3430ES2PLUS | CK_AM35XX | CK_36XX),
  2935. CLK(NULL, "ts_fck", &ts_fck, CK_3430ES2PLUS | CK_AM35XX | CK_36XX),
  2936. CLK(NULL, "usbtll_fck", &usbtll_fck, CK_3430ES2PLUS | CK_AM35XX | CK_36XX),
  2937. CLK("usbhs_omap", "usbtll_fck", &usbtll_fck, CK_3430ES2PLUS | CK_AM35XX | CK_36XX),
  2938. CLK("usbhs_tll", "usbtll_fck", &usbtll_fck, CK_3430ES2PLUS | CK_AM35XX | CK_36XX),
  2939. CLK(NULL, "core_96m_fck", &core_96m_fck, CK_3XXX),
  2940. CLK(NULL, "mmchs3_fck", &mmchs3_fck, CK_3430ES2PLUS | CK_AM35XX | CK_36XX),
  2941. CLK(NULL, "mmchs2_fck", &mmchs2_fck, CK_3XXX),
  2942. CLK(NULL, "mspro_fck", &mspro_fck, CK_34XX | CK_36XX),
  2943. CLK(NULL, "mmchs1_fck", &mmchs1_fck, CK_3XXX),
  2944. CLK(NULL, "i2c3_fck", &i2c3_fck, CK_3XXX),
  2945. CLK(NULL, "i2c2_fck", &i2c2_fck, CK_3XXX),
  2946. CLK(NULL, "i2c1_fck", &i2c1_fck, CK_3XXX),
  2947. CLK(NULL, "mcbsp5_fck", &mcbsp5_fck, CK_3XXX),
  2948. CLK(NULL, "mcbsp1_fck", &mcbsp1_fck, CK_3XXX),
  2949. CLK(NULL, "core_48m_fck", &core_48m_fck, CK_3XXX),
  2950. CLK(NULL, "mcspi4_fck", &mcspi4_fck, CK_3XXX),
  2951. CLK(NULL, "mcspi3_fck", &mcspi3_fck, CK_3XXX),
  2952. CLK(NULL, "mcspi2_fck", &mcspi2_fck, CK_3XXX),
  2953. CLK(NULL, "mcspi1_fck", &mcspi1_fck, CK_3XXX),
  2954. CLK(NULL, "uart2_fck", &uart2_fck, CK_3XXX),
  2955. CLK(NULL, "uart1_fck", &uart1_fck, CK_3XXX),
  2956. CLK(NULL, "fshostusb_fck", &fshostusb_fck, CK_3430ES1),
  2957. CLK(NULL, "core_12m_fck", &core_12m_fck, CK_3XXX),
  2958. CLK("omap_hdq.0", "fck", &hdq_fck, CK_3XXX),
  2959. CLK(NULL, "hdq_fck", &hdq_fck, CK_3XXX),
  2960. CLK(NULL, "ssi_ssr_fck", &ssi_ssr_fck_3430es1, CK_3430ES1),
  2961. CLK(NULL, "ssi_ssr_fck", &ssi_ssr_fck_3430es2, CK_3430ES2PLUS | CK_36XX),
  2962. CLK(NULL, "ssi_sst_fck", &ssi_sst_fck_3430es1, CK_3430ES1),
  2963. CLK(NULL, "ssi_sst_fck", &ssi_sst_fck_3430es2, CK_3430ES2PLUS | CK_36XX),
  2964. CLK(NULL, "core_l3_ick", &core_l3_ick, CK_3XXX),
  2965. CLK("musb-omap2430", "ick", &hsotgusb_ick_3430es1, CK_3430ES1),
  2966. CLK("musb-omap2430", "ick", &hsotgusb_ick_3430es2, CK_3430ES2PLUS | CK_36XX),
  2967. CLK(NULL, "hsotgusb_ick", &hsotgusb_ick_3430es1, CK_3430ES1),
  2968. CLK(NULL, "hsotgusb_ick", &hsotgusb_ick_3430es2, CK_3430ES2PLUS | CK_36XX),
  2969. CLK(NULL, "sdrc_ick", &sdrc_ick, CK_3XXX),
  2970. CLK(NULL, "gpmc_fck", &gpmc_fck, CK_3XXX),
  2971. CLK(NULL, "security_l3_ick", &security_l3_ick, CK_34XX | CK_36XX),
  2972. CLK(NULL, "pka_ick", &pka_ick, CK_34XX | CK_36XX),
  2973. CLK(NULL, "core_l4_ick", &core_l4_ick, CK_3XXX),
  2974. CLK(NULL, "usbtll_ick", &usbtll_ick, CK_3430ES2PLUS | CK_AM35XX | CK_36XX),
  2975. CLK("usbhs_omap", "usbtll_ick", &usbtll_ick, CK_3430ES2PLUS | CK_AM35XX | CK_36XX),
  2976. CLK("usbhs_tll", "usbtll_ick", &usbtll_ick, CK_3430ES2PLUS | CK_AM35XX | CK_36XX),
  2977. CLK("omap_hsmmc.2", "ick", &mmchs3_ick, CK_3430ES2PLUS | CK_AM35XX | CK_36XX),
  2978. CLK(NULL, "mmchs3_ick", &mmchs3_ick, CK_3430ES2PLUS | CK_AM35XX | CK_36XX),
  2979. CLK(NULL, "icr_ick", &icr_ick, CK_34XX | CK_36XX),
  2980. CLK("omap-aes", "ick", &aes2_ick, CK_34XX | CK_36XX),
  2981. CLK("omap-sham", "ick", &sha12_ick, CK_34XX | CK_36XX),
  2982. CLK(NULL, "des2_ick", &des2_ick, CK_34XX | CK_36XX),
  2983. CLK("omap_hsmmc.1", "ick", &mmchs2_ick, CK_3XXX),
  2984. CLK("omap_hsmmc.0", "ick", &mmchs1_ick, CK_3XXX),
  2985. CLK(NULL, "mmchs2_ick", &mmchs2_ick, CK_3XXX),
  2986. CLK(NULL, "mmchs1_ick", &mmchs1_ick, CK_3XXX),
  2987. CLK(NULL, "mspro_ick", &mspro_ick, CK_34XX | CK_36XX),
  2988. CLK("omap_hdq.0", "ick", &hdq_ick, CK_3XXX),
  2989. CLK(NULL, "hdq_ick", &hdq_ick, CK_3XXX),
  2990. CLK("omap2_mcspi.4", "ick", &mcspi4_ick, CK_3XXX),
  2991. CLK("omap2_mcspi.3", "ick", &mcspi3_ick, CK_3XXX),
  2992. CLK("omap2_mcspi.2", "ick", &mcspi2_ick, CK_3XXX),
  2993. CLK("omap2_mcspi.1", "ick", &mcspi1_ick, CK_3XXX),
  2994. CLK(NULL, "mcspi4_ick", &mcspi4_ick, CK_3XXX),
  2995. CLK(NULL, "mcspi3_ick", &mcspi3_ick, CK_3XXX),
  2996. CLK(NULL, "mcspi2_ick", &mcspi2_ick, CK_3XXX),
  2997. CLK(NULL, "mcspi1_ick", &mcspi1_ick, CK_3XXX),
  2998. CLK("omap_i2c.3", "ick", &i2c3_ick, CK_3XXX),
  2999. CLK("omap_i2c.2", "ick", &i2c2_ick, CK_3XXX),
  3000. CLK("omap_i2c.1", "ick", &i2c1_ick, CK_3XXX),
  3001. CLK(NULL, "i2c3_ick", &i2c3_ick, CK_3XXX),
  3002. CLK(NULL, "i2c2_ick", &i2c2_ick, CK_3XXX),
  3003. CLK(NULL, "i2c1_ick", &i2c1_ick, CK_3XXX),
  3004. CLK(NULL, "uart2_ick", &uart2_ick, CK_3XXX),
  3005. CLK(NULL, "uart1_ick", &uart1_ick, CK_3XXX),
  3006. CLK(NULL, "gpt11_ick", &gpt11_ick, CK_3XXX),
  3007. CLK(NULL, "gpt10_ick", &gpt10_ick, CK_3XXX),
  3008. CLK("omap-mcbsp.5", "ick", &mcbsp5_ick, CK_3XXX),
  3009. CLK("omap-mcbsp.1", "ick", &mcbsp1_ick, CK_3XXX),
  3010. CLK(NULL, "mcbsp5_ick", &mcbsp5_ick, CK_3XXX),
  3011. CLK(NULL, "mcbsp1_ick", &mcbsp1_ick, CK_3XXX),
  3012. CLK(NULL, "fac_ick", &fac_ick, CK_3430ES1),
  3013. CLK(NULL, "mailboxes_ick", &mailboxes_ick, CK_34XX | CK_36XX),
  3014. CLK(NULL, "omapctrl_ick", &omapctrl_ick, CK_3XXX),
  3015. CLK(NULL, "ssi_l4_ick", &ssi_l4_ick, CK_34XX | CK_36XX),
  3016. CLK(NULL, "ssi_ick", &ssi_ick_3430es1, CK_3430ES1),
  3017. CLK(NULL, "ssi_ick", &ssi_ick_3430es2, CK_3430ES2PLUS | CK_36XX),
  3018. CLK(NULL, "usb_l4_ick", &usb_l4_ick, CK_3430ES1),
  3019. CLK(NULL, "security_l4_ick2", &security_l4_ick2, CK_34XX | CK_36XX),
  3020. CLK(NULL, "aes1_ick", &aes1_ick, CK_34XX | CK_36XX),
  3021. CLK("omap_rng", "ick", &rng_ick, CK_34XX | CK_36XX),
  3022. CLK(NULL, "sha11_ick", &sha11_ick, CK_34XX | CK_36XX),
  3023. CLK(NULL, "des1_ick", &des1_ick, CK_34XX | CK_36XX),
  3024. CLK(NULL, "dss1_alwon_fck", &dss1_alwon_fck_3430es1, CK_3430ES1),
  3025. CLK(NULL, "dss1_alwon_fck", &dss1_alwon_fck_3430es2, CK_3430ES2PLUS | CK_AM35XX | CK_36XX),
  3026. CLK(NULL, "dss_tv_fck", &dss_tv_fck, CK_3XXX),
  3027. CLK(NULL, "dss_96m_fck", &dss_96m_fck, CK_3XXX),
  3028. CLK(NULL, "dss2_alwon_fck", &dss2_alwon_fck, CK_3XXX),
  3029. CLK("omapdss_dss", "ick", &dss_ick_3430es1, CK_3430ES1),
  3030. CLK(NULL, "dss_ick", &dss_ick_3430es1, CK_3430ES1),
  3031. CLK("omapdss_dss", "ick", &dss_ick_3430es2, CK_3430ES2PLUS | CK_AM35XX | CK_36XX),
  3032. CLK(NULL, "dss_ick", &dss_ick_3430es2, CK_3430ES2PLUS | CK_AM35XX | CK_36XX),
  3033. CLK(NULL, "cam_mclk", &cam_mclk, CK_34XX | CK_36XX),
  3034. CLK(NULL, "cam_ick", &cam_ick, CK_34XX | CK_36XX),
  3035. CLK(NULL, "csi2_96m_fck", &csi2_96m_fck, CK_34XX | CK_36XX),
  3036. CLK(NULL, "usbhost_120m_fck", &usbhost_120m_fck, CK_3430ES2PLUS | CK_AM35XX | CK_36XX),
  3037. CLK(NULL, "usbhost_48m_fck", &usbhost_48m_fck, CK_3430ES2PLUS | CK_AM35XX | CK_36XX),
  3038. CLK(NULL, "usbhost_ick", &usbhost_ick, CK_3430ES2PLUS | CK_AM35XX | CK_36XX),
  3039. CLK("usbhs_omap", "usbhost_ick", &usbhost_ick, CK_3430ES2PLUS | CK_AM35XX | CK_36XX),
  3040. CLK(NULL, "utmi_p1_gfclk", &dummy_ck, CK_3XXX),
  3041. CLK(NULL, "utmi_p2_gfclk", &dummy_ck, CK_3XXX),
  3042. CLK(NULL, "xclk60mhsp1_ck", &dummy_ck, CK_3XXX),
  3043. CLK(NULL, "xclk60mhsp2_ck", &dummy_ck, CK_3XXX),
  3044. CLK(NULL, "usb_host_hs_utmi_p1_clk", &dummy_ck, CK_3XXX),
  3045. CLK(NULL, "usb_host_hs_utmi_p2_clk", &dummy_ck, CK_3XXX),
  3046. CLK("usbhs_omap", "usb_tll_hs_usb_ch0_clk", &dummy_ck, CK_3XXX),
  3047. CLK("usbhs_omap", "usb_tll_hs_usb_ch1_clk", &dummy_ck, CK_3XXX),
  3048. CLK("usbhs_tll", "usb_tll_hs_usb_ch0_clk", &dummy_ck, CK_3XXX),
  3049. CLK("usbhs_tll", "usb_tll_hs_usb_ch1_clk", &dummy_ck, CK_3XXX),
  3050. CLK(NULL, "init_60m_fclk", &dummy_ck, CK_3XXX),
  3051. CLK(NULL, "usim_fck", &usim_fck, CK_3430ES2PLUS | CK_36XX),
  3052. CLK(NULL, "gpt1_fck", &gpt1_fck, CK_3XXX),
  3053. CLK(NULL, "wkup_32k_fck", &wkup_32k_fck, CK_3XXX),
  3054. CLK(NULL, "gpio1_dbck", &gpio1_dbck, CK_3XXX),
  3055. CLK(NULL, "wdt2_fck", &wdt2_fck, CK_3XXX),
  3056. CLK(NULL, "wkup_l4_ick", &wkup_l4_ick, CK_34XX | CK_36XX),
  3057. CLK(NULL, "usim_ick", &usim_ick, CK_3430ES2PLUS | CK_36XX),
  3058. CLK("omap_wdt", "ick", &wdt2_ick, CK_3XXX),
  3059. CLK(NULL, "wdt2_ick", &wdt2_ick, CK_3XXX),
  3060. CLK(NULL, "wdt1_ick", &wdt1_ick, CK_3XXX),
  3061. CLK(NULL, "gpio1_ick", &gpio1_ick, CK_3XXX),
  3062. CLK(NULL, "omap_32ksync_ick", &omap_32ksync_ick, CK_3XXX),
  3063. CLK(NULL, "gpt12_ick", &gpt12_ick, CK_3XXX),
  3064. CLK(NULL, "gpt1_ick", &gpt1_ick, CK_3XXX),
  3065. CLK(NULL, "per_96m_fck", &per_96m_fck, CK_3XXX),
  3066. CLK(NULL, "per_48m_fck", &per_48m_fck, CK_3XXX),
  3067. CLK(NULL, "uart3_fck", &uart3_fck, CK_3XXX),
  3068. CLK(NULL, "uart4_fck", &uart4_fck, CK_36XX),
  3069. CLK(NULL, "uart4_fck", &uart4_fck_am35xx, CK_AM35XX),
  3070. CLK(NULL, "gpt2_fck", &gpt2_fck, CK_3XXX),
  3071. CLK(NULL, "gpt3_fck", &gpt3_fck, CK_3XXX),
  3072. CLK(NULL, "gpt4_fck", &gpt4_fck, CK_3XXX),
  3073. CLK(NULL, "gpt5_fck", &gpt5_fck, CK_3XXX),
  3074. CLK(NULL, "gpt6_fck", &gpt6_fck, CK_3XXX),
  3075. CLK(NULL, "gpt7_fck", &gpt7_fck, CK_3XXX),
  3076. CLK(NULL, "gpt8_fck", &gpt8_fck, CK_3XXX),
  3077. CLK(NULL, "gpt9_fck", &gpt9_fck, CK_3XXX),
  3078. CLK(NULL, "per_32k_alwon_fck", &per_32k_alwon_fck, CK_3XXX),
  3079. CLK(NULL, "gpio6_dbck", &gpio6_dbck, CK_3XXX),
  3080. CLK(NULL, "gpio5_dbck", &gpio5_dbck, CK_3XXX),
  3081. CLK(NULL, "gpio4_dbck", &gpio4_dbck, CK_3XXX),
  3082. CLK(NULL, "gpio3_dbck", &gpio3_dbck, CK_3XXX),
  3083. CLK(NULL, "gpio2_dbck", &gpio2_dbck, CK_3XXX),
  3084. CLK(NULL, "wdt3_fck", &wdt3_fck, CK_3XXX),
  3085. CLK(NULL, "per_l4_ick", &per_l4_ick, CK_3XXX),
  3086. CLK(NULL, "gpio6_ick", &gpio6_ick, CK_3XXX),
  3087. CLK(NULL, "gpio5_ick", &gpio5_ick, CK_3XXX),
  3088. CLK(NULL, "gpio4_ick", &gpio4_ick, CK_3XXX),
  3089. CLK(NULL, "gpio3_ick", &gpio3_ick, CK_3XXX),
  3090. CLK(NULL, "gpio2_ick", &gpio2_ick, CK_3XXX),
  3091. CLK(NULL, "wdt3_ick", &wdt3_ick, CK_3XXX),
  3092. CLK(NULL, "uart3_ick", &uart3_ick, CK_3XXX),
  3093. CLK(NULL, "uart4_ick", &uart4_ick, CK_36XX),
  3094. CLK(NULL, "gpt9_ick", &gpt9_ick, CK_3XXX),
  3095. CLK(NULL, "gpt8_ick", &gpt8_ick, CK_3XXX),
  3096. CLK(NULL, "gpt7_ick", &gpt7_ick, CK_3XXX),
  3097. CLK(NULL, "gpt6_ick", &gpt6_ick, CK_3XXX),
  3098. CLK(NULL, "gpt5_ick", &gpt5_ick, CK_3XXX),
  3099. CLK(NULL, "gpt4_ick", &gpt4_ick, CK_3XXX),
  3100. CLK(NULL, "gpt3_ick", &gpt3_ick, CK_3XXX),
  3101. CLK(NULL, "gpt2_ick", &gpt2_ick, CK_3XXX),
  3102. CLK("omap-mcbsp.2", "ick", &mcbsp2_ick, CK_3XXX),
  3103. CLK("omap-mcbsp.3", "ick", &mcbsp3_ick, CK_3XXX),
  3104. CLK("omap-mcbsp.4", "ick", &mcbsp4_ick, CK_3XXX),
  3105. CLK(NULL, "mcbsp4_ick", &mcbsp2_ick, CK_3XXX),
  3106. CLK(NULL, "mcbsp3_ick", &mcbsp3_ick, CK_3XXX),
  3107. CLK(NULL, "mcbsp2_ick", &mcbsp4_ick, CK_3XXX),
  3108. CLK(NULL, "mcbsp2_fck", &mcbsp2_fck, CK_3XXX),
  3109. CLK(NULL, "mcbsp3_fck", &mcbsp3_fck, CK_3XXX),
  3110. CLK(NULL, "mcbsp4_fck", &mcbsp4_fck, CK_3XXX),
  3111. CLK(NULL, "emu_src_ck", &emu_src_ck, CK_3XXX),
  3112. CLK("etb", "emu_src_ck", &emu_src_ck, CK_3XXX),
  3113. CLK(NULL, "pclk_fck", &pclk_fck, CK_3XXX),
  3114. CLK(NULL, "pclkx2_fck", &pclkx2_fck, CK_3XXX),
  3115. CLK(NULL, "atclk_fck", &atclk_fck, CK_3XXX),
  3116. CLK(NULL, "traceclk_src_fck", &traceclk_src_fck, CK_3XXX),
  3117. CLK(NULL, "traceclk_fck", &traceclk_fck, CK_3XXX),
  3118. CLK(NULL, "sr1_fck", &sr1_fck, CK_34XX | CK_36XX),
  3119. CLK(NULL, "sr2_fck", &sr2_fck, CK_34XX | CK_36XX),
  3120. CLK(NULL, "sr_l4_ick", &sr_l4_ick, CK_34XX | CK_36XX),
  3121. CLK(NULL, "secure_32k_fck", &secure_32k_fck, CK_3XXX),
  3122. CLK(NULL, "gpt12_fck", &gpt12_fck, CK_3XXX),
  3123. CLK(NULL, "wdt1_fck", &wdt1_fck, CK_3XXX),
  3124. CLK(NULL, "ipss_ick", &ipss_ick, CK_AM35XX),
  3125. CLK(NULL, "rmii_ck", &rmii_ck, CK_AM35XX),
  3126. CLK(NULL, "pclk_ck", &pclk_ck, CK_AM35XX),
  3127. CLK(NULL, "emac_ick", &emac_ick, CK_AM35XX),
  3128. CLK(NULL, "emac_fck", &emac_fck, CK_AM35XX),
  3129. CLK("davinci_emac.0", NULL, &emac_ick, CK_AM35XX),
  3130. CLK("davinci_mdio.0", NULL, &emac_fck, CK_AM35XX),
  3131. CLK(NULL, "vpfe_ick", &emac_ick, CK_AM35XX),
  3132. CLK(NULL, "vpfe_fck", &emac_fck, CK_AM35XX),
  3133. CLK("vpfe-capture", "master", &vpfe_ick, CK_AM35XX),
  3134. CLK("vpfe-capture", "slave", &vpfe_fck, CK_AM35XX),
  3135. CLK(NULL, "hsotgusb_ick", &hsotgusb_ick_am35xx, CK_AM35XX),
  3136. CLK(NULL, "hsotgusb_fck", &hsotgusb_fck_am35xx, CK_AM35XX),
  3137. CLK(NULL, "hecc_ck", &hecc_ck, CK_AM35XX),
  3138. CLK(NULL, "uart4_ick", &uart4_ick_am35xx, CK_AM35XX),
  3139. CLK(NULL, "timer_32k_ck", &omap_32k_fck, CK_3XXX),
  3140. CLK(NULL, "timer_sys_ck", &sys_ck, CK_3XXX),
  3141. CLK(NULL, "cpufreq_ck", &dpll1_ck, CK_3XXX),
  3142. };
  3143. int __init omap3xxx_clk_init(void)
  3144. {
  3145. struct omap_clk *c;
  3146. u32 cpu_clkflg = 0;
  3147. if (soc_is_am35xx()) {
  3148. cpu_mask = RATE_IN_34XX;
  3149. cpu_clkflg = CK_AM35XX;
  3150. } else if (cpu_is_omap3630()) {
  3151. cpu_mask = (RATE_IN_34XX | RATE_IN_36XX);
  3152. cpu_clkflg = CK_36XX;
  3153. } else if (cpu_is_ti816x()) {
  3154. cpu_mask = RATE_IN_TI816X;
  3155. cpu_clkflg = CK_TI816X;
  3156. } else if (soc_is_am33xx()) {
  3157. cpu_mask = RATE_IN_AM33XX;
  3158. } else if (cpu_is_ti814x()) {
  3159. cpu_mask = RATE_IN_TI814X;
  3160. } else if (cpu_is_omap34xx()) {
  3161. if (omap_rev() == OMAP3430_REV_ES1_0) {
  3162. cpu_mask = RATE_IN_3430ES1;
  3163. cpu_clkflg = CK_3430ES1;
  3164. } else {
  3165. /*
  3166. * Assume that anything that we haven't matched yet
  3167. * has 3430ES2-type clocks.
  3168. */
  3169. cpu_mask = RATE_IN_3430ES2PLUS;
  3170. cpu_clkflg = CK_3430ES2PLUS;
  3171. }
  3172. } else {
  3173. WARN(1, "clock: could not identify OMAP3 variant\n");
  3174. }
  3175. if (omap3_has_192mhz_clk())
  3176. omap_96m_alwon_fck = omap_96m_alwon_fck_3630;
  3177. if (cpu_is_omap3630()) {
  3178. /*
  3179. * XXX This type of dynamic rewriting of the clock tree is
  3180. * deprecated and should be revised soon.
  3181. *
  3182. * For 3630: override clkops_omap2_dflt_wait for the
  3183. * clocks affected from PWRDN reset Limitation
  3184. */
  3185. dpll3_m3x2_ck.ops =
  3186. &clkops_omap36xx_pwrdn_with_hsdiv_wait_restore;
  3187. dpll4_m2x2_ck.ops =
  3188. &clkops_omap36xx_pwrdn_with_hsdiv_wait_restore;
  3189. dpll4_m3x2_ck.ops =
  3190. &clkops_omap36xx_pwrdn_with_hsdiv_wait_restore;
  3191. dpll4_m4x2_ck.ops =
  3192. &clkops_omap36xx_pwrdn_with_hsdiv_wait_restore;
  3193. dpll4_m5x2_ck.ops =
  3194. &clkops_omap36xx_pwrdn_with_hsdiv_wait_restore;
  3195. dpll4_m6x2_ck.ops =
  3196. &clkops_omap36xx_pwrdn_with_hsdiv_wait_restore;
  3197. }
  3198. /*
  3199. * XXX This type of dynamic rewriting of the clock tree is
  3200. * deprecated and should be revised soon.
  3201. */
  3202. if (cpu_is_omap3630())
  3203. dpll4_dd = dpll4_dd_3630;
  3204. else
  3205. dpll4_dd = dpll4_dd_34xx;
  3206. for (c = omap3xxx_clks; c < omap3xxx_clks + ARRAY_SIZE(omap3xxx_clks);
  3207. c++)
  3208. clk_preinit(c->lk.clk);
  3209. for (c = omap3xxx_clks; c < omap3xxx_clks + ARRAY_SIZE(omap3xxx_clks);
  3210. c++)
  3211. if (c->cpu & cpu_clkflg) {
  3212. clkdev_add(&c->lk);
  3213. clk_register(c->lk.clk);
  3214. omap2_init_clk_clkdm(c->lk.clk);
  3215. }
  3216. /* Disable autoidle on all clocks; let the PM code enable it later */
  3217. omap_clk_disable_autoidle_all();
  3218. recalculate_root_clocks();
  3219. pr_info("Clocking rate (Crystal/Core/MPU): %ld.%01ld/%ld/%ld MHz\n",
  3220. (osc_sys_ck.rate / 1000000), (osc_sys_ck.rate / 100000) % 10,
  3221. (core_ck.rate / 1000000), (arm_fck.rate / 1000000));
  3222. /*
  3223. * Only enable those clocks we will need, let the drivers
  3224. * enable other clocks as necessary
  3225. */
  3226. clk_enable_init_clocks();
  3227. /*
  3228. * Lock DPLL5 -- here only until other device init code can
  3229. * handle this
  3230. */
  3231. if (!cpu_is_ti81xx() && (omap_rev() >= OMAP3430_REV_ES2_0))
  3232. omap3_clk_lock_dpll5();
  3233. /* Avoid sleeping during omap3_core_dpll_m2_set_rate() */
  3234. sdrc_ick_p = clk_get(NULL, "sdrc_ick");
  3235. arm_fck_p = clk_get(NULL, "arm_fck");
  3236. return 0;
  3237. }