clock2430_data.c 62 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085
  1. /*
  2. * OMAP2430 clock data
  3. *
  4. * Copyright (C) 2005-2009 Texas Instruments, Inc.
  5. * Copyright (C) 2004-2011 Nokia Corporation
  6. *
  7. * Contacts:
  8. * Richard Woodruff <r-woodruff2@ti.com>
  9. * Paul Walmsley
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License version 2 as
  13. * published by the Free Software Foundation.
  14. */
  15. #include <linux/kernel.h>
  16. #include <linux/clk.h>
  17. #include <linux/list.h>
  18. #include "soc.h"
  19. #include "iomap.h"
  20. #include "clock.h"
  21. #include "clock2xxx.h"
  22. #include "opp2xxx.h"
  23. #include "cm2xxx_3xxx.h"
  24. #include "prm2xxx_3xxx.h"
  25. #include "prm-regbits-24xx.h"
  26. #include "cm-regbits-24xx.h"
  27. #include "sdrc.h"
  28. #include "control.h"
  29. #define OMAP_CM_REGADDR OMAP2430_CM_REGADDR
  30. /*
  31. * 2430 clock tree.
  32. *
  33. * NOTE:In many cases here we are assigning a 'default' parent. In
  34. * many cases the parent is selectable. The set parent calls will
  35. * also switch sources.
  36. *
  37. * Several sources are given initial rates which may be wrong, this will
  38. * be fixed up in the init func.
  39. *
  40. * Things are broadly separated below by clock domains. It is
  41. * noteworthy that most peripherals have dependencies on multiple clock
  42. * domains. Many get their interface clocks from the L4 domain, but get
  43. * functional clocks from fixed sources or other core domain derived
  44. * clocks.
  45. */
  46. /* Base external input clocks */
  47. static struct clk func_32k_ck = {
  48. .name = "func_32k_ck",
  49. .ops = &clkops_null,
  50. .rate = 32768,
  51. .clkdm_name = "wkup_clkdm",
  52. };
  53. static struct clk secure_32k_ck = {
  54. .name = "secure_32k_ck",
  55. .ops = &clkops_null,
  56. .rate = 32768,
  57. .clkdm_name = "wkup_clkdm",
  58. };
  59. /* Typical 12/13MHz in standalone mode, will be 26Mhz in chassis mode */
  60. static struct clk osc_ck = { /* (*12, *13, 19.2, *26, 38.4)MHz */
  61. .name = "osc_ck",
  62. .ops = &clkops_oscck,
  63. .clkdm_name = "wkup_clkdm",
  64. .recalc = &omap2_osc_clk_recalc,
  65. };
  66. /* Without modem likely 12MHz, with modem likely 13MHz */
  67. static struct clk sys_ck = { /* (*12, *13, 19.2, 26, 38.4)MHz */
  68. .name = "sys_ck", /* ~ ref_clk also */
  69. .ops = &clkops_null,
  70. .parent = &osc_ck,
  71. .clkdm_name = "wkup_clkdm",
  72. .recalc = &omap2xxx_sys_clk_recalc,
  73. };
  74. static struct clk alt_ck = { /* Typical 54M or 48M, may not exist */
  75. .name = "alt_ck",
  76. .ops = &clkops_null,
  77. .rate = 54000000,
  78. .clkdm_name = "wkup_clkdm",
  79. };
  80. /* Optional external clock input for McBSP CLKS */
  81. static struct clk mcbsp_clks = {
  82. .name = "mcbsp_clks",
  83. .ops = &clkops_null,
  84. };
  85. /*
  86. * Analog domain root source clocks
  87. */
  88. /* dpll_ck, is broken out in to special cases through clksel */
  89. /* REVISIT: Rate changes on dpll_ck trigger a full set change. ...
  90. * deal with this
  91. */
  92. static struct dpll_data dpll_dd = {
  93. .mult_div1_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  94. .mult_mask = OMAP24XX_DPLL_MULT_MASK,
  95. .div1_mask = OMAP24XX_DPLL_DIV_MASK,
  96. .clk_bypass = &sys_ck,
  97. .clk_ref = &sys_ck,
  98. .control_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  99. .enable_mask = OMAP24XX_EN_DPLL_MASK,
  100. .max_multiplier = 1023,
  101. .min_divider = 1,
  102. .max_divider = 16,
  103. };
  104. /*
  105. * XXX Cannot add round_rate here yet, as this is still a composite clock,
  106. * not just a DPLL
  107. */
  108. static struct clk dpll_ck = {
  109. .name = "dpll_ck",
  110. .ops = &clkops_omap2xxx_dpll_ops,
  111. .parent = &sys_ck, /* Can be func_32k also */
  112. .dpll_data = &dpll_dd,
  113. .clkdm_name = "wkup_clkdm",
  114. .recalc = &omap2_dpllcore_recalc,
  115. .set_rate = &omap2_reprogram_dpllcore,
  116. };
  117. static struct clk apll96_ck = {
  118. .name = "apll96_ck",
  119. .ops = &clkops_apll96,
  120. .parent = &sys_ck,
  121. .rate = 96000000,
  122. .flags = ENABLE_ON_INIT,
  123. .clkdm_name = "wkup_clkdm",
  124. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  125. .enable_bit = OMAP24XX_EN_96M_PLL_SHIFT,
  126. };
  127. static struct clk apll54_ck = {
  128. .name = "apll54_ck",
  129. .ops = &clkops_apll54,
  130. .parent = &sys_ck,
  131. .rate = 54000000,
  132. .flags = ENABLE_ON_INIT,
  133. .clkdm_name = "wkup_clkdm",
  134. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  135. .enable_bit = OMAP24XX_EN_54M_PLL_SHIFT,
  136. };
  137. /*
  138. * PRCM digital base sources
  139. */
  140. /* func_54m_ck */
  141. static const struct clksel_rate func_54m_apll54_rates[] = {
  142. { .div = 1, .val = 0, .flags = RATE_IN_24XX },
  143. { .div = 0 },
  144. };
  145. static const struct clksel_rate func_54m_alt_rates[] = {
  146. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  147. { .div = 0 },
  148. };
  149. static const struct clksel func_54m_clksel[] = {
  150. { .parent = &apll54_ck, .rates = func_54m_apll54_rates, },
  151. { .parent = &alt_ck, .rates = func_54m_alt_rates, },
  152. { .parent = NULL },
  153. };
  154. static struct clk func_54m_ck = {
  155. .name = "func_54m_ck",
  156. .ops = &clkops_null,
  157. .parent = &apll54_ck, /* can also be alt_clk */
  158. .clkdm_name = "wkup_clkdm",
  159. .init = &omap2_init_clksel_parent,
  160. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  161. .clksel_mask = OMAP24XX_54M_SOURCE_MASK,
  162. .clksel = func_54m_clksel,
  163. .recalc = &omap2_clksel_recalc,
  164. };
  165. static struct clk core_ck = {
  166. .name = "core_ck",
  167. .ops = &clkops_null,
  168. .parent = &dpll_ck, /* can also be 32k */
  169. .clkdm_name = "wkup_clkdm",
  170. .recalc = &followparent_recalc,
  171. };
  172. /* func_96m_ck */
  173. static const struct clksel_rate func_96m_apll96_rates[] = {
  174. { .div = 1, .val = 0, .flags = RATE_IN_24XX },
  175. { .div = 0 },
  176. };
  177. static const struct clksel_rate func_96m_alt_rates[] = {
  178. { .div = 1, .val = 1, .flags = RATE_IN_243X },
  179. { .div = 0 },
  180. };
  181. static const struct clksel func_96m_clksel[] = {
  182. { .parent = &apll96_ck, .rates = func_96m_apll96_rates },
  183. { .parent = &alt_ck, .rates = func_96m_alt_rates },
  184. { .parent = NULL }
  185. };
  186. static struct clk func_96m_ck = {
  187. .name = "func_96m_ck",
  188. .ops = &clkops_null,
  189. .parent = &apll96_ck,
  190. .clkdm_name = "wkup_clkdm",
  191. .init = &omap2_init_clksel_parent,
  192. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  193. .clksel_mask = OMAP2430_96M_SOURCE_MASK,
  194. .clksel = func_96m_clksel,
  195. .recalc = &omap2_clksel_recalc,
  196. };
  197. /* func_48m_ck */
  198. static const struct clksel_rate func_48m_apll96_rates[] = {
  199. { .div = 2, .val = 0, .flags = RATE_IN_24XX },
  200. { .div = 0 },
  201. };
  202. static const struct clksel_rate func_48m_alt_rates[] = {
  203. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  204. { .div = 0 },
  205. };
  206. static const struct clksel func_48m_clksel[] = {
  207. { .parent = &apll96_ck, .rates = func_48m_apll96_rates },
  208. { .parent = &alt_ck, .rates = func_48m_alt_rates },
  209. { .parent = NULL }
  210. };
  211. static struct clk func_48m_ck = {
  212. .name = "func_48m_ck",
  213. .ops = &clkops_null,
  214. .parent = &apll96_ck, /* 96M or Alt */
  215. .clkdm_name = "wkup_clkdm",
  216. .init = &omap2_init_clksel_parent,
  217. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  218. .clksel_mask = OMAP24XX_48M_SOURCE_MASK,
  219. .clksel = func_48m_clksel,
  220. .recalc = &omap2_clksel_recalc,
  221. .round_rate = &omap2_clksel_round_rate,
  222. .set_rate = &omap2_clksel_set_rate
  223. };
  224. static struct clk func_12m_ck = {
  225. .name = "func_12m_ck",
  226. .ops = &clkops_null,
  227. .parent = &func_48m_ck,
  228. .fixed_div = 4,
  229. .clkdm_name = "wkup_clkdm",
  230. .recalc = &omap_fixed_divisor_recalc,
  231. };
  232. /* Secure timer, only available in secure mode */
  233. static struct clk wdt1_osc_ck = {
  234. .name = "ck_wdt1_osc",
  235. .ops = &clkops_null, /* RMK: missing? */
  236. .parent = &osc_ck,
  237. .recalc = &followparent_recalc,
  238. };
  239. /*
  240. * The common_clkout* clksel_rate structs are common to
  241. * sys_clkout, sys_clkout_src, sys_clkout2, and sys_clkout2_src.
  242. * sys_clkout2_* are 2420-only, so the
  243. * clksel_rate flags fields are inaccurate for those clocks. This is
  244. * harmless since access to those clocks are gated by the struct clk
  245. * flags fields, which mark them as 2420-only.
  246. */
  247. static const struct clksel_rate common_clkout_src_core_rates[] = {
  248. { .div = 1, .val = 0, .flags = RATE_IN_24XX },
  249. { .div = 0 }
  250. };
  251. static const struct clksel_rate common_clkout_src_sys_rates[] = {
  252. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  253. { .div = 0 }
  254. };
  255. static const struct clksel_rate common_clkout_src_96m_rates[] = {
  256. { .div = 1, .val = 2, .flags = RATE_IN_24XX },
  257. { .div = 0 }
  258. };
  259. static const struct clksel_rate common_clkout_src_54m_rates[] = {
  260. { .div = 1, .val = 3, .flags = RATE_IN_24XX },
  261. { .div = 0 }
  262. };
  263. static const struct clksel common_clkout_src_clksel[] = {
  264. { .parent = &core_ck, .rates = common_clkout_src_core_rates },
  265. { .parent = &sys_ck, .rates = common_clkout_src_sys_rates },
  266. { .parent = &func_96m_ck, .rates = common_clkout_src_96m_rates },
  267. { .parent = &func_54m_ck, .rates = common_clkout_src_54m_rates },
  268. { .parent = NULL }
  269. };
  270. static struct clk sys_clkout_src = {
  271. .name = "sys_clkout_src",
  272. .ops = &clkops_omap2_dflt,
  273. .parent = &func_54m_ck,
  274. .clkdm_name = "wkup_clkdm",
  275. .enable_reg = OMAP2430_PRCM_CLKOUT_CTRL,
  276. .enable_bit = OMAP24XX_CLKOUT_EN_SHIFT,
  277. .init = &omap2_init_clksel_parent,
  278. .clksel_reg = OMAP2430_PRCM_CLKOUT_CTRL,
  279. .clksel_mask = OMAP24XX_CLKOUT_SOURCE_MASK,
  280. .clksel = common_clkout_src_clksel,
  281. .recalc = &omap2_clksel_recalc,
  282. .round_rate = &omap2_clksel_round_rate,
  283. .set_rate = &omap2_clksel_set_rate
  284. };
  285. static const struct clksel_rate common_clkout_rates[] = {
  286. { .div = 1, .val = 0, .flags = RATE_IN_24XX },
  287. { .div = 2, .val = 1, .flags = RATE_IN_24XX },
  288. { .div = 4, .val = 2, .flags = RATE_IN_24XX },
  289. { .div = 8, .val = 3, .flags = RATE_IN_24XX },
  290. { .div = 16, .val = 4, .flags = RATE_IN_24XX },
  291. { .div = 0 },
  292. };
  293. static const struct clksel sys_clkout_clksel[] = {
  294. { .parent = &sys_clkout_src, .rates = common_clkout_rates },
  295. { .parent = NULL }
  296. };
  297. static struct clk sys_clkout = {
  298. .name = "sys_clkout",
  299. .ops = &clkops_null,
  300. .parent = &sys_clkout_src,
  301. .clkdm_name = "wkup_clkdm",
  302. .clksel_reg = OMAP2430_PRCM_CLKOUT_CTRL,
  303. .clksel_mask = OMAP24XX_CLKOUT_DIV_MASK,
  304. .clksel = sys_clkout_clksel,
  305. .recalc = &omap2_clksel_recalc,
  306. .round_rate = &omap2_clksel_round_rate,
  307. .set_rate = &omap2_clksel_set_rate
  308. };
  309. static struct clk emul_ck = {
  310. .name = "emul_ck",
  311. .ops = &clkops_omap2_dflt,
  312. .parent = &func_54m_ck,
  313. .clkdm_name = "wkup_clkdm",
  314. .enable_reg = OMAP2430_PRCM_CLKEMUL_CTRL,
  315. .enable_bit = OMAP24XX_EMULATION_EN_SHIFT,
  316. .recalc = &followparent_recalc,
  317. };
  318. /*
  319. * MPU clock domain
  320. * Clocks:
  321. * MPU_FCLK, MPU_ICLK
  322. * INT_M_FCLK, INT_M_I_CLK
  323. *
  324. * - Individual clocks are hardware managed.
  325. * - Base divider comes from: CM_CLKSEL_MPU
  326. *
  327. */
  328. static const struct clksel_rate mpu_core_rates[] = {
  329. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  330. { .div = 2, .val = 2, .flags = RATE_IN_24XX },
  331. { .div = 0 },
  332. };
  333. static const struct clksel mpu_clksel[] = {
  334. { .parent = &core_ck, .rates = mpu_core_rates },
  335. { .parent = NULL }
  336. };
  337. static struct clk mpu_ck = { /* Control cpu */
  338. .name = "mpu_ck",
  339. .ops = &clkops_null,
  340. .parent = &core_ck,
  341. .clkdm_name = "mpu_clkdm",
  342. .init = &omap2_init_clksel_parent,
  343. .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, CM_CLKSEL),
  344. .clksel_mask = OMAP24XX_CLKSEL_MPU_MASK,
  345. .clksel = mpu_clksel,
  346. .recalc = &omap2_clksel_recalc,
  347. };
  348. /*
  349. * DSP (2430-IVA2.1) clock domain
  350. * Clocks:
  351. * 2430: IVA2.1_FCLK (really just DSP_FCLK), IVA2.1_ICLK
  352. *
  353. * Won't be too specific here. The core clock comes into this block
  354. * it is divided then tee'ed. One branch goes directly to xyz enable
  355. * controls. The other branch gets further divided by 2 then possibly
  356. * routed into a synchronizer and out of clocks abc.
  357. */
  358. static const struct clksel_rate dsp_fck_core_rates[] = {
  359. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  360. { .div = 2, .val = 2, .flags = RATE_IN_24XX },
  361. { .div = 3, .val = 3, .flags = RATE_IN_24XX },
  362. { .div = 4, .val = 4, .flags = RATE_IN_24XX },
  363. { .div = 0 },
  364. };
  365. static const struct clksel dsp_fck_clksel[] = {
  366. { .parent = &core_ck, .rates = dsp_fck_core_rates },
  367. { .parent = NULL }
  368. };
  369. static struct clk dsp_fck = {
  370. .name = "dsp_fck",
  371. .ops = &clkops_omap2_dflt_wait,
  372. .parent = &core_ck,
  373. .clkdm_name = "dsp_clkdm",
  374. .enable_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_FCLKEN),
  375. .enable_bit = OMAP24XX_CM_FCLKEN_DSP_EN_DSP_SHIFT,
  376. .clksel_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_CLKSEL),
  377. .clksel_mask = OMAP24XX_CLKSEL_DSP_MASK,
  378. .clksel = dsp_fck_clksel,
  379. .recalc = &omap2_clksel_recalc,
  380. };
  381. static const struct clksel dsp_ick_clksel[] = {
  382. { .parent = &dsp_fck, .rates = dsp_ick_rates },
  383. { .parent = NULL }
  384. };
  385. /* 2430 only - EN_DSP controls both dsp fclk and iclk on 2430 */
  386. static struct clk iva2_1_ick = {
  387. .name = "iva2_1_ick",
  388. .ops = &clkops_omap2_dflt_wait,
  389. .parent = &dsp_fck,
  390. .clkdm_name = "dsp_clkdm",
  391. .enable_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_FCLKEN),
  392. .enable_bit = OMAP24XX_CM_FCLKEN_DSP_EN_DSP_SHIFT,
  393. .clksel_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_CLKSEL),
  394. .clksel_mask = OMAP24XX_CLKSEL_DSP_IF_MASK,
  395. .clksel = dsp_ick_clksel,
  396. .recalc = &omap2_clksel_recalc,
  397. };
  398. /*
  399. * L3 clock domain
  400. * L3 clocks are used for both interface and functional clocks to
  401. * multiple entities. Some of these clocks are completely managed
  402. * by hardware, and some others allow software control. Hardware
  403. * managed ones general are based on directly CLK_REQ signals and
  404. * various auto idle settings. The functional spec sets many of these
  405. * as 'tie-high' for their enables.
  406. *
  407. * I-CLOCKS:
  408. * L3-Interconnect, SMS, GPMC, SDRC, OCM_RAM, OCM_ROM, SDMA
  409. * CAM, HS-USB.
  410. * F-CLOCK
  411. * SSI.
  412. *
  413. * GPMC memories and SDRC have timing and clock sensitive registers which
  414. * may very well need notification when the clock changes. Currently for low
  415. * operating points, these are taken care of in sleep.S.
  416. */
  417. static const struct clksel_rate core_l3_core_rates[] = {
  418. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  419. { .div = 4, .val = 4, .flags = RATE_IN_24XX },
  420. { .div = 6, .val = 6, .flags = RATE_IN_24XX },
  421. { .div = 0 }
  422. };
  423. static const struct clksel core_l3_clksel[] = {
  424. { .parent = &core_ck, .rates = core_l3_core_rates },
  425. { .parent = NULL }
  426. };
  427. static struct clk core_l3_ck = { /* Used for ick and fck, interconnect */
  428. .name = "core_l3_ck",
  429. .ops = &clkops_null,
  430. .parent = &core_ck,
  431. .clkdm_name = "core_l3_clkdm",
  432. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  433. .clksel_mask = OMAP24XX_CLKSEL_L3_MASK,
  434. .clksel = core_l3_clksel,
  435. .recalc = &omap2_clksel_recalc,
  436. };
  437. /* usb_l4_ick */
  438. static const struct clksel_rate usb_l4_ick_core_l3_rates[] = {
  439. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  440. { .div = 2, .val = 2, .flags = RATE_IN_24XX },
  441. { .div = 4, .val = 4, .flags = RATE_IN_24XX },
  442. { .div = 0 }
  443. };
  444. static const struct clksel usb_l4_ick_clksel[] = {
  445. { .parent = &core_l3_ck, .rates = usb_l4_ick_core_l3_rates },
  446. { .parent = NULL },
  447. };
  448. /* It is unclear from TRM whether usb_l4_ick is really in L3 or L4 clkdm */
  449. static struct clk usb_l4_ick = { /* FS-USB interface clock */
  450. .name = "usb_l4_ick",
  451. .ops = &clkops_omap2_iclk_dflt_wait,
  452. .parent = &core_l3_ck,
  453. .clkdm_name = "core_l4_clkdm",
  454. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  455. .enable_bit = OMAP24XX_EN_USB_SHIFT,
  456. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  457. .clksel_mask = OMAP24XX_CLKSEL_USB_MASK,
  458. .clksel = usb_l4_ick_clksel,
  459. .recalc = &omap2_clksel_recalc,
  460. };
  461. /*
  462. * L4 clock management domain
  463. *
  464. * This domain contains lots of interface clocks from the L4 interface, some
  465. * functional clocks. Fixed APLL functional source clocks are managed in
  466. * this domain.
  467. */
  468. static const struct clksel_rate l4_core_l3_rates[] = {
  469. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  470. { .div = 2, .val = 2, .flags = RATE_IN_24XX },
  471. { .div = 0 }
  472. };
  473. static const struct clksel l4_clksel[] = {
  474. { .parent = &core_l3_ck, .rates = l4_core_l3_rates },
  475. { .parent = NULL }
  476. };
  477. static struct clk l4_ck = { /* used both as an ick and fck */
  478. .name = "l4_ck",
  479. .ops = &clkops_null,
  480. .parent = &core_l3_ck,
  481. .clkdm_name = "core_l4_clkdm",
  482. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  483. .clksel_mask = OMAP24XX_CLKSEL_L4_MASK,
  484. .clksel = l4_clksel,
  485. .recalc = &omap2_clksel_recalc,
  486. };
  487. /*
  488. * SSI is in L3 management domain, its direct parent is core not l3,
  489. * many core power domain entities are grouped into the L3 clock
  490. * domain.
  491. * SSI_SSR_FCLK, SSI_SST_FCLK, SSI_L4_ICLK
  492. *
  493. * ssr = core/1/2/3/4/5, sst = 1/2 ssr.
  494. */
  495. static const struct clksel_rate ssi_ssr_sst_fck_core_rates[] = {
  496. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  497. { .div = 2, .val = 2, .flags = RATE_IN_24XX },
  498. { .div = 3, .val = 3, .flags = RATE_IN_24XX },
  499. { .div = 4, .val = 4, .flags = RATE_IN_24XX },
  500. { .div = 5, .val = 5, .flags = RATE_IN_243X },
  501. { .div = 0 }
  502. };
  503. static const struct clksel ssi_ssr_sst_fck_clksel[] = {
  504. { .parent = &core_ck, .rates = ssi_ssr_sst_fck_core_rates },
  505. { .parent = NULL }
  506. };
  507. static struct clk ssi_ssr_sst_fck = {
  508. .name = "ssi_fck",
  509. .ops = &clkops_omap2_dflt_wait,
  510. .parent = &core_ck,
  511. .clkdm_name = "core_l3_clkdm",
  512. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  513. .enable_bit = OMAP24XX_EN_SSI_SHIFT,
  514. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  515. .clksel_mask = OMAP24XX_CLKSEL_SSI_MASK,
  516. .clksel = ssi_ssr_sst_fck_clksel,
  517. .recalc = &omap2_clksel_recalc,
  518. };
  519. /*
  520. * Presumably this is the same as SSI_ICLK.
  521. * TRM contradicts itself on what clockdomain SSI_ICLK is in
  522. */
  523. static struct clk ssi_l4_ick = {
  524. .name = "ssi_l4_ick",
  525. .ops = &clkops_omap2_iclk_dflt_wait,
  526. .parent = &l4_ck,
  527. .clkdm_name = "core_l4_clkdm",
  528. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  529. .enable_bit = OMAP24XX_EN_SSI_SHIFT,
  530. .recalc = &followparent_recalc,
  531. };
  532. /*
  533. * GFX clock domain
  534. * Clocks:
  535. * GFX_FCLK, GFX_ICLK
  536. * GFX_CG1(2d), GFX_CG2(3d)
  537. *
  538. * GFX_FCLK runs from L3, and is divided by (1,2,3,4)
  539. * The 2d and 3d clocks run at a hardware determined
  540. * divided value of fclk.
  541. *
  542. */
  543. /* This clksel struct is shared between gfx_3d_fck and gfx_2d_fck */
  544. static const struct clksel gfx_fck_clksel[] = {
  545. { .parent = &core_l3_ck, .rates = gfx_l3_rates },
  546. { .parent = NULL },
  547. };
  548. static struct clk gfx_3d_fck = {
  549. .name = "gfx_3d_fck",
  550. .ops = &clkops_omap2_dflt_wait,
  551. .parent = &core_l3_ck,
  552. .clkdm_name = "gfx_clkdm",
  553. .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
  554. .enable_bit = OMAP24XX_EN_3D_SHIFT,
  555. .clksel_reg = OMAP_CM_REGADDR(GFX_MOD, CM_CLKSEL),
  556. .clksel_mask = OMAP_CLKSEL_GFX_MASK,
  557. .clksel = gfx_fck_clksel,
  558. .recalc = &omap2_clksel_recalc,
  559. .round_rate = &omap2_clksel_round_rate,
  560. .set_rate = &omap2_clksel_set_rate
  561. };
  562. static struct clk gfx_2d_fck = {
  563. .name = "gfx_2d_fck",
  564. .ops = &clkops_omap2_dflt_wait,
  565. .parent = &core_l3_ck,
  566. .clkdm_name = "gfx_clkdm",
  567. .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
  568. .enable_bit = OMAP24XX_EN_2D_SHIFT,
  569. .clksel_reg = OMAP_CM_REGADDR(GFX_MOD, CM_CLKSEL),
  570. .clksel_mask = OMAP_CLKSEL_GFX_MASK,
  571. .clksel = gfx_fck_clksel,
  572. .recalc = &omap2_clksel_recalc,
  573. };
  574. /* This interface clock does not have a CM_AUTOIDLE bit */
  575. static struct clk gfx_ick = {
  576. .name = "gfx_ick", /* From l3 */
  577. .ops = &clkops_omap2_dflt_wait,
  578. .parent = &core_l3_ck,
  579. .clkdm_name = "gfx_clkdm",
  580. .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_ICLKEN),
  581. .enable_bit = OMAP_EN_GFX_SHIFT,
  582. .recalc = &followparent_recalc,
  583. };
  584. /*
  585. * Modem clock domain (2430)
  586. * CLOCKS:
  587. * MDM_OSC_CLK
  588. * MDM_ICLK
  589. * These clocks are usable in chassis mode only.
  590. */
  591. static const struct clksel_rate mdm_ick_core_rates[] = {
  592. { .div = 1, .val = 1, .flags = RATE_IN_243X },
  593. { .div = 4, .val = 4, .flags = RATE_IN_243X },
  594. { .div = 6, .val = 6, .flags = RATE_IN_243X },
  595. { .div = 9, .val = 9, .flags = RATE_IN_243X },
  596. { .div = 0 }
  597. };
  598. static const struct clksel mdm_ick_clksel[] = {
  599. { .parent = &core_ck, .rates = mdm_ick_core_rates },
  600. { .parent = NULL }
  601. };
  602. static struct clk mdm_ick = { /* used both as a ick and fck */
  603. .name = "mdm_ick",
  604. .ops = &clkops_omap2_iclk_dflt_wait,
  605. .parent = &core_ck,
  606. .clkdm_name = "mdm_clkdm",
  607. .enable_reg = OMAP_CM_REGADDR(OMAP2430_MDM_MOD, CM_ICLKEN),
  608. .enable_bit = OMAP2430_CM_ICLKEN_MDM_EN_MDM_SHIFT,
  609. .clksel_reg = OMAP_CM_REGADDR(OMAP2430_MDM_MOD, CM_CLKSEL),
  610. .clksel_mask = OMAP2430_CLKSEL_MDM_MASK,
  611. .clksel = mdm_ick_clksel,
  612. .recalc = &omap2_clksel_recalc,
  613. };
  614. static struct clk mdm_osc_ck = {
  615. .name = "mdm_osc_ck",
  616. .ops = &clkops_omap2_mdmclk_dflt_wait,
  617. .parent = &osc_ck,
  618. .clkdm_name = "mdm_clkdm",
  619. .enable_reg = OMAP_CM_REGADDR(OMAP2430_MDM_MOD, CM_FCLKEN),
  620. .enable_bit = OMAP2430_EN_OSC_SHIFT,
  621. .recalc = &followparent_recalc,
  622. };
  623. /*
  624. * DSS clock domain
  625. * CLOCKs:
  626. * DSS_L4_ICLK, DSS_L3_ICLK,
  627. * DSS_CLK1, DSS_CLK2, DSS_54MHz_CLK
  628. *
  629. * DSS is both initiator and target.
  630. */
  631. /* XXX Add RATE_NOT_VALIDATED */
  632. static const struct clksel_rate dss1_fck_sys_rates[] = {
  633. { .div = 1, .val = 0, .flags = RATE_IN_24XX },
  634. { .div = 0 }
  635. };
  636. static const struct clksel_rate dss1_fck_core_rates[] = {
  637. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  638. { .div = 2, .val = 2, .flags = RATE_IN_24XX },
  639. { .div = 3, .val = 3, .flags = RATE_IN_24XX },
  640. { .div = 4, .val = 4, .flags = RATE_IN_24XX },
  641. { .div = 5, .val = 5, .flags = RATE_IN_24XX },
  642. { .div = 6, .val = 6, .flags = RATE_IN_24XX },
  643. { .div = 8, .val = 8, .flags = RATE_IN_24XX },
  644. { .div = 9, .val = 9, .flags = RATE_IN_24XX },
  645. { .div = 12, .val = 12, .flags = RATE_IN_24XX },
  646. { .div = 16, .val = 16, .flags = RATE_IN_24XX },
  647. { .div = 0 }
  648. };
  649. static const struct clksel dss1_fck_clksel[] = {
  650. { .parent = &sys_ck, .rates = dss1_fck_sys_rates },
  651. { .parent = &core_ck, .rates = dss1_fck_core_rates },
  652. { .parent = NULL },
  653. };
  654. static struct clk dss_ick = { /* Enables both L3,L4 ICLK's */
  655. .name = "dss_ick",
  656. .ops = &clkops_omap2_iclk_dflt,
  657. .parent = &l4_ck, /* really both l3 and l4 */
  658. .clkdm_name = "dss_clkdm",
  659. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  660. .enable_bit = OMAP24XX_EN_DSS1_SHIFT,
  661. .recalc = &followparent_recalc,
  662. };
  663. static struct clk dss1_fck = {
  664. .name = "dss1_fck",
  665. .ops = &clkops_omap2_dflt,
  666. .parent = &core_ck, /* Core or sys */
  667. .clkdm_name = "dss_clkdm",
  668. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  669. .enable_bit = OMAP24XX_EN_DSS1_SHIFT,
  670. .init = &omap2_init_clksel_parent,
  671. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  672. .clksel_mask = OMAP24XX_CLKSEL_DSS1_MASK,
  673. .clksel = dss1_fck_clksel,
  674. .recalc = &omap2_clksel_recalc,
  675. };
  676. static const struct clksel_rate dss2_fck_sys_rates[] = {
  677. { .div = 1, .val = 0, .flags = RATE_IN_24XX },
  678. { .div = 0 }
  679. };
  680. static const struct clksel_rate dss2_fck_48m_rates[] = {
  681. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  682. { .div = 0 }
  683. };
  684. static const struct clksel dss2_fck_clksel[] = {
  685. { .parent = &sys_ck, .rates = dss2_fck_sys_rates },
  686. { .parent = &func_48m_ck, .rates = dss2_fck_48m_rates },
  687. { .parent = NULL }
  688. };
  689. static struct clk dss2_fck = { /* Alt clk used in power management */
  690. .name = "dss2_fck",
  691. .ops = &clkops_omap2_dflt,
  692. .parent = &sys_ck, /* fixed at sys_ck or 48MHz */
  693. .clkdm_name = "dss_clkdm",
  694. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  695. .enable_bit = OMAP24XX_EN_DSS2_SHIFT,
  696. .init = &omap2_init_clksel_parent,
  697. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  698. .clksel_mask = OMAP24XX_CLKSEL_DSS2_MASK,
  699. .clksel = dss2_fck_clksel,
  700. .recalc = &omap2_clksel_recalc,
  701. };
  702. static struct clk dss_54m_fck = { /* Alt clk used in power management */
  703. .name = "dss_54m_fck", /* 54m tv clk */
  704. .ops = &clkops_omap2_dflt_wait,
  705. .parent = &func_54m_ck,
  706. .clkdm_name = "dss_clkdm",
  707. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  708. .enable_bit = OMAP24XX_EN_TV_SHIFT,
  709. .recalc = &followparent_recalc,
  710. };
  711. static struct clk wu_l4_ick = {
  712. .name = "wu_l4_ick",
  713. .ops = &clkops_null,
  714. .parent = &sys_ck,
  715. .clkdm_name = "wkup_clkdm",
  716. .recalc = &followparent_recalc,
  717. };
  718. /*
  719. * CORE power domain ICLK & FCLK defines.
  720. * Many of the these can have more than one possible parent. Entries
  721. * here will likely have an L4 interface parent, and may have multiple
  722. * functional clock parents.
  723. */
  724. static const struct clksel_rate gpt_alt_rates[] = {
  725. { .div = 1, .val = 2, .flags = RATE_IN_24XX },
  726. { .div = 0 }
  727. };
  728. static const struct clksel omap24xx_gpt_clksel[] = {
  729. { .parent = &func_32k_ck, .rates = gpt_32k_rates },
  730. { .parent = &sys_ck, .rates = gpt_sys_rates },
  731. { .parent = &alt_ck, .rates = gpt_alt_rates },
  732. { .parent = NULL },
  733. };
  734. static struct clk gpt1_ick = {
  735. .name = "gpt1_ick",
  736. .ops = &clkops_omap2_iclk_dflt_wait,
  737. .parent = &wu_l4_ick,
  738. .clkdm_name = "wkup_clkdm",
  739. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  740. .enable_bit = OMAP24XX_EN_GPT1_SHIFT,
  741. .recalc = &followparent_recalc,
  742. };
  743. static struct clk gpt1_fck = {
  744. .name = "gpt1_fck",
  745. .ops = &clkops_omap2_dflt_wait,
  746. .parent = &func_32k_ck,
  747. .clkdm_name = "core_l4_clkdm",
  748. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  749. .enable_bit = OMAP24XX_EN_GPT1_SHIFT,
  750. .init = &omap2_init_clksel_parent,
  751. .clksel_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL1),
  752. .clksel_mask = OMAP24XX_CLKSEL_GPT1_MASK,
  753. .clksel = omap24xx_gpt_clksel,
  754. .recalc = &omap2_clksel_recalc,
  755. .round_rate = &omap2_clksel_round_rate,
  756. .set_rate = &omap2_clksel_set_rate
  757. };
  758. static struct clk gpt2_ick = {
  759. .name = "gpt2_ick",
  760. .ops = &clkops_omap2_iclk_dflt_wait,
  761. .parent = &l4_ck,
  762. .clkdm_name = "core_l4_clkdm",
  763. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  764. .enable_bit = OMAP24XX_EN_GPT2_SHIFT,
  765. .recalc = &followparent_recalc,
  766. };
  767. static struct clk gpt2_fck = {
  768. .name = "gpt2_fck",
  769. .ops = &clkops_omap2_dflt_wait,
  770. .parent = &func_32k_ck,
  771. .clkdm_name = "core_l4_clkdm",
  772. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  773. .enable_bit = OMAP24XX_EN_GPT2_SHIFT,
  774. .init = &omap2_init_clksel_parent,
  775. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  776. .clksel_mask = OMAP24XX_CLKSEL_GPT2_MASK,
  777. .clksel = omap24xx_gpt_clksel,
  778. .recalc = &omap2_clksel_recalc,
  779. };
  780. static struct clk gpt3_ick = {
  781. .name = "gpt3_ick",
  782. .ops = &clkops_omap2_iclk_dflt_wait,
  783. .parent = &l4_ck,
  784. .clkdm_name = "core_l4_clkdm",
  785. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  786. .enable_bit = OMAP24XX_EN_GPT3_SHIFT,
  787. .recalc = &followparent_recalc,
  788. };
  789. static struct clk gpt3_fck = {
  790. .name = "gpt3_fck",
  791. .ops = &clkops_omap2_dflt_wait,
  792. .parent = &func_32k_ck,
  793. .clkdm_name = "core_l4_clkdm",
  794. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  795. .enable_bit = OMAP24XX_EN_GPT3_SHIFT,
  796. .init = &omap2_init_clksel_parent,
  797. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  798. .clksel_mask = OMAP24XX_CLKSEL_GPT3_MASK,
  799. .clksel = omap24xx_gpt_clksel,
  800. .recalc = &omap2_clksel_recalc,
  801. };
  802. static struct clk gpt4_ick = {
  803. .name = "gpt4_ick",
  804. .ops = &clkops_omap2_iclk_dflt_wait,
  805. .parent = &l4_ck,
  806. .clkdm_name = "core_l4_clkdm",
  807. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  808. .enable_bit = OMAP24XX_EN_GPT4_SHIFT,
  809. .recalc = &followparent_recalc,
  810. };
  811. static struct clk gpt4_fck = {
  812. .name = "gpt4_fck",
  813. .ops = &clkops_omap2_dflt_wait,
  814. .parent = &func_32k_ck,
  815. .clkdm_name = "core_l4_clkdm",
  816. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  817. .enable_bit = OMAP24XX_EN_GPT4_SHIFT,
  818. .init = &omap2_init_clksel_parent,
  819. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  820. .clksel_mask = OMAP24XX_CLKSEL_GPT4_MASK,
  821. .clksel = omap24xx_gpt_clksel,
  822. .recalc = &omap2_clksel_recalc,
  823. };
  824. static struct clk gpt5_ick = {
  825. .name = "gpt5_ick",
  826. .ops = &clkops_omap2_iclk_dflt_wait,
  827. .parent = &l4_ck,
  828. .clkdm_name = "core_l4_clkdm",
  829. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  830. .enable_bit = OMAP24XX_EN_GPT5_SHIFT,
  831. .recalc = &followparent_recalc,
  832. };
  833. static struct clk gpt5_fck = {
  834. .name = "gpt5_fck",
  835. .ops = &clkops_omap2_dflt_wait,
  836. .parent = &func_32k_ck,
  837. .clkdm_name = "core_l4_clkdm",
  838. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  839. .enable_bit = OMAP24XX_EN_GPT5_SHIFT,
  840. .init = &omap2_init_clksel_parent,
  841. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  842. .clksel_mask = OMAP24XX_CLKSEL_GPT5_MASK,
  843. .clksel = omap24xx_gpt_clksel,
  844. .recalc = &omap2_clksel_recalc,
  845. };
  846. static struct clk gpt6_ick = {
  847. .name = "gpt6_ick",
  848. .ops = &clkops_omap2_iclk_dflt_wait,
  849. .parent = &l4_ck,
  850. .clkdm_name = "core_l4_clkdm",
  851. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  852. .enable_bit = OMAP24XX_EN_GPT6_SHIFT,
  853. .recalc = &followparent_recalc,
  854. };
  855. static struct clk gpt6_fck = {
  856. .name = "gpt6_fck",
  857. .ops = &clkops_omap2_dflt_wait,
  858. .parent = &func_32k_ck,
  859. .clkdm_name = "core_l4_clkdm",
  860. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  861. .enable_bit = OMAP24XX_EN_GPT6_SHIFT,
  862. .init = &omap2_init_clksel_parent,
  863. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  864. .clksel_mask = OMAP24XX_CLKSEL_GPT6_MASK,
  865. .clksel = omap24xx_gpt_clksel,
  866. .recalc = &omap2_clksel_recalc,
  867. };
  868. static struct clk gpt7_ick = {
  869. .name = "gpt7_ick",
  870. .ops = &clkops_omap2_iclk_dflt_wait,
  871. .parent = &l4_ck,
  872. .clkdm_name = "core_l4_clkdm",
  873. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  874. .enable_bit = OMAP24XX_EN_GPT7_SHIFT,
  875. .recalc = &followparent_recalc,
  876. };
  877. static struct clk gpt7_fck = {
  878. .name = "gpt7_fck",
  879. .ops = &clkops_omap2_dflt_wait,
  880. .parent = &func_32k_ck,
  881. .clkdm_name = "core_l4_clkdm",
  882. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  883. .enable_bit = OMAP24XX_EN_GPT7_SHIFT,
  884. .init = &omap2_init_clksel_parent,
  885. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  886. .clksel_mask = OMAP24XX_CLKSEL_GPT7_MASK,
  887. .clksel = omap24xx_gpt_clksel,
  888. .recalc = &omap2_clksel_recalc,
  889. };
  890. static struct clk gpt8_ick = {
  891. .name = "gpt8_ick",
  892. .ops = &clkops_omap2_iclk_dflt_wait,
  893. .parent = &l4_ck,
  894. .clkdm_name = "core_l4_clkdm",
  895. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  896. .enable_bit = OMAP24XX_EN_GPT8_SHIFT,
  897. .recalc = &followparent_recalc,
  898. };
  899. static struct clk gpt8_fck = {
  900. .name = "gpt8_fck",
  901. .ops = &clkops_omap2_dflt_wait,
  902. .parent = &func_32k_ck,
  903. .clkdm_name = "core_l4_clkdm",
  904. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  905. .enable_bit = OMAP24XX_EN_GPT8_SHIFT,
  906. .init = &omap2_init_clksel_parent,
  907. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  908. .clksel_mask = OMAP24XX_CLKSEL_GPT8_MASK,
  909. .clksel = omap24xx_gpt_clksel,
  910. .recalc = &omap2_clksel_recalc,
  911. };
  912. static struct clk gpt9_ick = {
  913. .name = "gpt9_ick",
  914. .ops = &clkops_omap2_iclk_dflt_wait,
  915. .parent = &l4_ck,
  916. .clkdm_name = "core_l4_clkdm",
  917. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  918. .enable_bit = OMAP24XX_EN_GPT9_SHIFT,
  919. .recalc = &followparent_recalc,
  920. };
  921. static struct clk gpt9_fck = {
  922. .name = "gpt9_fck",
  923. .ops = &clkops_omap2_dflt_wait,
  924. .parent = &func_32k_ck,
  925. .clkdm_name = "core_l4_clkdm",
  926. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  927. .enable_bit = OMAP24XX_EN_GPT9_SHIFT,
  928. .init = &omap2_init_clksel_parent,
  929. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  930. .clksel_mask = OMAP24XX_CLKSEL_GPT9_MASK,
  931. .clksel = omap24xx_gpt_clksel,
  932. .recalc = &omap2_clksel_recalc,
  933. };
  934. static struct clk gpt10_ick = {
  935. .name = "gpt10_ick",
  936. .ops = &clkops_omap2_iclk_dflt_wait,
  937. .parent = &l4_ck,
  938. .clkdm_name = "core_l4_clkdm",
  939. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  940. .enable_bit = OMAP24XX_EN_GPT10_SHIFT,
  941. .recalc = &followparent_recalc,
  942. };
  943. static struct clk gpt10_fck = {
  944. .name = "gpt10_fck",
  945. .ops = &clkops_omap2_dflt_wait,
  946. .parent = &func_32k_ck,
  947. .clkdm_name = "core_l4_clkdm",
  948. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  949. .enable_bit = OMAP24XX_EN_GPT10_SHIFT,
  950. .init = &omap2_init_clksel_parent,
  951. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  952. .clksel_mask = OMAP24XX_CLKSEL_GPT10_MASK,
  953. .clksel = omap24xx_gpt_clksel,
  954. .recalc = &omap2_clksel_recalc,
  955. };
  956. static struct clk gpt11_ick = {
  957. .name = "gpt11_ick",
  958. .ops = &clkops_omap2_iclk_dflt_wait,
  959. .parent = &l4_ck,
  960. .clkdm_name = "core_l4_clkdm",
  961. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  962. .enable_bit = OMAP24XX_EN_GPT11_SHIFT,
  963. .recalc = &followparent_recalc,
  964. };
  965. static struct clk gpt11_fck = {
  966. .name = "gpt11_fck",
  967. .ops = &clkops_omap2_dflt_wait,
  968. .parent = &func_32k_ck,
  969. .clkdm_name = "core_l4_clkdm",
  970. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  971. .enable_bit = OMAP24XX_EN_GPT11_SHIFT,
  972. .init = &omap2_init_clksel_parent,
  973. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  974. .clksel_mask = OMAP24XX_CLKSEL_GPT11_MASK,
  975. .clksel = omap24xx_gpt_clksel,
  976. .recalc = &omap2_clksel_recalc,
  977. };
  978. static struct clk gpt12_ick = {
  979. .name = "gpt12_ick",
  980. .ops = &clkops_omap2_iclk_dflt_wait,
  981. .parent = &l4_ck,
  982. .clkdm_name = "core_l4_clkdm",
  983. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  984. .enable_bit = OMAP24XX_EN_GPT12_SHIFT,
  985. .recalc = &followparent_recalc,
  986. };
  987. static struct clk gpt12_fck = {
  988. .name = "gpt12_fck",
  989. .ops = &clkops_omap2_dflt_wait,
  990. .parent = &secure_32k_ck,
  991. .clkdm_name = "core_l4_clkdm",
  992. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  993. .enable_bit = OMAP24XX_EN_GPT12_SHIFT,
  994. .init = &omap2_init_clksel_parent,
  995. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  996. .clksel_mask = OMAP24XX_CLKSEL_GPT12_MASK,
  997. .clksel = omap24xx_gpt_clksel,
  998. .recalc = &omap2_clksel_recalc,
  999. };
  1000. static struct clk mcbsp1_ick = {
  1001. .name = "mcbsp1_ick",
  1002. .ops = &clkops_omap2_iclk_dflt_wait,
  1003. .parent = &l4_ck,
  1004. .clkdm_name = "core_l4_clkdm",
  1005. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1006. .enable_bit = OMAP24XX_EN_MCBSP1_SHIFT,
  1007. .recalc = &followparent_recalc,
  1008. };
  1009. static const struct clksel_rate common_mcbsp_96m_rates[] = {
  1010. { .div = 1, .val = 0, .flags = RATE_IN_24XX },
  1011. { .div = 0 }
  1012. };
  1013. static const struct clksel_rate common_mcbsp_mcbsp_rates[] = {
  1014. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  1015. { .div = 0 }
  1016. };
  1017. static const struct clksel mcbsp_fck_clksel[] = {
  1018. { .parent = &func_96m_ck, .rates = common_mcbsp_96m_rates },
  1019. { .parent = &mcbsp_clks, .rates = common_mcbsp_mcbsp_rates },
  1020. { .parent = NULL }
  1021. };
  1022. static struct clk mcbsp1_fck = {
  1023. .name = "mcbsp1_fck",
  1024. .ops = &clkops_omap2_dflt_wait,
  1025. .parent = &func_96m_ck,
  1026. .init = &omap2_init_clksel_parent,
  1027. .clkdm_name = "core_l4_clkdm",
  1028. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1029. .enable_bit = OMAP24XX_EN_MCBSP1_SHIFT,
  1030. .clksel_reg = OMAP243X_CTRL_REGADDR(OMAP2_CONTROL_DEVCONF0),
  1031. .clksel_mask = OMAP2_MCBSP1_CLKS_MASK,
  1032. .clksel = mcbsp_fck_clksel,
  1033. .recalc = &omap2_clksel_recalc,
  1034. };
  1035. static struct clk mcbsp2_ick = {
  1036. .name = "mcbsp2_ick",
  1037. .ops = &clkops_omap2_iclk_dflt_wait,
  1038. .parent = &l4_ck,
  1039. .clkdm_name = "core_l4_clkdm",
  1040. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1041. .enable_bit = OMAP24XX_EN_MCBSP2_SHIFT,
  1042. .recalc = &followparent_recalc,
  1043. };
  1044. static struct clk mcbsp2_fck = {
  1045. .name = "mcbsp2_fck",
  1046. .ops = &clkops_omap2_dflt_wait,
  1047. .parent = &func_96m_ck,
  1048. .init = &omap2_init_clksel_parent,
  1049. .clkdm_name = "core_l4_clkdm",
  1050. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1051. .enable_bit = OMAP24XX_EN_MCBSP2_SHIFT,
  1052. .clksel_reg = OMAP243X_CTRL_REGADDR(OMAP2_CONTROL_DEVCONF0),
  1053. .clksel_mask = OMAP2_MCBSP2_CLKS_MASK,
  1054. .clksel = mcbsp_fck_clksel,
  1055. .recalc = &omap2_clksel_recalc,
  1056. };
  1057. static struct clk mcbsp3_ick = {
  1058. .name = "mcbsp3_ick",
  1059. .ops = &clkops_omap2_iclk_dflt_wait,
  1060. .parent = &l4_ck,
  1061. .clkdm_name = "core_l4_clkdm",
  1062. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1063. .enable_bit = OMAP2430_EN_MCBSP3_SHIFT,
  1064. .recalc = &followparent_recalc,
  1065. };
  1066. static struct clk mcbsp3_fck = {
  1067. .name = "mcbsp3_fck",
  1068. .ops = &clkops_omap2_dflt_wait,
  1069. .parent = &func_96m_ck,
  1070. .init = &omap2_init_clksel_parent,
  1071. .clkdm_name = "core_l4_clkdm",
  1072. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1073. .enable_bit = OMAP2430_EN_MCBSP3_SHIFT,
  1074. .clksel_reg = OMAP243X_CTRL_REGADDR(OMAP243X_CONTROL_DEVCONF1),
  1075. .clksel_mask = OMAP2_MCBSP3_CLKS_MASK,
  1076. .clksel = mcbsp_fck_clksel,
  1077. .recalc = &omap2_clksel_recalc,
  1078. };
  1079. static struct clk mcbsp4_ick = {
  1080. .name = "mcbsp4_ick",
  1081. .ops = &clkops_omap2_iclk_dflt_wait,
  1082. .parent = &l4_ck,
  1083. .clkdm_name = "core_l4_clkdm",
  1084. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1085. .enable_bit = OMAP2430_EN_MCBSP4_SHIFT,
  1086. .recalc = &followparent_recalc,
  1087. };
  1088. static struct clk mcbsp4_fck = {
  1089. .name = "mcbsp4_fck",
  1090. .ops = &clkops_omap2_dflt_wait,
  1091. .parent = &func_96m_ck,
  1092. .init = &omap2_init_clksel_parent,
  1093. .clkdm_name = "core_l4_clkdm",
  1094. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1095. .enable_bit = OMAP2430_EN_MCBSP4_SHIFT,
  1096. .clksel_reg = OMAP243X_CTRL_REGADDR(OMAP243X_CONTROL_DEVCONF1),
  1097. .clksel_mask = OMAP2_MCBSP4_CLKS_MASK,
  1098. .clksel = mcbsp_fck_clksel,
  1099. .recalc = &omap2_clksel_recalc,
  1100. };
  1101. static struct clk mcbsp5_ick = {
  1102. .name = "mcbsp5_ick",
  1103. .ops = &clkops_omap2_iclk_dflt_wait,
  1104. .parent = &l4_ck,
  1105. .clkdm_name = "core_l4_clkdm",
  1106. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1107. .enable_bit = OMAP2430_EN_MCBSP5_SHIFT,
  1108. .recalc = &followparent_recalc,
  1109. };
  1110. static struct clk mcbsp5_fck = {
  1111. .name = "mcbsp5_fck",
  1112. .ops = &clkops_omap2_dflt_wait,
  1113. .parent = &func_96m_ck,
  1114. .init = &omap2_init_clksel_parent,
  1115. .clkdm_name = "core_l4_clkdm",
  1116. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1117. .enable_bit = OMAP2430_EN_MCBSP5_SHIFT,
  1118. .clksel_reg = OMAP243X_CTRL_REGADDR(OMAP243X_CONTROL_DEVCONF1),
  1119. .clksel_mask = OMAP2_MCBSP5_CLKS_MASK,
  1120. .clksel = mcbsp_fck_clksel,
  1121. .recalc = &omap2_clksel_recalc,
  1122. };
  1123. static struct clk mcspi1_ick = {
  1124. .name = "mcspi1_ick",
  1125. .ops = &clkops_omap2_iclk_dflt_wait,
  1126. .parent = &l4_ck,
  1127. .clkdm_name = "core_l4_clkdm",
  1128. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1129. .enable_bit = OMAP24XX_EN_MCSPI1_SHIFT,
  1130. .recalc = &followparent_recalc,
  1131. };
  1132. static struct clk mcspi1_fck = {
  1133. .name = "mcspi1_fck",
  1134. .ops = &clkops_omap2_dflt_wait,
  1135. .parent = &func_48m_ck,
  1136. .clkdm_name = "core_l4_clkdm",
  1137. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1138. .enable_bit = OMAP24XX_EN_MCSPI1_SHIFT,
  1139. .recalc = &followparent_recalc,
  1140. };
  1141. static struct clk mcspi2_ick = {
  1142. .name = "mcspi2_ick",
  1143. .ops = &clkops_omap2_iclk_dflt_wait,
  1144. .parent = &l4_ck,
  1145. .clkdm_name = "core_l4_clkdm",
  1146. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1147. .enable_bit = OMAP24XX_EN_MCSPI2_SHIFT,
  1148. .recalc = &followparent_recalc,
  1149. };
  1150. static struct clk mcspi2_fck = {
  1151. .name = "mcspi2_fck",
  1152. .ops = &clkops_omap2_dflt_wait,
  1153. .parent = &func_48m_ck,
  1154. .clkdm_name = "core_l4_clkdm",
  1155. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1156. .enable_bit = OMAP24XX_EN_MCSPI2_SHIFT,
  1157. .recalc = &followparent_recalc,
  1158. };
  1159. static struct clk mcspi3_ick = {
  1160. .name = "mcspi3_ick",
  1161. .ops = &clkops_omap2_iclk_dflt_wait,
  1162. .parent = &l4_ck,
  1163. .clkdm_name = "core_l4_clkdm",
  1164. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1165. .enable_bit = OMAP2430_EN_MCSPI3_SHIFT,
  1166. .recalc = &followparent_recalc,
  1167. };
  1168. static struct clk mcspi3_fck = {
  1169. .name = "mcspi3_fck",
  1170. .ops = &clkops_omap2_dflt_wait,
  1171. .parent = &func_48m_ck,
  1172. .clkdm_name = "core_l4_clkdm",
  1173. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1174. .enable_bit = OMAP2430_EN_MCSPI3_SHIFT,
  1175. .recalc = &followparent_recalc,
  1176. };
  1177. static struct clk uart1_ick = {
  1178. .name = "uart1_ick",
  1179. .ops = &clkops_omap2_iclk_dflt_wait,
  1180. .parent = &l4_ck,
  1181. .clkdm_name = "core_l4_clkdm",
  1182. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1183. .enable_bit = OMAP24XX_EN_UART1_SHIFT,
  1184. .recalc = &followparent_recalc,
  1185. };
  1186. static struct clk uart1_fck = {
  1187. .name = "uart1_fck",
  1188. .ops = &clkops_omap2_dflt_wait,
  1189. .parent = &func_48m_ck,
  1190. .clkdm_name = "core_l4_clkdm",
  1191. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1192. .enable_bit = OMAP24XX_EN_UART1_SHIFT,
  1193. .recalc = &followparent_recalc,
  1194. };
  1195. static struct clk uart2_ick = {
  1196. .name = "uart2_ick",
  1197. .ops = &clkops_omap2_iclk_dflt_wait,
  1198. .parent = &l4_ck,
  1199. .clkdm_name = "core_l4_clkdm",
  1200. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1201. .enable_bit = OMAP24XX_EN_UART2_SHIFT,
  1202. .recalc = &followparent_recalc,
  1203. };
  1204. static struct clk uart2_fck = {
  1205. .name = "uart2_fck",
  1206. .ops = &clkops_omap2_dflt_wait,
  1207. .parent = &func_48m_ck,
  1208. .clkdm_name = "core_l4_clkdm",
  1209. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1210. .enable_bit = OMAP24XX_EN_UART2_SHIFT,
  1211. .recalc = &followparent_recalc,
  1212. };
  1213. static struct clk uart3_ick = {
  1214. .name = "uart3_ick",
  1215. .ops = &clkops_omap2_iclk_dflt_wait,
  1216. .parent = &l4_ck,
  1217. .clkdm_name = "core_l4_clkdm",
  1218. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1219. .enable_bit = OMAP24XX_EN_UART3_SHIFT,
  1220. .recalc = &followparent_recalc,
  1221. };
  1222. static struct clk uart3_fck = {
  1223. .name = "uart3_fck",
  1224. .ops = &clkops_omap2_dflt_wait,
  1225. .parent = &func_48m_ck,
  1226. .clkdm_name = "core_l4_clkdm",
  1227. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1228. .enable_bit = OMAP24XX_EN_UART3_SHIFT,
  1229. .recalc = &followparent_recalc,
  1230. };
  1231. static struct clk gpios_ick = {
  1232. .name = "gpios_ick",
  1233. .ops = &clkops_omap2_iclk_dflt_wait,
  1234. .parent = &wu_l4_ick,
  1235. .clkdm_name = "wkup_clkdm",
  1236. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1237. .enable_bit = OMAP24XX_EN_GPIOS_SHIFT,
  1238. .recalc = &followparent_recalc,
  1239. };
  1240. static struct clk gpios_fck = {
  1241. .name = "gpios_fck",
  1242. .ops = &clkops_omap2_dflt_wait,
  1243. .parent = &func_32k_ck,
  1244. .clkdm_name = "wkup_clkdm",
  1245. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  1246. .enable_bit = OMAP24XX_EN_GPIOS_SHIFT,
  1247. .recalc = &followparent_recalc,
  1248. };
  1249. static struct clk mpu_wdt_ick = {
  1250. .name = "mpu_wdt_ick",
  1251. .ops = &clkops_omap2_iclk_dflt_wait,
  1252. .parent = &wu_l4_ick,
  1253. .clkdm_name = "wkup_clkdm",
  1254. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1255. .enable_bit = OMAP24XX_EN_MPU_WDT_SHIFT,
  1256. .recalc = &followparent_recalc,
  1257. };
  1258. static struct clk mpu_wdt_fck = {
  1259. .name = "mpu_wdt_fck",
  1260. .ops = &clkops_omap2_dflt_wait,
  1261. .parent = &func_32k_ck,
  1262. .clkdm_name = "wkup_clkdm",
  1263. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  1264. .enable_bit = OMAP24XX_EN_MPU_WDT_SHIFT,
  1265. .recalc = &followparent_recalc,
  1266. };
  1267. static struct clk sync_32k_ick = {
  1268. .name = "sync_32k_ick",
  1269. .ops = &clkops_omap2_iclk_dflt_wait,
  1270. .flags = ENABLE_ON_INIT,
  1271. .parent = &wu_l4_ick,
  1272. .clkdm_name = "wkup_clkdm",
  1273. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1274. .enable_bit = OMAP24XX_EN_32KSYNC_SHIFT,
  1275. .recalc = &followparent_recalc,
  1276. };
  1277. static struct clk wdt1_ick = {
  1278. .name = "wdt1_ick",
  1279. .ops = &clkops_omap2_iclk_dflt_wait,
  1280. .parent = &wu_l4_ick,
  1281. .clkdm_name = "wkup_clkdm",
  1282. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1283. .enable_bit = OMAP24XX_EN_WDT1_SHIFT,
  1284. .recalc = &followparent_recalc,
  1285. };
  1286. static struct clk omapctrl_ick = {
  1287. .name = "omapctrl_ick",
  1288. .ops = &clkops_omap2_iclk_dflt_wait,
  1289. .flags = ENABLE_ON_INIT,
  1290. .parent = &wu_l4_ick,
  1291. .clkdm_name = "wkup_clkdm",
  1292. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1293. .enable_bit = OMAP24XX_EN_OMAPCTRL_SHIFT,
  1294. .recalc = &followparent_recalc,
  1295. };
  1296. static struct clk icr_ick = {
  1297. .name = "icr_ick",
  1298. .ops = &clkops_omap2_iclk_dflt_wait,
  1299. .parent = &wu_l4_ick,
  1300. .clkdm_name = "wkup_clkdm",
  1301. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1302. .enable_bit = OMAP2430_EN_ICR_SHIFT,
  1303. .recalc = &followparent_recalc,
  1304. };
  1305. static struct clk cam_ick = {
  1306. .name = "cam_ick",
  1307. .ops = &clkops_omap2_iclk_dflt,
  1308. .parent = &l4_ck,
  1309. .clkdm_name = "core_l4_clkdm",
  1310. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1311. .enable_bit = OMAP24XX_EN_CAM_SHIFT,
  1312. .recalc = &followparent_recalc,
  1313. };
  1314. /*
  1315. * cam_fck controls both CAM_MCLK and CAM_FCLK. It should probably be
  1316. * split into two separate clocks, since the parent clocks are different
  1317. * and the clockdomains are also different.
  1318. */
  1319. static struct clk cam_fck = {
  1320. .name = "cam_fck",
  1321. .ops = &clkops_omap2_dflt,
  1322. .parent = &func_96m_ck,
  1323. .clkdm_name = "core_l3_clkdm",
  1324. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1325. .enable_bit = OMAP24XX_EN_CAM_SHIFT,
  1326. .recalc = &followparent_recalc,
  1327. };
  1328. static struct clk mailboxes_ick = {
  1329. .name = "mailboxes_ick",
  1330. .ops = &clkops_omap2_iclk_dflt_wait,
  1331. .parent = &l4_ck,
  1332. .clkdm_name = "core_l4_clkdm",
  1333. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1334. .enable_bit = OMAP24XX_EN_MAILBOXES_SHIFT,
  1335. .recalc = &followparent_recalc,
  1336. };
  1337. static struct clk wdt4_ick = {
  1338. .name = "wdt4_ick",
  1339. .ops = &clkops_omap2_iclk_dflt_wait,
  1340. .parent = &l4_ck,
  1341. .clkdm_name = "core_l4_clkdm",
  1342. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1343. .enable_bit = OMAP24XX_EN_WDT4_SHIFT,
  1344. .recalc = &followparent_recalc,
  1345. };
  1346. static struct clk wdt4_fck = {
  1347. .name = "wdt4_fck",
  1348. .ops = &clkops_omap2_dflt_wait,
  1349. .parent = &func_32k_ck,
  1350. .clkdm_name = "core_l4_clkdm",
  1351. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1352. .enable_bit = OMAP24XX_EN_WDT4_SHIFT,
  1353. .recalc = &followparent_recalc,
  1354. };
  1355. static struct clk mspro_ick = {
  1356. .name = "mspro_ick",
  1357. .ops = &clkops_omap2_iclk_dflt_wait,
  1358. .parent = &l4_ck,
  1359. .clkdm_name = "core_l4_clkdm",
  1360. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1361. .enable_bit = OMAP24XX_EN_MSPRO_SHIFT,
  1362. .recalc = &followparent_recalc,
  1363. };
  1364. static struct clk mspro_fck = {
  1365. .name = "mspro_fck",
  1366. .ops = &clkops_omap2_dflt_wait,
  1367. .parent = &func_96m_ck,
  1368. .clkdm_name = "core_l4_clkdm",
  1369. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1370. .enable_bit = OMAP24XX_EN_MSPRO_SHIFT,
  1371. .recalc = &followparent_recalc,
  1372. };
  1373. static struct clk fac_ick = {
  1374. .name = "fac_ick",
  1375. .ops = &clkops_omap2_iclk_dflt_wait,
  1376. .parent = &l4_ck,
  1377. .clkdm_name = "core_l4_clkdm",
  1378. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1379. .enable_bit = OMAP24XX_EN_FAC_SHIFT,
  1380. .recalc = &followparent_recalc,
  1381. };
  1382. static struct clk fac_fck = {
  1383. .name = "fac_fck",
  1384. .ops = &clkops_omap2_dflt_wait,
  1385. .parent = &func_12m_ck,
  1386. .clkdm_name = "core_l4_clkdm",
  1387. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1388. .enable_bit = OMAP24XX_EN_FAC_SHIFT,
  1389. .recalc = &followparent_recalc,
  1390. };
  1391. static struct clk hdq_ick = {
  1392. .name = "hdq_ick",
  1393. .ops = &clkops_omap2_iclk_dflt_wait,
  1394. .parent = &l4_ck,
  1395. .clkdm_name = "core_l4_clkdm",
  1396. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1397. .enable_bit = OMAP24XX_EN_HDQ_SHIFT,
  1398. .recalc = &followparent_recalc,
  1399. };
  1400. static struct clk hdq_fck = {
  1401. .name = "hdq_fck",
  1402. .ops = &clkops_omap2_dflt_wait,
  1403. .parent = &func_12m_ck,
  1404. .clkdm_name = "core_l4_clkdm",
  1405. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1406. .enable_bit = OMAP24XX_EN_HDQ_SHIFT,
  1407. .recalc = &followparent_recalc,
  1408. };
  1409. /*
  1410. * XXX This is marked as a 2420-only define, but it claims to be present
  1411. * on 2430 also. Double-check.
  1412. */
  1413. static struct clk i2c2_ick = {
  1414. .name = "i2c2_ick",
  1415. .ops = &clkops_omap2_iclk_dflt_wait,
  1416. .parent = &l4_ck,
  1417. .clkdm_name = "core_l4_clkdm",
  1418. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1419. .enable_bit = OMAP2420_EN_I2C2_SHIFT,
  1420. .recalc = &followparent_recalc,
  1421. };
  1422. static struct clk i2chs2_fck = {
  1423. .name = "i2chs2_fck",
  1424. .ops = &clkops_omap2430_i2chs_wait,
  1425. .parent = &func_96m_ck,
  1426. .clkdm_name = "core_l4_clkdm",
  1427. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1428. .enable_bit = OMAP2430_EN_I2CHS2_SHIFT,
  1429. .recalc = &followparent_recalc,
  1430. };
  1431. /*
  1432. * XXX This is marked as a 2420-only define, but it claims to be present
  1433. * on 2430 also. Double-check.
  1434. */
  1435. static struct clk i2c1_ick = {
  1436. .name = "i2c1_ick",
  1437. .ops = &clkops_omap2_iclk_dflt_wait,
  1438. .parent = &l4_ck,
  1439. .clkdm_name = "core_l4_clkdm",
  1440. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1441. .enable_bit = OMAP2420_EN_I2C1_SHIFT,
  1442. .recalc = &followparent_recalc,
  1443. };
  1444. static struct clk i2chs1_fck = {
  1445. .name = "i2chs1_fck",
  1446. .ops = &clkops_omap2430_i2chs_wait,
  1447. .parent = &func_96m_ck,
  1448. .clkdm_name = "core_l4_clkdm",
  1449. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1450. .enable_bit = OMAP2430_EN_I2CHS1_SHIFT,
  1451. .recalc = &followparent_recalc,
  1452. };
  1453. /*
  1454. * The enable_reg/enable_bit in this clock is only used for CM_AUTOIDLE
  1455. * accesses derived from this data.
  1456. */
  1457. static struct clk gpmc_fck = {
  1458. .name = "gpmc_fck",
  1459. .ops = &clkops_omap2_iclk_idle_only,
  1460. .parent = &core_l3_ck,
  1461. .flags = ENABLE_ON_INIT,
  1462. .clkdm_name = "core_l3_clkdm",
  1463. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN3),
  1464. .enable_bit = OMAP24XX_AUTO_GPMC_SHIFT,
  1465. .recalc = &followparent_recalc,
  1466. };
  1467. static struct clk sdma_fck = {
  1468. .name = "sdma_fck",
  1469. .ops = &clkops_null, /* RMK: missing? */
  1470. .parent = &core_l3_ck,
  1471. .clkdm_name = "core_l3_clkdm",
  1472. .recalc = &followparent_recalc,
  1473. };
  1474. /*
  1475. * The enable_reg/enable_bit in this clock is only used for CM_AUTOIDLE
  1476. * accesses derived from this data.
  1477. */
  1478. static struct clk sdma_ick = {
  1479. .name = "sdma_ick",
  1480. .ops = &clkops_omap2_iclk_idle_only,
  1481. .parent = &core_l3_ck,
  1482. .clkdm_name = "core_l3_clkdm",
  1483. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN3),
  1484. .enable_bit = OMAP24XX_AUTO_SDMA_SHIFT,
  1485. .recalc = &followparent_recalc,
  1486. };
  1487. static struct clk sdrc_ick = {
  1488. .name = "sdrc_ick",
  1489. .ops = &clkops_omap2_iclk_idle_only,
  1490. .parent = &core_l3_ck,
  1491. .flags = ENABLE_ON_INIT,
  1492. .clkdm_name = "core_l3_clkdm",
  1493. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN3),
  1494. .enable_bit = OMAP2430_EN_SDRC_SHIFT,
  1495. .recalc = &followparent_recalc,
  1496. };
  1497. static struct clk des_ick = {
  1498. .name = "des_ick",
  1499. .ops = &clkops_omap2_iclk_dflt_wait,
  1500. .parent = &l4_ck,
  1501. .clkdm_name = "core_l4_clkdm",
  1502. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
  1503. .enable_bit = OMAP24XX_EN_DES_SHIFT,
  1504. .recalc = &followparent_recalc,
  1505. };
  1506. static struct clk sha_ick = {
  1507. .name = "sha_ick",
  1508. .ops = &clkops_omap2_iclk_dflt_wait,
  1509. .parent = &l4_ck,
  1510. .clkdm_name = "core_l4_clkdm",
  1511. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
  1512. .enable_bit = OMAP24XX_EN_SHA_SHIFT,
  1513. .recalc = &followparent_recalc,
  1514. };
  1515. static struct clk rng_ick = {
  1516. .name = "rng_ick",
  1517. .ops = &clkops_omap2_iclk_dflt_wait,
  1518. .parent = &l4_ck,
  1519. .clkdm_name = "core_l4_clkdm",
  1520. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
  1521. .enable_bit = OMAP24XX_EN_RNG_SHIFT,
  1522. .recalc = &followparent_recalc,
  1523. };
  1524. static struct clk aes_ick = {
  1525. .name = "aes_ick",
  1526. .ops = &clkops_omap2_iclk_dflt_wait,
  1527. .parent = &l4_ck,
  1528. .clkdm_name = "core_l4_clkdm",
  1529. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
  1530. .enable_bit = OMAP24XX_EN_AES_SHIFT,
  1531. .recalc = &followparent_recalc,
  1532. };
  1533. static struct clk pka_ick = {
  1534. .name = "pka_ick",
  1535. .ops = &clkops_omap2_iclk_dflt_wait,
  1536. .parent = &l4_ck,
  1537. .clkdm_name = "core_l4_clkdm",
  1538. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
  1539. .enable_bit = OMAP24XX_EN_PKA_SHIFT,
  1540. .recalc = &followparent_recalc,
  1541. };
  1542. static struct clk usb_fck = {
  1543. .name = "usb_fck",
  1544. .ops = &clkops_omap2_dflt_wait,
  1545. .parent = &func_48m_ck,
  1546. .clkdm_name = "core_l3_clkdm",
  1547. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1548. .enable_bit = OMAP24XX_EN_USB_SHIFT,
  1549. .recalc = &followparent_recalc,
  1550. };
  1551. static struct clk usbhs_ick = {
  1552. .name = "usbhs_ick",
  1553. .ops = &clkops_omap2_iclk_dflt_wait,
  1554. .parent = &core_l3_ck,
  1555. .clkdm_name = "core_l3_clkdm",
  1556. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1557. .enable_bit = OMAP2430_EN_USBHS_SHIFT,
  1558. .recalc = &followparent_recalc,
  1559. };
  1560. static struct clk mmchs1_ick = {
  1561. .name = "mmchs1_ick",
  1562. .ops = &clkops_omap2_iclk_dflt_wait,
  1563. .parent = &l4_ck,
  1564. .clkdm_name = "core_l4_clkdm",
  1565. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1566. .enable_bit = OMAP2430_EN_MMCHS1_SHIFT,
  1567. .recalc = &followparent_recalc,
  1568. };
  1569. static struct clk mmchs1_fck = {
  1570. .name = "mmchs1_fck",
  1571. .ops = &clkops_omap2_dflt_wait,
  1572. .parent = &func_96m_ck,
  1573. .clkdm_name = "core_l4_clkdm",
  1574. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1575. .enable_bit = OMAP2430_EN_MMCHS1_SHIFT,
  1576. .recalc = &followparent_recalc,
  1577. };
  1578. static struct clk mmchs2_ick = {
  1579. .name = "mmchs2_ick",
  1580. .ops = &clkops_omap2_iclk_dflt_wait,
  1581. .parent = &l4_ck,
  1582. .clkdm_name = "core_l4_clkdm",
  1583. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1584. .enable_bit = OMAP2430_EN_MMCHS2_SHIFT,
  1585. .recalc = &followparent_recalc,
  1586. };
  1587. static struct clk mmchs2_fck = {
  1588. .name = "mmchs2_fck",
  1589. .ops = &clkops_omap2_dflt_wait,
  1590. .parent = &func_96m_ck,
  1591. .clkdm_name = "core_l4_clkdm",
  1592. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1593. .enable_bit = OMAP2430_EN_MMCHS2_SHIFT,
  1594. .recalc = &followparent_recalc,
  1595. };
  1596. static struct clk gpio5_ick = {
  1597. .name = "gpio5_ick",
  1598. .ops = &clkops_omap2_iclk_dflt_wait,
  1599. .parent = &l4_ck,
  1600. .clkdm_name = "core_l4_clkdm",
  1601. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1602. .enable_bit = OMAP2430_EN_GPIO5_SHIFT,
  1603. .recalc = &followparent_recalc,
  1604. };
  1605. static struct clk gpio5_fck = {
  1606. .name = "gpio5_fck",
  1607. .ops = &clkops_omap2_dflt_wait,
  1608. .parent = &func_32k_ck,
  1609. .clkdm_name = "core_l4_clkdm",
  1610. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1611. .enable_bit = OMAP2430_EN_GPIO5_SHIFT,
  1612. .recalc = &followparent_recalc,
  1613. };
  1614. static struct clk mdm_intc_ick = {
  1615. .name = "mdm_intc_ick",
  1616. .ops = &clkops_omap2_iclk_dflt_wait,
  1617. .parent = &l4_ck,
  1618. .clkdm_name = "core_l4_clkdm",
  1619. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1620. .enable_bit = OMAP2430_EN_MDM_INTC_SHIFT,
  1621. .recalc = &followparent_recalc,
  1622. };
  1623. static struct clk mmchsdb1_fck = {
  1624. .name = "mmchsdb1_fck",
  1625. .ops = &clkops_omap2_dflt_wait,
  1626. .parent = &func_32k_ck,
  1627. .clkdm_name = "core_l4_clkdm",
  1628. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1629. .enable_bit = OMAP2430_EN_MMCHSDB1_SHIFT,
  1630. .recalc = &followparent_recalc,
  1631. };
  1632. static struct clk mmchsdb2_fck = {
  1633. .name = "mmchsdb2_fck",
  1634. .ops = &clkops_omap2_dflt_wait,
  1635. .parent = &func_32k_ck,
  1636. .clkdm_name = "core_l4_clkdm",
  1637. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1638. .enable_bit = OMAP2430_EN_MMCHSDB2_SHIFT,
  1639. .recalc = &followparent_recalc,
  1640. };
  1641. /*
  1642. * This clock is a composite clock which does entire set changes then
  1643. * forces a rebalance. It keys on the MPU speed, but it really could
  1644. * be any key speed part of a set in the rate table.
  1645. *
  1646. * to really change a set, you need memory table sets which get changed
  1647. * in sram, pre-notifiers & post notifiers, changing the top set, without
  1648. * having low level display recalc's won't work... this is why dpm notifiers
  1649. * work, isr's off, walk a list of clocks already _off_ and not messing with
  1650. * the bus.
  1651. *
  1652. * This clock should have no parent. It embodies the entire upper level
  1653. * active set. A parent will mess up some of the init also.
  1654. */
  1655. static struct clk virt_prcm_set = {
  1656. .name = "virt_prcm_set",
  1657. .ops = &clkops_null,
  1658. .parent = &mpu_ck, /* Indexed by mpu speed, no parent */
  1659. .recalc = &omap2_table_mpu_recalc, /* sets are keyed on mpu rate */
  1660. .set_rate = &omap2_select_table_rate,
  1661. .round_rate = &omap2_round_to_table_rate,
  1662. };
  1663. /*
  1664. * clkdev integration
  1665. */
  1666. static struct omap_clk omap2430_clks[] = {
  1667. /* external root sources */
  1668. CLK(NULL, "func_32k_ck", &func_32k_ck, CK_243X),
  1669. CLK(NULL, "secure_32k_ck", &secure_32k_ck, CK_243X),
  1670. CLK(NULL, "osc_ck", &osc_ck, CK_243X),
  1671. CLK("twl", "fck", &osc_ck, CK_243X),
  1672. CLK(NULL, "sys_ck", &sys_ck, CK_243X),
  1673. CLK(NULL, "alt_ck", &alt_ck, CK_243X),
  1674. CLK(NULL, "mcbsp_clks", &mcbsp_clks, CK_243X),
  1675. /* internal analog sources */
  1676. CLK(NULL, "dpll_ck", &dpll_ck, CK_243X),
  1677. CLK(NULL, "apll96_ck", &apll96_ck, CK_243X),
  1678. CLK(NULL, "apll54_ck", &apll54_ck, CK_243X),
  1679. /* internal prcm root sources */
  1680. CLK(NULL, "func_54m_ck", &func_54m_ck, CK_243X),
  1681. CLK(NULL, "core_ck", &core_ck, CK_243X),
  1682. CLK(NULL, "func_96m_ck", &func_96m_ck, CK_243X),
  1683. CLK(NULL, "func_48m_ck", &func_48m_ck, CK_243X),
  1684. CLK(NULL, "func_12m_ck", &func_12m_ck, CK_243X),
  1685. CLK(NULL, "ck_wdt1_osc", &wdt1_osc_ck, CK_243X),
  1686. CLK(NULL, "sys_clkout_src", &sys_clkout_src, CK_243X),
  1687. CLK(NULL, "sys_clkout", &sys_clkout, CK_243X),
  1688. CLK(NULL, "emul_ck", &emul_ck, CK_243X),
  1689. /* mpu domain clocks */
  1690. CLK(NULL, "mpu_ck", &mpu_ck, CK_243X),
  1691. /* dsp domain clocks */
  1692. CLK(NULL, "dsp_fck", &dsp_fck, CK_243X),
  1693. CLK(NULL, "iva2_1_ick", &iva2_1_ick, CK_243X),
  1694. /* GFX domain clocks */
  1695. CLK(NULL, "gfx_3d_fck", &gfx_3d_fck, CK_243X),
  1696. CLK(NULL, "gfx_2d_fck", &gfx_2d_fck, CK_243X),
  1697. CLK(NULL, "gfx_ick", &gfx_ick, CK_243X),
  1698. /* Modem domain clocks */
  1699. CLK(NULL, "mdm_ick", &mdm_ick, CK_243X),
  1700. CLK(NULL, "mdm_osc_ck", &mdm_osc_ck, CK_243X),
  1701. /* DSS domain clocks */
  1702. CLK("omapdss_dss", "ick", &dss_ick, CK_243X),
  1703. CLK(NULL, "dss_ick", &dss_ick, CK_243X),
  1704. CLK(NULL, "dss1_fck", &dss1_fck, CK_243X),
  1705. CLK(NULL, "dss2_fck", &dss2_fck, CK_243X),
  1706. CLK(NULL, "dss_54m_fck", &dss_54m_fck, CK_243X),
  1707. /* L3 domain clocks */
  1708. CLK(NULL, "core_l3_ck", &core_l3_ck, CK_243X),
  1709. CLK(NULL, "ssi_fck", &ssi_ssr_sst_fck, CK_243X),
  1710. CLK(NULL, "usb_l4_ick", &usb_l4_ick, CK_243X),
  1711. /* L4 domain clocks */
  1712. CLK(NULL, "l4_ck", &l4_ck, CK_243X),
  1713. CLK(NULL, "ssi_l4_ick", &ssi_l4_ick, CK_243X),
  1714. CLK(NULL, "wu_l4_ick", &wu_l4_ick, CK_243X),
  1715. /* virtual meta-group clock */
  1716. CLK(NULL, "virt_prcm_set", &virt_prcm_set, CK_243X),
  1717. /* general l4 interface ck, multi-parent functional clk */
  1718. CLK(NULL, "gpt1_ick", &gpt1_ick, CK_243X),
  1719. CLK(NULL, "gpt1_fck", &gpt1_fck, CK_243X),
  1720. CLK(NULL, "gpt2_ick", &gpt2_ick, CK_243X),
  1721. CLK(NULL, "gpt2_fck", &gpt2_fck, CK_243X),
  1722. CLK(NULL, "gpt3_ick", &gpt3_ick, CK_243X),
  1723. CLK(NULL, "gpt3_fck", &gpt3_fck, CK_243X),
  1724. CLK(NULL, "gpt4_ick", &gpt4_ick, CK_243X),
  1725. CLK(NULL, "gpt4_fck", &gpt4_fck, CK_243X),
  1726. CLK(NULL, "gpt5_ick", &gpt5_ick, CK_243X),
  1727. CLK(NULL, "gpt5_fck", &gpt5_fck, CK_243X),
  1728. CLK(NULL, "gpt6_ick", &gpt6_ick, CK_243X),
  1729. CLK(NULL, "gpt6_fck", &gpt6_fck, CK_243X),
  1730. CLK(NULL, "gpt7_ick", &gpt7_ick, CK_243X),
  1731. CLK(NULL, "gpt7_fck", &gpt7_fck, CK_243X),
  1732. CLK(NULL, "gpt8_ick", &gpt8_ick, CK_243X),
  1733. CLK(NULL, "gpt8_fck", &gpt8_fck, CK_243X),
  1734. CLK(NULL, "gpt9_ick", &gpt9_ick, CK_243X),
  1735. CLK(NULL, "gpt9_fck", &gpt9_fck, CK_243X),
  1736. CLK(NULL, "gpt10_ick", &gpt10_ick, CK_243X),
  1737. CLK(NULL, "gpt10_fck", &gpt10_fck, CK_243X),
  1738. CLK(NULL, "gpt11_ick", &gpt11_ick, CK_243X),
  1739. CLK(NULL, "gpt11_fck", &gpt11_fck, CK_243X),
  1740. CLK(NULL, "gpt12_ick", &gpt12_ick, CK_243X),
  1741. CLK(NULL, "gpt12_fck", &gpt12_fck, CK_243X),
  1742. CLK("omap-mcbsp.1", "ick", &mcbsp1_ick, CK_243X),
  1743. CLK(NULL, "mcbsp1_ick", &mcbsp1_ick, CK_243X),
  1744. CLK(NULL, "mcbsp1_fck", &mcbsp1_fck, CK_243X),
  1745. CLK("omap-mcbsp.2", "ick", &mcbsp2_ick, CK_243X),
  1746. CLK(NULL, "mcbsp2_ick", &mcbsp2_ick, CK_243X),
  1747. CLK(NULL, "mcbsp2_fck", &mcbsp2_fck, CK_243X),
  1748. CLK("omap-mcbsp.3", "ick", &mcbsp3_ick, CK_243X),
  1749. CLK(NULL, "mcbsp3_ick", &mcbsp3_ick, CK_243X),
  1750. CLK(NULL, "mcbsp3_fck", &mcbsp3_fck, CK_243X),
  1751. CLK("omap-mcbsp.4", "ick", &mcbsp4_ick, CK_243X),
  1752. CLK(NULL, "mcbsp4_ick", &mcbsp4_ick, CK_243X),
  1753. CLK(NULL, "mcbsp4_fck", &mcbsp4_fck, CK_243X),
  1754. CLK("omap-mcbsp.5", "ick", &mcbsp5_ick, CK_243X),
  1755. CLK(NULL, "mcbsp5_ick", &mcbsp5_ick, CK_243X),
  1756. CLK(NULL, "mcbsp5_fck", &mcbsp5_fck, CK_243X),
  1757. CLK("omap2_mcspi.1", "ick", &mcspi1_ick, CK_243X),
  1758. CLK(NULL, "mcspi1_ick", &mcspi1_ick, CK_243X),
  1759. CLK(NULL, "mcspi1_fck", &mcspi1_fck, CK_243X),
  1760. CLK("omap2_mcspi.2", "ick", &mcspi2_ick, CK_243X),
  1761. CLK(NULL, "mcspi2_ick", &mcspi2_ick, CK_243X),
  1762. CLK(NULL, "mcspi2_fck", &mcspi2_fck, CK_243X),
  1763. CLK("omap2_mcspi.3", "ick", &mcspi3_ick, CK_243X),
  1764. CLK(NULL, "mcspi3_ick", &mcspi3_ick, CK_243X),
  1765. CLK(NULL, "mcspi3_fck", &mcspi3_fck, CK_243X),
  1766. CLK(NULL, "uart1_ick", &uart1_ick, CK_243X),
  1767. CLK(NULL, "uart1_fck", &uart1_fck, CK_243X),
  1768. CLK(NULL, "uart2_ick", &uart2_ick, CK_243X),
  1769. CLK(NULL, "uart2_fck", &uart2_fck, CK_243X),
  1770. CLK(NULL, "uart3_ick", &uart3_ick, CK_243X),
  1771. CLK(NULL, "uart3_fck", &uart3_fck, CK_243X),
  1772. CLK(NULL, "gpios_ick", &gpios_ick, CK_243X),
  1773. CLK(NULL, "gpios_fck", &gpios_fck, CK_243X),
  1774. CLK("omap_wdt", "ick", &mpu_wdt_ick, CK_243X),
  1775. CLK(NULL, "mpu_wdt_ick", &mpu_wdt_ick, CK_243X),
  1776. CLK(NULL, "mpu_wdt_fck", &mpu_wdt_fck, CK_243X),
  1777. CLK(NULL, "sync_32k_ick", &sync_32k_ick, CK_243X),
  1778. CLK(NULL, "wdt1_ick", &wdt1_ick, CK_243X),
  1779. CLK(NULL, "omapctrl_ick", &omapctrl_ick, CK_243X),
  1780. CLK(NULL, "icr_ick", &icr_ick, CK_243X),
  1781. CLK("omap24xxcam", "fck", &cam_fck, CK_243X),
  1782. CLK(NULL, "cam_fck", &cam_fck, CK_243X),
  1783. CLK("omap24xxcam", "ick", &cam_ick, CK_243X),
  1784. CLK(NULL, "cam_ick", &cam_ick, CK_243X),
  1785. CLK(NULL, "mailboxes_ick", &mailboxes_ick, CK_243X),
  1786. CLK(NULL, "wdt4_ick", &wdt4_ick, CK_243X),
  1787. CLK(NULL, "wdt4_fck", &wdt4_fck, CK_243X),
  1788. CLK(NULL, "mspro_ick", &mspro_ick, CK_243X),
  1789. CLK(NULL, "mspro_fck", &mspro_fck, CK_243X),
  1790. CLK(NULL, "fac_ick", &fac_ick, CK_243X),
  1791. CLK(NULL, "fac_fck", &fac_fck, CK_243X),
  1792. CLK("omap_hdq.0", "ick", &hdq_ick, CK_243X),
  1793. CLK(NULL, "hdq_ick", &hdq_ick, CK_243X),
  1794. CLK("omap_hdq.1", "fck", &hdq_fck, CK_243X),
  1795. CLK(NULL, "hdq_fck", &hdq_fck, CK_243X),
  1796. CLK("omap_i2c.1", "ick", &i2c1_ick, CK_243X),
  1797. CLK(NULL, "i2c1_ick", &i2c1_ick, CK_243X),
  1798. CLK(NULL, "i2chs1_fck", &i2chs1_fck, CK_243X),
  1799. CLK("omap_i2c.2", "ick", &i2c2_ick, CK_243X),
  1800. CLK(NULL, "i2c2_ick", &i2c2_ick, CK_243X),
  1801. CLK(NULL, "i2chs2_fck", &i2chs2_fck, CK_243X),
  1802. CLK(NULL, "gpmc_fck", &gpmc_fck, CK_243X),
  1803. CLK(NULL, "sdma_fck", &sdma_fck, CK_243X),
  1804. CLK(NULL, "sdma_ick", &sdma_ick, CK_243X),
  1805. CLK(NULL, "sdrc_ick", &sdrc_ick, CK_243X),
  1806. CLK(NULL, "des_ick", &des_ick, CK_243X),
  1807. CLK("omap-sham", "ick", &sha_ick, CK_243X),
  1808. CLK("omap_rng", "ick", &rng_ick, CK_243X),
  1809. CLK(NULL, "rng_ick", &rng_ick, CK_243X),
  1810. CLK("omap-aes", "ick", &aes_ick, CK_243X),
  1811. CLK(NULL, "pka_ick", &pka_ick, CK_243X),
  1812. CLK(NULL, "usb_fck", &usb_fck, CK_243X),
  1813. CLK("musb-omap2430", "ick", &usbhs_ick, CK_243X),
  1814. CLK(NULL, "usbhs_ick", &usbhs_ick, CK_243X),
  1815. CLK("omap_hsmmc.0", "ick", &mmchs1_ick, CK_243X),
  1816. CLK(NULL, "mmchs1_ick", &mmchs1_ick, CK_243X),
  1817. CLK(NULL, "mmchs1_fck", &mmchs1_fck, CK_243X),
  1818. CLK("omap_hsmmc.1", "ick", &mmchs2_ick, CK_243X),
  1819. CLK(NULL, "mmchs2_ick", &mmchs2_ick, CK_243X),
  1820. CLK(NULL, "mmchs2_fck", &mmchs2_fck, CK_243X),
  1821. CLK(NULL, "gpio5_ick", &gpio5_ick, CK_243X),
  1822. CLK(NULL, "gpio5_fck", &gpio5_fck, CK_243X),
  1823. CLK(NULL, "mdm_intc_ick", &mdm_intc_ick, CK_243X),
  1824. CLK("omap_hsmmc.0", "mmchsdb_fck", &mmchsdb1_fck, CK_243X),
  1825. CLK(NULL, "mmchsdb1_fck", &mmchsdb1_fck, CK_243X),
  1826. CLK("omap_hsmmc.1", "mmchsdb_fck", &mmchsdb2_fck, CK_243X),
  1827. CLK(NULL, "mmchsdb2_fck", &mmchsdb2_fck, CK_243X),
  1828. CLK(NULL, "timer_32k_ck", &func_32k_ck, CK_243X),
  1829. CLK(NULL, "timer_sys_ck", &sys_ck, CK_243X),
  1830. CLK(NULL, "timer_ext_ck", &alt_ck, CK_243X),
  1831. CLK(NULL, "cpufreq_ck", &virt_prcm_set, CK_243X),
  1832. };
  1833. /*
  1834. * init code
  1835. */
  1836. int __init omap2430_clk_init(void)
  1837. {
  1838. const struct prcm_config *prcm;
  1839. struct omap_clk *c;
  1840. u32 clkrate;
  1841. prcm_clksrc_ctrl = OMAP2430_PRCM_CLKSRC_CTRL;
  1842. cm_idlest_pll = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST);
  1843. cpu_mask = RATE_IN_243X;
  1844. rate_table = omap2430_rate_table;
  1845. for (c = omap2430_clks; c < omap2430_clks + ARRAY_SIZE(omap2430_clks);
  1846. c++)
  1847. clk_preinit(c->lk.clk);
  1848. osc_ck.rate = omap2_osc_clk_recalc(&osc_ck);
  1849. propagate_rate(&osc_ck);
  1850. sys_ck.rate = omap2xxx_sys_clk_recalc(&sys_ck);
  1851. propagate_rate(&sys_ck);
  1852. for (c = omap2430_clks; c < omap2430_clks + ARRAY_SIZE(omap2430_clks);
  1853. c++) {
  1854. clkdev_add(&c->lk);
  1855. clk_register(c->lk.clk);
  1856. omap2_init_clk_clkdm(c->lk.clk);
  1857. }
  1858. /* Disable autoidle on all clocks; let the PM code enable it later */
  1859. omap_clk_disable_autoidle_all();
  1860. /* Check the MPU rate set by bootloader */
  1861. clkrate = omap2xxx_clk_get_core_rate(&dpll_ck);
  1862. for (prcm = rate_table; prcm->mpu_speed; prcm++) {
  1863. if (!(prcm->flags & cpu_mask))
  1864. continue;
  1865. if (prcm->xtal_speed != sys_ck.rate)
  1866. continue;
  1867. if (prcm->dpll_speed <= clkrate)
  1868. break;
  1869. }
  1870. curr_prcm_set = prcm;
  1871. recalculate_root_clocks();
  1872. pr_info("Clocking rate (Crystal/DPLL/MPU): %ld.%01ld/%ld/%ld MHz\n",
  1873. (sys_ck.rate / 1000000), (sys_ck.rate / 100000) % 10,
  1874. (dpll_ck.rate / 1000000), (mpu_ck.rate / 1000000)) ;
  1875. /*
  1876. * Only enable those clocks we will need, let the drivers
  1877. * enable other clocks as necessary
  1878. */
  1879. clk_enable_init_clocks();
  1880. /* Avoid sleeping sleeping during omap2_clk_prepare_for_reboot() */
  1881. vclk = clk_get(NULL, "virt_prcm_set");
  1882. sclk = clk_get(NULL, "sys_ck");
  1883. dclk = clk_get(NULL, "dpll_ck");
  1884. return 0;
  1885. }