clock2420_data.c 59 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986
  1. /*
  2. * OMAP2420 clock data
  3. *
  4. * Copyright (C) 2005-2009 Texas Instruments, Inc.
  5. * Copyright (C) 2004-2011 Nokia Corporation
  6. *
  7. * Contacts:
  8. * Richard Woodruff <r-woodruff2@ti.com>
  9. * Paul Walmsley
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License version 2 as
  13. * published by the Free Software Foundation.
  14. */
  15. #include <linux/kernel.h>
  16. #include <linux/io.h>
  17. #include <linux/clk.h>
  18. #include <linux/list.h>
  19. #include "soc.h"
  20. #include "iomap.h"
  21. #include "clock.h"
  22. #include "clock2xxx.h"
  23. #include "opp2xxx.h"
  24. #include "cm2xxx_3xxx.h"
  25. #include "prm2xxx_3xxx.h"
  26. #include "prm-regbits-24xx.h"
  27. #include "cm-regbits-24xx.h"
  28. #include "sdrc.h"
  29. #include "control.h"
  30. #define OMAP_CM_REGADDR OMAP2420_CM_REGADDR
  31. /*
  32. * 2420 clock tree.
  33. *
  34. * NOTE:In many cases here we are assigning a 'default' parent. In
  35. * many cases the parent is selectable. The set parent calls will
  36. * also switch sources.
  37. *
  38. * Several sources are given initial rates which may be wrong, this will
  39. * be fixed up in the init func.
  40. *
  41. * Things are broadly separated below by clock domains. It is
  42. * noteworthy that most peripherals have dependencies on multiple clock
  43. * domains. Many get their interface clocks from the L4 domain, but get
  44. * functional clocks from fixed sources or other core domain derived
  45. * clocks.
  46. */
  47. /* Base external input clocks */
  48. static struct clk func_32k_ck = {
  49. .name = "func_32k_ck",
  50. .ops = &clkops_null,
  51. .rate = 32768,
  52. .clkdm_name = "wkup_clkdm",
  53. };
  54. static struct clk secure_32k_ck = {
  55. .name = "secure_32k_ck",
  56. .ops = &clkops_null,
  57. .rate = 32768,
  58. .clkdm_name = "wkup_clkdm",
  59. };
  60. /* Typical 12/13MHz in standalone mode, will be 26Mhz in chassis mode */
  61. static struct clk osc_ck = { /* (*12, *13, 19.2, *26, 38.4)MHz */
  62. .name = "osc_ck",
  63. .ops = &clkops_oscck,
  64. .clkdm_name = "wkup_clkdm",
  65. .recalc = &omap2_osc_clk_recalc,
  66. };
  67. /* Without modem likely 12MHz, with modem likely 13MHz */
  68. static struct clk sys_ck = { /* (*12, *13, 19.2, 26, 38.4)MHz */
  69. .name = "sys_ck", /* ~ ref_clk also */
  70. .ops = &clkops_null,
  71. .parent = &osc_ck,
  72. .clkdm_name = "wkup_clkdm",
  73. .recalc = &omap2xxx_sys_clk_recalc,
  74. };
  75. static struct clk alt_ck = { /* Typical 54M or 48M, may not exist */
  76. .name = "alt_ck",
  77. .ops = &clkops_null,
  78. .rate = 54000000,
  79. .clkdm_name = "wkup_clkdm",
  80. };
  81. /* Optional external clock input for McBSP CLKS */
  82. static struct clk mcbsp_clks = {
  83. .name = "mcbsp_clks",
  84. .ops = &clkops_null,
  85. };
  86. /*
  87. * Analog domain root source clocks
  88. */
  89. /* dpll_ck, is broken out in to special cases through clksel */
  90. /* REVISIT: Rate changes on dpll_ck trigger a full set change. ...
  91. * deal with this
  92. */
  93. static struct dpll_data dpll_dd = {
  94. .mult_div1_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  95. .mult_mask = OMAP24XX_DPLL_MULT_MASK,
  96. .div1_mask = OMAP24XX_DPLL_DIV_MASK,
  97. .clk_bypass = &sys_ck,
  98. .clk_ref = &sys_ck,
  99. .control_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  100. .enable_mask = OMAP24XX_EN_DPLL_MASK,
  101. .max_multiplier = 1023,
  102. .min_divider = 1,
  103. .max_divider = 16,
  104. };
  105. /*
  106. * XXX Cannot add round_rate here yet, as this is still a composite clock,
  107. * not just a DPLL
  108. */
  109. static struct clk dpll_ck = {
  110. .name = "dpll_ck",
  111. .ops = &clkops_omap2xxx_dpll_ops,
  112. .parent = &sys_ck, /* Can be func_32k also */
  113. .dpll_data = &dpll_dd,
  114. .clkdm_name = "wkup_clkdm",
  115. .recalc = &omap2_dpllcore_recalc,
  116. .set_rate = &omap2_reprogram_dpllcore,
  117. };
  118. static struct clk apll96_ck = {
  119. .name = "apll96_ck",
  120. .ops = &clkops_apll96,
  121. .parent = &sys_ck,
  122. .rate = 96000000,
  123. .flags = ENABLE_ON_INIT,
  124. .clkdm_name = "wkup_clkdm",
  125. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  126. .enable_bit = OMAP24XX_EN_96M_PLL_SHIFT,
  127. };
  128. static struct clk apll54_ck = {
  129. .name = "apll54_ck",
  130. .ops = &clkops_apll54,
  131. .parent = &sys_ck,
  132. .rate = 54000000,
  133. .flags = ENABLE_ON_INIT,
  134. .clkdm_name = "wkup_clkdm",
  135. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  136. .enable_bit = OMAP24XX_EN_54M_PLL_SHIFT,
  137. };
  138. /*
  139. * PRCM digital base sources
  140. */
  141. /* func_54m_ck */
  142. static const struct clksel_rate func_54m_apll54_rates[] = {
  143. { .div = 1, .val = 0, .flags = RATE_IN_24XX },
  144. { .div = 0 },
  145. };
  146. static const struct clksel_rate func_54m_alt_rates[] = {
  147. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  148. { .div = 0 },
  149. };
  150. static const struct clksel func_54m_clksel[] = {
  151. { .parent = &apll54_ck, .rates = func_54m_apll54_rates, },
  152. { .parent = &alt_ck, .rates = func_54m_alt_rates, },
  153. { .parent = NULL },
  154. };
  155. static struct clk func_54m_ck = {
  156. .name = "func_54m_ck",
  157. .ops = &clkops_null,
  158. .parent = &apll54_ck, /* can also be alt_clk */
  159. .clkdm_name = "wkup_clkdm",
  160. .init = &omap2_init_clksel_parent,
  161. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  162. .clksel_mask = OMAP24XX_54M_SOURCE_MASK,
  163. .clksel = func_54m_clksel,
  164. .recalc = &omap2_clksel_recalc,
  165. };
  166. static struct clk core_ck = {
  167. .name = "core_ck",
  168. .ops = &clkops_null,
  169. .parent = &dpll_ck, /* can also be 32k */
  170. .clkdm_name = "wkup_clkdm",
  171. .recalc = &followparent_recalc,
  172. };
  173. static struct clk func_96m_ck = {
  174. .name = "func_96m_ck",
  175. .ops = &clkops_null,
  176. .parent = &apll96_ck,
  177. .clkdm_name = "wkup_clkdm",
  178. .recalc = &followparent_recalc,
  179. };
  180. /* func_48m_ck */
  181. static const struct clksel_rate func_48m_apll96_rates[] = {
  182. { .div = 2, .val = 0, .flags = RATE_IN_24XX },
  183. { .div = 0 },
  184. };
  185. static const struct clksel_rate func_48m_alt_rates[] = {
  186. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  187. { .div = 0 },
  188. };
  189. static const struct clksel func_48m_clksel[] = {
  190. { .parent = &apll96_ck, .rates = func_48m_apll96_rates },
  191. { .parent = &alt_ck, .rates = func_48m_alt_rates },
  192. { .parent = NULL }
  193. };
  194. static struct clk func_48m_ck = {
  195. .name = "func_48m_ck",
  196. .ops = &clkops_null,
  197. .parent = &apll96_ck, /* 96M or Alt */
  198. .clkdm_name = "wkup_clkdm",
  199. .init = &omap2_init_clksel_parent,
  200. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  201. .clksel_mask = OMAP24XX_48M_SOURCE_MASK,
  202. .clksel = func_48m_clksel,
  203. .recalc = &omap2_clksel_recalc,
  204. .round_rate = &omap2_clksel_round_rate,
  205. .set_rate = &omap2_clksel_set_rate
  206. };
  207. static struct clk func_12m_ck = {
  208. .name = "func_12m_ck",
  209. .ops = &clkops_null,
  210. .parent = &func_48m_ck,
  211. .fixed_div = 4,
  212. .clkdm_name = "wkup_clkdm",
  213. .recalc = &omap_fixed_divisor_recalc,
  214. };
  215. /* Secure timer, only available in secure mode */
  216. static struct clk wdt1_osc_ck = {
  217. .name = "ck_wdt1_osc",
  218. .ops = &clkops_null, /* RMK: missing? */
  219. .parent = &osc_ck,
  220. .recalc = &followparent_recalc,
  221. };
  222. /*
  223. * The common_clkout* clksel_rate structs are common to
  224. * sys_clkout, sys_clkout_src, sys_clkout2, and sys_clkout2_src.
  225. * sys_clkout2_* are 2420-only, so the
  226. * clksel_rate flags fields are inaccurate for those clocks. This is
  227. * harmless since access to those clocks are gated by the struct clk
  228. * flags fields, which mark them as 2420-only.
  229. */
  230. static const struct clksel_rate common_clkout_src_core_rates[] = {
  231. { .div = 1, .val = 0, .flags = RATE_IN_24XX },
  232. { .div = 0 }
  233. };
  234. static const struct clksel_rate common_clkout_src_sys_rates[] = {
  235. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  236. { .div = 0 }
  237. };
  238. static const struct clksel_rate common_clkout_src_96m_rates[] = {
  239. { .div = 1, .val = 2, .flags = RATE_IN_24XX },
  240. { .div = 0 }
  241. };
  242. static const struct clksel_rate common_clkout_src_54m_rates[] = {
  243. { .div = 1, .val = 3, .flags = RATE_IN_24XX },
  244. { .div = 0 }
  245. };
  246. static const struct clksel common_clkout_src_clksel[] = {
  247. { .parent = &core_ck, .rates = common_clkout_src_core_rates },
  248. { .parent = &sys_ck, .rates = common_clkout_src_sys_rates },
  249. { .parent = &func_96m_ck, .rates = common_clkout_src_96m_rates },
  250. { .parent = &func_54m_ck, .rates = common_clkout_src_54m_rates },
  251. { .parent = NULL }
  252. };
  253. static struct clk sys_clkout_src = {
  254. .name = "sys_clkout_src",
  255. .ops = &clkops_omap2_dflt,
  256. .parent = &func_54m_ck,
  257. .clkdm_name = "wkup_clkdm",
  258. .enable_reg = OMAP2420_PRCM_CLKOUT_CTRL,
  259. .enable_bit = OMAP24XX_CLKOUT_EN_SHIFT,
  260. .init = &omap2_init_clksel_parent,
  261. .clksel_reg = OMAP2420_PRCM_CLKOUT_CTRL,
  262. .clksel_mask = OMAP24XX_CLKOUT_SOURCE_MASK,
  263. .clksel = common_clkout_src_clksel,
  264. .recalc = &omap2_clksel_recalc,
  265. .round_rate = &omap2_clksel_round_rate,
  266. .set_rate = &omap2_clksel_set_rate
  267. };
  268. static const struct clksel_rate common_clkout_rates[] = {
  269. { .div = 1, .val = 0, .flags = RATE_IN_24XX },
  270. { .div = 2, .val = 1, .flags = RATE_IN_24XX },
  271. { .div = 4, .val = 2, .flags = RATE_IN_24XX },
  272. { .div = 8, .val = 3, .flags = RATE_IN_24XX },
  273. { .div = 16, .val = 4, .flags = RATE_IN_24XX },
  274. { .div = 0 },
  275. };
  276. static const struct clksel sys_clkout_clksel[] = {
  277. { .parent = &sys_clkout_src, .rates = common_clkout_rates },
  278. { .parent = NULL }
  279. };
  280. static struct clk sys_clkout = {
  281. .name = "sys_clkout",
  282. .ops = &clkops_null,
  283. .parent = &sys_clkout_src,
  284. .clkdm_name = "wkup_clkdm",
  285. .clksel_reg = OMAP2420_PRCM_CLKOUT_CTRL,
  286. .clksel_mask = OMAP24XX_CLKOUT_DIV_MASK,
  287. .clksel = sys_clkout_clksel,
  288. .recalc = &omap2_clksel_recalc,
  289. .round_rate = &omap2_clksel_round_rate,
  290. .set_rate = &omap2_clksel_set_rate
  291. };
  292. /* In 2430, new in 2420 ES2 */
  293. static struct clk sys_clkout2_src = {
  294. .name = "sys_clkout2_src",
  295. .ops = &clkops_omap2_dflt,
  296. .parent = &func_54m_ck,
  297. .clkdm_name = "wkup_clkdm",
  298. .enable_reg = OMAP2420_PRCM_CLKOUT_CTRL,
  299. .enable_bit = OMAP2420_CLKOUT2_EN_SHIFT,
  300. .init = &omap2_init_clksel_parent,
  301. .clksel_reg = OMAP2420_PRCM_CLKOUT_CTRL,
  302. .clksel_mask = OMAP2420_CLKOUT2_SOURCE_MASK,
  303. .clksel = common_clkout_src_clksel,
  304. .recalc = &omap2_clksel_recalc,
  305. .round_rate = &omap2_clksel_round_rate,
  306. .set_rate = &omap2_clksel_set_rate
  307. };
  308. static const struct clksel sys_clkout2_clksel[] = {
  309. { .parent = &sys_clkout2_src, .rates = common_clkout_rates },
  310. { .parent = NULL }
  311. };
  312. /* In 2430, new in 2420 ES2 */
  313. static struct clk sys_clkout2 = {
  314. .name = "sys_clkout2",
  315. .ops = &clkops_null,
  316. .parent = &sys_clkout2_src,
  317. .clkdm_name = "wkup_clkdm",
  318. .clksel_reg = OMAP2420_PRCM_CLKOUT_CTRL,
  319. .clksel_mask = OMAP2420_CLKOUT2_DIV_MASK,
  320. .clksel = sys_clkout2_clksel,
  321. .recalc = &omap2_clksel_recalc,
  322. .round_rate = &omap2_clksel_round_rate,
  323. .set_rate = &omap2_clksel_set_rate
  324. };
  325. static struct clk emul_ck = {
  326. .name = "emul_ck",
  327. .ops = &clkops_omap2_dflt,
  328. .parent = &func_54m_ck,
  329. .clkdm_name = "wkup_clkdm",
  330. .enable_reg = OMAP2420_PRCM_CLKEMUL_CTRL,
  331. .enable_bit = OMAP24XX_EMULATION_EN_SHIFT,
  332. .recalc = &followparent_recalc,
  333. };
  334. /*
  335. * MPU clock domain
  336. * Clocks:
  337. * MPU_FCLK, MPU_ICLK
  338. * INT_M_FCLK, INT_M_I_CLK
  339. *
  340. * - Individual clocks are hardware managed.
  341. * - Base divider comes from: CM_CLKSEL_MPU
  342. *
  343. */
  344. static const struct clksel_rate mpu_core_rates[] = {
  345. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  346. { .div = 2, .val = 2, .flags = RATE_IN_24XX },
  347. { .div = 4, .val = 4, .flags = RATE_IN_242X },
  348. { .div = 6, .val = 6, .flags = RATE_IN_242X },
  349. { .div = 8, .val = 8, .flags = RATE_IN_242X },
  350. { .div = 0 },
  351. };
  352. static const struct clksel mpu_clksel[] = {
  353. { .parent = &core_ck, .rates = mpu_core_rates },
  354. { .parent = NULL }
  355. };
  356. static struct clk mpu_ck = { /* Control cpu */
  357. .name = "mpu_ck",
  358. .ops = &clkops_null,
  359. .parent = &core_ck,
  360. .clkdm_name = "mpu_clkdm",
  361. .init = &omap2_init_clksel_parent,
  362. .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, CM_CLKSEL),
  363. .clksel_mask = OMAP24XX_CLKSEL_MPU_MASK,
  364. .clksel = mpu_clksel,
  365. .recalc = &omap2_clksel_recalc,
  366. };
  367. /*
  368. * DSP (2420-UMA+IVA1) clock domain
  369. * Clocks:
  370. * 2420: UMA_FCLK, UMA_ICLK, IVA_MPU, IVA_COP
  371. *
  372. * Won't be too specific here. The core clock comes into this block
  373. * it is divided then tee'ed. One branch goes directly to xyz enable
  374. * controls. The other branch gets further divided by 2 then possibly
  375. * routed into a synchronizer and out of clocks abc.
  376. */
  377. static const struct clksel_rate dsp_fck_core_rates[] = {
  378. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  379. { .div = 2, .val = 2, .flags = RATE_IN_24XX },
  380. { .div = 3, .val = 3, .flags = RATE_IN_24XX },
  381. { .div = 4, .val = 4, .flags = RATE_IN_24XX },
  382. { .div = 6, .val = 6, .flags = RATE_IN_242X },
  383. { .div = 8, .val = 8, .flags = RATE_IN_242X },
  384. { .div = 12, .val = 12, .flags = RATE_IN_242X },
  385. { .div = 0 },
  386. };
  387. static const struct clksel dsp_fck_clksel[] = {
  388. { .parent = &core_ck, .rates = dsp_fck_core_rates },
  389. { .parent = NULL }
  390. };
  391. static struct clk dsp_fck = {
  392. .name = "dsp_fck",
  393. .ops = &clkops_omap2_dflt_wait,
  394. .parent = &core_ck,
  395. .clkdm_name = "dsp_clkdm",
  396. .enable_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_FCLKEN),
  397. .enable_bit = OMAP24XX_CM_FCLKEN_DSP_EN_DSP_SHIFT,
  398. .clksel_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_CLKSEL),
  399. .clksel_mask = OMAP24XX_CLKSEL_DSP_MASK,
  400. .clksel = dsp_fck_clksel,
  401. .recalc = &omap2_clksel_recalc,
  402. };
  403. static const struct clksel dsp_ick_clksel[] = {
  404. { .parent = &dsp_fck, .rates = dsp_ick_rates },
  405. { .parent = NULL }
  406. };
  407. static struct clk dsp_ick = {
  408. .name = "dsp_ick", /* apparently ipi and isp */
  409. .ops = &clkops_omap2_iclk_dflt_wait,
  410. .parent = &dsp_fck,
  411. .clkdm_name = "dsp_clkdm",
  412. .enable_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_ICLKEN),
  413. .enable_bit = OMAP2420_EN_DSP_IPI_SHIFT, /* for ipi */
  414. .clksel_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_CLKSEL),
  415. .clksel_mask = OMAP24XX_CLKSEL_DSP_IF_MASK,
  416. .clksel = dsp_ick_clksel,
  417. .recalc = &omap2_clksel_recalc,
  418. };
  419. /*
  420. * The IVA1 is an ARM7 core on the 2420 that has nothing to do with
  421. * the C54x, but which is contained in the DSP powerdomain. Does not
  422. * exist on later OMAPs.
  423. */
  424. static struct clk iva1_ifck = {
  425. .name = "iva1_ifck",
  426. .ops = &clkops_omap2_dflt_wait,
  427. .parent = &core_ck,
  428. .clkdm_name = "iva1_clkdm",
  429. .enable_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_FCLKEN),
  430. .enable_bit = OMAP2420_EN_IVA_COP_SHIFT,
  431. .clksel_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_CLKSEL),
  432. .clksel_mask = OMAP2420_CLKSEL_IVA_MASK,
  433. .clksel = dsp_fck_clksel,
  434. .recalc = &omap2_clksel_recalc,
  435. };
  436. /* IVA1 mpu/int/i/f clocks are /2 of parent */
  437. static struct clk iva1_mpu_int_ifck = {
  438. .name = "iva1_mpu_int_ifck",
  439. .ops = &clkops_omap2_dflt_wait,
  440. .parent = &iva1_ifck,
  441. .clkdm_name = "iva1_clkdm",
  442. .enable_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_FCLKEN),
  443. .enable_bit = OMAP2420_EN_IVA_MPU_SHIFT,
  444. .fixed_div = 2,
  445. .recalc = &omap_fixed_divisor_recalc,
  446. };
  447. /*
  448. * L3 clock domain
  449. * L3 clocks are used for both interface and functional clocks to
  450. * multiple entities. Some of these clocks are completely managed
  451. * by hardware, and some others allow software control. Hardware
  452. * managed ones general are based on directly CLK_REQ signals and
  453. * various auto idle settings. The functional spec sets many of these
  454. * as 'tie-high' for their enables.
  455. *
  456. * I-CLOCKS:
  457. * L3-Interconnect, SMS, GPMC, SDRC, OCM_RAM, OCM_ROM, SDMA
  458. * CAM, HS-USB.
  459. * F-CLOCK
  460. * SSI.
  461. *
  462. * GPMC memories and SDRC have timing and clock sensitive registers which
  463. * may very well need notification when the clock changes. Currently for low
  464. * operating points, these are taken care of in sleep.S.
  465. */
  466. static const struct clksel_rate core_l3_core_rates[] = {
  467. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  468. { .div = 2, .val = 2, .flags = RATE_IN_242X },
  469. { .div = 4, .val = 4, .flags = RATE_IN_24XX },
  470. { .div = 6, .val = 6, .flags = RATE_IN_24XX },
  471. { .div = 8, .val = 8, .flags = RATE_IN_242X },
  472. { .div = 12, .val = 12, .flags = RATE_IN_242X },
  473. { .div = 16, .val = 16, .flags = RATE_IN_242X },
  474. { .div = 0 }
  475. };
  476. static const struct clksel core_l3_clksel[] = {
  477. { .parent = &core_ck, .rates = core_l3_core_rates },
  478. { .parent = NULL }
  479. };
  480. static struct clk core_l3_ck = { /* Used for ick and fck, interconnect */
  481. .name = "core_l3_ck",
  482. .ops = &clkops_null,
  483. .parent = &core_ck,
  484. .clkdm_name = "core_l3_clkdm",
  485. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  486. .clksel_mask = OMAP24XX_CLKSEL_L3_MASK,
  487. .clksel = core_l3_clksel,
  488. .recalc = &omap2_clksel_recalc,
  489. };
  490. /* usb_l4_ick */
  491. static const struct clksel_rate usb_l4_ick_core_l3_rates[] = {
  492. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  493. { .div = 2, .val = 2, .flags = RATE_IN_24XX },
  494. { .div = 4, .val = 4, .flags = RATE_IN_24XX },
  495. { .div = 0 }
  496. };
  497. static const struct clksel usb_l4_ick_clksel[] = {
  498. { .parent = &core_l3_ck, .rates = usb_l4_ick_core_l3_rates },
  499. { .parent = NULL },
  500. };
  501. /* It is unclear from TRM whether usb_l4_ick is really in L3 or L4 clkdm */
  502. static struct clk usb_l4_ick = { /* FS-USB interface clock */
  503. .name = "usb_l4_ick",
  504. .ops = &clkops_omap2_iclk_dflt_wait,
  505. .parent = &core_l3_ck,
  506. .clkdm_name = "core_l4_clkdm",
  507. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  508. .enable_bit = OMAP24XX_EN_USB_SHIFT,
  509. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  510. .clksel_mask = OMAP24XX_CLKSEL_USB_MASK,
  511. .clksel = usb_l4_ick_clksel,
  512. .recalc = &omap2_clksel_recalc,
  513. };
  514. /*
  515. * L4 clock management domain
  516. *
  517. * This domain contains lots of interface clocks from the L4 interface, some
  518. * functional clocks. Fixed APLL functional source clocks are managed in
  519. * this domain.
  520. */
  521. static const struct clksel_rate l4_core_l3_rates[] = {
  522. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  523. { .div = 2, .val = 2, .flags = RATE_IN_24XX },
  524. { .div = 0 }
  525. };
  526. static const struct clksel l4_clksel[] = {
  527. { .parent = &core_l3_ck, .rates = l4_core_l3_rates },
  528. { .parent = NULL }
  529. };
  530. static struct clk l4_ck = { /* used both as an ick and fck */
  531. .name = "l4_ck",
  532. .ops = &clkops_null,
  533. .parent = &core_l3_ck,
  534. .clkdm_name = "core_l4_clkdm",
  535. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  536. .clksel_mask = OMAP24XX_CLKSEL_L4_MASK,
  537. .clksel = l4_clksel,
  538. .recalc = &omap2_clksel_recalc,
  539. };
  540. /*
  541. * SSI is in L3 management domain, its direct parent is core not l3,
  542. * many core power domain entities are grouped into the L3 clock
  543. * domain.
  544. * SSI_SSR_FCLK, SSI_SST_FCLK, SSI_L4_ICLK
  545. *
  546. * ssr = core/1/2/3/4/5, sst = 1/2 ssr.
  547. */
  548. static const struct clksel_rate ssi_ssr_sst_fck_core_rates[] = {
  549. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  550. { .div = 2, .val = 2, .flags = RATE_IN_24XX },
  551. { .div = 3, .val = 3, .flags = RATE_IN_24XX },
  552. { .div = 4, .val = 4, .flags = RATE_IN_24XX },
  553. { .div = 6, .val = 6, .flags = RATE_IN_242X },
  554. { .div = 8, .val = 8, .flags = RATE_IN_242X },
  555. { .div = 0 }
  556. };
  557. static const struct clksel ssi_ssr_sst_fck_clksel[] = {
  558. { .parent = &core_ck, .rates = ssi_ssr_sst_fck_core_rates },
  559. { .parent = NULL }
  560. };
  561. static struct clk ssi_ssr_sst_fck = {
  562. .name = "ssi_fck",
  563. .ops = &clkops_omap2_dflt_wait,
  564. .parent = &core_ck,
  565. .clkdm_name = "core_l3_clkdm",
  566. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  567. .enable_bit = OMAP24XX_EN_SSI_SHIFT,
  568. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  569. .clksel_mask = OMAP24XX_CLKSEL_SSI_MASK,
  570. .clksel = ssi_ssr_sst_fck_clksel,
  571. .recalc = &omap2_clksel_recalc,
  572. };
  573. /*
  574. * Presumably this is the same as SSI_ICLK.
  575. * TRM contradicts itself on what clockdomain SSI_ICLK is in
  576. */
  577. static struct clk ssi_l4_ick = {
  578. .name = "ssi_l4_ick",
  579. .ops = &clkops_omap2_iclk_dflt_wait,
  580. .parent = &l4_ck,
  581. .clkdm_name = "core_l4_clkdm",
  582. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  583. .enable_bit = OMAP24XX_EN_SSI_SHIFT,
  584. .recalc = &followparent_recalc,
  585. };
  586. /*
  587. * GFX clock domain
  588. * Clocks:
  589. * GFX_FCLK, GFX_ICLK
  590. * GFX_CG1(2d), GFX_CG2(3d)
  591. *
  592. * GFX_FCLK runs from L3, and is divided by (1,2,3,4)
  593. * The 2d and 3d clocks run at a hardware determined
  594. * divided value of fclk.
  595. *
  596. */
  597. /* This clksel struct is shared between gfx_3d_fck and gfx_2d_fck */
  598. static const struct clksel gfx_fck_clksel[] = {
  599. { .parent = &core_l3_ck, .rates = gfx_l3_rates },
  600. { .parent = NULL },
  601. };
  602. static struct clk gfx_3d_fck = {
  603. .name = "gfx_3d_fck",
  604. .ops = &clkops_omap2_dflt_wait,
  605. .parent = &core_l3_ck,
  606. .clkdm_name = "gfx_clkdm",
  607. .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
  608. .enable_bit = OMAP24XX_EN_3D_SHIFT,
  609. .clksel_reg = OMAP_CM_REGADDR(GFX_MOD, CM_CLKSEL),
  610. .clksel_mask = OMAP_CLKSEL_GFX_MASK,
  611. .clksel = gfx_fck_clksel,
  612. .recalc = &omap2_clksel_recalc,
  613. .round_rate = &omap2_clksel_round_rate,
  614. .set_rate = &omap2_clksel_set_rate
  615. };
  616. static struct clk gfx_2d_fck = {
  617. .name = "gfx_2d_fck",
  618. .ops = &clkops_omap2_dflt_wait,
  619. .parent = &core_l3_ck,
  620. .clkdm_name = "gfx_clkdm",
  621. .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
  622. .enable_bit = OMAP24XX_EN_2D_SHIFT,
  623. .clksel_reg = OMAP_CM_REGADDR(GFX_MOD, CM_CLKSEL),
  624. .clksel_mask = OMAP_CLKSEL_GFX_MASK,
  625. .clksel = gfx_fck_clksel,
  626. .recalc = &omap2_clksel_recalc,
  627. };
  628. /* This interface clock does not have a CM_AUTOIDLE bit */
  629. static struct clk gfx_ick = {
  630. .name = "gfx_ick", /* From l3 */
  631. .ops = &clkops_omap2_dflt_wait,
  632. .parent = &core_l3_ck,
  633. .clkdm_name = "gfx_clkdm",
  634. .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_ICLKEN),
  635. .enable_bit = OMAP_EN_GFX_SHIFT,
  636. .recalc = &followparent_recalc,
  637. };
  638. /*
  639. * DSS clock domain
  640. * CLOCKs:
  641. * DSS_L4_ICLK, DSS_L3_ICLK,
  642. * DSS_CLK1, DSS_CLK2, DSS_54MHz_CLK
  643. *
  644. * DSS is both initiator and target.
  645. */
  646. /* XXX Add RATE_NOT_VALIDATED */
  647. static const struct clksel_rate dss1_fck_sys_rates[] = {
  648. { .div = 1, .val = 0, .flags = RATE_IN_24XX },
  649. { .div = 0 }
  650. };
  651. static const struct clksel_rate dss1_fck_core_rates[] = {
  652. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  653. { .div = 2, .val = 2, .flags = RATE_IN_24XX },
  654. { .div = 3, .val = 3, .flags = RATE_IN_24XX },
  655. { .div = 4, .val = 4, .flags = RATE_IN_24XX },
  656. { .div = 5, .val = 5, .flags = RATE_IN_24XX },
  657. { .div = 6, .val = 6, .flags = RATE_IN_24XX },
  658. { .div = 8, .val = 8, .flags = RATE_IN_24XX },
  659. { .div = 9, .val = 9, .flags = RATE_IN_24XX },
  660. { .div = 12, .val = 12, .flags = RATE_IN_24XX },
  661. { .div = 16, .val = 16, .flags = RATE_IN_24XX },
  662. { .div = 0 }
  663. };
  664. static const struct clksel dss1_fck_clksel[] = {
  665. { .parent = &sys_ck, .rates = dss1_fck_sys_rates },
  666. { .parent = &core_ck, .rates = dss1_fck_core_rates },
  667. { .parent = NULL },
  668. };
  669. static struct clk dss_ick = { /* Enables both L3,L4 ICLK's */
  670. .name = "dss_ick",
  671. .ops = &clkops_omap2_iclk_dflt,
  672. .parent = &l4_ck, /* really both l3 and l4 */
  673. .clkdm_name = "dss_clkdm",
  674. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  675. .enable_bit = OMAP24XX_EN_DSS1_SHIFT,
  676. .recalc = &followparent_recalc,
  677. };
  678. static struct clk dss1_fck = {
  679. .name = "dss1_fck",
  680. .ops = &clkops_omap2_dflt,
  681. .parent = &core_ck, /* Core or sys */
  682. .clkdm_name = "dss_clkdm",
  683. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  684. .enable_bit = OMAP24XX_EN_DSS1_SHIFT,
  685. .init = &omap2_init_clksel_parent,
  686. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  687. .clksel_mask = OMAP24XX_CLKSEL_DSS1_MASK,
  688. .clksel = dss1_fck_clksel,
  689. .recalc = &omap2_clksel_recalc,
  690. };
  691. static const struct clksel_rate dss2_fck_sys_rates[] = {
  692. { .div = 1, .val = 0, .flags = RATE_IN_24XX },
  693. { .div = 0 }
  694. };
  695. static const struct clksel_rate dss2_fck_48m_rates[] = {
  696. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  697. { .div = 0 }
  698. };
  699. static const struct clksel dss2_fck_clksel[] = {
  700. { .parent = &sys_ck, .rates = dss2_fck_sys_rates },
  701. { .parent = &func_48m_ck, .rates = dss2_fck_48m_rates },
  702. { .parent = NULL }
  703. };
  704. static struct clk dss2_fck = { /* Alt clk used in power management */
  705. .name = "dss2_fck",
  706. .ops = &clkops_omap2_dflt,
  707. .parent = &sys_ck, /* fixed at sys_ck or 48MHz */
  708. .clkdm_name = "dss_clkdm",
  709. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  710. .enable_bit = OMAP24XX_EN_DSS2_SHIFT,
  711. .init = &omap2_init_clksel_parent,
  712. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  713. .clksel_mask = OMAP24XX_CLKSEL_DSS2_MASK,
  714. .clksel = dss2_fck_clksel,
  715. .recalc = &omap2_clksel_recalc,
  716. };
  717. static struct clk dss_54m_fck = { /* Alt clk used in power management */
  718. .name = "dss_54m_fck", /* 54m tv clk */
  719. .ops = &clkops_omap2_dflt_wait,
  720. .parent = &func_54m_ck,
  721. .clkdm_name = "dss_clkdm",
  722. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  723. .enable_bit = OMAP24XX_EN_TV_SHIFT,
  724. .recalc = &followparent_recalc,
  725. };
  726. static struct clk wu_l4_ick = {
  727. .name = "wu_l4_ick",
  728. .ops = &clkops_null,
  729. .parent = &sys_ck,
  730. .clkdm_name = "wkup_clkdm",
  731. .recalc = &followparent_recalc,
  732. };
  733. /*
  734. * CORE power domain ICLK & FCLK defines.
  735. * Many of the these can have more than one possible parent. Entries
  736. * here will likely have an L4 interface parent, and may have multiple
  737. * functional clock parents.
  738. */
  739. static const struct clksel_rate gpt_alt_rates[] = {
  740. { .div = 1, .val = 2, .flags = RATE_IN_24XX },
  741. { .div = 0 }
  742. };
  743. static const struct clksel omap24xx_gpt_clksel[] = {
  744. { .parent = &func_32k_ck, .rates = gpt_32k_rates },
  745. { .parent = &sys_ck, .rates = gpt_sys_rates },
  746. { .parent = &alt_ck, .rates = gpt_alt_rates },
  747. { .parent = NULL },
  748. };
  749. static struct clk gpt1_ick = {
  750. .name = "gpt1_ick",
  751. .ops = &clkops_omap2_iclk_dflt_wait,
  752. .parent = &wu_l4_ick,
  753. .clkdm_name = "wkup_clkdm",
  754. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  755. .enable_bit = OMAP24XX_EN_GPT1_SHIFT,
  756. .recalc = &followparent_recalc,
  757. };
  758. static struct clk gpt1_fck = {
  759. .name = "gpt1_fck",
  760. .ops = &clkops_omap2_dflt_wait,
  761. .parent = &func_32k_ck,
  762. .clkdm_name = "core_l4_clkdm",
  763. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  764. .enable_bit = OMAP24XX_EN_GPT1_SHIFT,
  765. .init = &omap2_init_clksel_parent,
  766. .clksel_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL1),
  767. .clksel_mask = OMAP24XX_CLKSEL_GPT1_MASK,
  768. .clksel = omap24xx_gpt_clksel,
  769. .recalc = &omap2_clksel_recalc,
  770. .round_rate = &omap2_clksel_round_rate,
  771. .set_rate = &omap2_clksel_set_rate
  772. };
  773. static struct clk gpt2_ick = {
  774. .name = "gpt2_ick",
  775. .ops = &clkops_omap2_iclk_dflt_wait,
  776. .parent = &l4_ck,
  777. .clkdm_name = "core_l4_clkdm",
  778. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  779. .enable_bit = OMAP24XX_EN_GPT2_SHIFT,
  780. .recalc = &followparent_recalc,
  781. };
  782. static struct clk gpt2_fck = {
  783. .name = "gpt2_fck",
  784. .ops = &clkops_omap2_dflt_wait,
  785. .parent = &func_32k_ck,
  786. .clkdm_name = "core_l4_clkdm",
  787. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  788. .enable_bit = OMAP24XX_EN_GPT2_SHIFT,
  789. .init = &omap2_init_clksel_parent,
  790. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  791. .clksel_mask = OMAP24XX_CLKSEL_GPT2_MASK,
  792. .clksel = omap24xx_gpt_clksel,
  793. .recalc = &omap2_clksel_recalc,
  794. };
  795. static struct clk gpt3_ick = {
  796. .name = "gpt3_ick",
  797. .ops = &clkops_omap2_iclk_dflt_wait,
  798. .parent = &l4_ck,
  799. .clkdm_name = "core_l4_clkdm",
  800. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  801. .enable_bit = OMAP24XX_EN_GPT3_SHIFT,
  802. .recalc = &followparent_recalc,
  803. };
  804. static struct clk gpt3_fck = {
  805. .name = "gpt3_fck",
  806. .ops = &clkops_omap2_dflt_wait,
  807. .parent = &func_32k_ck,
  808. .clkdm_name = "core_l4_clkdm",
  809. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  810. .enable_bit = OMAP24XX_EN_GPT3_SHIFT,
  811. .init = &omap2_init_clksel_parent,
  812. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  813. .clksel_mask = OMAP24XX_CLKSEL_GPT3_MASK,
  814. .clksel = omap24xx_gpt_clksel,
  815. .recalc = &omap2_clksel_recalc,
  816. };
  817. static struct clk gpt4_ick = {
  818. .name = "gpt4_ick",
  819. .ops = &clkops_omap2_iclk_dflt_wait,
  820. .parent = &l4_ck,
  821. .clkdm_name = "core_l4_clkdm",
  822. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  823. .enable_bit = OMAP24XX_EN_GPT4_SHIFT,
  824. .recalc = &followparent_recalc,
  825. };
  826. static struct clk gpt4_fck = {
  827. .name = "gpt4_fck",
  828. .ops = &clkops_omap2_dflt_wait,
  829. .parent = &func_32k_ck,
  830. .clkdm_name = "core_l4_clkdm",
  831. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  832. .enable_bit = OMAP24XX_EN_GPT4_SHIFT,
  833. .init = &omap2_init_clksel_parent,
  834. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  835. .clksel_mask = OMAP24XX_CLKSEL_GPT4_MASK,
  836. .clksel = omap24xx_gpt_clksel,
  837. .recalc = &omap2_clksel_recalc,
  838. };
  839. static struct clk gpt5_ick = {
  840. .name = "gpt5_ick",
  841. .ops = &clkops_omap2_iclk_dflt_wait,
  842. .parent = &l4_ck,
  843. .clkdm_name = "core_l4_clkdm",
  844. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  845. .enable_bit = OMAP24XX_EN_GPT5_SHIFT,
  846. .recalc = &followparent_recalc,
  847. };
  848. static struct clk gpt5_fck = {
  849. .name = "gpt5_fck",
  850. .ops = &clkops_omap2_dflt_wait,
  851. .parent = &func_32k_ck,
  852. .clkdm_name = "core_l4_clkdm",
  853. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  854. .enable_bit = OMAP24XX_EN_GPT5_SHIFT,
  855. .init = &omap2_init_clksel_parent,
  856. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  857. .clksel_mask = OMAP24XX_CLKSEL_GPT5_MASK,
  858. .clksel = omap24xx_gpt_clksel,
  859. .recalc = &omap2_clksel_recalc,
  860. };
  861. static struct clk gpt6_ick = {
  862. .name = "gpt6_ick",
  863. .ops = &clkops_omap2_iclk_dflt_wait,
  864. .parent = &l4_ck,
  865. .clkdm_name = "core_l4_clkdm",
  866. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  867. .enable_bit = OMAP24XX_EN_GPT6_SHIFT,
  868. .recalc = &followparent_recalc,
  869. };
  870. static struct clk gpt6_fck = {
  871. .name = "gpt6_fck",
  872. .ops = &clkops_omap2_dflt_wait,
  873. .parent = &func_32k_ck,
  874. .clkdm_name = "core_l4_clkdm",
  875. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  876. .enable_bit = OMAP24XX_EN_GPT6_SHIFT,
  877. .init = &omap2_init_clksel_parent,
  878. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  879. .clksel_mask = OMAP24XX_CLKSEL_GPT6_MASK,
  880. .clksel = omap24xx_gpt_clksel,
  881. .recalc = &omap2_clksel_recalc,
  882. };
  883. static struct clk gpt7_ick = {
  884. .name = "gpt7_ick",
  885. .ops = &clkops_omap2_iclk_dflt_wait,
  886. .parent = &l4_ck,
  887. .clkdm_name = "core_l4_clkdm",
  888. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  889. .enable_bit = OMAP24XX_EN_GPT7_SHIFT,
  890. .recalc = &followparent_recalc,
  891. };
  892. static struct clk gpt7_fck = {
  893. .name = "gpt7_fck",
  894. .ops = &clkops_omap2_dflt_wait,
  895. .parent = &func_32k_ck,
  896. .clkdm_name = "core_l4_clkdm",
  897. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  898. .enable_bit = OMAP24XX_EN_GPT7_SHIFT,
  899. .init = &omap2_init_clksel_parent,
  900. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  901. .clksel_mask = OMAP24XX_CLKSEL_GPT7_MASK,
  902. .clksel = omap24xx_gpt_clksel,
  903. .recalc = &omap2_clksel_recalc,
  904. };
  905. static struct clk gpt8_ick = {
  906. .name = "gpt8_ick",
  907. .ops = &clkops_omap2_iclk_dflt_wait,
  908. .parent = &l4_ck,
  909. .clkdm_name = "core_l4_clkdm",
  910. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  911. .enable_bit = OMAP24XX_EN_GPT8_SHIFT,
  912. .recalc = &followparent_recalc,
  913. };
  914. static struct clk gpt8_fck = {
  915. .name = "gpt8_fck",
  916. .ops = &clkops_omap2_dflt_wait,
  917. .parent = &func_32k_ck,
  918. .clkdm_name = "core_l4_clkdm",
  919. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  920. .enable_bit = OMAP24XX_EN_GPT8_SHIFT,
  921. .init = &omap2_init_clksel_parent,
  922. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  923. .clksel_mask = OMAP24XX_CLKSEL_GPT8_MASK,
  924. .clksel = omap24xx_gpt_clksel,
  925. .recalc = &omap2_clksel_recalc,
  926. };
  927. static struct clk gpt9_ick = {
  928. .name = "gpt9_ick",
  929. .ops = &clkops_omap2_iclk_dflt_wait,
  930. .parent = &l4_ck,
  931. .clkdm_name = "core_l4_clkdm",
  932. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  933. .enable_bit = OMAP24XX_EN_GPT9_SHIFT,
  934. .recalc = &followparent_recalc,
  935. };
  936. static struct clk gpt9_fck = {
  937. .name = "gpt9_fck",
  938. .ops = &clkops_omap2_dflt_wait,
  939. .parent = &func_32k_ck,
  940. .clkdm_name = "core_l4_clkdm",
  941. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  942. .enable_bit = OMAP24XX_EN_GPT9_SHIFT,
  943. .init = &omap2_init_clksel_parent,
  944. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  945. .clksel_mask = OMAP24XX_CLKSEL_GPT9_MASK,
  946. .clksel = omap24xx_gpt_clksel,
  947. .recalc = &omap2_clksel_recalc,
  948. };
  949. static struct clk gpt10_ick = {
  950. .name = "gpt10_ick",
  951. .ops = &clkops_omap2_iclk_dflt_wait,
  952. .parent = &l4_ck,
  953. .clkdm_name = "core_l4_clkdm",
  954. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  955. .enable_bit = OMAP24XX_EN_GPT10_SHIFT,
  956. .recalc = &followparent_recalc,
  957. };
  958. static struct clk gpt10_fck = {
  959. .name = "gpt10_fck",
  960. .ops = &clkops_omap2_dflt_wait,
  961. .parent = &func_32k_ck,
  962. .clkdm_name = "core_l4_clkdm",
  963. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  964. .enable_bit = OMAP24XX_EN_GPT10_SHIFT,
  965. .init = &omap2_init_clksel_parent,
  966. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  967. .clksel_mask = OMAP24XX_CLKSEL_GPT10_MASK,
  968. .clksel = omap24xx_gpt_clksel,
  969. .recalc = &omap2_clksel_recalc,
  970. };
  971. static struct clk gpt11_ick = {
  972. .name = "gpt11_ick",
  973. .ops = &clkops_omap2_iclk_dflt_wait,
  974. .parent = &l4_ck,
  975. .clkdm_name = "core_l4_clkdm",
  976. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  977. .enable_bit = OMAP24XX_EN_GPT11_SHIFT,
  978. .recalc = &followparent_recalc,
  979. };
  980. static struct clk gpt11_fck = {
  981. .name = "gpt11_fck",
  982. .ops = &clkops_omap2_dflt_wait,
  983. .parent = &func_32k_ck,
  984. .clkdm_name = "core_l4_clkdm",
  985. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  986. .enable_bit = OMAP24XX_EN_GPT11_SHIFT,
  987. .init = &omap2_init_clksel_parent,
  988. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  989. .clksel_mask = OMAP24XX_CLKSEL_GPT11_MASK,
  990. .clksel = omap24xx_gpt_clksel,
  991. .recalc = &omap2_clksel_recalc,
  992. };
  993. static struct clk gpt12_ick = {
  994. .name = "gpt12_ick",
  995. .ops = &clkops_omap2_iclk_dflt_wait,
  996. .parent = &l4_ck,
  997. .clkdm_name = "core_l4_clkdm",
  998. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  999. .enable_bit = OMAP24XX_EN_GPT12_SHIFT,
  1000. .recalc = &followparent_recalc,
  1001. };
  1002. static struct clk gpt12_fck = {
  1003. .name = "gpt12_fck",
  1004. .ops = &clkops_omap2_dflt_wait,
  1005. .parent = &secure_32k_ck,
  1006. .clkdm_name = "core_l4_clkdm",
  1007. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1008. .enable_bit = OMAP24XX_EN_GPT12_SHIFT,
  1009. .init = &omap2_init_clksel_parent,
  1010. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  1011. .clksel_mask = OMAP24XX_CLKSEL_GPT12_MASK,
  1012. .clksel = omap24xx_gpt_clksel,
  1013. .recalc = &omap2_clksel_recalc,
  1014. };
  1015. static struct clk mcbsp1_ick = {
  1016. .name = "mcbsp1_ick",
  1017. .ops = &clkops_omap2_iclk_dflt_wait,
  1018. .parent = &l4_ck,
  1019. .clkdm_name = "core_l4_clkdm",
  1020. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1021. .enable_bit = OMAP24XX_EN_MCBSP1_SHIFT,
  1022. .recalc = &followparent_recalc,
  1023. };
  1024. static const struct clksel_rate common_mcbsp_96m_rates[] = {
  1025. { .div = 1, .val = 0, .flags = RATE_IN_24XX },
  1026. { .div = 0 }
  1027. };
  1028. static const struct clksel_rate common_mcbsp_mcbsp_rates[] = {
  1029. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  1030. { .div = 0 }
  1031. };
  1032. static const struct clksel mcbsp_fck_clksel[] = {
  1033. { .parent = &func_96m_ck, .rates = common_mcbsp_96m_rates },
  1034. { .parent = &mcbsp_clks, .rates = common_mcbsp_mcbsp_rates },
  1035. { .parent = NULL }
  1036. };
  1037. static struct clk mcbsp1_fck = {
  1038. .name = "mcbsp1_fck",
  1039. .ops = &clkops_omap2_dflt_wait,
  1040. .parent = &func_96m_ck,
  1041. .init = &omap2_init_clksel_parent,
  1042. .clkdm_name = "core_l4_clkdm",
  1043. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1044. .enable_bit = OMAP24XX_EN_MCBSP1_SHIFT,
  1045. .clksel_reg = OMAP242X_CTRL_REGADDR(OMAP2_CONTROL_DEVCONF0),
  1046. .clksel_mask = OMAP2_MCBSP1_CLKS_MASK,
  1047. .clksel = mcbsp_fck_clksel,
  1048. .recalc = &omap2_clksel_recalc,
  1049. };
  1050. static struct clk mcbsp2_ick = {
  1051. .name = "mcbsp2_ick",
  1052. .ops = &clkops_omap2_iclk_dflt_wait,
  1053. .parent = &l4_ck,
  1054. .clkdm_name = "core_l4_clkdm",
  1055. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1056. .enable_bit = OMAP24XX_EN_MCBSP2_SHIFT,
  1057. .recalc = &followparent_recalc,
  1058. };
  1059. static struct clk mcbsp2_fck = {
  1060. .name = "mcbsp2_fck",
  1061. .ops = &clkops_omap2_dflt_wait,
  1062. .parent = &func_96m_ck,
  1063. .init = &omap2_init_clksel_parent,
  1064. .clkdm_name = "core_l4_clkdm",
  1065. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1066. .enable_bit = OMAP24XX_EN_MCBSP2_SHIFT,
  1067. .clksel_reg = OMAP242X_CTRL_REGADDR(OMAP2_CONTROL_DEVCONF0),
  1068. .clksel_mask = OMAP2_MCBSP2_CLKS_MASK,
  1069. .clksel = mcbsp_fck_clksel,
  1070. .recalc = &omap2_clksel_recalc,
  1071. };
  1072. static struct clk mcspi1_ick = {
  1073. .name = "mcspi1_ick",
  1074. .ops = &clkops_omap2_iclk_dflt_wait,
  1075. .parent = &l4_ck,
  1076. .clkdm_name = "core_l4_clkdm",
  1077. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1078. .enable_bit = OMAP24XX_EN_MCSPI1_SHIFT,
  1079. .recalc = &followparent_recalc,
  1080. };
  1081. static struct clk mcspi1_fck = {
  1082. .name = "mcspi1_fck",
  1083. .ops = &clkops_omap2_dflt_wait,
  1084. .parent = &func_48m_ck,
  1085. .clkdm_name = "core_l4_clkdm",
  1086. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1087. .enable_bit = OMAP24XX_EN_MCSPI1_SHIFT,
  1088. .recalc = &followparent_recalc,
  1089. };
  1090. static struct clk mcspi2_ick = {
  1091. .name = "mcspi2_ick",
  1092. .ops = &clkops_omap2_iclk_dflt_wait,
  1093. .parent = &l4_ck,
  1094. .clkdm_name = "core_l4_clkdm",
  1095. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1096. .enable_bit = OMAP24XX_EN_MCSPI2_SHIFT,
  1097. .recalc = &followparent_recalc,
  1098. };
  1099. static struct clk mcspi2_fck = {
  1100. .name = "mcspi2_fck",
  1101. .ops = &clkops_omap2_dflt_wait,
  1102. .parent = &func_48m_ck,
  1103. .clkdm_name = "core_l4_clkdm",
  1104. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1105. .enable_bit = OMAP24XX_EN_MCSPI2_SHIFT,
  1106. .recalc = &followparent_recalc,
  1107. };
  1108. static struct clk uart1_ick = {
  1109. .name = "uart1_ick",
  1110. .ops = &clkops_omap2_iclk_dflt_wait,
  1111. .parent = &l4_ck,
  1112. .clkdm_name = "core_l4_clkdm",
  1113. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1114. .enable_bit = OMAP24XX_EN_UART1_SHIFT,
  1115. .recalc = &followparent_recalc,
  1116. };
  1117. static struct clk uart1_fck = {
  1118. .name = "uart1_fck",
  1119. .ops = &clkops_omap2_dflt_wait,
  1120. .parent = &func_48m_ck,
  1121. .clkdm_name = "core_l4_clkdm",
  1122. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1123. .enable_bit = OMAP24XX_EN_UART1_SHIFT,
  1124. .recalc = &followparent_recalc,
  1125. };
  1126. static struct clk uart2_ick = {
  1127. .name = "uart2_ick",
  1128. .ops = &clkops_omap2_iclk_dflt_wait,
  1129. .parent = &l4_ck,
  1130. .clkdm_name = "core_l4_clkdm",
  1131. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1132. .enable_bit = OMAP24XX_EN_UART2_SHIFT,
  1133. .recalc = &followparent_recalc,
  1134. };
  1135. static struct clk uart2_fck = {
  1136. .name = "uart2_fck",
  1137. .ops = &clkops_omap2_dflt_wait,
  1138. .parent = &func_48m_ck,
  1139. .clkdm_name = "core_l4_clkdm",
  1140. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1141. .enable_bit = OMAP24XX_EN_UART2_SHIFT,
  1142. .recalc = &followparent_recalc,
  1143. };
  1144. static struct clk uart3_ick = {
  1145. .name = "uart3_ick",
  1146. .ops = &clkops_omap2_iclk_dflt_wait,
  1147. .parent = &l4_ck,
  1148. .clkdm_name = "core_l4_clkdm",
  1149. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1150. .enable_bit = OMAP24XX_EN_UART3_SHIFT,
  1151. .recalc = &followparent_recalc,
  1152. };
  1153. static struct clk uart3_fck = {
  1154. .name = "uart3_fck",
  1155. .ops = &clkops_omap2_dflt_wait,
  1156. .parent = &func_48m_ck,
  1157. .clkdm_name = "core_l4_clkdm",
  1158. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1159. .enable_bit = OMAP24XX_EN_UART3_SHIFT,
  1160. .recalc = &followparent_recalc,
  1161. };
  1162. static struct clk gpios_ick = {
  1163. .name = "gpios_ick",
  1164. .ops = &clkops_omap2_iclk_dflt_wait,
  1165. .parent = &wu_l4_ick,
  1166. .clkdm_name = "wkup_clkdm",
  1167. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1168. .enable_bit = OMAP24XX_EN_GPIOS_SHIFT,
  1169. .recalc = &followparent_recalc,
  1170. };
  1171. static struct clk gpios_fck = {
  1172. .name = "gpios_fck",
  1173. .ops = &clkops_omap2_dflt_wait,
  1174. .parent = &func_32k_ck,
  1175. .clkdm_name = "wkup_clkdm",
  1176. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  1177. .enable_bit = OMAP24XX_EN_GPIOS_SHIFT,
  1178. .recalc = &followparent_recalc,
  1179. };
  1180. static struct clk mpu_wdt_ick = {
  1181. .name = "mpu_wdt_ick",
  1182. .ops = &clkops_omap2_iclk_dflt_wait,
  1183. .parent = &wu_l4_ick,
  1184. .clkdm_name = "wkup_clkdm",
  1185. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1186. .enable_bit = OMAP24XX_EN_MPU_WDT_SHIFT,
  1187. .recalc = &followparent_recalc,
  1188. };
  1189. static struct clk mpu_wdt_fck = {
  1190. .name = "mpu_wdt_fck",
  1191. .ops = &clkops_omap2_dflt_wait,
  1192. .parent = &func_32k_ck,
  1193. .clkdm_name = "wkup_clkdm",
  1194. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  1195. .enable_bit = OMAP24XX_EN_MPU_WDT_SHIFT,
  1196. .recalc = &followparent_recalc,
  1197. };
  1198. static struct clk sync_32k_ick = {
  1199. .name = "sync_32k_ick",
  1200. .ops = &clkops_omap2_iclk_dflt_wait,
  1201. .parent = &wu_l4_ick,
  1202. .clkdm_name = "wkup_clkdm",
  1203. .flags = ENABLE_ON_INIT,
  1204. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1205. .enable_bit = OMAP24XX_EN_32KSYNC_SHIFT,
  1206. .recalc = &followparent_recalc,
  1207. };
  1208. static struct clk wdt1_ick = {
  1209. .name = "wdt1_ick",
  1210. .ops = &clkops_omap2_iclk_dflt_wait,
  1211. .parent = &wu_l4_ick,
  1212. .clkdm_name = "wkup_clkdm",
  1213. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1214. .enable_bit = OMAP24XX_EN_WDT1_SHIFT,
  1215. .recalc = &followparent_recalc,
  1216. };
  1217. static struct clk omapctrl_ick = {
  1218. .name = "omapctrl_ick",
  1219. .ops = &clkops_omap2_iclk_dflt_wait,
  1220. .parent = &wu_l4_ick,
  1221. .clkdm_name = "wkup_clkdm",
  1222. .flags = ENABLE_ON_INIT,
  1223. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1224. .enable_bit = OMAP24XX_EN_OMAPCTRL_SHIFT,
  1225. .recalc = &followparent_recalc,
  1226. };
  1227. static struct clk cam_ick = {
  1228. .name = "cam_ick",
  1229. .ops = &clkops_omap2_iclk_dflt,
  1230. .parent = &l4_ck,
  1231. .clkdm_name = "core_l4_clkdm",
  1232. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1233. .enable_bit = OMAP24XX_EN_CAM_SHIFT,
  1234. .recalc = &followparent_recalc,
  1235. };
  1236. /*
  1237. * cam_fck controls both CAM_MCLK and CAM_FCLK. It should probably be
  1238. * split into two separate clocks, since the parent clocks are different
  1239. * and the clockdomains are also different.
  1240. */
  1241. static struct clk cam_fck = {
  1242. .name = "cam_fck",
  1243. .ops = &clkops_omap2_dflt,
  1244. .parent = &func_96m_ck,
  1245. .clkdm_name = "core_l3_clkdm",
  1246. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1247. .enable_bit = OMAP24XX_EN_CAM_SHIFT,
  1248. .recalc = &followparent_recalc,
  1249. };
  1250. static struct clk mailboxes_ick = {
  1251. .name = "mailboxes_ick",
  1252. .ops = &clkops_omap2_iclk_dflt_wait,
  1253. .parent = &l4_ck,
  1254. .clkdm_name = "core_l4_clkdm",
  1255. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1256. .enable_bit = OMAP24XX_EN_MAILBOXES_SHIFT,
  1257. .recalc = &followparent_recalc,
  1258. };
  1259. static struct clk wdt4_ick = {
  1260. .name = "wdt4_ick",
  1261. .ops = &clkops_omap2_iclk_dflt_wait,
  1262. .parent = &l4_ck,
  1263. .clkdm_name = "core_l4_clkdm",
  1264. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1265. .enable_bit = OMAP24XX_EN_WDT4_SHIFT,
  1266. .recalc = &followparent_recalc,
  1267. };
  1268. static struct clk wdt4_fck = {
  1269. .name = "wdt4_fck",
  1270. .ops = &clkops_omap2_dflt_wait,
  1271. .parent = &func_32k_ck,
  1272. .clkdm_name = "core_l4_clkdm",
  1273. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1274. .enable_bit = OMAP24XX_EN_WDT4_SHIFT,
  1275. .recalc = &followparent_recalc,
  1276. };
  1277. static struct clk wdt3_ick = {
  1278. .name = "wdt3_ick",
  1279. .ops = &clkops_omap2_iclk_dflt_wait,
  1280. .parent = &l4_ck,
  1281. .clkdm_name = "core_l4_clkdm",
  1282. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1283. .enable_bit = OMAP2420_EN_WDT3_SHIFT,
  1284. .recalc = &followparent_recalc,
  1285. };
  1286. static struct clk wdt3_fck = {
  1287. .name = "wdt3_fck",
  1288. .ops = &clkops_omap2_dflt_wait,
  1289. .parent = &func_32k_ck,
  1290. .clkdm_name = "core_l4_clkdm",
  1291. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1292. .enable_bit = OMAP2420_EN_WDT3_SHIFT,
  1293. .recalc = &followparent_recalc,
  1294. };
  1295. static struct clk mspro_ick = {
  1296. .name = "mspro_ick",
  1297. .ops = &clkops_omap2_iclk_dflt_wait,
  1298. .parent = &l4_ck,
  1299. .clkdm_name = "core_l4_clkdm",
  1300. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1301. .enable_bit = OMAP24XX_EN_MSPRO_SHIFT,
  1302. .recalc = &followparent_recalc,
  1303. };
  1304. static struct clk mspro_fck = {
  1305. .name = "mspro_fck",
  1306. .ops = &clkops_omap2_dflt_wait,
  1307. .parent = &func_96m_ck,
  1308. .clkdm_name = "core_l4_clkdm",
  1309. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1310. .enable_bit = OMAP24XX_EN_MSPRO_SHIFT,
  1311. .recalc = &followparent_recalc,
  1312. };
  1313. static struct clk mmc_ick = {
  1314. .name = "mmc_ick",
  1315. .ops = &clkops_omap2_iclk_dflt_wait,
  1316. .parent = &l4_ck,
  1317. .clkdm_name = "core_l4_clkdm",
  1318. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1319. .enable_bit = OMAP2420_EN_MMC_SHIFT,
  1320. .recalc = &followparent_recalc,
  1321. };
  1322. static struct clk mmc_fck = {
  1323. .name = "mmc_fck",
  1324. .ops = &clkops_omap2_dflt_wait,
  1325. .parent = &func_96m_ck,
  1326. .clkdm_name = "core_l4_clkdm",
  1327. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1328. .enable_bit = OMAP2420_EN_MMC_SHIFT,
  1329. .recalc = &followparent_recalc,
  1330. };
  1331. static struct clk fac_ick = {
  1332. .name = "fac_ick",
  1333. .ops = &clkops_omap2_iclk_dflt_wait,
  1334. .parent = &l4_ck,
  1335. .clkdm_name = "core_l4_clkdm",
  1336. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1337. .enable_bit = OMAP24XX_EN_FAC_SHIFT,
  1338. .recalc = &followparent_recalc,
  1339. };
  1340. static struct clk fac_fck = {
  1341. .name = "fac_fck",
  1342. .ops = &clkops_omap2_dflt_wait,
  1343. .parent = &func_12m_ck,
  1344. .clkdm_name = "core_l4_clkdm",
  1345. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1346. .enable_bit = OMAP24XX_EN_FAC_SHIFT,
  1347. .recalc = &followparent_recalc,
  1348. };
  1349. static struct clk eac_ick = {
  1350. .name = "eac_ick",
  1351. .ops = &clkops_omap2_iclk_dflt_wait,
  1352. .parent = &l4_ck,
  1353. .clkdm_name = "core_l4_clkdm",
  1354. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1355. .enable_bit = OMAP2420_EN_EAC_SHIFT,
  1356. .recalc = &followparent_recalc,
  1357. };
  1358. static struct clk eac_fck = {
  1359. .name = "eac_fck",
  1360. .ops = &clkops_omap2_dflt_wait,
  1361. .parent = &func_96m_ck,
  1362. .clkdm_name = "core_l4_clkdm",
  1363. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1364. .enable_bit = OMAP2420_EN_EAC_SHIFT,
  1365. .recalc = &followparent_recalc,
  1366. };
  1367. static struct clk hdq_ick = {
  1368. .name = "hdq_ick",
  1369. .ops = &clkops_omap2_iclk_dflt_wait,
  1370. .parent = &l4_ck,
  1371. .clkdm_name = "core_l4_clkdm",
  1372. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1373. .enable_bit = OMAP24XX_EN_HDQ_SHIFT,
  1374. .recalc = &followparent_recalc,
  1375. };
  1376. static struct clk hdq_fck = {
  1377. .name = "hdq_fck",
  1378. .ops = &clkops_omap2_dflt_wait,
  1379. .parent = &func_12m_ck,
  1380. .clkdm_name = "core_l4_clkdm",
  1381. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1382. .enable_bit = OMAP24XX_EN_HDQ_SHIFT,
  1383. .recalc = &followparent_recalc,
  1384. };
  1385. static struct clk i2c2_ick = {
  1386. .name = "i2c2_ick",
  1387. .ops = &clkops_omap2_iclk_dflt_wait,
  1388. .parent = &l4_ck,
  1389. .clkdm_name = "core_l4_clkdm",
  1390. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1391. .enable_bit = OMAP2420_EN_I2C2_SHIFT,
  1392. .recalc = &followparent_recalc,
  1393. };
  1394. static struct clk i2c2_fck = {
  1395. .name = "i2c2_fck",
  1396. .ops = &clkops_omap2_dflt_wait,
  1397. .parent = &func_12m_ck,
  1398. .clkdm_name = "core_l4_clkdm",
  1399. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1400. .enable_bit = OMAP2420_EN_I2C2_SHIFT,
  1401. .recalc = &followparent_recalc,
  1402. };
  1403. static struct clk i2c1_ick = {
  1404. .name = "i2c1_ick",
  1405. .ops = &clkops_omap2_iclk_dflt_wait,
  1406. .parent = &l4_ck,
  1407. .clkdm_name = "core_l4_clkdm",
  1408. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1409. .enable_bit = OMAP2420_EN_I2C1_SHIFT,
  1410. .recalc = &followparent_recalc,
  1411. };
  1412. static struct clk i2c1_fck = {
  1413. .name = "i2c1_fck",
  1414. .ops = &clkops_omap2_dflt_wait,
  1415. .parent = &func_12m_ck,
  1416. .clkdm_name = "core_l4_clkdm",
  1417. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1418. .enable_bit = OMAP2420_EN_I2C1_SHIFT,
  1419. .recalc = &followparent_recalc,
  1420. };
  1421. /*
  1422. * The enable_reg/enable_bit in this clock is only used for CM_AUTOIDLE
  1423. * accesses derived from this data.
  1424. */
  1425. static struct clk gpmc_fck = {
  1426. .name = "gpmc_fck",
  1427. .ops = &clkops_omap2_iclk_idle_only,
  1428. .parent = &core_l3_ck,
  1429. .flags = ENABLE_ON_INIT,
  1430. .clkdm_name = "core_l3_clkdm",
  1431. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN3),
  1432. .enable_bit = OMAP24XX_AUTO_GPMC_SHIFT,
  1433. .recalc = &followparent_recalc,
  1434. };
  1435. static struct clk sdma_fck = {
  1436. .name = "sdma_fck",
  1437. .ops = &clkops_null, /* RMK: missing? */
  1438. .parent = &core_l3_ck,
  1439. .clkdm_name = "core_l3_clkdm",
  1440. .recalc = &followparent_recalc,
  1441. };
  1442. /*
  1443. * The enable_reg/enable_bit in this clock is only used for CM_AUTOIDLE
  1444. * accesses derived from this data.
  1445. */
  1446. static struct clk sdma_ick = {
  1447. .name = "sdma_ick",
  1448. .ops = &clkops_omap2_iclk_idle_only,
  1449. .parent = &core_l3_ck,
  1450. .clkdm_name = "core_l3_clkdm",
  1451. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN3),
  1452. .enable_bit = OMAP24XX_AUTO_SDMA_SHIFT,
  1453. .recalc = &followparent_recalc,
  1454. };
  1455. /*
  1456. * The enable_reg/enable_bit in this clock is only used for CM_AUTOIDLE
  1457. * accesses derived from this data.
  1458. */
  1459. static struct clk sdrc_ick = {
  1460. .name = "sdrc_ick",
  1461. .ops = &clkops_omap2_iclk_idle_only,
  1462. .parent = &core_l3_ck,
  1463. .flags = ENABLE_ON_INIT,
  1464. .clkdm_name = "core_l3_clkdm",
  1465. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN3),
  1466. .enable_bit = OMAP24XX_AUTO_SDRC_SHIFT,
  1467. .recalc = &followparent_recalc,
  1468. };
  1469. static struct clk vlynq_ick = {
  1470. .name = "vlynq_ick",
  1471. .ops = &clkops_omap2_iclk_dflt_wait,
  1472. .parent = &core_l3_ck,
  1473. .clkdm_name = "core_l3_clkdm",
  1474. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1475. .enable_bit = OMAP2420_EN_VLYNQ_SHIFT,
  1476. .recalc = &followparent_recalc,
  1477. };
  1478. static const struct clksel_rate vlynq_fck_96m_rates[] = {
  1479. { .div = 1, .val = 0, .flags = RATE_IN_242X },
  1480. { .div = 0 }
  1481. };
  1482. static const struct clksel_rate vlynq_fck_core_rates[] = {
  1483. { .div = 1, .val = 1, .flags = RATE_IN_242X },
  1484. { .div = 2, .val = 2, .flags = RATE_IN_242X },
  1485. { .div = 3, .val = 3, .flags = RATE_IN_242X },
  1486. { .div = 4, .val = 4, .flags = RATE_IN_242X },
  1487. { .div = 6, .val = 6, .flags = RATE_IN_242X },
  1488. { .div = 8, .val = 8, .flags = RATE_IN_242X },
  1489. { .div = 9, .val = 9, .flags = RATE_IN_242X },
  1490. { .div = 12, .val = 12, .flags = RATE_IN_242X },
  1491. { .div = 16, .val = 16, .flags = RATE_IN_242X },
  1492. { .div = 18, .val = 18, .flags = RATE_IN_242X },
  1493. { .div = 0 }
  1494. };
  1495. static const struct clksel vlynq_fck_clksel[] = {
  1496. { .parent = &func_96m_ck, .rates = vlynq_fck_96m_rates },
  1497. { .parent = &core_ck, .rates = vlynq_fck_core_rates },
  1498. { .parent = NULL }
  1499. };
  1500. static struct clk vlynq_fck = {
  1501. .name = "vlynq_fck",
  1502. .ops = &clkops_omap2_dflt_wait,
  1503. .parent = &func_96m_ck,
  1504. .clkdm_name = "core_l3_clkdm",
  1505. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1506. .enable_bit = OMAP2420_EN_VLYNQ_SHIFT,
  1507. .init = &omap2_init_clksel_parent,
  1508. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  1509. .clksel_mask = OMAP2420_CLKSEL_VLYNQ_MASK,
  1510. .clksel = vlynq_fck_clksel,
  1511. .recalc = &omap2_clksel_recalc,
  1512. };
  1513. static struct clk des_ick = {
  1514. .name = "des_ick",
  1515. .ops = &clkops_omap2_iclk_dflt_wait,
  1516. .parent = &l4_ck,
  1517. .clkdm_name = "core_l4_clkdm",
  1518. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
  1519. .enable_bit = OMAP24XX_EN_DES_SHIFT,
  1520. .recalc = &followparent_recalc,
  1521. };
  1522. static struct clk sha_ick = {
  1523. .name = "sha_ick",
  1524. .ops = &clkops_omap2_iclk_dflt_wait,
  1525. .parent = &l4_ck,
  1526. .clkdm_name = "core_l4_clkdm",
  1527. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
  1528. .enable_bit = OMAP24XX_EN_SHA_SHIFT,
  1529. .recalc = &followparent_recalc,
  1530. };
  1531. static struct clk rng_ick = {
  1532. .name = "rng_ick",
  1533. .ops = &clkops_omap2_iclk_dflt_wait,
  1534. .parent = &l4_ck,
  1535. .clkdm_name = "core_l4_clkdm",
  1536. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
  1537. .enable_bit = OMAP24XX_EN_RNG_SHIFT,
  1538. .recalc = &followparent_recalc,
  1539. };
  1540. static struct clk aes_ick = {
  1541. .name = "aes_ick",
  1542. .ops = &clkops_omap2_iclk_dflt_wait,
  1543. .parent = &l4_ck,
  1544. .clkdm_name = "core_l4_clkdm",
  1545. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
  1546. .enable_bit = OMAP24XX_EN_AES_SHIFT,
  1547. .recalc = &followparent_recalc,
  1548. };
  1549. static struct clk pka_ick = {
  1550. .name = "pka_ick",
  1551. .ops = &clkops_omap2_iclk_dflt_wait,
  1552. .parent = &l4_ck,
  1553. .clkdm_name = "core_l4_clkdm",
  1554. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
  1555. .enable_bit = OMAP24XX_EN_PKA_SHIFT,
  1556. .recalc = &followparent_recalc,
  1557. };
  1558. static struct clk usb_fck = {
  1559. .name = "usb_fck",
  1560. .ops = &clkops_omap2_dflt_wait,
  1561. .parent = &func_48m_ck,
  1562. .clkdm_name = "core_l3_clkdm",
  1563. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1564. .enable_bit = OMAP24XX_EN_USB_SHIFT,
  1565. .recalc = &followparent_recalc,
  1566. };
  1567. /*
  1568. * This clock is a composite clock which does entire set changes then
  1569. * forces a rebalance. It keys on the MPU speed, but it really could
  1570. * be any key speed part of a set in the rate table.
  1571. *
  1572. * to really change a set, you need memory table sets which get changed
  1573. * in sram, pre-notifiers & post notifiers, changing the top set, without
  1574. * having low level display recalc's won't work... this is why dpm notifiers
  1575. * work, isr's off, walk a list of clocks already _off_ and not messing with
  1576. * the bus.
  1577. *
  1578. * This clock should have no parent. It embodies the entire upper level
  1579. * active set. A parent will mess up some of the init also.
  1580. */
  1581. static struct clk virt_prcm_set = {
  1582. .name = "virt_prcm_set",
  1583. .ops = &clkops_null,
  1584. .parent = &mpu_ck, /* Indexed by mpu speed, no parent */
  1585. .recalc = &omap2_table_mpu_recalc, /* sets are keyed on mpu rate */
  1586. .set_rate = &omap2_select_table_rate,
  1587. .round_rate = &omap2_round_to_table_rate,
  1588. };
  1589. /*
  1590. * clkdev integration
  1591. */
  1592. static struct omap_clk omap2420_clks[] = {
  1593. /* external root sources */
  1594. CLK(NULL, "func_32k_ck", &func_32k_ck, CK_242X),
  1595. CLK(NULL, "secure_32k_ck", &secure_32k_ck, CK_242X),
  1596. CLK(NULL, "osc_ck", &osc_ck, CK_242X),
  1597. CLK(NULL, "sys_ck", &sys_ck, CK_242X),
  1598. CLK(NULL, "alt_ck", &alt_ck, CK_242X),
  1599. CLK(NULL, "mcbsp_clks", &mcbsp_clks, CK_242X),
  1600. /* internal analog sources */
  1601. CLK(NULL, "dpll_ck", &dpll_ck, CK_242X),
  1602. CLK(NULL, "apll96_ck", &apll96_ck, CK_242X),
  1603. CLK(NULL, "apll54_ck", &apll54_ck, CK_242X),
  1604. /* internal prcm root sources */
  1605. CLK(NULL, "func_54m_ck", &func_54m_ck, CK_242X),
  1606. CLK(NULL, "core_ck", &core_ck, CK_242X),
  1607. CLK(NULL, "func_96m_ck", &func_96m_ck, CK_242X),
  1608. CLK(NULL, "func_48m_ck", &func_48m_ck, CK_242X),
  1609. CLK(NULL, "func_12m_ck", &func_12m_ck, CK_242X),
  1610. CLK(NULL, "ck_wdt1_osc", &wdt1_osc_ck, CK_242X),
  1611. CLK(NULL, "sys_clkout_src", &sys_clkout_src, CK_242X),
  1612. CLK(NULL, "sys_clkout", &sys_clkout, CK_242X),
  1613. CLK(NULL, "sys_clkout2_src", &sys_clkout2_src, CK_242X),
  1614. CLK(NULL, "sys_clkout2", &sys_clkout2, CK_242X),
  1615. CLK(NULL, "emul_ck", &emul_ck, CK_242X),
  1616. /* mpu domain clocks */
  1617. CLK(NULL, "mpu_ck", &mpu_ck, CK_242X),
  1618. /* dsp domain clocks */
  1619. CLK(NULL, "dsp_fck", &dsp_fck, CK_242X),
  1620. CLK(NULL, "dsp_ick", &dsp_ick, CK_242X),
  1621. CLK(NULL, "iva1_ifck", &iva1_ifck, CK_242X),
  1622. CLK(NULL, "iva1_mpu_int_ifck", &iva1_mpu_int_ifck, CK_242X),
  1623. /* GFX domain clocks */
  1624. CLK(NULL, "gfx_3d_fck", &gfx_3d_fck, CK_242X),
  1625. CLK(NULL, "gfx_2d_fck", &gfx_2d_fck, CK_242X),
  1626. CLK(NULL, "gfx_ick", &gfx_ick, CK_242X),
  1627. /* DSS domain clocks */
  1628. CLK("omapdss_dss", "ick", &dss_ick, CK_242X),
  1629. CLK(NULL, "dss_ick", &dss_ick, CK_242X),
  1630. CLK(NULL, "dss1_fck", &dss1_fck, CK_242X),
  1631. CLK(NULL, "dss2_fck", &dss2_fck, CK_242X),
  1632. CLK(NULL, "dss_54m_fck", &dss_54m_fck, CK_242X),
  1633. /* L3 domain clocks */
  1634. CLK(NULL, "core_l3_ck", &core_l3_ck, CK_242X),
  1635. CLK(NULL, "ssi_fck", &ssi_ssr_sst_fck, CK_242X),
  1636. CLK(NULL, "usb_l4_ick", &usb_l4_ick, CK_242X),
  1637. /* L4 domain clocks */
  1638. CLK(NULL, "l4_ck", &l4_ck, CK_242X),
  1639. CLK(NULL, "ssi_l4_ick", &ssi_l4_ick, CK_242X),
  1640. CLK(NULL, "wu_l4_ick", &wu_l4_ick, CK_242X),
  1641. /* virtual meta-group clock */
  1642. CLK(NULL, "virt_prcm_set", &virt_prcm_set, CK_242X),
  1643. /* general l4 interface ck, multi-parent functional clk */
  1644. CLK(NULL, "gpt1_ick", &gpt1_ick, CK_242X),
  1645. CLK(NULL, "gpt1_fck", &gpt1_fck, CK_242X),
  1646. CLK(NULL, "gpt2_ick", &gpt2_ick, CK_242X),
  1647. CLK(NULL, "gpt2_fck", &gpt2_fck, CK_242X),
  1648. CLK(NULL, "gpt3_ick", &gpt3_ick, CK_242X),
  1649. CLK(NULL, "gpt3_fck", &gpt3_fck, CK_242X),
  1650. CLK(NULL, "gpt4_ick", &gpt4_ick, CK_242X),
  1651. CLK(NULL, "gpt4_fck", &gpt4_fck, CK_242X),
  1652. CLK(NULL, "gpt5_ick", &gpt5_ick, CK_242X),
  1653. CLK(NULL, "gpt5_fck", &gpt5_fck, CK_242X),
  1654. CLK(NULL, "gpt6_ick", &gpt6_ick, CK_242X),
  1655. CLK(NULL, "gpt6_fck", &gpt6_fck, CK_242X),
  1656. CLK(NULL, "gpt7_ick", &gpt7_ick, CK_242X),
  1657. CLK(NULL, "gpt7_fck", &gpt7_fck, CK_242X),
  1658. CLK(NULL, "gpt8_ick", &gpt8_ick, CK_242X),
  1659. CLK(NULL, "gpt8_fck", &gpt8_fck, CK_242X),
  1660. CLK(NULL, "gpt9_ick", &gpt9_ick, CK_242X),
  1661. CLK(NULL, "gpt9_fck", &gpt9_fck, CK_242X),
  1662. CLK(NULL, "gpt10_ick", &gpt10_ick, CK_242X),
  1663. CLK(NULL, "gpt10_fck", &gpt10_fck, CK_242X),
  1664. CLK(NULL, "gpt11_ick", &gpt11_ick, CK_242X),
  1665. CLK(NULL, "gpt11_fck", &gpt11_fck, CK_242X),
  1666. CLK(NULL, "gpt12_ick", &gpt12_ick, CK_242X),
  1667. CLK(NULL, "gpt12_fck", &gpt12_fck, CK_242X),
  1668. CLK("omap-mcbsp.1", "ick", &mcbsp1_ick, CK_242X),
  1669. CLK(NULL, "mcbsp1_ick", &mcbsp1_ick, CK_242X),
  1670. CLK(NULL, "mcbsp1_fck", &mcbsp1_fck, CK_242X),
  1671. CLK("omap-mcbsp.2", "ick", &mcbsp2_ick, CK_242X),
  1672. CLK(NULL, "mcbsp2_ick", &mcbsp2_ick, CK_242X),
  1673. CLK(NULL, "mcbsp2_fck", &mcbsp2_fck, CK_242X),
  1674. CLK("omap2_mcspi.1", "ick", &mcspi1_ick, CK_242X),
  1675. CLK(NULL, "mcspi1_ick", &mcspi1_ick, CK_242X),
  1676. CLK(NULL, "mcspi1_fck", &mcspi1_fck, CK_242X),
  1677. CLK("omap2_mcspi.2", "ick", &mcspi2_ick, CK_242X),
  1678. CLK(NULL, "mcspi2_ick", &mcspi2_ick, CK_242X),
  1679. CLK(NULL, "mcspi2_fck", &mcspi2_fck, CK_242X),
  1680. CLK(NULL, "uart1_ick", &uart1_ick, CK_242X),
  1681. CLK(NULL, "uart1_fck", &uart1_fck, CK_242X),
  1682. CLK(NULL, "uart2_ick", &uart2_ick, CK_242X),
  1683. CLK(NULL, "uart2_fck", &uart2_fck, CK_242X),
  1684. CLK(NULL, "uart3_ick", &uart3_ick, CK_242X),
  1685. CLK(NULL, "uart3_fck", &uart3_fck, CK_242X),
  1686. CLK(NULL, "gpios_ick", &gpios_ick, CK_242X),
  1687. CLK(NULL, "gpios_fck", &gpios_fck, CK_242X),
  1688. CLK("omap_wdt", "ick", &mpu_wdt_ick, CK_242X),
  1689. CLK(NULL, "mpu_wdt_ick", &mpu_wdt_ick, CK_242X),
  1690. CLK(NULL, "mpu_wdt_fck", &mpu_wdt_fck, CK_242X),
  1691. CLK(NULL, "sync_32k_ick", &sync_32k_ick, CK_242X),
  1692. CLK(NULL, "wdt1_ick", &wdt1_ick, CK_242X),
  1693. CLK(NULL, "omapctrl_ick", &omapctrl_ick, CK_242X),
  1694. CLK("omap24xxcam", "fck", &cam_fck, CK_242X),
  1695. CLK(NULL, "cam_fck", &cam_fck, CK_242X),
  1696. CLK("omap24xxcam", "ick", &cam_ick, CK_242X),
  1697. CLK(NULL, "cam_ick", &cam_ick, CK_242X),
  1698. CLK(NULL, "mailboxes_ick", &mailboxes_ick, CK_242X),
  1699. CLK(NULL, "wdt4_ick", &wdt4_ick, CK_242X),
  1700. CLK(NULL, "wdt4_fck", &wdt4_fck, CK_242X),
  1701. CLK(NULL, "wdt3_ick", &wdt3_ick, CK_242X),
  1702. CLK(NULL, "wdt3_fck", &wdt3_fck, CK_242X),
  1703. CLK(NULL, "mspro_ick", &mspro_ick, CK_242X),
  1704. CLK(NULL, "mspro_fck", &mspro_fck, CK_242X),
  1705. CLK("mmci-omap.0", "ick", &mmc_ick, CK_242X),
  1706. CLK(NULL, "mmc_ick", &mmc_ick, CK_242X),
  1707. CLK("mmci-omap.0", "fck", &mmc_fck, CK_242X),
  1708. CLK(NULL, "mmc_fck", &mmc_fck, CK_242X),
  1709. CLK(NULL, "fac_ick", &fac_ick, CK_242X),
  1710. CLK(NULL, "fac_fck", &fac_fck, CK_242X),
  1711. CLK(NULL, "eac_ick", &eac_ick, CK_242X),
  1712. CLK(NULL, "eac_fck", &eac_fck, CK_242X),
  1713. CLK("omap_hdq.0", "ick", &hdq_ick, CK_242X),
  1714. CLK(NULL, "hdq_ick", &hdq_ick, CK_242X),
  1715. CLK("omap_hdq.0", "fck", &hdq_fck, CK_242X),
  1716. CLK(NULL, "hdq_fck", &hdq_fck, CK_242X),
  1717. CLK("omap_i2c.1", "ick", &i2c1_ick, CK_242X),
  1718. CLK(NULL, "i2c1_ick", &i2c1_ick, CK_242X),
  1719. CLK(NULL, "i2c1_fck", &i2c1_fck, CK_242X),
  1720. CLK("omap_i2c.2", "ick", &i2c2_ick, CK_242X),
  1721. CLK(NULL, "i2c2_ick", &i2c2_ick, CK_242X),
  1722. CLK(NULL, "i2c2_fck", &i2c2_fck, CK_242X),
  1723. CLK(NULL, "gpmc_fck", &gpmc_fck, CK_242X),
  1724. CLK(NULL, "sdma_fck", &sdma_fck, CK_242X),
  1725. CLK(NULL, "sdma_ick", &sdma_ick, CK_242X),
  1726. CLK(NULL, "sdrc_ick", &sdrc_ick, CK_242X),
  1727. CLK(NULL, "vlynq_ick", &vlynq_ick, CK_242X),
  1728. CLK(NULL, "vlynq_fck", &vlynq_fck, CK_242X),
  1729. CLK(NULL, "des_ick", &des_ick, CK_242X),
  1730. CLK("omap-sham", "ick", &sha_ick, CK_242X),
  1731. CLK(NULL, "sha_ick", &sha_ick, CK_242X),
  1732. CLK("omap_rng", "ick", &rng_ick, CK_242X),
  1733. CLK(NULL, "rng_ick", &rng_ick, CK_242X),
  1734. CLK("omap-aes", "ick", &aes_ick, CK_242X),
  1735. CLK(NULL, "aes_ick", &aes_ick, CK_242X),
  1736. CLK(NULL, "pka_ick", &pka_ick, CK_242X),
  1737. CLK(NULL, "usb_fck", &usb_fck, CK_242X),
  1738. CLK("musb-hdrc", "fck", &osc_ck, CK_242X),
  1739. CLK(NULL, "timer_32k_ck", &func_32k_ck, CK_242X),
  1740. CLK(NULL, "timer_sys_ck", &sys_ck, CK_242X),
  1741. CLK(NULL, "timer_ext_ck", &alt_ck, CK_242X),
  1742. CLK(NULL, "cpufreq_ck", &virt_prcm_set, CK_242X),
  1743. };
  1744. /*
  1745. * init code
  1746. */
  1747. int __init omap2420_clk_init(void)
  1748. {
  1749. const struct prcm_config *prcm;
  1750. struct omap_clk *c;
  1751. u32 clkrate;
  1752. prcm_clksrc_ctrl = OMAP2420_PRCM_CLKSRC_CTRL;
  1753. cm_idlest_pll = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST);
  1754. cpu_mask = RATE_IN_242X;
  1755. rate_table = omap2420_rate_table;
  1756. for (c = omap2420_clks; c < omap2420_clks + ARRAY_SIZE(omap2420_clks);
  1757. c++)
  1758. clk_preinit(c->lk.clk);
  1759. osc_ck.rate = omap2_osc_clk_recalc(&osc_ck);
  1760. propagate_rate(&osc_ck);
  1761. sys_ck.rate = omap2xxx_sys_clk_recalc(&sys_ck);
  1762. propagate_rate(&sys_ck);
  1763. for (c = omap2420_clks; c < omap2420_clks + ARRAY_SIZE(omap2420_clks);
  1764. c++) {
  1765. clkdev_add(&c->lk);
  1766. clk_register(c->lk.clk);
  1767. omap2_init_clk_clkdm(c->lk.clk);
  1768. }
  1769. /* Disable autoidle on all clocks; let the PM code enable it later */
  1770. omap_clk_disable_autoidle_all();
  1771. /* Check the MPU rate set by bootloader */
  1772. clkrate = omap2xxx_clk_get_core_rate(&dpll_ck);
  1773. for (prcm = rate_table; prcm->mpu_speed; prcm++) {
  1774. if (!(prcm->flags & cpu_mask))
  1775. continue;
  1776. if (prcm->xtal_speed != sys_ck.rate)
  1777. continue;
  1778. if (prcm->dpll_speed <= clkrate)
  1779. break;
  1780. }
  1781. curr_prcm_set = prcm;
  1782. recalculate_root_clocks();
  1783. pr_info("Clocking rate (Crystal/DPLL/MPU): %ld.%01ld/%ld/%ld MHz\n",
  1784. (sys_ck.rate / 1000000), (sys_ck.rate / 100000) % 10,
  1785. (dpll_ck.rate / 1000000), (mpu_ck.rate / 1000000)) ;
  1786. /*
  1787. * Only enable those clocks we will need, let the drivers
  1788. * enable other clocks as necessary
  1789. */
  1790. clk_enable_init_clocks();
  1791. /* Avoid sleeping sleeping during omap2_clk_prepare_for_reboot() */
  1792. vclk = clk_get(NULL, "virt_prcm_set");
  1793. sclk = clk_get(NULL, "sys_ck");
  1794. dclk = clk_get(NULL, "dpll_ck");
  1795. return 0;
  1796. }