clock.h 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487
  1. /*
  2. * linux/arch/arm/mach-omap2/clock.h
  3. *
  4. * Copyright (C) 2005-2009 Texas Instruments, Inc.
  5. * Copyright (C) 2004-2011 Nokia Corporation
  6. *
  7. * Contacts:
  8. * Richard Woodruff <r-woodruff2@ti.com>
  9. * Paul Walmsley
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License version 2 as
  13. * published by the Free Software Foundation.
  14. */
  15. #ifndef __ARCH_ARM_MACH_OMAP2_CLOCK_H
  16. #define __ARCH_ARM_MACH_OMAP2_CLOCK_H
  17. #include <linux/kernel.h>
  18. #include <linux/list.h>
  19. #include <linux/clkdev.h>
  20. struct omap_clk {
  21. u16 cpu;
  22. struct clk_lookup lk;
  23. };
  24. #define CLK(dev, con, ck, cp) \
  25. { \
  26. .cpu = cp, \
  27. .lk = { \
  28. .dev_id = dev, \
  29. .con_id = con, \
  30. .clk = ck, \
  31. }, \
  32. }
  33. /* Platform flags for the clkdev-OMAP integration code */
  34. #define CK_242X (1 << 0)
  35. #define CK_243X (1 << 1) /* 243x, 253x */
  36. #define CK_3430ES1 (1 << 2) /* 34xxES1 only */
  37. #define CK_3430ES2PLUS (1 << 3) /* 34xxES2, ES3, non-Sitara 35xx only */
  38. #define CK_AM35XX (1 << 4) /* Sitara AM35xx */
  39. #define CK_36XX (1 << 5) /* 36xx/37xx-specific clocks */
  40. #define CK_443X (1 << 6)
  41. #define CK_TI816X (1 << 7)
  42. #define CK_446X (1 << 8)
  43. #define CK_AM33XX (1 << 9) /* AM33xx specific clocks */
  44. #define CK_34XX (CK_3430ES1 | CK_3430ES2PLUS)
  45. #define CK_3XXX (CK_34XX | CK_AM35XX | CK_36XX)
  46. struct module;
  47. struct clk;
  48. struct clockdomain;
  49. /* Temporary, needed during the common clock framework conversion */
  50. #define __clk_get_name(clk) (clk->name)
  51. #define __clk_get_parent(clk) (clk->parent)
  52. #define __clk_get_rate(clk) (clk->rate)
  53. /**
  54. * struct clkops - some clock function pointers
  55. * @enable: fn ptr that enables the current clock in hardware
  56. * @disable: fn ptr that enables the current clock in hardware
  57. * @find_idlest: function returning the IDLEST register for the clock's IP blk
  58. * @find_companion: function returning the "companion" clk reg for the clock
  59. * @allow_idle: fn ptr that enables autoidle for the current clock in hardware
  60. * @deny_idle: fn ptr that disables autoidle for the current clock in hardware
  61. *
  62. * A "companion" clk is an accompanying clock to the one being queried
  63. * that must be enabled for the IP module connected to the clock to
  64. * become accessible by the hardware. Neither @find_idlest nor
  65. * @find_companion should be needed; that information is IP
  66. * block-specific; the hwmod code has been created to handle this, but
  67. * until hwmod data is ready and drivers have been converted to use PM
  68. * runtime calls in place of clk_enable()/clk_disable(), @find_idlest and
  69. * @find_companion must, unfortunately, remain.
  70. */
  71. struct clkops {
  72. int (*enable)(struct clk *);
  73. void (*disable)(struct clk *);
  74. void (*find_idlest)(struct clk *, void __iomem **,
  75. u8 *, u8 *);
  76. void (*find_companion)(struct clk *, void __iomem **,
  77. u8 *);
  78. void (*allow_idle)(struct clk *);
  79. void (*deny_idle)(struct clk *);
  80. };
  81. /* struct clksel_rate.flags possibilities */
  82. #define RATE_IN_242X (1 << 0)
  83. #define RATE_IN_243X (1 << 1)
  84. #define RATE_IN_3430ES1 (1 << 2) /* 3430ES1 rates only */
  85. #define RATE_IN_3430ES2PLUS (1 << 3) /* 3430 ES >= 2 rates only */
  86. #define RATE_IN_36XX (1 << 4)
  87. #define RATE_IN_4430 (1 << 5)
  88. #define RATE_IN_TI816X (1 << 6)
  89. #define RATE_IN_4460 (1 << 7)
  90. #define RATE_IN_AM33XX (1 << 8)
  91. #define RATE_IN_TI814X (1 << 9)
  92. #define RATE_IN_24XX (RATE_IN_242X | RATE_IN_243X)
  93. #define RATE_IN_34XX (RATE_IN_3430ES1 | RATE_IN_3430ES2PLUS)
  94. #define RATE_IN_3XXX (RATE_IN_34XX | RATE_IN_36XX)
  95. #define RATE_IN_44XX (RATE_IN_4430 | RATE_IN_4460)
  96. /* RATE_IN_3430ES2PLUS_36XX includes 34xx/35xx with ES >=2, and all 36xx/37xx */
  97. #define RATE_IN_3430ES2PLUS_36XX (RATE_IN_3430ES2PLUS | RATE_IN_36XX)
  98. /**
  99. * struct clksel_rate - register bitfield values corresponding to clk divisors
  100. * @val: register bitfield value (shifted to bit 0)
  101. * @div: clock divisor corresponding to @val
  102. * @flags: (see "struct clksel_rate.flags possibilities" above)
  103. *
  104. * @val should match the value of a read from struct clk.clksel_reg
  105. * AND'ed with struct clk.clksel_mask, shifted right to bit 0.
  106. *
  107. * @div is the divisor that should be applied to the parent clock's rate
  108. * to produce the current clock's rate.
  109. */
  110. struct clksel_rate {
  111. u32 val;
  112. u8 div;
  113. u16 flags;
  114. };
  115. /**
  116. * struct clksel - available parent clocks, and a pointer to their divisors
  117. * @parent: struct clk * to a possible parent clock
  118. * @rates: available divisors for this parent clock
  119. *
  120. * A struct clksel is always associated with one or more struct clks
  121. * and one or more struct clksel_rates.
  122. */
  123. struct clksel {
  124. struct clk *parent;
  125. const struct clksel_rate *rates;
  126. };
  127. /**
  128. * struct dpll_data - DPLL registers and integration data
  129. * @mult_div1_reg: register containing the DPLL M and N bitfields
  130. * @mult_mask: mask of the DPLL M bitfield in @mult_div1_reg
  131. * @div1_mask: mask of the DPLL N bitfield in @mult_div1_reg
  132. * @clk_bypass: struct clk pointer to the clock's bypass clock input
  133. * @clk_ref: struct clk pointer to the clock's reference clock input
  134. * @control_reg: register containing the DPLL mode bitfield
  135. * @enable_mask: mask of the DPLL mode bitfield in @control_reg
  136. * @last_rounded_rate: cache of the last rate result of omap2_dpll_round_rate()
  137. * @last_rounded_m: cache of the last M result of omap2_dpll_round_rate()
  138. * @max_multiplier: maximum valid non-bypass multiplier value (actual)
  139. * @last_rounded_n: cache of the last N result of omap2_dpll_round_rate()
  140. * @min_divider: minimum valid non-bypass divider value (actual)
  141. * @max_divider: maximum valid non-bypass divider value (actual)
  142. * @modes: possible values of @enable_mask
  143. * @autoidle_reg: register containing the DPLL autoidle mode bitfield
  144. * @idlest_reg: register containing the DPLL idle status bitfield
  145. * @autoidle_mask: mask of the DPLL autoidle mode bitfield in @autoidle_reg
  146. * @freqsel_mask: mask of the DPLL jitter correction bitfield in @control_reg
  147. * @idlest_mask: mask of the DPLL idle status bitfield in @idlest_reg
  148. * @auto_recal_bit: bitshift of the driftguard enable bit in @control_reg
  149. * @recal_en_bit: bitshift of the PRM_IRQENABLE_* bit for recalibration IRQs
  150. * @recal_st_bit: bitshift of the PRM_IRQSTATUS_* bit for recalibration IRQs
  151. * @flags: DPLL type/features (see below)
  152. *
  153. * Possible values for @flags:
  154. * DPLL_J_TYPE: "J-type DPLL" (only some 36xx, 4xxx DPLLs)
  155. *
  156. * @freqsel_mask is only used on the OMAP34xx family and AM35xx.
  157. *
  158. * XXX Some DPLLs have multiple bypass inputs, so it's not technically
  159. * correct to only have one @clk_bypass pointer.
  160. *
  161. * XXX The runtime-variable fields (@last_rounded_rate, @last_rounded_m,
  162. * @last_rounded_n) should be separated from the runtime-fixed fields
  163. * and placed into a different structure, so that the runtime-fixed data
  164. * can be placed into read-only space.
  165. */
  166. struct dpll_data {
  167. void __iomem *mult_div1_reg;
  168. u32 mult_mask;
  169. u32 div1_mask;
  170. struct clk *clk_bypass;
  171. struct clk *clk_ref;
  172. void __iomem *control_reg;
  173. u32 enable_mask;
  174. unsigned long last_rounded_rate;
  175. u16 last_rounded_m;
  176. u16 max_multiplier;
  177. u8 last_rounded_n;
  178. u8 min_divider;
  179. u16 max_divider;
  180. u8 modes;
  181. void __iomem *autoidle_reg;
  182. void __iomem *idlest_reg;
  183. u32 autoidle_mask;
  184. u32 freqsel_mask;
  185. u32 idlest_mask;
  186. u32 dco_mask;
  187. u32 sddiv_mask;
  188. u8 auto_recal_bit;
  189. u8 recal_en_bit;
  190. u8 recal_st_bit;
  191. u8 flags;
  192. };
  193. /*
  194. * struct clk.flags possibilities
  195. *
  196. * XXX document the rest of the clock flags here
  197. *
  198. * CLOCK_CLKOUTX2: (OMAP4 only) DPLL CLKOUT and CLKOUTX2 GATE_CTRL
  199. * bits share the same register. This flag allows the
  200. * omap4_dpllmx*() code to determine which GATE_CTRL bit field
  201. * should be used. This is a temporary solution - a better approach
  202. * would be to associate clock type-specific data with the clock,
  203. * similar to the struct dpll_data approach.
  204. */
  205. #define ENABLE_REG_32BIT (1 << 0) /* Use 32-bit access */
  206. #define CLOCK_IDLE_CONTROL (1 << 1)
  207. #define CLOCK_NO_IDLE_PARENT (1 << 2)
  208. #define ENABLE_ON_INIT (1 << 3) /* Enable upon framework init */
  209. #define INVERT_ENABLE (1 << 4) /* 0 enables, 1 disables */
  210. #define CLOCK_CLKOUTX2 (1 << 5)
  211. /**
  212. * struct clk - OMAP struct clk
  213. * @node: list_head connecting this clock into the full clock list
  214. * @ops: struct clkops * for this clock
  215. * @name: the name of the clock in the hardware (used in hwmod data and debug)
  216. * @parent: pointer to this clock's parent struct clk
  217. * @children: list_head connecting to the child clks' @sibling list_heads
  218. * @sibling: list_head connecting this clk to its parent clk's @children
  219. * @rate: current clock rate
  220. * @enable_reg: register to write to enable the clock (see @enable_bit)
  221. * @recalc: fn ptr that returns the clock's current rate
  222. * @set_rate: fn ptr that can change the clock's current rate
  223. * @round_rate: fn ptr that can round the clock's current rate
  224. * @init: fn ptr to do clock-specific initialization
  225. * @enable_bit: bitshift to write to enable/disable the clock (see @enable_reg)
  226. * @usecount: number of users that have requested this clock to be enabled
  227. * @fixed_div: when > 0, this clock's rate is its parent's rate / @fixed_div
  228. * @flags: see "struct clk.flags possibilities" above
  229. * @clksel_reg: for clksel clks, register va containing src/divisor select
  230. * @clksel_mask: bitmask in @clksel_reg for the src/divisor selector
  231. * @clksel: for clksel clks, pointer to struct clksel for this clock
  232. * @dpll_data: for DPLLs, pointer to struct dpll_data for this clock
  233. * @clkdm_name: clockdomain name that this clock is contained in
  234. * @clkdm: pointer to struct clockdomain, resolved from @clkdm_name at runtime
  235. * @rate_offset: bitshift for rate selection bitfield (OMAP1 only)
  236. * @src_offset: bitshift for source selection bitfield (OMAP1 only)
  237. *
  238. * XXX @rate_offset, @src_offset should probably be removed and OMAP1
  239. * clock code converted to use clksel.
  240. *
  241. * XXX @usecount is poorly named. It should be "enable_count" or
  242. * something similar. "users" in the description refers to kernel
  243. * code (core code or drivers) that have called clk_enable() and not
  244. * yet called clk_disable(); the usecount of parent clocks is also
  245. * incremented by the clock code when clk_enable() is called on child
  246. * clocks and decremented by the clock code when clk_disable() is
  247. * called on child clocks.
  248. *
  249. * XXX @clkdm, @usecount, @children, @sibling should be marked for
  250. * internal use only.
  251. *
  252. * @children and @sibling are used to optimize parent-to-child clock
  253. * tree traversals. (child-to-parent traversals use @parent.)
  254. *
  255. * XXX The notion of the clock's current rate probably needs to be
  256. * separated from the clock's target rate.
  257. */
  258. struct clk {
  259. struct list_head node;
  260. const struct clkops *ops;
  261. const char *name;
  262. struct clk *parent;
  263. struct list_head children;
  264. struct list_head sibling; /* node for children */
  265. unsigned long rate;
  266. void __iomem *enable_reg;
  267. unsigned long (*recalc)(struct clk *);
  268. int (*set_rate)(struct clk *, unsigned long);
  269. long (*round_rate)(struct clk *, unsigned long);
  270. void (*init)(struct clk *);
  271. u8 enable_bit;
  272. s8 usecount;
  273. u8 fixed_div;
  274. u8 flags;
  275. void __iomem *clksel_reg;
  276. u32 clksel_mask;
  277. const struct clksel *clksel;
  278. struct dpll_data *dpll_data;
  279. const char *clkdm_name;
  280. struct clockdomain *clkdm;
  281. #if defined(CONFIG_PM_DEBUG) && defined(CONFIG_DEBUG_FS)
  282. struct dentry *dent; /* For visible tree hierarchy */
  283. #endif
  284. };
  285. struct clk_functions {
  286. int (*clk_enable)(struct clk *clk);
  287. void (*clk_disable)(struct clk *clk);
  288. long (*clk_round_rate)(struct clk *clk, unsigned long rate);
  289. int (*clk_set_rate)(struct clk *clk, unsigned long rate);
  290. int (*clk_set_parent)(struct clk *clk, struct clk *parent);
  291. void (*clk_allow_idle)(struct clk *clk);
  292. void (*clk_deny_idle)(struct clk *clk);
  293. void (*clk_disable_unused)(struct clk *clk);
  294. };
  295. extern int mpurate;
  296. extern int clk_init(struct clk_functions *custom_clocks);
  297. extern void clk_preinit(struct clk *clk);
  298. extern int clk_register(struct clk *clk);
  299. extern void clk_reparent(struct clk *child, struct clk *parent);
  300. extern void clk_unregister(struct clk *clk);
  301. extern void propagate_rate(struct clk *clk);
  302. extern void recalculate_root_clocks(void);
  303. extern unsigned long followparent_recalc(struct clk *clk);
  304. extern void clk_enable_init_clocks(void);
  305. unsigned long omap_fixed_divisor_recalc(struct clk *clk);
  306. extern struct clk *omap_clk_get_by_name(const char *name);
  307. extern int omap_clk_enable_autoidle_all(void);
  308. extern int omap_clk_disable_autoidle_all(void);
  309. extern const struct clkops clkops_null;
  310. extern struct clk dummy_ck;
  311. /* CM_CLKSEL2_PLL.CORE_CLK_SRC bits (2XXX) */
  312. #define CORE_CLK_SRC_32K 0x0
  313. #define CORE_CLK_SRC_DPLL 0x1
  314. #define CORE_CLK_SRC_DPLL_X2 0x2
  315. /* OMAP2xxx CM_CLKEN_PLL.EN_DPLL bits - for omap2_get_dpll_rate() */
  316. #define OMAP2XXX_EN_DPLL_LPBYPASS 0x1
  317. #define OMAP2XXX_EN_DPLL_FRBYPASS 0x2
  318. #define OMAP2XXX_EN_DPLL_LOCKED 0x3
  319. /* OMAP3xxx CM_CLKEN_PLL*.EN_*_DPLL bits - for omap2_get_dpll_rate() */
  320. #define OMAP3XXX_EN_DPLL_LPBYPASS 0x5
  321. #define OMAP3XXX_EN_DPLL_FRBYPASS 0x6
  322. #define OMAP3XXX_EN_DPLL_LOCKED 0x7
  323. /* OMAP4xxx CM_CLKMODE_DPLL*.EN_*_DPLL bits - for omap2_get_dpll_rate() */
  324. #define OMAP4XXX_EN_DPLL_MNBYPASS 0x4
  325. #define OMAP4XXX_EN_DPLL_LPBYPASS 0x5
  326. #define OMAP4XXX_EN_DPLL_FRBYPASS 0x6
  327. #define OMAP4XXX_EN_DPLL_LOCKED 0x7
  328. /* CM_CLKEN_PLL*.EN* bit values - not all are available for every DPLL */
  329. #define DPLL_LOW_POWER_STOP 0x1
  330. #define DPLL_LOW_POWER_BYPASS 0x5
  331. #define DPLL_LOCKED 0x7
  332. /* DPLL Type and DCO Selection Flags */
  333. #define DPLL_J_TYPE 0x1
  334. int omap2_clk_enable(struct clk *clk);
  335. void omap2_clk_disable(struct clk *clk);
  336. long omap2_clk_round_rate(struct clk *clk, unsigned long rate);
  337. int omap2_clk_set_rate(struct clk *clk, unsigned long rate);
  338. int omap2_clk_set_parent(struct clk *clk, struct clk *new_parent);
  339. long omap2_dpll_round_rate(struct clk *clk, unsigned long target_rate);
  340. unsigned long omap3_dpll_recalc(struct clk *clk);
  341. unsigned long omap3_clkoutx2_recalc(struct clk *clk);
  342. void omap3_dpll_allow_idle(struct clk *clk);
  343. void omap3_dpll_deny_idle(struct clk *clk);
  344. u32 omap3_dpll_autoidle_read(struct clk *clk);
  345. int omap3_noncore_dpll_set_rate(struct clk *clk, unsigned long rate);
  346. int omap3_noncore_dpll_enable(struct clk *clk);
  347. void omap3_noncore_dpll_disable(struct clk *clk);
  348. int omap4_dpllmx_gatectrl_read(struct clk *clk);
  349. void omap4_dpllmx_allow_gatectrl(struct clk *clk);
  350. void omap4_dpllmx_deny_gatectrl(struct clk *clk);
  351. long omap4_dpll_regm4xen_round_rate(struct clk *clk, unsigned long target_rate);
  352. unsigned long omap4_dpll_regm4xen_recalc(struct clk *clk);
  353. #ifdef CONFIG_OMAP_RESET_CLOCKS
  354. void omap2_clk_disable_unused(struct clk *clk);
  355. #else
  356. #define omap2_clk_disable_unused NULL
  357. #endif
  358. void omap2_init_clk_clkdm(struct clk *clk);
  359. void __init omap2_clk_disable_clkdm_control(void);
  360. /* clkt_clksel.c public functions */
  361. u32 omap2_clksel_round_rate_div(struct clk *clk, unsigned long target_rate,
  362. u32 *new_div);
  363. void omap2_init_clksel_parent(struct clk *clk);
  364. unsigned long omap2_clksel_recalc(struct clk *clk);
  365. long omap2_clksel_round_rate(struct clk *clk, unsigned long target_rate);
  366. int omap2_clksel_set_rate(struct clk *clk, unsigned long rate);
  367. int omap2_clksel_set_parent(struct clk *clk, struct clk *new_parent);
  368. /* clkt_iclk.c public functions */
  369. extern void omap2_clkt_iclk_allow_idle(struct clk *clk);
  370. extern void omap2_clkt_iclk_deny_idle(struct clk *clk);
  371. u32 omap2_get_dpll_rate(struct clk *clk);
  372. void omap2_init_dpll_parent(struct clk *clk);
  373. int omap2_wait_clock_ready(void __iomem *reg, u32 cval, const char *name);
  374. #ifdef CONFIG_ARCH_OMAP2
  375. void omap2xxx_clk_prepare_for_reboot(void);
  376. #else
  377. static inline void omap2xxx_clk_prepare_for_reboot(void)
  378. {
  379. }
  380. #endif
  381. #ifdef CONFIG_ARCH_OMAP3
  382. void omap3_clk_prepare_for_reboot(void);
  383. #else
  384. static inline void omap3_clk_prepare_for_reboot(void)
  385. {
  386. }
  387. #endif
  388. #ifdef CONFIG_ARCH_OMAP4
  389. void omap4_clk_prepare_for_reboot(void);
  390. #else
  391. static inline void omap4_clk_prepare_for_reboot(void)
  392. {
  393. }
  394. #endif
  395. int omap2_dflt_clk_enable(struct clk *clk);
  396. void omap2_dflt_clk_disable(struct clk *clk);
  397. void omap2_clk_dflt_find_companion(struct clk *clk, void __iomem **other_reg,
  398. u8 *other_bit);
  399. void omap2_clk_dflt_find_idlest(struct clk *clk, void __iomem **idlest_reg,
  400. u8 *idlest_bit, u8 *idlest_val);
  401. int omap2_clk_switch_mpurate_at_boot(const char *mpurate_ck_name);
  402. void omap2_clk_print_new_rates(const char *hfclkin_ck_name,
  403. const char *core_ck_name,
  404. const char *mpu_ck_name);
  405. extern u16 cpu_mask;
  406. extern const struct clkops clkops_omap2_dflt_wait;
  407. extern const struct clkops clkops_dummy;
  408. extern const struct clkops clkops_omap2_dflt;
  409. extern struct clk_functions omap2_clk_functions;
  410. extern struct clk *vclk, *sclk;
  411. extern const struct clksel_rate gpt_32k_rates[];
  412. extern const struct clksel_rate gpt_sys_rates[];
  413. extern const struct clksel_rate gfx_l3_rates[];
  414. extern const struct clksel_rate dsp_ick_rates[];
  415. extern const struct clkops clkops_omap2_iclk_dflt_wait;
  416. extern const struct clkops clkops_omap2_iclk_dflt;
  417. extern const struct clkops clkops_omap2_iclk_idle_only;
  418. extern const struct clkops clkops_omap2_mdmclk_dflt_wait;
  419. extern const struct clkops clkops_omap2xxx_dpll_ops;
  420. extern const struct clkops clkops_omap3_noncore_dpll_ops;
  421. extern const struct clkops clkops_omap3_core_dpll_ops;
  422. extern const struct clkops clkops_omap4_dpllmx_ops;
  423. /* clksel_rate blocks shared between OMAP44xx and AM33xx */
  424. extern const struct clksel_rate div_1_0_rates[];
  425. extern const struct clksel_rate div_1_1_rates[];
  426. extern const struct clksel_rate div_1_2_rates[];
  427. extern const struct clksel_rate div_1_3_rates[];
  428. extern const struct clksel_rate div_1_4_rates[];
  429. extern const struct clksel_rate div31_1to31_rates[];
  430. /* clocks shared between various OMAP SoCs */
  431. extern struct clk virt_19200000_ck;
  432. extern struct clk virt_26000000_ck;
  433. extern int am33xx_clk_init(void);
  434. #endif