Kconfig 65 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311
  1. config ARM
  2. bool
  3. default y
  4. select ARCH_HAVE_CUSTOM_GPIO_H
  5. select HAVE_AOUT
  6. select HAVE_DMA_API_DEBUG
  7. select HAVE_IDE if PCI || ISA || PCMCIA
  8. select HAVE_DMA_ATTRS
  9. select HAVE_DMA_CONTIGUOUS if MMU
  10. select HAVE_MEMBLOCK
  11. select RTC_LIB
  12. select SYS_SUPPORTS_APM_EMULATION
  13. select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI)
  14. select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
  15. select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
  16. select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
  17. select HAVE_ARCH_KGDB
  18. select HAVE_ARCH_TRACEHOOK
  19. select HAVE_SYSCALL_TRACEPOINTS
  20. select HAVE_KPROBES if !XIP_KERNEL
  21. select HAVE_KRETPROBES if (HAVE_KPROBES)
  22. select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
  23. select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
  24. select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
  25. select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
  26. select ARCH_BINFMT_ELF_RANDOMIZE_PIE
  27. select HAVE_GENERIC_DMA_COHERENT
  28. select HAVE_DEBUG_KMEMLEAK
  29. select HAVE_KERNEL_GZIP
  30. select HAVE_KERNEL_LZO
  31. select HAVE_KERNEL_LZMA
  32. select HAVE_KERNEL_XZ
  33. select HAVE_IRQ_WORK
  34. select HAVE_PERF_EVENTS
  35. select PERF_USE_VMALLOC
  36. select HAVE_REGS_AND_STACK_ACCESS_API
  37. select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
  38. select HAVE_C_RECORDMCOUNT
  39. select HAVE_GENERIC_HARDIRQS
  40. select HARDIRQS_SW_RESEND
  41. select GENERIC_IRQ_PROBE
  42. select GENERIC_IRQ_SHOW
  43. select HAVE_UID16
  44. select ARCH_WANT_IPC_PARSE_VERSION
  45. select HARDIRQS_SW_RESEND
  46. select CPU_PM if (SUSPEND || CPU_IDLE)
  47. select GENERIC_PCI_IOMAP
  48. select HAVE_BPF_JIT
  49. select GENERIC_SMP_IDLE_THREAD
  50. select KTIME_SCALAR
  51. select GENERIC_CLOCKEVENTS_BROADCAST if SMP
  52. select GENERIC_STRNCPY_FROM_USER
  53. select GENERIC_STRNLEN_USER
  54. select DCACHE_WORD_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && !CPU_BIG_ENDIAN
  55. select GENERIC_KERNEL_THREAD
  56. help
  57. The ARM series is a line of low-power-consumption RISC chip designs
  58. licensed by ARM Ltd and targeted at embedded applications and
  59. handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
  60. manufactured, but legacy ARM-based PC hardware remains popular in
  61. Europe. There is an ARM Linux project with a web page at
  62. <http://www.arm.linux.org.uk/>.
  63. config ARM_HAS_SG_CHAIN
  64. bool
  65. config NEED_SG_DMA_LENGTH
  66. bool
  67. config ARM_DMA_USE_IOMMU
  68. select NEED_SG_DMA_LENGTH
  69. select ARM_HAS_SG_CHAIN
  70. bool
  71. config HAVE_PWM
  72. bool
  73. config MIGHT_HAVE_PCI
  74. bool
  75. config SYS_SUPPORTS_APM_EMULATION
  76. bool
  77. config GENERIC_GPIO
  78. bool
  79. config HAVE_TCM
  80. bool
  81. select GENERIC_ALLOCATOR
  82. config HAVE_PROC_CPU
  83. bool
  84. config NO_IOPORT
  85. bool
  86. config EISA
  87. bool
  88. ---help---
  89. The Extended Industry Standard Architecture (EISA) bus was
  90. developed as an open alternative to the IBM MicroChannel bus.
  91. The EISA bus provided some of the features of the IBM MicroChannel
  92. bus while maintaining backward compatibility with cards made for
  93. the older ISA bus. The EISA bus saw limited use between 1988 and
  94. 1995 when it was made obsolete by the PCI bus.
  95. Say Y here if you are building a kernel for an EISA-based machine.
  96. Otherwise, say N.
  97. config SBUS
  98. bool
  99. config STACKTRACE_SUPPORT
  100. bool
  101. default y
  102. config HAVE_LATENCYTOP_SUPPORT
  103. bool
  104. depends on !SMP
  105. default y
  106. config LOCKDEP_SUPPORT
  107. bool
  108. default y
  109. config TRACE_IRQFLAGS_SUPPORT
  110. bool
  111. default y
  112. config RWSEM_GENERIC_SPINLOCK
  113. bool
  114. default y
  115. config RWSEM_XCHGADD_ALGORITHM
  116. bool
  117. config ARCH_HAS_ILOG2_U32
  118. bool
  119. config ARCH_HAS_ILOG2_U64
  120. bool
  121. config ARCH_HAS_CPUFREQ
  122. bool
  123. help
  124. Internal node to signify that the ARCH has CPUFREQ support
  125. and that the relevant menu configurations are displayed for
  126. it.
  127. config GENERIC_HWEIGHT
  128. bool
  129. default y
  130. config GENERIC_CALIBRATE_DELAY
  131. bool
  132. default y
  133. config ARCH_MAY_HAVE_PC_FDC
  134. bool
  135. config ZONE_DMA
  136. bool
  137. config NEED_DMA_MAP_STATE
  138. def_bool y
  139. config ARCH_HAS_DMA_SET_COHERENT_MASK
  140. bool
  141. config GENERIC_ISA_DMA
  142. bool
  143. config FIQ
  144. bool
  145. config NEED_RET_TO_USER
  146. bool
  147. config ARCH_MTD_XIP
  148. bool
  149. config VECTORS_BASE
  150. hex
  151. default 0xffff0000 if MMU || CPU_HIGH_VECTOR
  152. default DRAM_BASE if REMAP_VECTORS_TO_RAM
  153. default 0x00000000
  154. help
  155. The base address of exception vectors.
  156. config ARM_PATCH_PHYS_VIRT
  157. bool "Patch physical to virtual translations at runtime" if EMBEDDED
  158. default y
  159. depends on !XIP_KERNEL && MMU
  160. depends on !ARCH_REALVIEW || !SPARSEMEM
  161. help
  162. Patch phys-to-virt and virt-to-phys translation functions at
  163. boot and module load time according to the position of the
  164. kernel in system memory.
  165. This can only be used with non-XIP MMU kernels where the base
  166. of physical memory is at a 16MB boundary.
  167. Only disable this option if you know that you do not require
  168. this feature (eg, building a kernel for a single machine) and
  169. you need to shrink the kernel to the minimal size.
  170. config NEED_MACH_GPIO_H
  171. bool
  172. help
  173. Select this when mach/gpio.h is required to provide special
  174. definitions for this platform. The need for mach/gpio.h should
  175. be avoided when possible.
  176. config NEED_MACH_IO_H
  177. bool
  178. help
  179. Select this when mach/io.h is required to provide special
  180. definitions for this platform. The need for mach/io.h should
  181. be avoided when possible.
  182. config NEED_MACH_MEMORY_H
  183. bool
  184. help
  185. Select this when mach/memory.h is required to provide special
  186. definitions for this platform. The need for mach/memory.h should
  187. be avoided when possible.
  188. config PHYS_OFFSET
  189. hex "Physical address of main memory" if MMU
  190. depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
  191. default DRAM_BASE if !MMU
  192. help
  193. Please provide the physical address corresponding to the
  194. location of main memory in your system.
  195. config GENERIC_BUG
  196. def_bool y
  197. depends on BUG
  198. source "init/Kconfig"
  199. source "kernel/Kconfig.freezer"
  200. menu "System Type"
  201. config MMU
  202. bool "MMU-based Paged Memory Management Support"
  203. default y
  204. help
  205. Select if you want MMU-based virtualised addressing space
  206. support by paged memory management. If unsure, say 'Y'.
  207. #
  208. # The "ARM system type" choice list is ordered alphabetically by option
  209. # text. Please add new entries in the option alphabetic order.
  210. #
  211. choice
  212. prompt "ARM system type"
  213. default ARCH_MULTIPLATFORM
  214. config ARCH_MULTIPLATFORM
  215. bool "Allow multiple platforms to be selected"
  216. select ARM_PATCH_PHYS_VIRT
  217. select AUTO_ZRELADDR
  218. select COMMON_CLK
  219. select MULTI_IRQ_HANDLER
  220. select SPARSE_IRQ
  221. select USE_OF
  222. depends on MMU
  223. config ARCH_INTEGRATOR
  224. bool "ARM Ltd. Integrator family"
  225. select ARM_AMBA
  226. select ARCH_HAS_CPUFREQ
  227. select COMMON_CLK
  228. select COMMON_CLK_VERSATILE
  229. select HAVE_TCM
  230. select ICST
  231. select GENERIC_CLOCKEVENTS
  232. select PLAT_VERSATILE
  233. select PLAT_VERSATILE_FPGA_IRQ
  234. select NEED_MACH_MEMORY_H
  235. select SPARSE_IRQ
  236. select MULTI_IRQ_HANDLER
  237. help
  238. Support for ARM's Integrator platform.
  239. config ARCH_REALVIEW
  240. bool "ARM Ltd. RealView family"
  241. select ARM_AMBA
  242. select COMMON_CLK
  243. select COMMON_CLK_VERSATILE
  244. select ICST
  245. select GENERIC_CLOCKEVENTS
  246. select ARCH_WANT_OPTIONAL_GPIOLIB
  247. select PLAT_VERSATILE
  248. select PLAT_VERSATILE_CLCD
  249. select ARM_TIMER_SP804
  250. select GPIO_PL061 if GPIOLIB
  251. select NEED_MACH_MEMORY_H
  252. help
  253. This enables support for ARM Ltd RealView boards.
  254. config ARCH_VERSATILE
  255. bool "ARM Ltd. Versatile family"
  256. select ARM_AMBA
  257. select ARM_VIC
  258. select CLKDEV_LOOKUP
  259. select HAVE_MACH_CLKDEV
  260. select ICST
  261. select GENERIC_CLOCKEVENTS
  262. select ARCH_WANT_OPTIONAL_GPIOLIB
  263. select PLAT_VERSATILE
  264. select PLAT_VERSATILE_CLOCK
  265. select PLAT_VERSATILE_CLCD
  266. select PLAT_VERSATILE_FPGA_IRQ
  267. select ARM_TIMER_SP804
  268. help
  269. This enables support for ARM Ltd Versatile board.
  270. config ARCH_AT91
  271. bool "Atmel AT91"
  272. select ARCH_REQUIRE_GPIOLIB
  273. select HAVE_CLK
  274. select CLKDEV_LOOKUP
  275. select IRQ_DOMAIN
  276. select NEED_MACH_GPIO_H
  277. select NEED_MACH_IO_H if PCCARD
  278. help
  279. This enables support for systems based on Atmel
  280. AT91RM9200 and AT91SAM9* processors.
  281. config ARCH_BCM2835
  282. bool "Broadcom BCM2835 family"
  283. select ARCH_WANT_OPTIONAL_GPIOLIB
  284. select ARM_AMBA
  285. select ARM_ERRATA_411920
  286. select ARM_TIMER_SP804
  287. select CLKDEV_LOOKUP
  288. select COMMON_CLK
  289. select CPU_V6
  290. select GENERIC_CLOCKEVENTS
  291. select MULTI_IRQ_HANDLER
  292. select SPARSE_IRQ
  293. select USE_OF
  294. help
  295. This enables support for the Broadcom BCM2835 SoC. This SoC is
  296. use in the Raspberry Pi, and Roku 2 devices.
  297. config ARCH_CLPS711X
  298. bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
  299. select CPU_ARM720T
  300. select ARCH_USES_GETTIMEOFFSET
  301. select COMMON_CLK
  302. select CLKDEV_LOOKUP
  303. select NEED_MACH_MEMORY_H
  304. help
  305. Support for Cirrus Logic 711x/721x/731x based boards.
  306. config ARCH_CNS3XXX
  307. bool "Cavium Networks CNS3XXX family"
  308. select CPU_V6K
  309. select GENERIC_CLOCKEVENTS
  310. select ARM_GIC
  311. select MIGHT_HAVE_CACHE_L2X0
  312. select MIGHT_HAVE_PCI
  313. select PCI_DOMAINS if PCI
  314. help
  315. Support for Cavium Networks CNS3XXX platform.
  316. config ARCH_GEMINI
  317. bool "Cortina Systems Gemini"
  318. select CPU_FA526
  319. select ARCH_REQUIRE_GPIOLIB
  320. select ARCH_USES_GETTIMEOFFSET
  321. help
  322. Support for the Cortina Systems Gemini family SoCs
  323. config ARCH_SIRF
  324. bool "CSR SiRF"
  325. select NO_IOPORT
  326. select ARCH_REQUIRE_GPIOLIB
  327. select GENERIC_CLOCKEVENTS
  328. select COMMON_CLK
  329. select GENERIC_IRQ_CHIP
  330. select MIGHT_HAVE_CACHE_L2X0
  331. select PINCTRL
  332. select PINCTRL_SIRF
  333. select USE_OF
  334. help
  335. Support for CSR SiRFprimaII/Marco/Polo platforms
  336. config ARCH_EBSA110
  337. bool "EBSA-110"
  338. select CPU_SA110
  339. select ISA
  340. select NO_IOPORT
  341. select ARCH_USES_GETTIMEOFFSET
  342. select NEED_MACH_IO_H
  343. select NEED_MACH_MEMORY_H
  344. help
  345. This is an evaluation board for the StrongARM processor available
  346. from Digital. It has limited hardware on-board, including an
  347. Ethernet interface, two PCMCIA sockets, two serial ports and a
  348. parallel port.
  349. config ARCH_EP93XX
  350. bool "EP93xx-based"
  351. select CPU_ARM920T
  352. select ARM_AMBA
  353. select ARM_VIC
  354. select CLKDEV_LOOKUP
  355. select ARCH_REQUIRE_GPIOLIB
  356. select ARCH_HAS_HOLES_MEMORYMODEL
  357. select ARCH_USES_GETTIMEOFFSET
  358. select NEED_MACH_MEMORY_H
  359. help
  360. This enables support for the Cirrus EP93xx series of CPUs.
  361. config ARCH_FOOTBRIDGE
  362. bool "FootBridge"
  363. select CPU_SA110
  364. select FOOTBRIDGE
  365. select GENERIC_CLOCKEVENTS
  366. select HAVE_IDE
  367. select NEED_MACH_IO_H if !MMU
  368. select NEED_MACH_MEMORY_H
  369. help
  370. Support for systems based on the DC21285 companion chip
  371. ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
  372. config ARCH_MXC
  373. bool "Freescale MXC/iMX-based"
  374. select GENERIC_CLOCKEVENTS
  375. select ARCH_REQUIRE_GPIOLIB
  376. select CLKDEV_LOOKUP
  377. select CLKSRC_MMIO
  378. select GENERIC_IRQ_CHIP
  379. select MULTI_IRQ_HANDLER
  380. select SPARSE_IRQ
  381. select USE_OF
  382. help
  383. Support for Freescale MXC/iMX-based family of processors
  384. config ARCH_MXS
  385. bool "Freescale MXS-based"
  386. select GENERIC_CLOCKEVENTS
  387. select ARCH_REQUIRE_GPIOLIB
  388. select CLKDEV_LOOKUP
  389. select CLKSRC_MMIO
  390. select COMMON_CLK
  391. select HAVE_CLK_PREPARE
  392. select MULTI_IRQ_HANDLER
  393. select PINCTRL
  394. select SPARSE_IRQ
  395. select USE_OF
  396. help
  397. Support for Freescale MXS-based family of processors
  398. config ARCH_NETX
  399. bool "Hilscher NetX based"
  400. select CLKSRC_MMIO
  401. select CPU_ARM926T
  402. select ARM_VIC
  403. select GENERIC_CLOCKEVENTS
  404. help
  405. This enables support for systems based on the Hilscher NetX Soc
  406. config ARCH_H720X
  407. bool "Hynix HMS720x-based"
  408. select CPU_ARM720T
  409. select ISA_DMA_API
  410. select ARCH_USES_GETTIMEOFFSET
  411. help
  412. This enables support for systems based on the Hynix HMS720x
  413. config ARCH_IOP13XX
  414. bool "IOP13xx-based"
  415. depends on MMU
  416. select CPU_XSC3
  417. select PLAT_IOP
  418. select PCI
  419. select ARCH_SUPPORTS_MSI
  420. select VMSPLIT_1G
  421. select NEED_MACH_MEMORY_H
  422. select NEED_RET_TO_USER
  423. help
  424. Support for Intel's IOP13XX (XScale) family of processors.
  425. config ARCH_IOP32X
  426. bool "IOP32x-based"
  427. depends on MMU
  428. select CPU_XSCALE
  429. select NEED_MACH_GPIO_H
  430. select NEED_MACH_IO_H
  431. select NEED_RET_TO_USER
  432. select PLAT_IOP
  433. select PCI
  434. select ARCH_REQUIRE_GPIOLIB
  435. help
  436. Support for Intel's 80219 and IOP32X (XScale) family of
  437. processors.
  438. config ARCH_IOP33X
  439. bool "IOP33x-based"
  440. depends on MMU
  441. select CPU_XSCALE
  442. select NEED_MACH_GPIO_H
  443. select NEED_MACH_IO_H
  444. select NEED_RET_TO_USER
  445. select PLAT_IOP
  446. select PCI
  447. select ARCH_REQUIRE_GPIOLIB
  448. help
  449. Support for Intel's IOP33X (XScale) family of processors.
  450. config ARCH_IXP4XX
  451. bool "IXP4xx-based"
  452. depends on MMU
  453. select ARCH_HAS_DMA_SET_COHERENT_MASK
  454. select CLKSRC_MMIO
  455. select CPU_XSCALE
  456. select ARCH_REQUIRE_GPIOLIB
  457. select GENERIC_CLOCKEVENTS
  458. select MIGHT_HAVE_PCI
  459. select NEED_MACH_IO_H
  460. select DMABOUNCE if PCI
  461. help
  462. Support for Intel's IXP4XX (XScale) family of processors.
  463. config ARCH_DOVE
  464. bool "Marvell Dove"
  465. select CPU_V7
  466. select ARCH_REQUIRE_GPIOLIB
  467. select GENERIC_CLOCKEVENTS
  468. select MIGHT_HAVE_PCI
  469. select PLAT_ORION_LEGACY
  470. select USB_ARCH_HAS_EHCI
  471. help
  472. Support for the Marvell Dove SoC 88AP510
  473. config ARCH_KIRKWOOD
  474. bool "Marvell Kirkwood"
  475. select CPU_FEROCEON
  476. select PCI
  477. select ARCH_REQUIRE_GPIOLIB
  478. select GENERIC_CLOCKEVENTS
  479. select PLAT_ORION_LEGACY
  480. help
  481. Support for the following Marvell Kirkwood series SoCs:
  482. 88F6180, 88F6192 and 88F6281.
  483. config ARCH_LPC32XX
  484. bool "NXP LPC32XX"
  485. select CLKSRC_MMIO
  486. select CPU_ARM926T
  487. select ARCH_REQUIRE_GPIOLIB
  488. select HAVE_IDE
  489. select ARM_AMBA
  490. select USB_ARCH_HAS_OHCI
  491. select CLKDEV_LOOKUP
  492. select GENERIC_CLOCKEVENTS
  493. select USE_OF
  494. select HAVE_PWM
  495. help
  496. Support for the NXP LPC32XX family of processors
  497. config ARCH_MV78XX0
  498. bool "Marvell MV78xx0"
  499. select CPU_FEROCEON
  500. select PCI
  501. select ARCH_REQUIRE_GPIOLIB
  502. select GENERIC_CLOCKEVENTS
  503. select PLAT_ORION_LEGACY
  504. help
  505. Support for the following Marvell MV78xx0 series SoCs:
  506. MV781x0, MV782x0.
  507. config ARCH_ORION5X
  508. bool "Marvell Orion"
  509. depends on MMU
  510. select CPU_FEROCEON
  511. select PCI
  512. select ARCH_REQUIRE_GPIOLIB
  513. select GENERIC_CLOCKEVENTS
  514. select PLAT_ORION_LEGACY
  515. help
  516. Support for the following Marvell Orion 5x series SoCs:
  517. Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
  518. Orion-2 (5281), Orion-1-90 (6183).
  519. config ARCH_MMP
  520. bool "Marvell PXA168/910/MMP2"
  521. depends on MMU
  522. select ARCH_REQUIRE_GPIOLIB
  523. select CLKDEV_LOOKUP
  524. select GENERIC_CLOCKEVENTS
  525. select GPIO_PXA
  526. select IRQ_DOMAIN
  527. select PLAT_PXA
  528. select SPARSE_IRQ
  529. select GENERIC_ALLOCATOR
  530. select NEED_MACH_GPIO_H
  531. help
  532. Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
  533. config ARCH_KS8695
  534. bool "Micrel/Kendin KS8695"
  535. select CPU_ARM922T
  536. select ARCH_REQUIRE_GPIOLIB
  537. select NEED_MACH_MEMORY_H
  538. select CLKSRC_MMIO
  539. select GENERIC_CLOCKEVENTS
  540. help
  541. Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
  542. System-on-Chip devices.
  543. config ARCH_W90X900
  544. bool "Nuvoton W90X900 CPU"
  545. select CPU_ARM926T
  546. select ARCH_REQUIRE_GPIOLIB
  547. select CLKDEV_LOOKUP
  548. select CLKSRC_MMIO
  549. select GENERIC_CLOCKEVENTS
  550. help
  551. Support for Nuvoton (Winbond logic dept.) ARM9 processor,
  552. At present, the w90x900 has been renamed nuc900, regarding
  553. the ARM series product line, you can login the following
  554. link address to know more.
  555. <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
  556. ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
  557. config ARCH_TEGRA
  558. bool "NVIDIA Tegra"
  559. select CLKDEV_LOOKUP
  560. select CLKSRC_MMIO
  561. select GENERIC_CLOCKEVENTS
  562. select GENERIC_GPIO
  563. select HAVE_CLK
  564. select HAVE_SMP
  565. select MIGHT_HAVE_CACHE_L2X0
  566. select ARCH_HAS_CPUFREQ
  567. select USE_OF
  568. select COMMON_CLK
  569. help
  570. This enables support for NVIDIA Tegra based systems (Tegra APX,
  571. Tegra 6xx and Tegra 2 series).
  572. config ARCH_PXA
  573. bool "PXA2xx/PXA3xx-based"
  574. depends on MMU
  575. select ARCH_MTD_XIP
  576. select ARCH_HAS_CPUFREQ
  577. select CLKDEV_LOOKUP
  578. select CLKSRC_MMIO
  579. select ARCH_REQUIRE_GPIOLIB
  580. select GENERIC_CLOCKEVENTS
  581. select GPIO_PXA
  582. select PLAT_PXA
  583. select SPARSE_IRQ
  584. select AUTO_ZRELADDR
  585. select MULTI_IRQ_HANDLER
  586. select ARM_CPU_SUSPEND if PM
  587. select HAVE_IDE
  588. select NEED_MACH_GPIO_H
  589. help
  590. Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
  591. config ARCH_MSM
  592. bool "Qualcomm MSM"
  593. select HAVE_CLK
  594. select GENERIC_CLOCKEVENTS
  595. select ARCH_REQUIRE_GPIOLIB
  596. select CLKDEV_LOOKUP
  597. help
  598. Support for Qualcomm MSM/QSD based systems. This runs on the
  599. apps processor of the MSM/QSD and depends on a shared memory
  600. interface to the modem processor which runs the baseband
  601. stack and controls some vital subsystems
  602. (clock and power control, etc).
  603. config ARCH_SHMOBILE
  604. bool "Renesas SH-Mobile / R-Mobile"
  605. select HAVE_CLK
  606. select CLKDEV_LOOKUP
  607. select HAVE_MACH_CLKDEV
  608. select HAVE_SMP
  609. select GENERIC_CLOCKEVENTS
  610. select MIGHT_HAVE_CACHE_L2X0
  611. select NO_IOPORT
  612. select SPARSE_IRQ
  613. select MULTI_IRQ_HANDLER
  614. select PM_GENERIC_DOMAINS if PM
  615. select NEED_MACH_MEMORY_H
  616. help
  617. Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
  618. config ARCH_RPC
  619. bool "RiscPC"
  620. select ARCH_ACORN
  621. select FIQ
  622. select ARCH_MAY_HAVE_PC_FDC
  623. select HAVE_PATA_PLATFORM
  624. select ISA_DMA_API
  625. select NO_IOPORT
  626. select ARCH_SPARSEMEM_ENABLE
  627. select ARCH_USES_GETTIMEOFFSET
  628. select HAVE_IDE
  629. select NEED_MACH_IO_H
  630. select NEED_MACH_MEMORY_H
  631. help
  632. On the Acorn Risc-PC, Linux can support the internal IDE disk and
  633. CD-ROM interface, serial and parallel port, and the floppy drive.
  634. config ARCH_SA1100
  635. bool "SA1100-based"
  636. select CLKSRC_MMIO
  637. select CPU_SA1100
  638. select ISA
  639. select ARCH_SPARSEMEM_ENABLE
  640. select ARCH_MTD_XIP
  641. select ARCH_HAS_CPUFREQ
  642. select CPU_FREQ
  643. select GENERIC_CLOCKEVENTS
  644. select CLKDEV_LOOKUP
  645. select ARCH_REQUIRE_GPIOLIB
  646. select HAVE_IDE
  647. select NEED_MACH_GPIO_H
  648. select NEED_MACH_MEMORY_H
  649. select SPARSE_IRQ
  650. help
  651. Support for StrongARM 11x0 based boards.
  652. config ARCH_S3C24XX
  653. bool "Samsung S3C24XX SoCs"
  654. select GENERIC_GPIO
  655. select ARCH_HAS_CPUFREQ
  656. select HAVE_CLK
  657. select CLKDEV_LOOKUP
  658. select ARCH_USES_GETTIMEOFFSET
  659. select HAVE_S3C2410_I2C if I2C
  660. select HAVE_S3C_RTC if RTC_CLASS
  661. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  662. select NEED_MACH_GPIO_H
  663. select NEED_MACH_IO_H
  664. help
  665. Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
  666. and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
  667. (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
  668. Samsung SMDK2410 development board (and derivatives).
  669. config ARCH_S3C64XX
  670. bool "Samsung S3C64XX"
  671. select PLAT_SAMSUNG
  672. select CPU_V6
  673. select ARM_VIC
  674. select HAVE_CLK
  675. select HAVE_TCM
  676. select CLKDEV_LOOKUP
  677. select NO_IOPORT
  678. select ARCH_USES_GETTIMEOFFSET
  679. select ARCH_HAS_CPUFREQ
  680. select ARCH_REQUIRE_GPIOLIB
  681. select SAMSUNG_CLKSRC
  682. select SAMSUNG_IRQ_VIC_TIMER
  683. select S3C_GPIO_TRACK
  684. select S3C_DEV_NAND
  685. select USB_ARCH_HAS_OHCI
  686. select SAMSUNG_GPIOLIB_4BIT
  687. select HAVE_S3C2410_I2C if I2C
  688. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  689. select NEED_MACH_GPIO_H
  690. help
  691. Samsung S3C64XX series based systems
  692. config ARCH_S5P64X0
  693. bool "Samsung S5P6440 S5P6450"
  694. select CPU_V6
  695. select GENERIC_GPIO
  696. select HAVE_CLK
  697. select CLKDEV_LOOKUP
  698. select CLKSRC_MMIO
  699. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  700. select GENERIC_CLOCKEVENTS
  701. select HAVE_S3C2410_I2C if I2C
  702. select HAVE_S3C_RTC if RTC_CLASS
  703. select NEED_MACH_GPIO_H
  704. help
  705. Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
  706. SMDK6450.
  707. config ARCH_S5PC100
  708. bool "Samsung S5PC100"
  709. select GENERIC_GPIO
  710. select HAVE_CLK
  711. select CLKDEV_LOOKUP
  712. select CPU_V7
  713. select ARCH_USES_GETTIMEOFFSET
  714. select HAVE_S3C2410_I2C if I2C
  715. select HAVE_S3C_RTC if RTC_CLASS
  716. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  717. select NEED_MACH_GPIO_H
  718. help
  719. Samsung S5PC100 series based systems
  720. config ARCH_S5PV210
  721. bool "Samsung S5PV210/S5PC110"
  722. select CPU_V7
  723. select ARCH_SPARSEMEM_ENABLE
  724. select ARCH_HAS_HOLES_MEMORYMODEL
  725. select GENERIC_GPIO
  726. select HAVE_CLK
  727. select CLKDEV_LOOKUP
  728. select CLKSRC_MMIO
  729. select ARCH_HAS_CPUFREQ
  730. select GENERIC_CLOCKEVENTS
  731. select HAVE_S3C2410_I2C if I2C
  732. select HAVE_S3C_RTC if RTC_CLASS
  733. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  734. select NEED_MACH_GPIO_H
  735. select NEED_MACH_MEMORY_H
  736. help
  737. Samsung S5PV210/S5PC110 series based systems
  738. config ARCH_EXYNOS
  739. bool "SAMSUNG EXYNOS"
  740. select CPU_V7
  741. select ARCH_SPARSEMEM_ENABLE
  742. select ARCH_HAS_HOLES_MEMORYMODEL
  743. select GENERIC_GPIO
  744. select HAVE_CLK
  745. select CLKDEV_LOOKUP
  746. select ARCH_HAS_CPUFREQ
  747. select GENERIC_CLOCKEVENTS
  748. select HAVE_S3C_RTC if RTC_CLASS
  749. select HAVE_S3C2410_I2C if I2C
  750. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  751. select NEED_MACH_GPIO_H
  752. select NEED_MACH_MEMORY_H
  753. help
  754. Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
  755. config ARCH_SHARK
  756. bool "Shark"
  757. select CPU_SA110
  758. select ISA
  759. select ISA_DMA
  760. select ZONE_DMA
  761. select PCI
  762. select ARCH_USES_GETTIMEOFFSET
  763. select NEED_MACH_MEMORY_H
  764. help
  765. Support for the StrongARM based Digital DNARD machine, also known
  766. as "Shark" (<http://www.shark-linux.de/shark.html>).
  767. config ARCH_U300
  768. bool "ST-Ericsson U300 Series"
  769. depends on MMU
  770. select CLKSRC_MMIO
  771. select CPU_ARM926T
  772. select HAVE_TCM
  773. select ARM_AMBA
  774. select ARM_PATCH_PHYS_VIRT
  775. select ARM_VIC
  776. select GENERIC_CLOCKEVENTS
  777. select CLKDEV_LOOKUP
  778. select COMMON_CLK
  779. select GENERIC_GPIO
  780. select ARCH_REQUIRE_GPIOLIB
  781. select SPARSE_IRQ
  782. help
  783. Support for ST-Ericsson U300 series mobile platforms.
  784. config ARCH_U8500
  785. bool "ST-Ericsson U8500 Series"
  786. depends on MMU
  787. select CPU_V7
  788. select ARM_AMBA
  789. select GENERIC_CLOCKEVENTS
  790. select CLKDEV_LOOKUP
  791. select ARCH_REQUIRE_GPIOLIB
  792. select ARCH_HAS_CPUFREQ
  793. select HAVE_SMP
  794. select MIGHT_HAVE_CACHE_L2X0
  795. help
  796. Support for ST-Ericsson's Ux500 architecture
  797. config ARCH_NOMADIK
  798. bool "STMicroelectronics Nomadik"
  799. select ARM_AMBA
  800. select ARM_VIC
  801. select CPU_ARM926T
  802. select COMMON_CLK
  803. select GENERIC_CLOCKEVENTS
  804. select PINCTRL
  805. select PINCTRL_STN8815
  806. select MIGHT_HAVE_CACHE_L2X0
  807. select ARCH_REQUIRE_GPIOLIB
  808. help
  809. Support for the Nomadik platform by ST-Ericsson
  810. config ARCH_DAVINCI
  811. bool "TI DaVinci"
  812. select GENERIC_CLOCKEVENTS
  813. select ARCH_REQUIRE_GPIOLIB
  814. select ZONE_DMA
  815. select HAVE_IDE
  816. select CLKDEV_LOOKUP
  817. select GENERIC_ALLOCATOR
  818. select GENERIC_IRQ_CHIP
  819. select ARCH_HAS_HOLES_MEMORYMODEL
  820. select NEED_MACH_GPIO_H
  821. help
  822. Support for TI's DaVinci platform.
  823. config ARCH_OMAP
  824. bool "TI OMAP"
  825. depends on MMU
  826. select HAVE_CLK
  827. select ARCH_REQUIRE_GPIOLIB
  828. select ARCH_HAS_CPUFREQ
  829. select CLKSRC_MMIO
  830. select GENERIC_CLOCKEVENTS
  831. select ARCH_HAS_HOLES_MEMORYMODEL
  832. select NEED_MACH_GPIO_H
  833. help
  834. Support for TI's OMAP platform (OMAP1/2/3/4).
  835. config PLAT_SPEAR
  836. bool "ST SPEAr"
  837. select ARM_AMBA
  838. select ARCH_REQUIRE_GPIOLIB
  839. select CLKDEV_LOOKUP
  840. select COMMON_CLK
  841. select CLKSRC_MMIO
  842. select GENERIC_CLOCKEVENTS
  843. select HAVE_CLK
  844. help
  845. Support for ST's SPEAr platform (SPEAr3xx, SPEAr6xx and SPEAr13xx).
  846. config ARCH_VT8500
  847. bool "VIA/WonderMedia 85xx"
  848. select CPU_ARM926T
  849. select GENERIC_GPIO
  850. select ARCH_HAS_CPUFREQ
  851. select GENERIC_CLOCKEVENTS
  852. select ARCH_REQUIRE_GPIOLIB
  853. select USE_OF
  854. select COMMON_CLK
  855. select HAVE_CLK
  856. select CLKDEV_LOOKUP
  857. help
  858. Support for VIA/WonderMedia VT8500/WM85xx System-on-Chip.
  859. config ARCH_ZYNQ
  860. bool "Xilinx Zynq ARM Cortex A9 Platform"
  861. select CPU_V7
  862. select GENERIC_CLOCKEVENTS
  863. select CLKDEV_LOOKUP
  864. select ARM_GIC
  865. select ARM_AMBA
  866. select ICST
  867. select MIGHT_HAVE_CACHE_L2X0
  868. select USE_OF
  869. help
  870. Support for Xilinx Zynq ARM Cortex A9 Platform
  871. endchoice
  872. menu "Multiple platform selection"
  873. depends on ARCH_MULTIPLATFORM
  874. comment "CPU Core family selection"
  875. config ARCH_MULTI_V4
  876. bool "ARMv4 based platforms (FA526, StrongARM)"
  877. select ARCH_MULTI_V4_V5
  878. depends on !ARCH_MULTI_V6_V7
  879. config ARCH_MULTI_V4T
  880. bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
  881. select ARCH_MULTI_V4_V5
  882. depends on !ARCH_MULTI_V6_V7
  883. config ARCH_MULTI_V5
  884. bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
  885. select ARCH_MULTI_V4_V5
  886. depends on !ARCH_MULTI_V6_V7
  887. config ARCH_MULTI_V4_V5
  888. bool
  889. config ARCH_MULTI_V6
  890. bool "ARMv6 based platforms (ARM11, Scorpion, ...)"
  891. select CPU_V6
  892. select ARCH_MULTI_V6_V7
  893. config ARCH_MULTI_V7
  894. bool "ARMv7 based platforms (Cortex-A, PJ4, Krait)"
  895. select CPU_V7
  896. select ARCH_VEXPRESS
  897. default y
  898. select ARCH_MULTI_V6_V7
  899. config ARCH_MULTI_V6_V7
  900. bool
  901. config ARCH_MULTI_CPU_AUTO
  902. def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
  903. select ARCH_MULTI_V5
  904. endmenu
  905. #
  906. # This is sorted alphabetically by mach-* pathname. However, plat-*
  907. # Kconfigs may be included either alphabetically (according to the
  908. # plat- suffix) or along side the corresponding mach-* source.
  909. #
  910. source "arch/arm/mach-mvebu/Kconfig"
  911. source "arch/arm/mach-at91/Kconfig"
  912. source "arch/arm/mach-clps711x/Kconfig"
  913. source "arch/arm/mach-cns3xxx/Kconfig"
  914. source "arch/arm/mach-davinci/Kconfig"
  915. source "arch/arm/mach-dove/Kconfig"
  916. source "arch/arm/mach-ep93xx/Kconfig"
  917. source "arch/arm/mach-footbridge/Kconfig"
  918. source "arch/arm/mach-gemini/Kconfig"
  919. source "arch/arm/mach-h720x/Kconfig"
  920. source "arch/arm/mach-highbank/Kconfig"
  921. source "arch/arm/mach-integrator/Kconfig"
  922. source "arch/arm/mach-iop32x/Kconfig"
  923. source "arch/arm/mach-iop33x/Kconfig"
  924. source "arch/arm/mach-iop13xx/Kconfig"
  925. source "arch/arm/mach-ixp4xx/Kconfig"
  926. source "arch/arm/mach-kirkwood/Kconfig"
  927. source "arch/arm/mach-ks8695/Kconfig"
  928. source "arch/arm/mach-msm/Kconfig"
  929. source "arch/arm/mach-mv78xx0/Kconfig"
  930. source "arch/arm/plat-mxc/Kconfig"
  931. source "arch/arm/mach-mxs/Kconfig"
  932. source "arch/arm/mach-netx/Kconfig"
  933. source "arch/arm/mach-nomadik/Kconfig"
  934. source "arch/arm/plat-nomadik/Kconfig"
  935. source "arch/arm/plat-omap/Kconfig"
  936. source "arch/arm/mach-omap1/Kconfig"
  937. source "arch/arm/mach-omap2/Kconfig"
  938. source "arch/arm/mach-orion5x/Kconfig"
  939. source "arch/arm/mach-picoxcell/Kconfig"
  940. source "arch/arm/mach-pxa/Kconfig"
  941. source "arch/arm/plat-pxa/Kconfig"
  942. source "arch/arm/mach-mmp/Kconfig"
  943. source "arch/arm/mach-realview/Kconfig"
  944. source "arch/arm/mach-sa1100/Kconfig"
  945. source "arch/arm/plat-samsung/Kconfig"
  946. source "arch/arm/plat-s3c24xx/Kconfig"
  947. source "arch/arm/mach-socfpga/Kconfig"
  948. source "arch/arm/plat-spear/Kconfig"
  949. source "arch/arm/mach-s3c24xx/Kconfig"
  950. if ARCH_S3C24XX
  951. source "arch/arm/mach-s3c2412/Kconfig"
  952. source "arch/arm/mach-s3c2440/Kconfig"
  953. endif
  954. if ARCH_S3C64XX
  955. source "arch/arm/mach-s3c64xx/Kconfig"
  956. endif
  957. source "arch/arm/mach-s5p64x0/Kconfig"
  958. source "arch/arm/mach-s5pc100/Kconfig"
  959. source "arch/arm/mach-s5pv210/Kconfig"
  960. source "arch/arm/mach-exynos/Kconfig"
  961. source "arch/arm/mach-shmobile/Kconfig"
  962. source "arch/arm/mach-prima2/Kconfig"
  963. source "arch/arm/mach-tegra/Kconfig"
  964. source "arch/arm/mach-u300/Kconfig"
  965. source "arch/arm/mach-ux500/Kconfig"
  966. source "arch/arm/mach-versatile/Kconfig"
  967. source "arch/arm/mach-vexpress/Kconfig"
  968. source "arch/arm/plat-versatile/Kconfig"
  969. source "arch/arm/mach-w90x900/Kconfig"
  970. # Definitions to make life easier
  971. config ARCH_ACORN
  972. bool
  973. config PLAT_IOP
  974. bool
  975. select GENERIC_CLOCKEVENTS
  976. config PLAT_ORION
  977. bool
  978. select CLKSRC_MMIO
  979. select GENERIC_IRQ_CHIP
  980. select IRQ_DOMAIN
  981. select COMMON_CLK
  982. config PLAT_ORION_LEGACY
  983. bool
  984. select PLAT_ORION
  985. config PLAT_PXA
  986. bool
  987. config PLAT_VERSATILE
  988. bool
  989. config ARM_TIMER_SP804
  990. bool
  991. select CLKSRC_MMIO
  992. select HAVE_SCHED_CLOCK
  993. source arch/arm/mm/Kconfig
  994. config ARM_NR_BANKS
  995. int
  996. default 16 if ARCH_EP93XX
  997. default 8
  998. config IWMMXT
  999. bool "Enable iWMMXt support"
  1000. depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
  1001. default y if PXA27x || PXA3xx || PXA95x || ARCH_MMP
  1002. help
  1003. Enable support for iWMMXt context switching at run time if
  1004. running on a CPU that supports it.
  1005. config XSCALE_PMU
  1006. bool
  1007. depends on CPU_XSCALE
  1008. default y
  1009. config MULTI_IRQ_HANDLER
  1010. bool
  1011. help
  1012. Allow each machine to specify it's own IRQ handler at run time.
  1013. if !MMU
  1014. source "arch/arm/Kconfig-nommu"
  1015. endif
  1016. config ARM_ERRATA_326103
  1017. bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
  1018. depends on CPU_V6
  1019. help
  1020. Executing a SWP instruction to read-only memory does not set bit 11
  1021. of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
  1022. treat the access as a read, preventing a COW from occurring and
  1023. causing the faulting task to livelock.
  1024. config ARM_ERRATA_411920
  1025. bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
  1026. depends on CPU_V6 || CPU_V6K
  1027. help
  1028. Invalidation of the Instruction Cache operation can
  1029. fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
  1030. It does not affect the MPCore. This option enables the ARM Ltd.
  1031. recommended workaround.
  1032. config ARM_ERRATA_430973
  1033. bool "ARM errata: Stale prediction on replaced interworking branch"
  1034. depends on CPU_V7
  1035. help
  1036. This option enables the workaround for the 430973 Cortex-A8
  1037. (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
  1038. interworking branch is replaced with another code sequence at the
  1039. same virtual address, whether due to self-modifying code or virtual
  1040. to physical address re-mapping, Cortex-A8 does not recover from the
  1041. stale interworking branch prediction. This results in Cortex-A8
  1042. executing the new code sequence in the incorrect ARM or Thumb state.
  1043. The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
  1044. and also flushes the branch target cache at every context switch.
  1045. Note that setting specific bits in the ACTLR register may not be
  1046. available in non-secure mode.
  1047. config ARM_ERRATA_458693
  1048. bool "ARM errata: Processor deadlock when a false hazard is created"
  1049. depends on CPU_V7
  1050. help
  1051. This option enables the workaround for the 458693 Cortex-A8 (r2p0)
  1052. erratum. For very specific sequences of memory operations, it is
  1053. possible for a hazard condition intended for a cache line to instead
  1054. be incorrectly associated with a different cache line. This false
  1055. hazard might then cause a processor deadlock. The workaround enables
  1056. the L1 caching of the NEON accesses and disables the PLD instruction
  1057. in the ACTLR register. Note that setting specific bits in the ACTLR
  1058. register may not be available in non-secure mode.
  1059. config ARM_ERRATA_460075
  1060. bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
  1061. depends on CPU_V7
  1062. help
  1063. This option enables the workaround for the 460075 Cortex-A8 (r2p0)
  1064. erratum. Any asynchronous access to the L2 cache may encounter a
  1065. situation in which recent store transactions to the L2 cache are lost
  1066. and overwritten with stale memory contents from external memory. The
  1067. workaround disables the write-allocate mode for the L2 cache via the
  1068. ACTLR register. Note that setting specific bits in the ACTLR register
  1069. may not be available in non-secure mode.
  1070. config ARM_ERRATA_742230
  1071. bool "ARM errata: DMB operation may be faulty"
  1072. depends on CPU_V7 && SMP
  1073. help
  1074. This option enables the workaround for the 742230 Cortex-A9
  1075. (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
  1076. between two write operations may not ensure the correct visibility
  1077. ordering of the two writes. This workaround sets a specific bit in
  1078. the diagnostic register of the Cortex-A9 which causes the DMB
  1079. instruction to behave as a DSB, ensuring the correct behaviour of
  1080. the two writes.
  1081. config ARM_ERRATA_742231
  1082. bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
  1083. depends on CPU_V7 && SMP
  1084. help
  1085. This option enables the workaround for the 742231 Cortex-A9
  1086. (r2p0..r2p2) erratum. Under certain conditions, specific to the
  1087. Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
  1088. accessing some data located in the same cache line, may get corrupted
  1089. data due to bad handling of the address hazard when the line gets
  1090. replaced from one of the CPUs at the same time as another CPU is
  1091. accessing it. This workaround sets specific bits in the diagnostic
  1092. register of the Cortex-A9 which reduces the linefill issuing
  1093. capabilities of the processor.
  1094. config PL310_ERRATA_588369
  1095. bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
  1096. depends on CACHE_L2X0
  1097. help
  1098. The PL310 L2 cache controller implements three types of Clean &
  1099. Invalidate maintenance operations: by Physical Address
  1100. (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
  1101. They are architecturally defined to behave as the execution of a
  1102. clean operation followed immediately by an invalidate operation,
  1103. both performing to the same memory location. This functionality
  1104. is not correctly implemented in PL310 as clean lines are not
  1105. invalidated as a result of these operations.
  1106. config ARM_ERRATA_720789
  1107. bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
  1108. depends on CPU_V7
  1109. help
  1110. This option enables the workaround for the 720789 Cortex-A9 (prior to
  1111. r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
  1112. broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
  1113. As a consequence of this erratum, some TLB entries which should be
  1114. invalidated are not, resulting in an incoherency in the system page
  1115. tables. The workaround changes the TLB flushing routines to invalidate
  1116. entries regardless of the ASID.
  1117. config PL310_ERRATA_727915
  1118. bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
  1119. depends on CACHE_L2X0
  1120. help
  1121. PL310 implements the Clean & Invalidate by Way L2 cache maintenance
  1122. operation (offset 0x7FC). This operation runs in background so that
  1123. PL310 can handle normal accesses while it is in progress. Under very
  1124. rare circumstances, due to this erratum, write data can be lost when
  1125. PL310 treats a cacheable write transaction during a Clean &
  1126. Invalidate by Way operation.
  1127. config ARM_ERRATA_743622
  1128. bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
  1129. depends on CPU_V7
  1130. help
  1131. This option enables the workaround for the 743622 Cortex-A9
  1132. (r2p*) erratum. Under very rare conditions, a faulty
  1133. optimisation in the Cortex-A9 Store Buffer may lead to data
  1134. corruption. This workaround sets a specific bit in the diagnostic
  1135. register of the Cortex-A9 which disables the Store Buffer
  1136. optimisation, preventing the defect from occurring. This has no
  1137. visible impact on the overall performance or power consumption of the
  1138. processor.
  1139. config ARM_ERRATA_751472
  1140. bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
  1141. depends on CPU_V7
  1142. help
  1143. This option enables the workaround for the 751472 Cortex-A9 (prior
  1144. to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
  1145. completion of a following broadcasted operation if the second
  1146. operation is received by a CPU before the ICIALLUIS has completed,
  1147. potentially leading to corrupted entries in the cache or TLB.
  1148. config PL310_ERRATA_753970
  1149. bool "PL310 errata: cache sync operation may be faulty"
  1150. depends on CACHE_PL310
  1151. help
  1152. This option enables the workaround for the 753970 PL310 (r3p0) erratum.
  1153. Under some condition the effect of cache sync operation on
  1154. the store buffer still remains when the operation completes.
  1155. This means that the store buffer is always asked to drain and
  1156. this prevents it from merging any further writes. The workaround
  1157. is to replace the normal offset of cache sync operation (0x730)
  1158. by another offset targeting an unmapped PL310 register 0x740.
  1159. This has the same effect as the cache sync operation: store buffer
  1160. drain and waiting for all buffers empty.
  1161. config ARM_ERRATA_754322
  1162. bool "ARM errata: possible faulty MMU translations following an ASID switch"
  1163. depends on CPU_V7
  1164. help
  1165. This option enables the workaround for the 754322 Cortex-A9 (r2p*,
  1166. r3p*) erratum. A speculative memory access may cause a page table walk
  1167. which starts prior to an ASID switch but completes afterwards. This
  1168. can populate the micro-TLB with a stale entry which may be hit with
  1169. the new ASID. This workaround places two dsb instructions in the mm
  1170. switching code so that no page table walks can cross the ASID switch.
  1171. config ARM_ERRATA_754327
  1172. bool "ARM errata: no automatic Store Buffer drain"
  1173. depends on CPU_V7 && SMP
  1174. help
  1175. This option enables the workaround for the 754327 Cortex-A9 (prior to
  1176. r2p0) erratum. The Store Buffer does not have any automatic draining
  1177. mechanism and therefore a livelock may occur if an external agent
  1178. continuously polls a memory location waiting to observe an update.
  1179. This workaround defines cpu_relax() as smp_mb(), preventing correctly
  1180. written polling loops from denying visibility of updates to memory.
  1181. config ARM_ERRATA_364296
  1182. bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
  1183. depends on CPU_V6 && !SMP
  1184. help
  1185. This options enables the workaround for the 364296 ARM1136
  1186. r0p2 erratum (possible cache data corruption with
  1187. hit-under-miss enabled). It sets the undocumented bit 31 in
  1188. the auxiliary control register and the FI bit in the control
  1189. register, thus disabling hit-under-miss without putting the
  1190. processor into full low interrupt latency mode. ARM11MPCore
  1191. is not affected.
  1192. config ARM_ERRATA_764369
  1193. bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
  1194. depends on CPU_V7 && SMP
  1195. help
  1196. This option enables the workaround for erratum 764369
  1197. affecting Cortex-A9 MPCore with two or more processors (all
  1198. current revisions). Under certain timing circumstances, a data
  1199. cache line maintenance operation by MVA targeting an Inner
  1200. Shareable memory region may fail to proceed up to either the
  1201. Point of Coherency or to the Point of Unification of the
  1202. system. This workaround adds a DSB instruction before the
  1203. relevant cache maintenance functions and sets a specific bit
  1204. in the diagnostic control register of the SCU.
  1205. config PL310_ERRATA_769419
  1206. bool "PL310 errata: no automatic Store Buffer drain"
  1207. depends on CACHE_L2X0
  1208. help
  1209. On revisions of the PL310 prior to r3p2, the Store Buffer does
  1210. not automatically drain. This can cause normal, non-cacheable
  1211. writes to be retained when the memory system is idle, leading
  1212. to suboptimal I/O performance for drivers using coherent DMA.
  1213. This option adds a write barrier to the cpu_idle loop so that,
  1214. on systems with an outer cache, the store buffer is drained
  1215. explicitly.
  1216. config ARM_ERRATA_775420
  1217. bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
  1218. depends on CPU_V7
  1219. help
  1220. This option enables the workaround for the 775420 Cortex-A9 (r2p2,
  1221. r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
  1222. operation aborts with MMU exception, it might cause the processor
  1223. to deadlock. This workaround puts DSB before executing ISB if
  1224. an abort may occur on cache maintenance.
  1225. endmenu
  1226. source "arch/arm/common/Kconfig"
  1227. menu "Bus support"
  1228. config ARM_AMBA
  1229. bool
  1230. config ISA
  1231. bool
  1232. help
  1233. Find out whether you have ISA slots on your motherboard. ISA is the
  1234. name of a bus system, i.e. the way the CPU talks to the other stuff
  1235. inside your box. Other bus systems are PCI, EISA, MicroChannel
  1236. (MCA) or VESA. ISA is an older system, now being displaced by PCI;
  1237. newer boards don't support it. If you have ISA, say Y, otherwise N.
  1238. # Select ISA DMA controller support
  1239. config ISA_DMA
  1240. bool
  1241. select ISA_DMA_API
  1242. # Select ISA DMA interface
  1243. config ISA_DMA_API
  1244. bool
  1245. config PCI
  1246. bool "PCI support" if MIGHT_HAVE_PCI
  1247. help
  1248. Find out whether you have a PCI motherboard. PCI is the name of a
  1249. bus system, i.e. the way the CPU talks to the other stuff inside
  1250. your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
  1251. VESA. If you have PCI, say Y, otherwise N.
  1252. config PCI_DOMAINS
  1253. bool
  1254. depends on PCI
  1255. config PCI_NANOENGINE
  1256. bool "BSE nanoEngine PCI support"
  1257. depends on SA1100_NANOENGINE
  1258. help
  1259. Enable PCI on the BSE nanoEngine board.
  1260. config PCI_SYSCALL
  1261. def_bool PCI
  1262. # Select the host bridge type
  1263. config PCI_HOST_VIA82C505
  1264. bool
  1265. depends on PCI && ARCH_SHARK
  1266. default y
  1267. config PCI_HOST_ITE8152
  1268. bool
  1269. depends on PCI && MACH_ARMCORE
  1270. default y
  1271. select DMABOUNCE
  1272. source "drivers/pci/Kconfig"
  1273. source "drivers/pcmcia/Kconfig"
  1274. endmenu
  1275. menu "Kernel Features"
  1276. config HAVE_SMP
  1277. bool
  1278. help
  1279. This option should be selected by machines which have an SMP-
  1280. capable CPU.
  1281. The only effect of this option is to make the SMP-related
  1282. options available to the user for configuration.
  1283. config SMP
  1284. bool "Symmetric Multi-Processing"
  1285. depends on CPU_V6K || CPU_V7
  1286. depends on GENERIC_CLOCKEVENTS
  1287. depends on HAVE_SMP
  1288. depends on MMU
  1289. select USE_GENERIC_SMP_HELPERS
  1290. select HAVE_ARM_SCU if !ARCH_MSM_SCORPIONMP
  1291. help
  1292. This enables support for systems with more than one CPU. If you have
  1293. a system with only one CPU, like most personal computers, say N. If
  1294. you have a system with more than one CPU, say Y.
  1295. If you say N here, the kernel will run on single and multiprocessor
  1296. machines, but will use only one CPU of a multiprocessor machine. If
  1297. you say Y here, the kernel will run on many, but not all, single
  1298. processor machines. On a single processor machine, the kernel will
  1299. run faster if you say N here.
  1300. See also <file:Documentation/x86/i386/IO-APIC.txt>,
  1301. <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
  1302. <http://tldp.org/HOWTO/SMP-HOWTO.html>.
  1303. If you don't know what to do here, say N.
  1304. config SMP_ON_UP
  1305. bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
  1306. depends on EXPERIMENTAL
  1307. depends on SMP && !XIP_KERNEL
  1308. default y
  1309. help
  1310. SMP kernels contain instructions which fail on non-SMP processors.
  1311. Enabling this option allows the kernel to modify itself to make
  1312. these instructions safe. Disabling it allows about 1K of space
  1313. savings.
  1314. If you don't know what to do here, say Y.
  1315. config ARM_CPU_TOPOLOGY
  1316. bool "Support cpu topology definition"
  1317. depends on SMP && CPU_V7
  1318. default y
  1319. help
  1320. Support ARM cpu topology definition. The MPIDR register defines
  1321. affinity between processors which is then used to describe the cpu
  1322. topology of an ARM System.
  1323. config SCHED_MC
  1324. bool "Multi-core scheduler support"
  1325. depends on ARM_CPU_TOPOLOGY
  1326. help
  1327. Multi-core scheduler support improves the CPU scheduler's decision
  1328. making when dealing with multi-core CPU chips at a cost of slightly
  1329. increased overhead in some places. If unsure say N here.
  1330. config SCHED_SMT
  1331. bool "SMT scheduler support"
  1332. depends on ARM_CPU_TOPOLOGY
  1333. help
  1334. Improves the CPU scheduler's decision making when dealing with
  1335. MultiThreading at a cost of slightly increased overhead in some
  1336. places. If unsure say N here.
  1337. config HAVE_ARM_SCU
  1338. bool
  1339. help
  1340. This option enables support for the ARM system coherency unit
  1341. config ARM_ARCH_TIMER
  1342. bool "Architected timer support"
  1343. depends on CPU_V7
  1344. help
  1345. This option enables support for the ARM architected timer
  1346. config HAVE_ARM_TWD
  1347. bool
  1348. depends on SMP
  1349. help
  1350. This options enables support for the ARM timer and watchdog unit
  1351. choice
  1352. prompt "Memory split"
  1353. default VMSPLIT_3G
  1354. help
  1355. Select the desired split between kernel and user memory.
  1356. If you are not absolutely sure what you are doing, leave this
  1357. option alone!
  1358. config VMSPLIT_3G
  1359. bool "3G/1G user/kernel split"
  1360. config VMSPLIT_2G
  1361. bool "2G/2G user/kernel split"
  1362. config VMSPLIT_1G
  1363. bool "1G/3G user/kernel split"
  1364. endchoice
  1365. config PAGE_OFFSET
  1366. hex
  1367. default 0x40000000 if VMSPLIT_1G
  1368. default 0x80000000 if VMSPLIT_2G
  1369. default 0xC0000000
  1370. config NR_CPUS
  1371. int "Maximum number of CPUs (2-32)"
  1372. range 2 32
  1373. depends on SMP
  1374. default "4"
  1375. config HOTPLUG_CPU
  1376. bool "Support for hot-pluggable CPUs (EXPERIMENTAL)"
  1377. depends on SMP && HOTPLUG && EXPERIMENTAL
  1378. help
  1379. Say Y here to experiment with turning CPUs off and on. CPUs
  1380. can be controlled through /sys/devices/system/cpu.
  1381. config LOCAL_TIMERS
  1382. bool "Use local timer interrupts"
  1383. depends on SMP
  1384. default y
  1385. select HAVE_ARM_TWD if (!ARCH_MSM_SCORPIONMP && !EXYNOS4_MCT)
  1386. help
  1387. Enable support for local timers on SMP platforms, rather then the
  1388. legacy IPI broadcast method. Local timers allows the system
  1389. accounting to be spread across the timer interval, preventing a
  1390. "thundering herd" at every timer tick.
  1391. config ARCH_NR_GPIO
  1392. int
  1393. default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
  1394. default 355 if ARCH_U8500
  1395. default 264 if MACH_H4700
  1396. default 512 if SOC_OMAP5
  1397. default 288 if ARCH_VT8500
  1398. default 0
  1399. help
  1400. Maximum number of GPIOs in the system.
  1401. If unsure, leave the default value.
  1402. source kernel/Kconfig.preempt
  1403. config HZ
  1404. int
  1405. default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \
  1406. ARCH_S5PV210 || ARCH_EXYNOS4
  1407. default OMAP_32K_TIMER_HZ if ARCH_OMAP && OMAP_32K_TIMER
  1408. default AT91_TIMER_HZ if ARCH_AT91
  1409. default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
  1410. default 100
  1411. config THUMB2_KERNEL
  1412. bool "Compile the kernel in Thumb-2 mode (EXPERIMENTAL)"
  1413. depends on CPU_V7 && !CPU_V6 && !CPU_V6K && EXPERIMENTAL
  1414. select AEABI
  1415. select ARM_ASM_UNIFIED
  1416. select ARM_UNWIND
  1417. help
  1418. By enabling this option, the kernel will be compiled in
  1419. Thumb-2 mode. A compiler/assembler that understand the unified
  1420. ARM-Thumb syntax is needed.
  1421. If unsure, say N.
  1422. config THUMB2_AVOID_R_ARM_THM_JUMP11
  1423. bool "Work around buggy Thumb-2 short branch relocations in gas"
  1424. depends on THUMB2_KERNEL && MODULES
  1425. default y
  1426. help
  1427. Various binutils versions can resolve Thumb-2 branches to
  1428. locally-defined, preemptible global symbols as short-range "b.n"
  1429. branch instructions.
  1430. This is a problem, because there's no guarantee the final
  1431. destination of the symbol, or any candidate locations for a
  1432. trampoline, are within range of the branch. For this reason, the
  1433. kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
  1434. relocation in modules at all, and it makes little sense to add
  1435. support.
  1436. The symptom is that the kernel fails with an "unsupported
  1437. relocation" error when loading some modules.
  1438. Until fixed tools are available, passing
  1439. -fno-optimize-sibling-calls to gcc should prevent gcc generating
  1440. code which hits this problem, at the cost of a bit of extra runtime
  1441. stack usage in some cases.
  1442. The problem is described in more detail at:
  1443. https://bugs.launchpad.net/binutils-linaro/+bug/725126
  1444. Only Thumb-2 kernels are affected.
  1445. Unless you are sure your tools don't have this problem, say Y.
  1446. config ARM_ASM_UNIFIED
  1447. bool
  1448. config AEABI
  1449. bool "Use the ARM EABI to compile the kernel"
  1450. help
  1451. This option allows for the kernel to be compiled using the latest
  1452. ARM ABI (aka EABI). This is only useful if you are using a user
  1453. space environment that is also compiled with EABI.
  1454. Since there are major incompatibilities between the legacy ABI and
  1455. EABI, especially with regard to structure member alignment, this
  1456. option also changes the kernel syscall calling convention to
  1457. disambiguate both ABIs and allow for backward compatibility support
  1458. (selected with CONFIG_OABI_COMPAT).
  1459. To use this you need GCC version 4.0.0 or later.
  1460. config OABI_COMPAT
  1461. bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
  1462. depends on AEABI && EXPERIMENTAL && !THUMB2_KERNEL
  1463. default y
  1464. help
  1465. This option preserves the old syscall interface along with the
  1466. new (ARM EABI) one. It also provides a compatibility layer to
  1467. intercept syscalls that have structure arguments which layout
  1468. in memory differs between the legacy ABI and the new ARM EABI
  1469. (only for non "thumb" binaries). This option adds a tiny
  1470. overhead to all syscalls and produces a slightly larger kernel.
  1471. If you know you'll be using only pure EABI user space then you
  1472. can say N here. If this option is not selected and you attempt
  1473. to execute a legacy ABI binary then the result will be
  1474. UNPREDICTABLE (in fact it can be predicted that it won't work
  1475. at all). If in doubt say Y.
  1476. config ARCH_HAS_HOLES_MEMORYMODEL
  1477. bool
  1478. config ARCH_SPARSEMEM_ENABLE
  1479. bool
  1480. config ARCH_SPARSEMEM_DEFAULT
  1481. def_bool ARCH_SPARSEMEM_ENABLE
  1482. config ARCH_SELECT_MEMORY_MODEL
  1483. def_bool ARCH_SPARSEMEM_ENABLE
  1484. config HAVE_ARCH_PFN_VALID
  1485. def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
  1486. config HIGHMEM
  1487. bool "High Memory Support"
  1488. depends on MMU
  1489. help
  1490. The address space of ARM processors is only 4 Gigabytes large
  1491. and it has to accommodate user address space, kernel address
  1492. space as well as some memory mapped IO. That means that, if you
  1493. have a large amount of physical memory and/or IO, not all of the
  1494. memory can be "permanently mapped" by the kernel. The physical
  1495. memory that is not permanently mapped is called "high memory".
  1496. Depending on the selected kernel/user memory split, minimum
  1497. vmalloc space and actual amount of RAM, you may not need this
  1498. option which should result in a slightly faster kernel.
  1499. If unsure, say n.
  1500. config HIGHPTE
  1501. bool "Allocate 2nd-level pagetables from highmem"
  1502. depends on HIGHMEM
  1503. config HW_PERF_EVENTS
  1504. bool "Enable hardware performance counter support for perf events"
  1505. depends on PERF_EVENTS
  1506. default y
  1507. help
  1508. Enable hardware performance counter support for perf events. If
  1509. disabled, perf events will use software events only.
  1510. source "mm/Kconfig"
  1511. config FORCE_MAX_ZONEORDER
  1512. int "Maximum zone order" if ARCH_SHMOBILE
  1513. range 11 64 if ARCH_SHMOBILE
  1514. default "9" if SA1111
  1515. default "11"
  1516. help
  1517. The kernel memory allocator divides physically contiguous memory
  1518. blocks into "zones", where each zone is a power of two number of
  1519. pages. This option selects the largest power of two that the kernel
  1520. keeps in the memory allocator. If you need to allocate very large
  1521. blocks of physically contiguous memory, then you may need to
  1522. increase this value.
  1523. This config option is actually maximum order plus one. For example,
  1524. a value of 11 means that the largest free memory block is 2^10 pages.
  1525. config ALIGNMENT_TRAP
  1526. bool
  1527. depends on CPU_CP15_MMU
  1528. default y if !ARCH_EBSA110
  1529. select HAVE_PROC_CPU if PROC_FS
  1530. help
  1531. ARM processors cannot fetch/store information which is not
  1532. naturally aligned on the bus, i.e., a 4 byte fetch must start at an
  1533. address divisible by 4. On 32-bit ARM processors, these non-aligned
  1534. fetch/store instructions will be emulated in software if you say
  1535. here, which has a severe performance impact. This is necessary for
  1536. correct operation of some network protocols. With an IP-only
  1537. configuration it is safe to say N, otherwise say Y.
  1538. config UACCESS_WITH_MEMCPY
  1539. bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
  1540. depends on MMU
  1541. default y if CPU_FEROCEON
  1542. help
  1543. Implement faster copy_to_user and clear_user methods for CPU
  1544. cores where a 8-word STM instruction give significantly higher
  1545. memory write throughput than a sequence of individual 32bit stores.
  1546. A possible side effect is a slight increase in scheduling latency
  1547. between threads sharing the same address space if they invoke
  1548. such copy operations with large buffers.
  1549. However, if the CPU data cache is using a write-allocate mode,
  1550. this option is unlikely to provide any performance gain.
  1551. config SECCOMP
  1552. bool
  1553. prompt "Enable seccomp to safely compute untrusted bytecode"
  1554. ---help---
  1555. This kernel feature is useful for number crunching applications
  1556. that may need to compute untrusted bytecode during their
  1557. execution. By using pipes or other transports made available to
  1558. the process as file descriptors supporting the read/write
  1559. syscalls, it's possible to isolate those applications in
  1560. their own address space using seccomp. Once seccomp is
  1561. enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
  1562. and the task is only allowed to execute a few safe syscalls
  1563. defined by each seccomp mode.
  1564. config CC_STACKPROTECTOR
  1565. bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
  1566. depends on EXPERIMENTAL
  1567. help
  1568. This option turns on the -fstack-protector GCC feature. This
  1569. feature puts, at the beginning of functions, a canary value on
  1570. the stack just before the return address, and validates
  1571. the value just before actually returning. Stack based buffer
  1572. overflows (that need to overwrite this return address) now also
  1573. overwrite the canary, which gets detected and the attack is then
  1574. neutralized via a kernel panic.
  1575. This feature requires gcc version 4.2 or above.
  1576. config XEN_DOM0
  1577. def_bool y
  1578. depends on XEN
  1579. config XEN
  1580. bool "Xen guest support on ARM (EXPERIMENTAL)"
  1581. depends on EXPERIMENTAL && ARM && OF
  1582. help
  1583. Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
  1584. endmenu
  1585. menu "Boot options"
  1586. config USE_OF
  1587. bool "Flattened Device Tree support"
  1588. select OF
  1589. select OF_EARLY_FLATTREE
  1590. select IRQ_DOMAIN
  1591. help
  1592. Include support for flattened device tree machine descriptions.
  1593. config ATAGS
  1594. bool "Support for the traditional ATAGS boot data passing" if USE_OF
  1595. default y
  1596. help
  1597. This is the traditional way of passing data to the kernel at boot
  1598. time. If you are solely relying on the flattened device tree (or
  1599. the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
  1600. to remove ATAGS support from your kernel binary. If unsure,
  1601. leave this to y.
  1602. config DEPRECATED_PARAM_STRUCT
  1603. bool "Provide old way to pass kernel parameters"
  1604. depends on ATAGS
  1605. help
  1606. This was deprecated in 2001 and announced to live on for 5 years.
  1607. Some old boot loaders still use this way.
  1608. # Compressed boot loader in ROM. Yes, we really want to ask about
  1609. # TEXT and BSS so we preserve their values in the config files.
  1610. config ZBOOT_ROM_TEXT
  1611. hex "Compressed ROM boot loader base address"
  1612. default "0"
  1613. help
  1614. The physical address at which the ROM-able zImage is to be
  1615. placed in the target. Platforms which normally make use of
  1616. ROM-able zImage formats normally set this to a suitable
  1617. value in their defconfig file.
  1618. If ZBOOT_ROM is not enabled, this has no effect.
  1619. config ZBOOT_ROM_BSS
  1620. hex "Compressed ROM boot loader BSS address"
  1621. default "0"
  1622. help
  1623. The base address of an area of read/write memory in the target
  1624. for the ROM-able zImage which must be available while the
  1625. decompressor is running. It must be large enough to hold the
  1626. entire decompressed kernel plus an additional 128 KiB.
  1627. Platforms which normally make use of ROM-able zImage formats
  1628. normally set this to a suitable value in their defconfig file.
  1629. If ZBOOT_ROM is not enabled, this has no effect.
  1630. config ZBOOT_ROM
  1631. bool "Compressed boot loader in ROM/flash"
  1632. depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
  1633. help
  1634. Say Y here if you intend to execute your compressed kernel image
  1635. (zImage) directly from ROM or flash. If unsure, say N.
  1636. choice
  1637. prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
  1638. depends on ZBOOT_ROM && ARCH_SH7372 && EXPERIMENTAL
  1639. default ZBOOT_ROM_NONE
  1640. help
  1641. Include experimental SD/MMC loading code in the ROM-able zImage.
  1642. With this enabled it is possible to write the ROM-able zImage
  1643. kernel image to an MMC or SD card and boot the kernel straight
  1644. from the reset vector. At reset the processor Mask ROM will load
  1645. the first part of the ROM-able zImage which in turn loads the
  1646. rest the kernel image to RAM.
  1647. config ZBOOT_ROM_NONE
  1648. bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
  1649. help
  1650. Do not load image from SD or MMC
  1651. config ZBOOT_ROM_MMCIF
  1652. bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
  1653. help
  1654. Load image from MMCIF hardware block.
  1655. config ZBOOT_ROM_SH_MOBILE_SDHI
  1656. bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
  1657. help
  1658. Load image from SDHI hardware block
  1659. endchoice
  1660. config ARM_APPENDED_DTB
  1661. bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
  1662. depends on OF && !ZBOOT_ROM && EXPERIMENTAL
  1663. help
  1664. With this option, the boot code will look for a device tree binary
  1665. (DTB) appended to zImage
  1666. (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
  1667. This is meant as a backward compatibility convenience for those
  1668. systems with a bootloader that can't be upgraded to accommodate
  1669. the documented boot protocol using a device tree.
  1670. Beware that there is very little in terms of protection against
  1671. this option being confused by leftover garbage in memory that might
  1672. look like a DTB header after a reboot if no actual DTB is appended
  1673. to zImage. Do not leave this option active in a production kernel
  1674. if you don't intend to always append a DTB. Proper passing of the
  1675. location into r2 of a bootloader provided DTB is always preferable
  1676. to this option.
  1677. config ARM_ATAG_DTB_COMPAT
  1678. bool "Supplement the appended DTB with traditional ATAG information"
  1679. depends on ARM_APPENDED_DTB
  1680. help
  1681. Some old bootloaders can't be updated to a DTB capable one, yet
  1682. they provide ATAGs with memory configuration, the ramdisk address,
  1683. the kernel cmdline string, etc. Such information is dynamically
  1684. provided by the bootloader and can't always be stored in a static
  1685. DTB. To allow a device tree enabled kernel to be used with such
  1686. bootloaders, this option allows zImage to extract the information
  1687. from the ATAG list and store it at run time into the appended DTB.
  1688. choice
  1689. prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
  1690. default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
  1691. config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
  1692. bool "Use bootloader kernel arguments if available"
  1693. help
  1694. Uses the command-line options passed by the boot loader instead of
  1695. the device tree bootargs property. If the boot loader doesn't provide
  1696. any, the device tree bootargs property will be used.
  1697. config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
  1698. bool "Extend with bootloader kernel arguments"
  1699. help
  1700. The command-line arguments provided by the boot loader will be
  1701. appended to the the device tree bootargs property.
  1702. endchoice
  1703. config CMDLINE
  1704. string "Default kernel command string"
  1705. default ""
  1706. help
  1707. On some architectures (EBSA110 and CATS), there is currently no way
  1708. for the boot loader to pass arguments to the kernel. For these
  1709. architectures, you should supply some command-line options at build
  1710. time by entering them here. As a minimum, you should specify the
  1711. memory size and the root device (e.g., mem=64M root=/dev/nfs).
  1712. choice
  1713. prompt "Kernel command line type" if CMDLINE != ""
  1714. default CMDLINE_FROM_BOOTLOADER
  1715. depends on ATAGS
  1716. config CMDLINE_FROM_BOOTLOADER
  1717. bool "Use bootloader kernel arguments if available"
  1718. help
  1719. Uses the command-line options passed by the boot loader. If
  1720. the boot loader doesn't provide any, the default kernel command
  1721. string provided in CMDLINE will be used.
  1722. config CMDLINE_EXTEND
  1723. bool "Extend bootloader kernel arguments"
  1724. help
  1725. The command-line arguments provided by the boot loader will be
  1726. appended to the default kernel command string.
  1727. config CMDLINE_FORCE
  1728. bool "Always use the default kernel command string"
  1729. help
  1730. Always use the default kernel command string, even if the boot
  1731. loader passes other arguments to the kernel.
  1732. This is useful if you cannot or don't want to change the
  1733. command-line options your boot loader passes to the kernel.
  1734. endchoice
  1735. config XIP_KERNEL
  1736. bool "Kernel Execute-In-Place from ROM"
  1737. depends on !ZBOOT_ROM && !ARM_LPAE && !ARCH_MULTIPLATFORM
  1738. help
  1739. Execute-In-Place allows the kernel to run from non-volatile storage
  1740. directly addressable by the CPU, such as NOR flash. This saves RAM
  1741. space since the text section of the kernel is not loaded from flash
  1742. to RAM. Read-write sections, such as the data section and stack,
  1743. are still copied to RAM. The XIP kernel is not compressed since
  1744. it has to run directly from flash, so it will take more space to
  1745. store it. The flash address used to link the kernel object files,
  1746. and for storing it, is configuration dependent. Therefore, if you
  1747. say Y here, you must know the proper physical address where to
  1748. store the kernel image depending on your own flash memory usage.
  1749. Also note that the make target becomes "make xipImage" rather than
  1750. "make zImage" or "make Image". The final kernel binary to put in
  1751. ROM memory will be arch/arm/boot/xipImage.
  1752. If unsure, say N.
  1753. config XIP_PHYS_ADDR
  1754. hex "XIP Kernel Physical Location"
  1755. depends on XIP_KERNEL
  1756. default "0x00080000"
  1757. help
  1758. This is the physical address in your flash memory the kernel will
  1759. be linked for and stored to. This address is dependent on your
  1760. own flash usage.
  1761. config KEXEC
  1762. bool "Kexec system call (EXPERIMENTAL)"
  1763. depends on EXPERIMENTAL && (!SMP || HOTPLUG_CPU)
  1764. help
  1765. kexec is a system call that implements the ability to shutdown your
  1766. current kernel, and to start another kernel. It is like a reboot
  1767. but it is independent of the system firmware. And like a reboot
  1768. you can start any kernel with it, not just Linux.
  1769. It is an ongoing process to be certain the hardware in a machine
  1770. is properly shutdown, so do not be surprised if this code does not
  1771. initially work for you. It may help to enable device hotplugging
  1772. support.
  1773. config ATAGS_PROC
  1774. bool "Export atags in procfs"
  1775. depends on ATAGS && KEXEC
  1776. default y
  1777. help
  1778. Should the atags used to boot the kernel be exported in an "atags"
  1779. file in procfs. Useful with kexec.
  1780. config CRASH_DUMP
  1781. bool "Build kdump crash kernel (EXPERIMENTAL)"
  1782. depends on EXPERIMENTAL
  1783. help
  1784. Generate crash dump after being started by kexec. This should
  1785. be normally only set in special crash dump kernels which are
  1786. loaded in the main kernel with kexec-tools into a specially
  1787. reserved region and then later executed after a crash by
  1788. kdump/kexec. The crash dump kernel must be compiled to a
  1789. memory address not used by the main kernel
  1790. For more details see Documentation/kdump/kdump.txt
  1791. config AUTO_ZRELADDR
  1792. bool "Auto calculation of the decompressed kernel image address"
  1793. depends on !ZBOOT_ROM && !ARCH_U300
  1794. help
  1795. ZRELADDR is the physical address where the decompressed kernel
  1796. image will be placed. If AUTO_ZRELADDR is selected, the address
  1797. will be determined at run-time by masking the current IP with
  1798. 0xf8000000. This assumes the zImage being placed in the first 128MB
  1799. from start of memory.
  1800. endmenu
  1801. menu "CPU Power Management"
  1802. if ARCH_HAS_CPUFREQ
  1803. source "drivers/cpufreq/Kconfig"
  1804. config CPU_FREQ_IMX
  1805. tristate "CPUfreq driver for i.MX CPUs"
  1806. depends on ARCH_MXC && CPU_FREQ
  1807. select CPU_FREQ_TABLE
  1808. help
  1809. This enables the CPUfreq driver for i.MX CPUs.
  1810. config CPU_FREQ_SA1100
  1811. bool
  1812. config CPU_FREQ_SA1110
  1813. bool
  1814. config CPU_FREQ_INTEGRATOR
  1815. tristate "CPUfreq driver for ARM Integrator CPUs"
  1816. depends on ARCH_INTEGRATOR && CPU_FREQ
  1817. default y
  1818. help
  1819. This enables the CPUfreq driver for ARM Integrator CPUs.
  1820. For details, take a look at <file:Documentation/cpu-freq>.
  1821. If in doubt, say Y.
  1822. config CPU_FREQ_PXA
  1823. bool
  1824. depends on CPU_FREQ && ARCH_PXA && PXA25x
  1825. default y
  1826. select CPU_FREQ_TABLE
  1827. select CPU_FREQ_DEFAULT_GOV_USERSPACE
  1828. config CPU_FREQ_S3C
  1829. bool
  1830. help
  1831. Internal configuration node for common cpufreq on Samsung SoC
  1832. config CPU_FREQ_S3C24XX
  1833. bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)"
  1834. depends on ARCH_S3C24XX && CPU_FREQ && EXPERIMENTAL
  1835. select CPU_FREQ_S3C
  1836. help
  1837. This enables the CPUfreq driver for the Samsung S3C24XX family
  1838. of CPUs.
  1839. For details, take a look at <file:Documentation/cpu-freq>.
  1840. If in doubt, say N.
  1841. config CPU_FREQ_S3C24XX_PLL
  1842. bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)"
  1843. depends on CPU_FREQ_S3C24XX && EXPERIMENTAL
  1844. help
  1845. Compile in support for changing the PLL frequency from the
  1846. S3C24XX series CPUfreq driver. The PLL takes time to settle
  1847. after a frequency change, so by default it is not enabled.
  1848. This also means that the PLL tables for the selected CPU(s) will
  1849. be built which may increase the size of the kernel image.
  1850. config CPU_FREQ_S3C24XX_DEBUG
  1851. bool "Debug CPUfreq Samsung driver core"
  1852. depends on CPU_FREQ_S3C24XX
  1853. help
  1854. Enable s3c_freq_dbg for the Samsung S3C CPUfreq core
  1855. config CPU_FREQ_S3C24XX_IODEBUG
  1856. bool "Debug CPUfreq Samsung driver IO timing"
  1857. depends on CPU_FREQ_S3C24XX
  1858. help
  1859. Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core
  1860. config CPU_FREQ_S3C24XX_DEBUGFS
  1861. bool "Export debugfs for CPUFreq"
  1862. depends on CPU_FREQ_S3C24XX && DEBUG_FS
  1863. help
  1864. Export status information via debugfs.
  1865. endif
  1866. source "drivers/cpuidle/Kconfig"
  1867. endmenu
  1868. menu "Floating point emulation"
  1869. comment "At least one emulation must be selected"
  1870. config FPE_NWFPE
  1871. bool "NWFPE math emulation"
  1872. depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
  1873. ---help---
  1874. Say Y to include the NWFPE floating point emulator in the kernel.
  1875. This is necessary to run most binaries. Linux does not currently
  1876. support floating point hardware so you need to say Y here even if
  1877. your machine has an FPA or floating point co-processor podule.
  1878. You may say N here if you are going to load the Acorn FPEmulator
  1879. early in the bootup.
  1880. config FPE_NWFPE_XP
  1881. bool "Support extended precision"
  1882. depends on FPE_NWFPE
  1883. help
  1884. Say Y to include 80-bit support in the kernel floating-point
  1885. emulator. Otherwise, only 32 and 64-bit support is compiled in.
  1886. Note that gcc does not generate 80-bit operations by default,
  1887. so in most cases this option only enlarges the size of the
  1888. floating point emulator without any good reason.
  1889. You almost surely want to say N here.
  1890. config FPE_FASTFPE
  1891. bool "FastFPE math emulation (EXPERIMENTAL)"
  1892. depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 && EXPERIMENTAL
  1893. ---help---
  1894. Say Y here to include the FAST floating point emulator in the kernel.
  1895. This is an experimental much faster emulator which now also has full
  1896. precision for the mantissa. It does not support any exceptions.
  1897. It is very simple, and approximately 3-6 times faster than NWFPE.
  1898. It should be sufficient for most programs. It may be not suitable
  1899. for scientific calculations, but you have to check this for yourself.
  1900. If you do not feel you need a faster FP emulation you should better
  1901. choose NWFPE.
  1902. config VFP
  1903. bool "VFP-format floating point maths"
  1904. depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
  1905. help
  1906. Say Y to include VFP support code in the kernel. This is needed
  1907. if your hardware includes a VFP unit.
  1908. Please see <file:Documentation/arm/VFP/release-notes.txt> for
  1909. release notes and additional status information.
  1910. Say N if your target does not have VFP hardware.
  1911. config VFPv3
  1912. bool
  1913. depends on VFP
  1914. default y if CPU_V7
  1915. config NEON
  1916. bool "Advanced SIMD (NEON) Extension support"
  1917. depends on VFPv3 && CPU_V7
  1918. help
  1919. Say Y to include support code for NEON, the ARMv7 Advanced SIMD
  1920. Extension.
  1921. endmenu
  1922. menu "Userspace binary formats"
  1923. source "fs/Kconfig.binfmt"
  1924. config ARTHUR
  1925. tristate "RISC OS personality"
  1926. depends on !AEABI
  1927. help
  1928. Say Y here to include the kernel code necessary if you want to run
  1929. Acorn RISC OS/Arthur binaries under Linux. This code is still very
  1930. experimental; if this sounds frightening, say N and sleep in peace.
  1931. You can also say M here to compile this support as a module (which
  1932. will be called arthur).
  1933. endmenu
  1934. menu "Power management options"
  1935. source "kernel/power/Kconfig"
  1936. config ARCH_SUSPEND_POSSIBLE
  1937. depends on !ARCH_S5PC100
  1938. depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \
  1939. CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
  1940. def_bool y
  1941. config ARM_CPU_SUSPEND
  1942. def_bool PM_SLEEP
  1943. endmenu
  1944. source "net/Kconfig"
  1945. source "drivers/Kconfig"
  1946. source "fs/Kconfig"
  1947. source "arch/arm/Kconfig.debug"
  1948. source "security/Kconfig"
  1949. source "crypto/Kconfig"
  1950. source "lib/Kconfig"