lpfc_hw4.h 106 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211
  1. /*******************************************************************
  2. * This file is part of the Emulex Linux Device Driver for *
  3. * Fibre Channel Host Bus Adapters. *
  4. * Copyright (C) 2009 Emulex. All rights reserved. *
  5. * EMULEX and SLI are trademarks of Emulex. *
  6. * www.emulex.com *
  7. * *
  8. * This program is free software; you can redistribute it and/or *
  9. * modify it under the terms of version 2 of the GNU General *
  10. * Public License as published by the Free Software Foundation. *
  11. * This program is distributed in the hope that it will be useful. *
  12. * ALL EXPRESS OR IMPLIED CONDITIONS, REPRESENTATIONS AND *
  13. * WARRANTIES, INCLUDING ANY IMPLIED WARRANTY OF MERCHANTABILITY, *
  14. * FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT, ARE *
  15. * DISCLAIMED, EXCEPT TO THE EXTENT THAT SUCH DISCLAIMERS ARE HELD *
  16. * TO BE LEGALLY INVALID. See the GNU General Public License for *
  17. * more details, a copy of which can be found in the file COPYING *
  18. * included with this package. *
  19. *******************************************************************/
  20. /* Macros to deal with bit fields. Each bit field must have 3 #defines
  21. * associated with it (_SHIFT, _MASK, and _WORD).
  22. * EG. For a bit field that is in the 7th bit of the "field4" field of a
  23. * structure and is 2 bits in size the following #defines must exist:
  24. * struct temp {
  25. * uint32_t field1;
  26. * uint32_t field2;
  27. * uint32_t field3;
  28. * uint32_t field4;
  29. * #define example_bit_field_SHIFT 7
  30. * #define example_bit_field_MASK 0x03
  31. * #define example_bit_field_WORD field4
  32. * uint32_t field5;
  33. * };
  34. * Then the macros below may be used to get or set the value of that field.
  35. * EG. To get the value of the bit field from the above example:
  36. * struct temp t1;
  37. * value = bf_get(example_bit_field, &t1);
  38. * And then to set that bit field:
  39. * bf_set(example_bit_field, &t1, 2);
  40. * Or clear that bit field:
  41. * bf_set(example_bit_field, &t1, 0);
  42. */
  43. #define bf_get_le32(name, ptr) \
  44. ((le32_to_cpu((ptr)->name##_WORD) >> name##_SHIFT) & name##_MASK)
  45. #define bf_get(name, ptr) \
  46. (((ptr)->name##_WORD >> name##_SHIFT) & name##_MASK)
  47. #define bf_set_le32(name, ptr, value) \
  48. ((ptr)->name##_WORD = cpu_to_le32(((((value) & \
  49. name##_MASK) << name##_SHIFT) | (le32_to_cpu((ptr)->name##_WORD) & \
  50. ~(name##_MASK << name##_SHIFT)))))
  51. #define bf_set(name, ptr, value) \
  52. ((ptr)->name##_WORD = ((((value) & name##_MASK) << name##_SHIFT) | \
  53. ((ptr)->name##_WORD & ~(name##_MASK << name##_SHIFT))))
  54. struct dma_address {
  55. uint32_t addr_lo;
  56. uint32_t addr_hi;
  57. };
  58. struct lpfc_sli_intf {
  59. uint32_t word0;
  60. #define lpfc_sli_intf_valid_SHIFT 29
  61. #define lpfc_sli_intf_valid_MASK 0x00000007
  62. #define lpfc_sli_intf_valid_WORD word0
  63. #define LPFC_SLI_INTF_VALID 6
  64. #define lpfc_sli_intf_sli_hint2_SHIFT 24
  65. #define lpfc_sli_intf_sli_hint2_MASK 0x0000001F
  66. #define lpfc_sli_intf_sli_hint2_WORD word0
  67. #define LPFC_SLI_INTF_SLI_HINT2_NONE 0
  68. #define lpfc_sli_intf_sli_hint1_SHIFT 16
  69. #define lpfc_sli_intf_sli_hint1_MASK 0x000000FF
  70. #define lpfc_sli_intf_sli_hint1_WORD word0
  71. #define LPFC_SLI_INTF_SLI_HINT1_NONE 0
  72. #define LPFC_SLI_INTF_SLI_HINT1_1 1
  73. #define LPFC_SLI_INTF_SLI_HINT1_2 2
  74. #define lpfc_sli_intf_if_type_SHIFT 12
  75. #define lpfc_sli_intf_if_type_MASK 0x0000000F
  76. #define lpfc_sli_intf_if_type_WORD word0
  77. #define LPFC_SLI_INTF_IF_TYPE_0 0
  78. #define LPFC_SLI_INTF_IF_TYPE_1 1
  79. #define LPFC_SLI_INTF_IF_TYPE_2 2
  80. #define lpfc_sli_intf_sli_family_SHIFT 8
  81. #define lpfc_sli_intf_sli_family_MASK 0x0000000F
  82. #define lpfc_sli_intf_sli_family_WORD word0
  83. #define LPFC_SLI_INTF_FAMILY_BE2 0x0
  84. #define LPFC_SLI_INTF_FAMILY_BE3 0x1
  85. #define LPFC_SLI_INTF_FAMILY_LNCR_A0 0xa
  86. #define LPFC_SLI_INTF_FAMILY_LNCR_B0 0xb
  87. #define lpfc_sli_intf_slirev_SHIFT 4
  88. #define lpfc_sli_intf_slirev_MASK 0x0000000F
  89. #define lpfc_sli_intf_slirev_WORD word0
  90. #define LPFC_SLI_INTF_REV_SLI3 3
  91. #define LPFC_SLI_INTF_REV_SLI4 4
  92. #define lpfc_sli_intf_func_type_SHIFT 0
  93. #define lpfc_sli_intf_func_type_MASK 0x00000001
  94. #define lpfc_sli_intf_func_type_WORD word0
  95. #define LPFC_SLI_INTF_IF_TYPE_PHYS 0
  96. #define LPFC_SLI_INTF_IF_TYPE_VIRT 1
  97. };
  98. #define LPFC_SLI4_MBX_EMBED true
  99. #define LPFC_SLI4_MBX_NEMBED false
  100. #define LPFC_SLI4_MB_WORD_COUNT 64
  101. #define LPFC_MAX_MQ_PAGE 8
  102. #define LPFC_MAX_WQ_PAGE 8
  103. #define LPFC_MAX_CQ_PAGE 4
  104. #define LPFC_MAX_EQ_PAGE 8
  105. #define LPFC_VIR_FUNC_MAX 32 /* Maximum number of virtual functions */
  106. #define LPFC_PCI_FUNC_MAX 5 /* Maximum number of PCI functions */
  107. #define LPFC_VFR_PAGE_SIZE 0x1000 /* 4KB BAR2 per-VF register page size */
  108. /* Define SLI4 Alignment requirements. */
  109. #define LPFC_ALIGN_16_BYTE 16
  110. #define LPFC_ALIGN_64_BYTE 64
  111. /* Define SLI4 specific definitions. */
  112. #define LPFC_MQ_CQE_BYTE_OFFSET 256
  113. #define LPFC_MBX_CMD_HDR_LENGTH 16
  114. #define LPFC_MBX_ERROR_RANGE 0x4000
  115. #define LPFC_BMBX_BIT1_ADDR_HI 0x2
  116. #define LPFC_BMBX_BIT1_ADDR_LO 0
  117. #define LPFC_RPI_HDR_COUNT 64
  118. #define LPFC_HDR_TEMPLATE_SIZE 4096
  119. #define LPFC_RPI_ALLOC_ERROR 0xFFFF
  120. #define LPFC_FCF_RECORD_WD_CNT 132
  121. #define LPFC_ENTIRE_FCF_DATABASE 0
  122. #define LPFC_DFLT_FCF_INDEX 0
  123. /* Virtual function numbers */
  124. #define LPFC_VF0 0
  125. #define LPFC_VF1 1
  126. #define LPFC_VF2 2
  127. #define LPFC_VF3 3
  128. #define LPFC_VF4 4
  129. #define LPFC_VF5 5
  130. #define LPFC_VF6 6
  131. #define LPFC_VF7 7
  132. #define LPFC_VF8 8
  133. #define LPFC_VF9 9
  134. #define LPFC_VF10 10
  135. #define LPFC_VF11 11
  136. #define LPFC_VF12 12
  137. #define LPFC_VF13 13
  138. #define LPFC_VF14 14
  139. #define LPFC_VF15 15
  140. #define LPFC_VF16 16
  141. #define LPFC_VF17 17
  142. #define LPFC_VF18 18
  143. #define LPFC_VF19 19
  144. #define LPFC_VF20 20
  145. #define LPFC_VF21 21
  146. #define LPFC_VF22 22
  147. #define LPFC_VF23 23
  148. #define LPFC_VF24 24
  149. #define LPFC_VF25 25
  150. #define LPFC_VF26 26
  151. #define LPFC_VF27 27
  152. #define LPFC_VF28 28
  153. #define LPFC_VF29 29
  154. #define LPFC_VF30 30
  155. #define LPFC_VF31 31
  156. /* PCI function numbers */
  157. #define LPFC_PCI_FUNC0 0
  158. #define LPFC_PCI_FUNC1 1
  159. #define LPFC_PCI_FUNC2 2
  160. #define LPFC_PCI_FUNC3 3
  161. #define LPFC_PCI_FUNC4 4
  162. /* SLI4 interface type-2 control register offsets */
  163. #define LPFC_CTL_PORT_SEM_OFFSET 0x400
  164. #define LPFC_CTL_PORT_STA_OFFSET 0x404
  165. #define LPFC_CTL_PORT_CTL_OFFSET 0x408
  166. #define LPFC_CTL_PORT_ER1_OFFSET 0x40C
  167. #define LPFC_CTL_PORT_ER2_OFFSET 0x410
  168. #define LPFC_CTL_PDEV_CTL_OFFSET 0x414
  169. /* Some SLI4 interface type-2 PDEV_CTL register bits */
  170. #define LPFC_CTL_PDEV_CTL_DRST 0x00000001
  171. #define LPFC_CTL_PDEV_CTL_FRST 0x00000002
  172. #define LPFC_CTL_PDEV_CTL_DD 0x00000004
  173. #define LPFC_CTL_PDEV_CTL_LC 0x00000008
  174. #define LPFC_CTL_PDEV_CTL_FRL_ALL 0x00
  175. #define LPFC_CTL_PDEV_CTL_FRL_FC_FCOE 0x10
  176. #define LPFC_CTL_PDEV_CTL_FRL_NIC 0x20
  177. #define LPFC_FW_DUMP_REQUEST (LPFC_CTL_PDEV_CTL_DD | LPFC_CTL_PDEV_CTL_FRST)
  178. /* Active interrupt test count */
  179. #define LPFC_ACT_INTR_CNT 4
  180. /* Delay Multiplier constant */
  181. #define LPFC_DMULT_CONST 651042
  182. #define LPFC_MIM_IMAX 636
  183. #define LPFC_FP_DEF_IMAX 10000
  184. #define LPFC_SP_DEF_IMAX 10000
  185. /* PORT_CAPABILITIES constants. */
  186. #define LPFC_MAX_SUPPORTED_PAGES 8
  187. struct ulp_bde64 {
  188. union ULP_BDE_TUS {
  189. uint32_t w;
  190. struct {
  191. #ifdef __BIG_ENDIAN_BITFIELD
  192. uint32_t bdeFlags:8; /* BDE Flags 0 IS A SUPPORTED
  193. VALUE !! */
  194. uint32_t bdeSize:24; /* Size of buffer (in bytes) */
  195. #else /* __LITTLE_ENDIAN_BITFIELD */
  196. uint32_t bdeSize:24; /* Size of buffer (in bytes) */
  197. uint32_t bdeFlags:8; /* BDE Flags 0 IS A SUPPORTED
  198. VALUE !! */
  199. #endif
  200. #define BUFF_TYPE_BDE_64 0x00 /* BDE (Host_resident) */
  201. #define BUFF_TYPE_BDE_IMMED 0x01 /* Immediate Data BDE */
  202. #define BUFF_TYPE_BDE_64P 0x02 /* BDE (Port-resident) */
  203. #define BUFF_TYPE_BDE_64I 0x08 /* Input BDE (Host-resident) */
  204. #define BUFF_TYPE_BDE_64IP 0x0A /* Input BDE (Port-resident) */
  205. #define BUFF_TYPE_BLP_64 0x40 /* BLP (Host-resident) */
  206. #define BUFF_TYPE_BLP_64P 0x42 /* BLP (Port-resident) */
  207. } f;
  208. } tus;
  209. uint32_t addrLow;
  210. uint32_t addrHigh;
  211. };
  212. struct lpfc_sli4_flags {
  213. uint32_t word0;
  214. #define lpfc_idx_rsrc_rdy_SHIFT 0
  215. #define lpfc_idx_rsrc_rdy_MASK 0x00000001
  216. #define lpfc_idx_rsrc_rdy_WORD word0
  217. #define LPFC_IDX_RSRC_RDY 1
  218. #define lpfc_xri_rsrc_rdy_SHIFT 1
  219. #define lpfc_xri_rsrc_rdy_MASK 0x00000001
  220. #define lpfc_xri_rsrc_rdy_WORD word0
  221. #define LPFC_XRI_RSRC_RDY 1
  222. #define lpfc_rpi_rsrc_rdy_SHIFT 2
  223. #define lpfc_rpi_rsrc_rdy_MASK 0x00000001
  224. #define lpfc_rpi_rsrc_rdy_WORD word0
  225. #define LPFC_RPI_RSRC_RDY 1
  226. #define lpfc_vpi_rsrc_rdy_SHIFT 3
  227. #define lpfc_vpi_rsrc_rdy_MASK 0x00000001
  228. #define lpfc_vpi_rsrc_rdy_WORD word0
  229. #define LPFC_VPI_RSRC_RDY 1
  230. #define lpfc_vfi_rsrc_rdy_SHIFT 4
  231. #define lpfc_vfi_rsrc_rdy_MASK 0x00000001
  232. #define lpfc_vfi_rsrc_rdy_WORD word0
  233. #define LPFC_VFI_RSRC_RDY 1
  234. };
  235. struct sli4_bls_rsp {
  236. uint32_t word0_rsvd; /* Word0 must be reserved */
  237. uint32_t word1;
  238. #define lpfc_abts_orig_SHIFT 0
  239. #define lpfc_abts_orig_MASK 0x00000001
  240. #define lpfc_abts_orig_WORD word1
  241. #define LPFC_ABTS_UNSOL_RSP 1
  242. #define LPFC_ABTS_UNSOL_INT 0
  243. uint32_t word2;
  244. #define lpfc_abts_rxid_SHIFT 0
  245. #define lpfc_abts_rxid_MASK 0x0000FFFF
  246. #define lpfc_abts_rxid_WORD word2
  247. #define lpfc_abts_oxid_SHIFT 16
  248. #define lpfc_abts_oxid_MASK 0x0000FFFF
  249. #define lpfc_abts_oxid_WORD word2
  250. uint32_t word3;
  251. #define lpfc_vndr_code_SHIFT 0
  252. #define lpfc_vndr_code_MASK 0x000000FF
  253. #define lpfc_vndr_code_WORD word3
  254. #define lpfc_rsn_expln_SHIFT 8
  255. #define lpfc_rsn_expln_MASK 0x000000FF
  256. #define lpfc_rsn_expln_WORD word3
  257. #define lpfc_rsn_code_SHIFT 16
  258. #define lpfc_rsn_code_MASK 0x000000FF
  259. #define lpfc_rsn_code_WORD word3
  260. uint32_t word4;
  261. uint32_t word5_rsvd; /* Word5 must be reserved */
  262. };
  263. /* event queue entry structure */
  264. struct lpfc_eqe {
  265. uint32_t word0;
  266. #define lpfc_eqe_resource_id_SHIFT 16
  267. #define lpfc_eqe_resource_id_MASK 0x000000FF
  268. #define lpfc_eqe_resource_id_WORD word0
  269. #define lpfc_eqe_minor_code_SHIFT 4
  270. #define lpfc_eqe_minor_code_MASK 0x00000FFF
  271. #define lpfc_eqe_minor_code_WORD word0
  272. #define lpfc_eqe_major_code_SHIFT 1
  273. #define lpfc_eqe_major_code_MASK 0x00000007
  274. #define lpfc_eqe_major_code_WORD word0
  275. #define lpfc_eqe_valid_SHIFT 0
  276. #define lpfc_eqe_valid_MASK 0x00000001
  277. #define lpfc_eqe_valid_WORD word0
  278. };
  279. /* completion queue entry structure (common fields for all cqe types) */
  280. struct lpfc_cqe {
  281. uint32_t reserved0;
  282. uint32_t reserved1;
  283. uint32_t reserved2;
  284. uint32_t word3;
  285. #define lpfc_cqe_valid_SHIFT 31
  286. #define lpfc_cqe_valid_MASK 0x00000001
  287. #define lpfc_cqe_valid_WORD word3
  288. #define lpfc_cqe_code_SHIFT 16
  289. #define lpfc_cqe_code_MASK 0x000000FF
  290. #define lpfc_cqe_code_WORD word3
  291. };
  292. /* Completion Queue Entry Status Codes */
  293. #define CQE_STATUS_SUCCESS 0x0
  294. #define CQE_STATUS_FCP_RSP_FAILURE 0x1
  295. #define CQE_STATUS_REMOTE_STOP 0x2
  296. #define CQE_STATUS_LOCAL_REJECT 0x3
  297. #define CQE_STATUS_NPORT_RJT 0x4
  298. #define CQE_STATUS_FABRIC_RJT 0x5
  299. #define CQE_STATUS_NPORT_BSY 0x6
  300. #define CQE_STATUS_FABRIC_BSY 0x7
  301. #define CQE_STATUS_INTERMED_RSP 0x8
  302. #define CQE_STATUS_LS_RJT 0x9
  303. #define CQE_STATUS_CMD_REJECT 0xb
  304. #define CQE_STATUS_FCP_TGT_LENCHECK 0xc
  305. #define CQE_STATUS_NEED_BUFF_ENTRY 0xf
  306. /* Status returned by hardware (valid only if status = CQE_STATUS_SUCCESS). */
  307. #define CQE_HW_STATUS_NO_ERR 0x0
  308. #define CQE_HW_STATUS_UNDERRUN 0x1
  309. #define CQE_HW_STATUS_OVERRUN 0x2
  310. /* Completion Queue Entry Codes */
  311. #define CQE_CODE_COMPL_WQE 0x1
  312. #define CQE_CODE_RELEASE_WQE 0x2
  313. #define CQE_CODE_RECEIVE 0x4
  314. #define CQE_CODE_XRI_ABORTED 0x5
  315. /* completion queue entry for wqe completions */
  316. struct lpfc_wcqe_complete {
  317. uint32_t word0;
  318. #define lpfc_wcqe_c_request_tag_SHIFT 16
  319. #define lpfc_wcqe_c_request_tag_MASK 0x0000FFFF
  320. #define lpfc_wcqe_c_request_tag_WORD word0
  321. #define lpfc_wcqe_c_status_SHIFT 8
  322. #define lpfc_wcqe_c_status_MASK 0x000000FF
  323. #define lpfc_wcqe_c_status_WORD word0
  324. #define lpfc_wcqe_c_hw_status_SHIFT 0
  325. #define lpfc_wcqe_c_hw_status_MASK 0x000000FF
  326. #define lpfc_wcqe_c_hw_status_WORD word0
  327. uint32_t total_data_placed;
  328. uint32_t parameter;
  329. uint32_t word3;
  330. #define lpfc_wcqe_c_valid_SHIFT lpfc_cqe_valid_SHIFT
  331. #define lpfc_wcqe_c_valid_MASK lpfc_cqe_valid_MASK
  332. #define lpfc_wcqe_c_valid_WORD lpfc_cqe_valid_WORD
  333. #define lpfc_wcqe_c_xb_SHIFT 28
  334. #define lpfc_wcqe_c_xb_MASK 0x00000001
  335. #define lpfc_wcqe_c_xb_WORD word3
  336. #define lpfc_wcqe_c_pv_SHIFT 27
  337. #define lpfc_wcqe_c_pv_MASK 0x00000001
  338. #define lpfc_wcqe_c_pv_WORD word3
  339. #define lpfc_wcqe_c_priority_SHIFT 24
  340. #define lpfc_wcqe_c_priority_MASK 0x00000007
  341. #define lpfc_wcqe_c_priority_WORD word3
  342. #define lpfc_wcqe_c_code_SHIFT lpfc_cqe_code_SHIFT
  343. #define lpfc_wcqe_c_code_MASK lpfc_cqe_code_MASK
  344. #define lpfc_wcqe_c_code_WORD lpfc_cqe_code_WORD
  345. };
  346. /* completion queue entry for wqe release */
  347. struct lpfc_wcqe_release {
  348. uint32_t reserved0;
  349. uint32_t reserved1;
  350. uint32_t word2;
  351. #define lpfc_wcqe_r_wq_id_SHIFT 16
  352. #define lpfc_wcqe_r_wq_id_MASK 0x0000FFFF
  353. #define lpfc_wcqe_r_wq_id_WORD word2
  354. #define lpfc_wcqe_r_wqe_index_SHIFT 0
  355. #define lpfc_wcqe_r_wqe_index_MASK 0x0000FFFF
  356. #define lpfc_wcqe_r_wqe_index_WORD word2
  357. uint32_t word3;
  358. #define lpfc_wcqe_r_valid_SHIFT lpfc_cqe_valid_SHIFT
  359. #define lpfc_wcqe_r_valid_MASK lpfc_cqe_valid_MASK
  360. #define lpfc_wcqe_r_valid_WORD lpfc_cqe_valid_WORD
  361. #define lpfc_wcqe_r_code_SHIFT lpfc_cqe_code_SHIFT
  362. #define lpfc_wcqe_r_code_MASK lpfc_cqe_code_MASK
  363. #define lpfc_wcqe_r_code_WORD lpfc_cqe_code_WORD
  364. };
  365. struct sli4_wcqe_xri_aborted {
  366. uint32_t word0;
  367. #define lpfc_wcqe_xa_status_SHIFT 8
  368. #define lpfc_wcqe_xa_status_MASK 0x000000FF
  369. #define lpfc_wcqe_xa_status_WORD word0
  370. uint32_t parameter;
  371. uint32_t word2;
  372. #define lpfc_wcqe_xa_remote_xid_SHIFT 16
  373. #define lpfc_wcqe_xa_remote_xid_MASK 0x0000FFFF
  374. #define lpfc_wcqe_xa_remote_xid_WORD word2
  375. #define lpfc_wcqe_xa_xri_SHIFT 0
  376. #define lpfc_wcqe_xa_xri_MASK 0x0000FFFF
  377. #define lpfc_wcqe_xa_xri_WORD word2
  378. uint32_t word3;
  379. #define lpfc_wcqe_xa_valid_SHIFT lpfc_cqe_valid_SHIFT
  380. #define lpfc_wcqe_xa_valid_MASK lpfc_cqe_valid_MASK
  381. #define lpfc_wcqe_xa_valid_WORD lpfc_cqe_valid_WORD
  382. #define lpfc_wcqe_xa_ia_SHIFT 30
  383. #define lpfc_wcqe_xa_ia_MASK 0x00000001
  384. #define lpfc_wcqe_xa_ia_WORD word3
  385. #define CQE_XRI_ABORTED_IA_REMOTE 0
  386. #define CQE_XRI_ABORTED_IA_LOCAL 1
  387. #define lpfc_wcqe_xa_br_SHIFT 29
  388. #define lpfc_wcqe_xa_br_MASK 0x00000001
  389. #define lpfc_wcqe_xa_br_WORD word3
  390. #define CQE_XRI_ABORTED_BR_BA_ACC 0
  391. #define CQE_XRI_ABORTED_BR_BA_RJT 1
  392. #define lpfc_wcqe_xa_eo_SHIFT 28
  393. #define lpfc_wcqe_xa_eo_MASK 0x00000001
  394. #define lpfc_wcqe_xa_eo_WORD word3
  395. #define CQE_XRI_ABORTED_EO_REMOTE 0
  396. #define CQE_XRI_ABORTED_EO_LOCAL 1
  397. #define lpfc_wcqe_xa_code_SHIFT lpfc_cqe_code_SHIFT
  398. #define lpfc_wcqe_xa_code_MASK lpfc_cqe_code_MASK
  399. #define lpfc_wcqe_xa_code_WORD lpfc_cqe_code_WORD
  400. };
  401. /* completion queue entry structure for rqe completion */
  402. struct lpfc_rcqe {
  403. uint32_t word0;
  404. #define lpfc_rcqe_bindex_SHIFT 16
  405. #define lpfc_rcqe_bindex_MASK 0x0000FFF
  406. #define lpfc_rcqe_bindex_WORD word0
  407. #define lpfc_rcqe_status_SHIFT 8
  408. #define lpfc_rcqe_status_MASK 0x000000FF
  409. #define lpfc_rcqe_status_WORD word0
  410. #define FC_STATUS_RQ_SUCCESS 0x10 /* Async receive successful */
  411. #define FC_STATUS_RQ_BUF_LEN_EXCEEDED 0x11 /* payload truncated */
  412. #define FC_STATUS_INSUFF_BUF_NEED_BUF 0x12 /* Insufficient buffers */
  413. #define FC_STATUS_INSUFF_BUF_FRM_DISC 0x13 /* Frame Discard */
  414. uint32_t reserved1;
  415. uint32_t word2;
  416. #define lpfc_rcqe_length_SHIFT 16
  417. #define lpfc_rcqe_length_MASK 0x0000FFFF
  418. #define lpfc_rcqe_length_WORD word2
  419. #define lpfc_rcqe_rq_id_SHIFT 6
  420. #define lpfc_rcqe_rq_id_MASK 0x000003FF
  421. #define lpfc_rcqe_rq_id_WORD word2
  422. #define lpfc_rcqe_fcf_id_SHIFT 0
  423. #define lpfc_rcqe_fcf_id_MASK 0x0000003F
  424. #define lpfc_rcqe_fcf_id_WORD word2
  425. uint32_t word3;
  426. #define lpfc_rcqe_valid_SHIFT lpfc_cqe_valid_SHIFT
  427. #define lpfc_rcqe_valid_MASK lpfc_cqe_valid_MASK
  428. #define lpfc_rcqe_valid_WORD lpfc_cqe_valid_WORD
  429. #define lpfc_rcqe_port_SHIFT 30
  430. #define lpfc_rcqe_port_MASK 0x00000001
  431. #define lpfc_rcqe_port_WORD word3
  432. #define lpfc_rcqe_hdr_length_SHIFT 24
  433. #define lpfc_rcqe_hdr_length_MASK 0x0000001F
  434. #define lpfc_rcqe_hdr_length_WORD word3
  435. #define lpfc_rcqe_code_SHIFT lpfc_cqe_code_SHIFT
  436. #define lpfc_rcqe_code_MASK lpfc_cqe_code_MASK
  437. #define lpfc_rcqe_code_WORD lpfc_cqe_code_WORD
  438. #define lpfc_rcqe_eof_SHIFT 8
  439. #define lpfc_rcqe_eof_MASK 0x000000FF
  440. #define lpfc_rcqe_eof_WORD word3
  441. #define FCOE_EOFn 0x41
  442. #define FCOE_EOFt 0x42
  443. #define FCOE_EOFni 0x49
  444. #define FCOE_EOFa 0x50
  445. #define lpfc_rcqe_sof_SHIFT 0
  446. #define lpfc_rcqe_sof_MASK 0x000000FF
  447. #define lpfc_rcqe_sof_WORD word3
  448. #define FCOE_SOFi2 0x2d
  449. #define FCOE_SOFi3 0x2e
  450. #define FCOE_SOFn2 0x35
  451. #define FCOE_SOFn3 0x36
  452. };
  453. struct lpfc_rqe {
  454. uint32_t address_hi;
  455. uint32_t address_lo;
  456. };
  457. /* buffer descriptors */
  458. struct lpfc_bde4 {
  459. uint32_t addr_hi;
  460. uint32_t addr_lo;
  461. uint32_t word2;
  462. #define lpfc_bde4_last_SHIFT 31
  463. #define lpfc_bde4_last_MASK 0x00000001
  464. #define lpfc_bde4_last_WORD word2
  465. #define lpfc_bde4_sge_offset_SHIFT 0
  466. #define lpfc_bde4_sge_offset_MASK 0x000003FF
  467. #define lpfc_bde4_sge_offset_WORD word2
  468. uint32_t word3;
  469. #define lpfc_bde4_length_SHIFT 0
  470. #define lpfc_bde4_length_MASK 0x000000FF
  471. #define lpfc_bde4_length_WORD word3
  472. };
  473. struct lpfc_register {
  474. uint32_t word0;
  475. };
  476. /* The following BAR0 Registers apply to SLI4 if_type 0 UCNAs. */
  477. #define LPFC_UERR_STATUS_HI 0x00A4
  478. #define LPFC_UERR_STATUS_LO 0x00A0
  479. #define LPFC_UE_MASK_HI 0x00AC
  480. #define LPFC_UE_MASK_LO 0x00A8
  481. /* The following BAR0 register sets are defined for if_type 0 and 2 UCNAs. */
  482. #define LPFC_SLI_INTF 0x0058
  483. #define LPFC_SLIPORT_IF2_SMPHR 0x0400
  484. #define lpfc_port_smphr_perr_SHIFT 31
  485. #define lpfc_port_smphr_perr_MASK 0x1
  486. #define lpfc_port_smphr_perr_WORD word0
  487. #define lpfc_port_smphr_sfi_SHIFT 30
  488. #define lpfc_port_smphr_sfi_MASK 0x1
  489. #define lpfc_port_smphr_sfi_WORD word0
  490. #define lpfc_port_smphr_nip_SHIFT 29
  491. #define lpfc_port_smphr_nip_MASK 0x1
  492. #define lpfc_port_smphr_nip_WORD word0
  493. #define lpfc_port_smphr_ipc_SHIFT 28
  494. #define lpfc_port_smphr_ipc_MASK 0x1
  495. #define lpfc_port_smphr_ipc_WORD word0
  496. #define lpfc_port_smphr_scr1_SHIFT 27
  497. #define lpfc_port_smphr_scr1_MASK 0x1
  498. #define lpfc_port_smphr_scr1_WORD word0
  499. #define lpfc_port_smphr_scr2_SHIFT 26
  500. #define lpfc_port_smphr_scr2_MASK 0x1
  501. #define lpfc_port_smphr_scr2_WORD word0
  502. #define lpfc_port_smphr_host_scratch_SHIFT 16
  503. #define lpfc_port_smphr_host_scratch_MASK 0xFF
  504. #define lpfc_port_smphr_host_scratch_WORD word0
  505. #define lpfc_port_smphr_port_status_SHIFT 0
  506. #define lpfc_port_smphr_port_status_MASK 0xFFFF
  507. #define lpfc_port_smphr_port_status_WORD word0
  508. #define LPFC_POST_STAGE_POWER_ON_RESET 0x0000
  509. #define LPFC_POST_STAGE_AWAITING_HOST_RDY 0x0001
  510. #define LPFC_POST_STAGE_HOST_RDY 0x0002
  511. #define LPFC_POST_STAGE_BE_RESET 0x0003
  512. #define LPFC_POST_STAGE_SEEPROM_CS_START 0x0100
  513. #define LPFC_POST_STAGE_SEEPROM_CS_DONE 0x0101
  514. #define LPFC_POST_STAGE_DDR_CONFIG_START 0x0200
  515. #define LPFC_POST_STAGE_DDR_CONFIG_DONE 0x0201
  516. #define LPFC_POST_STAGE_DDR_CALIBRATE_START 0x0300
  517. #define LPFC_POST_STAGE_DDR_CALIBRATE_DONE 0x0301
  518. #define LPFC_POST_STAGE_DDR_TEST_START 0x0400
  519. #define LPFC_POST_STAGE_DDR_TEST_DONE 0x0401
  520. #define LPFC_POST_STAGE_REDBOOT_INIT_START 0x0600
  521. #define LPFC_POST_STAGE_REDBOOT_INIT_DONE 0x0601
  522. #define LPFC_POST_STAGE_FW_IMAGE_LOAD_START 0x0700
  523. #define LPFC_POST_STAGE_FW_IMAGE_LOAD_DONE 0x0701
  524. #define LPFC_POST_STAGE_ARMFW_START 0x0800
  525. #define LPFC_POST_STAGE_DHCP_QUERY_START 0x0900
  526. #define LPFC_POST_STAGE_DHCP_QUERY_DONE 0x0901
  527. #define LPFC_POST_STAGE_BOOT_TARGET_DISCOVERY_START 0x0A00
  528. #define LPFC_POST_STAGE_BOOT_TARGET_DISCOVERY_DONE 0x0A01
  529. #define LPFC_POST_STAGE_RC_OPTION_SET 0x0B00
  530. #define LPFC_POST_STAGE_SWITCH_LINK 0x0B01
  531. #define LPFC_POST_STAGE_SEND_ICDS_MESSAGE 0x0B02
  532. #define LPFC_POST_STAGE_PERFROM_TFTP 0x0B03
  533. #define LPFC_POST_STAGE_PARSE_XML 0x0B04
  534. #define LPFC_POST_STAGE_DOWNLOAD_IMAGE 0x0B05
  535. #define LPFC_POST_STAGE_FLASH_IMAGE 0x0B06
  536. #define LPFC_POST_STAGE_RC_DONE 0x0B07
  537. #define LPFC_POST_STAGE_REBOOT_SYSTEM 0x0B08
  538. #define LPFC_POST_STAGE_MAC_ADDRESS 0x0C00
  539. #define LPFC_POST_STAGE_PORT_READY 0xC000
  540. #define LPFC_POST_STAGE_PORT_UE 0xF000
  541. #define LPFC_SLIPORT_STATUS 0x0404
  542. #define lpfc_sliport_status_err_SHIFT 31
  543. #define lpfc_sliport_status_err_MASK 0x1
  544. #define lpfc_sliport_status_err_WORD word0
  545. #define lpfc_sliport_status_end_SHIFT 30
  546. #define lpfc_sliport_status_end_MASK 0x1
  547. #define lpfc_sliport_status_end_WORD word0
  548. #define lpfc_sliport_status_oti_SHIFT 29
  549. #define lpfc_sliport_status_oti_MASK 0x1
  550. #define lpfc_sliport_status_oti_WORD word0
  551. #define lpfc_sliport_status_rn_SHIFT 24
  552. #define lpfc_sliport_status_rn_MASK 0x1
  553. #define lpfc_sliport_status_rn_WORD word0
  554. #define lpfc_sliport_status_rdy_SHIFT 23
  555. #define lpfc_sliport_status_rdy_MASK 0x1
  556. #define lpfc_sliport_status_rdy_WORD word0
  557. #define MAX_IF_TYPE_2_RESETS 1000
  558. #define LPFC_SLIPORT_CNTRL 0x0408
  559. #define lpfc_sliport_ctrl_end_SHIFT 30
  560. #define lpfc_sliport_ctrl_end_MASK 0x1
  561. #define lpfc_sliport_ctrl_end_WORD word0
  562. #define LPFC_SLIPORT_LITTLE_ENDIAN 0
  563. #define LPFC_SLIPORT_BIG_ENDIAN 1
  564. #define lpfc_sliport_ctrl_ip_SHIFT 27
  565. #define lpfc_sliport_ctrl_ip_MASK 0x1
  566. #define lpfc_sliport_ctrl_ip_WORD word0
  567. #define LPFC_SLIPORT_INIT_PORT 1
  568. #define LPFC_SLIPORT_ERR_1 0x040C
  569. #define LPFC_SLIPORT_ERR_2 0x0410
  570. /* The following Registers apply to SLI4 if_type 0 UCNAs. They typically
  571. * reside in BAR 2.
  572. */
  573. #define LPFC_SLIPORT_IF0_SMPHR 0x00AC
  574. #define LPFC_IMR_MASK_ALL 0xFFFFFFFF
  575. #define LPFC_ISCR_CLEAR_ALL 0xFFFFFFFF
  576. #define LPFC_HST_ISR0 0x0C18
  577. #define LPFC_HST_ISR1 0x0C1C
  578. #define LPFC_HST_ISR2 0x0C20
  579. #define LPFC_HST_ISR3 0x0C24
  580. #define LPFC_HST_ISR4 0x0C28
  581. #define LPFC_HST_IMR0 0x0C48
  582. #define LPFC_HST_IMR1 0x0C4C
  583. #define LPFC_HST_IMR2 0x0C50
  584. #define LPFC_HST_IMR3 0x0C54
  585. #define LPFC_HST_IMR4 0x0C58
  586. #define LPFC_HST_ISCR0 0x0C78
  587. #define LPFC_HST_ISCR1 0x0C7C
  588. #define LPFC_HST_ISCR2 0x0C80
  589. #define LPFC_HST_ISCR3 0x0C84
  590. #define LPFC_HST_ISCR4 0x0C88
  591. #define LPFC_SLI4_INTR0 BIT0
  592. #define LPFC_SLI4_INTR1 BIT1
  593. #define LPFC_SLI4_INTR2 BIT2
  594. #define LPFC_SLI4_INTR3 BIT3
  595. #define LPFC_SLI4_INTR4 BIT4
  596. #define LPFC_SLI4_INTR5 BIT5
  597. #define LPFC_SLI4_INTR6 BIT6
  598. #define LPFC_SLI4_INTR7 BIT7
  599. #define LPFC_SLI4_INTR8 BIT8
  600. #define LPFC_SLI4_INTR9 BIT9
  601. #define LPFC_SLI4_INTR10 BIT10
  602. #define LPFC_SLI4_INTR11 BIT11
  603. #define LPFC_SLI4_INTR12 BIT12
  604. #define LPFC_SLI4_INTR13 BIT13
  605. #define LPFC_SLI4_INTR14 BIT14
  606. #define LPFC_SLI4_INTR15 BIT15
  607. #define LPFC_SLI4_INTR16 BIT16
  608. #define LPFC_SLI4_INTR17 BIT17
  609. #define LPFC_SLI4_INTR18 BIT18
  610. #define LPFC_SLI4_INTR19 BIT19
  611. #define LPFC_SLI4_INTR20 BIT20
  612. #define LPFC_SLI4_INTR21 BIT21
  613. #define LPFC_SLI4_INTR22 BIT22
  614. #define LPFC_SLI4_INTR23 BIT23
  615. #define LPFC_SLI4_INTR24 BIT24
  616. #define LPFC_SLI4_INTR25 BIT25
  617. #define LPFC_SLI4_INTR26 BIT26
  618. #define LPFC_SLI4_INTR27 BIT27
  619. #define LPFC_SLI4_INTR28 BIT28
  620. #define LPFC_SLI4_INTR29 BIT29
  621. #define LPFC_SLI4_INTR30 BIT30
  622. #define LPFC_SLI4_INTR31 BIT31
  623. /*
  624. * The Doorbell registers defined here exist in different BAR
  625. * register sets depending on the UCNA Port's reported if_type
  626. * value. For UCNA ports running SLI4 and if_type 0, they reside in
  627. * BAR4. For UCNA ports running SLI4 and if_type 2, they reside in
  628. * BAR0. The offsets are the same so the driver must account for
  629. * any base address difference.
  630. */
  631. #define LPFC_RQ_DOORBELL 0x00A0
  632. #define lpfc_rq_doorbell_num_posted_SHIFT 16
  633. #define lpfc_rq_doorbell_num_posted_MASK 0x3FFF
  634. #define lpfc_rq_doorbell_num_posted_WORD word0
  635. #define LPFC_RQ_POST_BATCH 8 /* RQEs to post at one time */
  636. #define lpfc_rq_doorbell_id_SHIFT 0
  637. #define lpfc_rq_doorbell_id_MASK 0xFFFF
  638. #define lpfc_rq_doorbell_id_WORD word0
  639. #define LPFC_WQ_DOORBELL 0x0040
  640. #define lpfc_wq_doorbell_num_posted_SHIFT 24
  641. #define lpfc_wq_doorbell_num_posted_MASK 0x00FF
  642. #define lpfc_wq_doorbell_num_posted_WORD word0
  643. #define lpfc_wq_doorbell_index_SHIFT 16
  644. #define lpfc_wq_doorbell_index_MASK 0x00FF
  645. #define lpfc_wq_doorbell_index_WORD word0
  646. #define lpfc_wq_doorbell_id_SHIFT 0
  647. #define lpfc_wq_doorbell_id_MASK 0xFFFF
  648. #define lpfc_wq_doorbell_id_WORD word0
  649. #define LPFC_EQCQ_DOORBELL 0x0120
  650. #define lpfc_eqcq_doorbell_se_SHIFT 31
  651. #define lpfc_eqcq_doorbell_se_MASK 0x0001
  652. #define lpfc_eqcq_doorbell_se_WORD word0
  653. #define LPFC_EQCQ_SOLICIT_ENABLE_OFF 0
  654. #define LPFC_EQCQ_SOLICIT_ENABLE_ON 1
  655. #define lpfc_eqcq_doorbell_arm_SHIFT 29
  656. #define lpfc_eqcq_doorbell_arm_MASK 0x0001
  657. #define lpfc_eqcq_doorbell_arm_WORD word0
  658. #define lpfc_eqcq_doorbell_num_released_SHIFT 16
  659. #define lpfc_eqcq_doorbell_num_released_MASK 0x1FFF
  660. #define lpfc_eqcq_doorbell_num_released_WORD word0
  661. #define lpfc_eqcq_doorbell_qt_SHIFT 10
  662. #define lpfc_eqcq_doorbell_qt_MASK 0x0001
  663. #define lpfc_eqcq_doorbell_qt_WORD word0
  664. #define LPFC_QUEUE_TYPE_COMPLETION 0
  665. #define LPFC_QUEUE_TYPE_EVENT 1
  666. #define lpfc_eqcq_doorbell_eqci_SHIFT 9
  667. #define lpfc_eqcq_doorbell_eqci_MASK 0x0001
  668. #define lpfc_eqcq_doorbell_eqci_WORD word0
  669. #define lpfc_eqcq_doorbell_cqid_SHIFT 0
  670. #define lpfc_eqcq_doorbell_cqid_MASK 0x03FF
  671. #define lpfc_eqcq_doorbell_cqid_WORD word0
  672. #define lpfc_eqcq_doorbell_eqid_SHIFT 0
  673. #define lpfc_eqcq_doorbell_eqid_MASK 0x01FF
  674. #define lpfc_eqcq_doorbell_eqid_WORD word0
  675. #define LPFC_BMBX 0x0160
  676. #define lpfc_bmbx_addr_SHIFT 2
  677. #define lpfc_bmbx_addr_MASK 0x3FFFFFFF
  678. #define lpfc_bmbx_addr_WORD word0
  679. #define lpfc_bmbx_hi_SHIFT 1
  680. #define lpfc_bmbx_hi_MASK 0x0001
  681. #define lpfc_bmbx_hi_WORD word0
  682. #define lpfc_bmbx_rdy_SHIFT 0
  683. #define lpfc_bmbx_rdy_MASK 0x0001
  684. #define lpfc_bmbx_rdy_WORD word0
  685. #define LPFC_MQ_DOORBELL 0x0140
  686. #define lpfc_mq_doorbell_num_posted_SHIFT 16
  687. #define lpfc_mq_doorbell_num_posted_MASK 0x3FFF
  688. #define lpfc_mq_doorbell_num_posted_WORD word0
  689. #define lpfc_mq_doorbell_id_SHIFT 0
  690. #define lpfc_mq_doorbell_id_MASK 0xFFFF
  691. #define lpfc_mq_doorbell_id_WORD word0
  692. struct lpfc_sli4_cfg_mhdr {
  693. uint32_t word1;
  694. #define lpfc_mbox_hdr_emb_SHIFT 0
  695. #define lpfc_mbox_hdr_emb_MASK 0x00000001
  696. #define lpfc_mbox_hdr_emb_WORD word1
  697. #define lpfc_mbox_hdr_sge_cnt_SHIFT 3
  698. #define lpfc_mbox_hdr_sge_cnt_MASK 0x0000001F
  699. #define lpfc_mbox_hdr_sge_cnt_WORD word1
  700. uint32_t payload_length;
  701. uint32_t tag_lo;
  702. uint32_t tag_hi;
  703. uint32_t reserved5;
  704. };
  705. union lpfc_sli4_cfg_shdr {
  706. struct {
  707. uint32_t word6;
  708. #define lpfc_mbox_hdr_opcode_SHIFT 0
  709. #define lpfc_mbox_hdr_opcode_MASK 0x000000FF
  710. #define lpfc_mbox_hdr_opcode_WORD word6
  711. #define lpfc_mbox_hdr_subsystem_SHIFT 8
  712. #define lpfc_mbox_hdr_subsystem_MASK 0x000000FF
  713. #define lpfc_mbox_hdr_subsystem_WORD word6
  714. #define lpfc_mbox_hdr_port_number_SHIFT 16
  715. #define lpfc_mbox_hdr_port_number_MASK 0x000000FF
  716. #define lpfc_mbox_hdr_port_number_WORD word6
  717. #define lpfc_mbox_hdr_domain_SHIFT 24
  718. #define lpfc_mbox_hdr_domain_MASK 0x000000FF
  719. #define lpfc_mbox_hdr_domain_WORD word6
  720. uint32_t timeout;
  721. uint32_t request_length;
  722. uint32_t word9;
  723. #define lpfc_mbox_hdr_version_SHIFT 0
  724. #define lpfc_mbox_hdr_version_MASK 0x000000FF
  725. #define lpfc_mbox_hdr_version_WORD word9
  726. #define lpfc_mbox_hdr_pf_num_SHIFT 16
  727. #define lpfc_mbox_hdr_pf_num_MASK 0x000000FF
  728. #define lpfc_mbox_hdr_pf_num_WORD word9
  729. #define lpfc_mbox_hdr_vh_num_SHIFT 24
  730. #define lpfc_mbox_hdr_vh_num_MASK 0x000000FF
  731. #define lpfc_mbox_hdr_vh_num_WORD word9
  732. #define LPFC_Q_CREATE_VERSION_2 2
  733. #define LPFC_Q_CREATE_VERSION_1 1
  734. #define LPFC_Q_CREATE_VERSION_0 0
  735. } request;
  736. struct {
  737. uint32_t word6;
  738. #define lpfc_mbox_hdr_opcode_SHIFT 0
  739. #define lpfc_mbox_hdr_opcode_MASK 0x000000FF
  740. #define lpfc_mbox_hdr_opcode_WORD word6
  741. #define lpfc_mbox_hdr_subsystem_SHIFT 8
  742. #define lpfc_mbox_hdr_subsystem_MASK 0x000000FF
  743. #define lpfc_mbox_hdr_subsystem_WORD word6
  744. #define lpfc_mbox_hdr_domain_SHIFT 24
  745. #define lpfc_mbox_hdr_domain_MASK 0x000000FF
  746. #define lpfc_mbox_hdr_domain_WORD word6
  747. uint32_t word7;
  748. #define lpfc_mbox_hdr_status_SHIFT 0
  749. #define lpfc_mbox_hdr_status_MASK 0x000000FF
  750. #define lpfc_mbox_hdr_status_WORD word7
  751. #define lpfc_mbox_hdr_add_status_SHIFT 8
  752. #define lpfc_mbox_hdr_add_status_MASK 0x000000FF
  753. #define lpfc_mbox_hdr_add_status_WORD word7
  754. uint32_t response_length;
  755. uint32_t actual_response_length;
  756. } response;
  757. };
  758. /* Mailbox Header structures.
  759. * struct mbox_header is defined for first generation SLI4_CFG mailbox
  760. * calls deployed for BE-based ports.
  761. *
  762. * struct sli4_mbox_header is defined for second generation SLI4
  763. * ports that don't deploy the SLI4_CFG mechanism.
  764. */
  765. struct mbox_header {
  766. struct lpfc_sli4_cfg_mhdr cfg_mhdr;
  767. union lpfc_sli4_cfg_shdr cfg_shdr;
  768. };
  769. #define LPFC_EXTENT_LOCAL 0
  770. #define LPFC_TIMEOUT_DEFAULT 0
  771. #define LPFC_EXTENT_VERSION_DEFAULT 0
  772. /* Subsystem Definitions */
  773. #define LPFC_MBOX_SUBSYSTEM_COMMON 0x1
  774. #define LPFC_MBOX_SUBSYSTEM_FCOE 0xC
  775. /* Device Specific Definitions */
  776. /* The HOST ENDIAN defines are in Big Endian format. */
  777. #define HOST_ENDIAN_LOW_WORD0 0xFF3412FF
  778. #define HOST_ENDIAN_HIGH_WORD1 0xFF7856FF
  779. /* Common Opcodes */
  780. #define LPFC_MBOX_OPCODE_CQ_CREATE 0x0C
  781. #define LPFC_MBOX_OPCODE_EQ_CREATE 0x0D
  782. #define LPFC_MBOX_OPCODE_MQ_CREATE 0x15
  783. #define LPFC_MBOX_OPCODE_GET_CNTL_ATTRIBUTES 0x20
  784. #define LPFC_MBOX_OPCODE_NOP 0x21
  785. #define LPFC_MBOX_OPCODE_MQ_DESTROY 0x35
  786. #define LPFC_MBOX_OPCODE_CQ_DESTROY 0x36
  787. #define LPFC_MBOX_OPCODE_EQ_DESTROY 0x37
  788. #define LPFC_MBOX_OPCODE_QUERY_FW_CFG 0x3A
  789. #define LPFC_MBOX_OPCODE_FUNCTION_RESET 0x3D
  790. #define LPFC_MBOX_OPCODE_MQ_CREATE_EXT 0x5A
  791. #define LPFC_MBOX_OPCODE_GET_RSRC_EXTENT_INFO 0x9A
  792. #define LPFC_MBOX_OPCODE_GET_ALLOC_RSRC_EXTENT 0x9B
  793. #define LPFC_MBOX_OPCODE_ALLOC_RSRC_EXTENT 0x9C
  794. #define LPFC_MBOX_OPCODE_DEALLOC_RSRC_EXTENT 0x9D
  795. #define LPFC_MBOX_OPCODE_GET_FUNCTION_CONFIG 0xA0
  796. #define LPFC_MBOX_OPCODE_GET_PROFILE_CONFIG 0xA4
  797. #define LPFC_MBOX_OPCODE_WRITE_OBJECT 0xAC
  798. #define LPFC_MBOX_OPCODE_GET_SLI4_PARAMETERS 0xB5
  799. /* FCoE Opcodes */
  800. #define LPFC_MBOX_OPCODE_FCOE_WQ_CREATE 0x01
  801. #define LPFC_MBOX_OPCODE_FCOE_WQ_DESTROY 0x02
  802. #define LPFC_MBOX_OPCODE_FCOE_POST_SGL_PAGES 0x03
  803. #define LPFC_MBOX_OPCODE_FCOE_REMOVE_SGL_PAGES 0x04
  804. #define LPFC_MBOX_OPCODE_FCOE_RQ_CREATE 0x05
  805. #define LPFC_MBOX_OPCODE_FCOE_RQ_DESTROY 0x06
  806. #define LPFC_MBOX_OPCODE_FCOE_READ_FCF_TABLE 0x08
  807. #define LPFC_MBOX_OPCODE_FCOE_ADD_FCF 0x09
  808. #define LPFC_MBOX_OPCODE_FCOE_DELETE_FCF 0x0A
  809. #define LPFC_MBOX_OPCODE_FCOE_POST_HDR_TEMPLATE 0x0B
  810. #define LPFC_MBOX_OPCODE_FCOE_REDISCOVER_FCF 0x10
  811. #define LPFC_MBOX_OPCODE_FCOE_LINK_DIAG_STATE 0x22
  812. #define LPFC_MBOX_OPCODE_FCOE_LINK_DIAG_LOOPBACK 0x23
  813. /* Mailbox command structures */
  814. struct eq_context {
  815. uint32_t word0;
  816. #define lpfc_eq_context_size_SHIFT 31
  817. #define lpfc_eq_context_size_MASK 0x00000001
  818. #define lpfc_eq_context_size_WORD word0
  819. #define LPFC_EQE_SIZE_4 0x0
  820. #define LPFC_EQE_SIZE_16 0x1
  821. #define lpfc_eq_context_valid_SHIFT 29
  822. #define lpfc_eq_context_valid_MASK 0x00000001
  823. #define lpfc_eq_context_valid_WORD word0
  824. uint32_t word1;
  825. #define lpfc_eq_context_count_SHIFT 26
  826. #define lpfc_eq_context_count_MASK 0x00000003
  827. #define lpfc_eq_context_count_WORD word1
  828. #define LPFC_EQ_CNT_256 0x0
  829. #define LPFC_EQ_CNT_512 0x1
  830. #define LPFC_EQ_CNT_1024 0x2
  831. #define LPFC_EQ_CNT_2048 0x3
  832. #define LPFC_EQ_CNT_4096 0x4
  833. uint32_t word2;
  834. #define lpfc_eq_context_delay_multi_SHIFT 13
  835. #define lpfc_eq_context_delay_multi_MASK 0x000003FF
  836. #define lpfc_eq_context_delay_multi_WORD word2
  837. uint32_t reserved3;
  838. };
  839. struct sgl_page_pairs {
  840. uint32_t sgl_pg0_addr_lo;
  841. uint32_t sgl_pg0_addr_hi;
  842. uint32_t sgl_pg1_addr_lo;
  843. uint32_t sgl_pg1_addr_hi;
  844. };
  845. struct lpfc_mbx_post_sgl_pages {
  846. struct mbox_header header;
  847. uint32_t word0;
  848. #define lpfc_post_sgl_pages_xri_SHIFT 0
  849. #define lpfc_post_sgl_pages_xri_MASK 0x0000FFFF
  850. #define lpfc_post_sgl_pages_xri_WORD word0
  851. #define lpfc_post_sgl_pages_xricnt_SHIFT 16
  852. #define lpfc_post_sgl_pages_xricnt_MASK 0x0000FFFF
  853. #define lpfc_post_sgl_pages_xricnt_WORD word0
  854. struct sgl_page_pairs sgl_pg_pairs[1];
  855. };
  856. /* word0 of page-1 struct shares the same SHIFT/MASK/WORD defines as above */
  857. struct lpfc_mbx_post_uembed_sgl_page1 {
  858. union lpfc_sli4_cfg_shdr cfg_shdr;
  859. uint32_t word0;
  860. struct sgl_page_pairs sgl_pg_pairs;
  861. };
  862. struct lpfc_mbx_sge {
  863. uint32_t pa_lo;
  864. uint32_t pa_hi;
  865. uint32_t length;
  866. };
  867. struct lpfc_mbx_nembed_cmd {
  868. struct lpfc_sli4_cfg_mhdr cfg_mhdr;
  869. #define LPFC_SLI4_MBX_SGE_MAX_PAGES 19
  870. struct lpfc_mbx_sge sge[LPFC_SLI4_MBX_SGE_MAX_PAGES];
  871. };
  872. struct lpfc_mbx_nembed_sge_virt {
  873. void *addr[LPFC_SLI4_MBX_SGE_MAX_PAGES];
  874. };
  875. struct lpfc_mbx_eq_create {
  876. struct mbox_header header;
  877. union {
  878. struct {
  879. uint32_t word0;
  880. #define lpfc_mbx_eq_create_num_pages_SHIFT 0
  881. #define lpfc_mbx_eq_create_num_pages_MASK 0x0000FFFF
  882. #define lpfc_mbx_eq_create_num_pages_WORD word0
  883. struct eq_context context;
  884. struct dma_address page[LPFC_MAX_EQ_PAGE];
  885. } request;
  886. struct {
  887. uint32_t word0;
  888. #define lpfc_mbx_eq_create_q_id_SHIFT 0
  889. #define lpfc_mbx_eq_create_q_id_MASK 0x0000FFFF
  890. #define lpfc_mbx_eq_create_q_id_WORD word0
  891. } response;
  892. } u;
  893. };
  894. struct lpfc_mbx_eq_destroy {
  895. struct mbox_header header;
  896. union {
  897. struct {
  898. uint32_t word0;
  899. #define lpfc_mbx_eq_destroy_q_id_SHIFT 0
  900. #define lpfc_mbx_eq_destroy_q_id_MASK 0x0000FFFF
  901. #define lpfc_mbx_eq_destroy_q_id_WORD word0
  902. } request;
  903. struct {
  904. uint32_t word0;
  905. } response;
  906. } u;
  907. };
  908. struct lpfc_mbx_nop {
  909. struct mbox_header header;
  910. uint32_t context[2];
  911. };
  912. struct cq_context {
  913. uint32_t word0;
  914. #define lpfc_cq_context_event_SHIFT 31
  915. #define lpfc_cq_context_event_MASK 0x00000001
  916. #define lpfc_cq_context_event_WORD word0
  917. #define lpfc_cq_context_valid_SHIFT 29
  918. #define lpfc_cq_context_valid_MASK 0x00000001
  919. #define lpfc_cq_context_valid_WORD word0
  920. #define lpfc_cq_context_count_SHIFT 27
  921. #define lpfc_cq_context_count_MASK 0x00000003
  922. #define lpfc_cq_context_count_WORD word0
  923. #define LPFC_CQ_CNT_256 0x0
  924. #define LPFC_CQ_CNT_512 0x1
  925. #define LPFC_CQ_CNT_1024 0x2
  926. uint32_t word1;
  927. #define lpfc_cq_eq_id_SHIFT 22 /* Version 0 Only */
  928. #define lpfc_cq_eq_id_MASK 0x000000FF
  929. #define lpfc_cq_eq_id_WORD word1
  930. #define lpfc_cq_eq_id_2_SHIFT 0 /* Version 2 Only */
  931. #define lpfc_cq_eq_id_2_MASK 0x0000FFFF
  932. #define lpfc_cq_eq_id_2_WORD word1
  933. uint32_t reserved0;
  934. uint32_t reserved1;
  935. };
  936. struct lpfc_mbx_cq_create {
  937. struct mbox_header header;
  938. union {
  939. struct {
  940. uint32_t word0;
  941. #define lpfc_mbx_cq_create_page_size_SHIFT 16 /* Version 2 Only */
  942. #define lpfc_mbx_cq_create_page_size_MASK 0x000000FF
  943. #define lpfc_mbx_cq_create_page_size_WORD word0
  944. #define lpfc_mbx_cq_create_num_pages_SHIFT 0
  945. #define lpfc_mbx_cq_create_num_pages_MASK 0x0000FFFF
  946. #define lpfc_mbx_cq_create_num_pages_WORD word0
  947. struct cq_context context;
  948. struct dma_address page[LPFC_MAX_CQ_PAGE];
  949. } request;
  950. struct {
  951. uint32_t word0;
  952. #define lpfc_mbx_cq_create_q_id_SHIFT 0
  953. #define lpfc_mbx_cq_create_q_id_MASK 0x0000FFFF
  954. #define lpfc_mbx_cq_create_q_id_WORD word0
  955. } response;
  956. } u;
  957. };
  958. struct lpfc_mbx_cq_destroy {
  959. struct mbox_header header;
  960. union {
  961. struct {
  962. uint32_t word0;
  963. #define lpfc_mbx_cq_destroy_q_id_SHIFT 0
  964. #define lpfc_mbx_cq_destroy_q_id_MASK 0x0000FFFF
  965. #define lpfc_mbx_cq_destroy_q_id_WORD word0
  966. } request;
  967. struct {
  968. uint32_t word0;
  969. } response;
  970. } u;
  971. };
  972. struct wq_context {
  973. uint32_t reserved0;
  974. uint32_t reserved1;
  975. uint32_t reserved2;
  976. uint32_t reserved3;
  977. };
  978. struct lpfc_mbx_wq_create {
  979. struct mbox_header header;
  980. union {
  981. struct { /* Version 0 Request */
  982. uint32_t word0;
  983. #define lpfc_mbx_wq_create_num_pages_SHIFT 0
  984. #define lpfc_mbx_wq_create_num_pages_MASK 0x0000FFFF
  985. #define lpfc_mbx_wq_create_num_pages_WORD word0
  986. #define lpfc_mbx_wq_create_cq_id_SHIFT 16
  987. #define lpfc_mbx_wq_create_cq_id_MASK 0x0000FFFF
  988. #define lpfc_mbx_wq_create_cq_id_WORD word0
  989. struct dma_address page[LPFC_MAX_WQ_PAGE];
  990. } request;
  991. struct { /* Version 1 Request */
  992. uint32_t word0; /* Word 0 is the same as in v0 */
  993. uint32_t word1;
  994. #define lpfc_mbx_wq_create_page_size_SHIFT 0
  995. #define lpfc_mbx_wq_create_page_size_MASK 0x000000FF
  996. #define lpfc_mbx_wq_create_page_size_WORD word1
  997. #define lpfc_mbx_wq_create_wqe_size_SHIFT 8
  998. #define lpfc_mbx_wq_create_wqe_size_MASK 0x0000000F
  999. #define lpfc_mbx_wq_create_wqe_size_WORD word1
  1000. #define LPFC_WQ_WQE_SIZE_64 0x5
  1001. #define LPFC_WQ_WQE_SIZE_128 0x6
  1002. #define lpfc_mbx_wq_create_wqe_count_SHIFT 16
  1003. #define lpfc_mbx_wq_create_wqe_count_MASK 0x0000FFFF
  1004. #define lpfc_mbx_wq_create_wqe_count_WORD word1
  1005. uint32_t word2;
  1006. struct dma_address page[LPFC_MAX_WQ_PAGE-1];
  1007. } request_1;
  1008. struct {
  1009. uint32_t word0;
  1010. #define lpfc_mbx_wq_create_q_id_SHIFT 0
  1011. #define lpfc_mbx_wq_create_q_id_MASK 0x0000FFFF
  1012. #define lpfc_mbx_wq_create_q_id_WORD word0
  1013. } response;
  1014. } u;
  1015. };
  1016. struct lpfc_mbx_wq_destroy {
  1017. struct mbox_header header;
  1018. union {
  1019. struct {
  1020. uint32_t word0;
  1021. #define lpfc_mbx_wq_destroy_q_id_SHIFT 0
  1022. #define lpfc_mbx_wq_destroy_q_id_MASK 0x0000FFFF
  1023. #define lpfc_mbx_wq_destroy_q_id_WORD word0
  1024. } request;
  1025. struct {
  1026. uint32_t word0;
  1027. } response;
  1028. } u;
  1029. };
  1030. #define LPFC_HDR_BUF_SIZE 128
  1031. #define LPFC_DATA_BUF_SIZE 2048
  1032. struct rq_context {
  1033. uint32_t word0;
  1034. #define lpfc_rq_context_rqe_count_SHIFT 16 /* Version 0 Only */
  1035. #define lpfc_rq_context_rqe_count_MASK 0x0000000F
  1036. #define lpfc_rq_context_rqe_count_WORD word0
  1037. #define LPFC_RQ_RING_SIZE_512 9 /* 512 entries */
  1038. #define LPFC_RQ_RING_SIZE_1024 10 /* 1024 entries */
  1039. #define LPFC_RQ_RING_SIZE_2048 11 /* 2048 entries */
  1040. #define LPFC_RQ_RING_SIZE_4096 12 /* 4096 entries */
  1041. #define lpfc_rq_context_rqe_count_1_SHIFT 16 /* Version 1 Only */
  1042. #define lpfc_rq_context_rqe_count_1_MASK 0x0000FFFF
  1043. #define lpfc_rq_context_rqe_count_1_WORD word0
  1044. #define lpfc_rq_context_rqe_size_SHIFT 8 /* Version 1 Only */
  1045. #define lpfc_rq_context_rqe_size_MASK 0x0000000F
  1046. #define lpfc_rq_context_rqe_size_WORD word0
  1047. #define LPFC_RQE_SIZE_8 2
  1048. #define LPFC_RQE_SIZE_16 3
  1049. #define LPFC_RQE_SIZE_32 4
  1050. #define LPFC_RQE_SIZE_64 5
  1051. #define LPFC_RQE_SIZE_128 6
  1052. #define lpfc_rq_context_page_size_SHIFT 0 /* Version 1 Only */
  1053. #define lpfc_rq_context_page_size_MASK 0x000000FF
  1054. #define lpfc_rq_context_page_size_WORD word0
  1055. uint32_t reserved1;
  1056. uint32_t word2;
  1057. #define lpfc_rq_context_cq_id_SHIFT 16
  1058. #define lpfc_rq_context_cq_id_MASK 0x000003FF
  1059. #define lpfc_rq_context_cq_id_WORD word2
  1060. #define lpfc_rq_context_buf_size_SHIFT 0
  1061. #define lpfc_rq_context_buf_size_MASK 0x0000FFFF
  1062. #define lpfc_rq_context_buf_size_WORD word2
  1063. uint32_t buffer_size; /* Version 1 Only */
  1064. };
  1065. struct lpfc_mbx_rq_create {
  1066. struct mbox_header header;
  1067. union {
  1068. struct {
  1069. uint32_t word0;
  1070. #define lpfc_mbx_rq_create_num_pages_SHIFT 0
  1071. #define lpfc_mbx_rq_create_num_pages_MASK 0x0000FFFF
  1072. #define lpfc_mbx_rq_create_num_pages_WORD word0
  1073. struct rq_context context;
  1074. struct dma_address page[LPFC_MAX_WQ_PAGE];
  1075. } request;
  1076. struct {
  1077. uint32_t word0;
  1078. #define lpfc_mbx_rq_create_q_id_SHIFT 0
  1079. #define lpfc_mbx_rq_create_q_id_MASK 0x0000FFFF
  1080. #define lpfc_mbx_rq_create_q_id_WORD word0
  1081. } response;
  1082. } u;
  1083. };
  1084. struct lpfc_mbx_rq_destroy {
  1085. struct mbox_header header;
  1086. union {
  1087. struct {
  1088. uint32_t word0;
  1089. #define lpfc_mbx_rq_destroy_q_id_SHIFT 0
  1090. #define lpfc_mbx_rq_destroy_q_id_MASK 0x0000FFFF
  1091. #define lpfc_mbx_rq_destroy_q_id_WORD word0
  1092. } request;
  1093. struct {
  1094. uint32_t word0;
  1095. } response;
  1096. } u;
  1097. };
  1098. struct mq_context {
  1099. uint32_t word0;
  1100. #define lpfc_mq_context_cq_id_SHIFT 22 /* Version 0 Only */
  1101. #define lpfc_mq_context_cq_id_MASK 0x000003FF
  1102. #define lpfc_mq_context_cq_id_WORD word0
  1103. #define lpfc_mq_context_ring_size_SHIFT 16
  1104. #define lpfc_mq_context_ring_size_MASK 0x0000000F
  1105. #define lpfc_mq_context_ring_size_WORD word0
  1106. #define LPFC_MQ_RING_SIZE_16 0x5
  1107. #define LPFC_MQ_RING_SIZE_32 0x6
  1108. #define LPFC_MQ_RING_SIZE_64 0x7
  1109. #define LPFC_MQ_RING_SIZE_128 0x8
  1110. uint32_t word1;
  1111. #define lpfc_mq_context_valid_SHIFT 31
  1112. #define lpfc_mq_context_valid_MASK 0x00000001
  1113. #define lpfc_mq_context_valid_WORD word1
  1114. uint32_t reserved2;
  1115. uint32_t reserved3;
  1116. };
  1117. struct lpfc_mbx_mq_create {
  1118. struct mbox_header header;
  1119. union {
  1120. struct {
  1121. uint32_t word0;
  1122. #define lpfc_mbx_mq_create_num_pages_SHIFT 0
  1123. #define lpfc_mbx_mq_create_num_pages_MASK 0x0000FFFF
  1124. #define lpfc_mbx_mq_create_num_pages_WORD word0
  1125. struct mq_context context;
  1126. struct dma_address page[LPFC_MAX_MQ_PAGE];
  1127. } request;
  1128. struct {
  1129. uint32_t word0;
  1130. #define lpfc_mbx_mq_create_q_id_SHIFT 0
  1131. #define lpfc_mbx_mq_create_q_id_MASK 0x0000FFFF
  1132. #define lpfc_mbx_mq_create_q_id_WORD word0
  1133. } response;
  1134. } u;
  1135. };
  1136. struct lpfc_mbx_mq_create_ext {
  1137. struct mbox_header header;
  1138. union {
  1139. struct {
  1140. uint32_t word0;
  1141. #define lpfc_mbx_mq_create_ext_num_pages_SHIFT 0
  1142. #define lpfc_mbx_mq_create_ext_num_pages_MASK 0x0000FFFF
  1143. #define lpfc_mbx_mq_create_ext_num_pages_WORD word0
  1144. #define lpfc_mbx_mq_create_ext_cq_id_SHIFT 16 /* Version 1 Only */
  1145. #define lpfc_mbx_mq_create_ext_cq_id_MASK 0x0000FFFF
  1146. #define lpfc_mbx_mq_create_ext_cq_id_WORD word0
  1147. uint32_t async_evt_bmap;
  1148. #define lpfc_mbx_mq_create_ext_async_evt_link_SHIFT LPFC_TRAILER_CODE_LINK
  1149. #define lpfc_mbx_mq_create_ext_async_evt_link_MASK 0x00000001
  1150. #define lpfc_mbx_mq_create_ext_async_evt_link_WORD async_evt_bmap
  1151. #define lpfc_mbx_mq_create_ext_async_evt_fip_SHIFT LPFC_TRAILER_CODE_FCOE
  1152. #define lpfc_mbx_mq_create_ext_async_evt_fip_MASK 0x00000001
  1153. #define lpfc_mbx_mq_create_ext_async_evt_fip_WORD async_evt_bmap
  1154. #define lpfc_mbx_mq_create_ext_async_evt_group5_SHIFT LPFC_TRAILER_CODE_GRP5
  1155. #define lpfc_mbx_mq_create_ext_async_evt_group5_MASK 0x00000001
  1156. #define lpfc_mbx_mq_create_ext_async_evt_group5_WORD async_evt_bmap
  1157. #define lpfc_mbx_mq_create_ext_async_evt_fc_SHIFT LPFC_TRAILER_CODE_FC
  1158. #define lpfc_mbx_mq_create_ext_async_evt_fc_MASK 0x00000001
  1159. #define lpfc_mbx_mq_create_ext_async_evt_fc_WORD async_evt_bmap
  1160. #define lpfc_mbx_mq_create_ext_async_evt_sli_SHIFT LPFC_TRAILER_CODE_SLI
  1161. #define lpfc_mbx_mq_create_ext_async_evt_sli_MASK 0x00000001
  1162. #define lpfc_mbx_mq_create_ext_async_evt_sli_WORD async_evt_bmap
  1163. struct mq_context context;
  1164. struct dma_address page[LPFC_MAX_MQ_PAGE];
  1165. } request;
  1166. struct {
  1167. uint32_t word0;
  1168. #define lpfc_mbx_mq_create_q_id_SHIFT 0
  1169. #define lpfc_mbx_mq_create_q_id_MASK 0x0000FFFF
  1170. #define lpfc_mbx_mq_create_q_id_WORD word0
  1171. } response;
  1172. } u;
  1173. #define LPFC_ASYNC_EVENT_LINK_STATE 0x2
  1174. #define LPFC_ASYNC_EVENT_FCF_STATE 0x4
  1175. #define LPFC_ASYNC_EVENT_GROUP5 0x20
  1176. };
  1177. struct lpfc_mbx_mq_destroy {
  1178. struct mbox_header header;
  1179. union {
  1180. struct {
  1181. uint32_t word0;
  1182. #define lpfc_mbx_mq_destroy_q_id_SHIFT 0
  1183. #define lpfc_mbx_mq_destroy_q_id_MASK 0x0000FFFF
  1184. #define lpfc_mbx_mq_destroy_q_id_WORD word0
  1185. } request;
  1186. struct {
  1187. uint32_t word0;
  1188. } response;
  1189. } u;
  1190. };
  1191. /* Start Gen 2 SLI4 Mailbox definitions: */
  1192. /* Define allocate-ready Gen 2 SLI4 FCoE Resource Extent Types. */
  1193. #define LPFC_RSC_TYPE_FCOE_VFI 0x20
  1194. #define LPFC_RSC_TYPE_FCOE_VPI 0x21
  1195. #define LPFC_RSC_TYPE_FCOE_RPI 0x22
  1196. #define LPFC_RSC_TYPE_FCOE_XRI 0x23
  1197. struct lpfc_mbx_get_rsrc_extent_info {
  1198. struct mbox_header header;
  1199. union {
  1200. struct {
  1201. uint32_t word4;
  1202. #define lpfc_mbx_get_rsrc_extent_info_type_SHIFT 0
  1203. #define lpfc_mbx_get_rsrc_extent_info_type_MASK 0x0000FFFF
  1204. #define lpfc_mbx_get_rsrc_extent_info_type_WORD word4
  1205. } req;
  1206. struct {
  1207. uint32_t word4;
  1208. #define lpfc_mbx_get_rsrc_extent_info_cnt_SHIFT 0
  1209. #define lpfc_mbx_get_rsrc_extent_info_cnt_MASK 0x0000FFFF
  1210. #define lpfc_mbx_get_rsrc_extent_info_cnt_WORD word4
  1211. #define lpfc_mbx_get_rsrc_extent_info_size_SHIFT 16
  1212. #define lpfc_mbx_get_rsrc_extent_info_size_MASK 0x0000FFFF
  1213. #define lpfc_mbx_get_rsrc_extent_info_size_WORD word4
  1214. } rsp;
  1215. } u;
  1216. };
  1217. struct lpfc_id_range {
  1218. uint32_t word5;
  1219. #define lpfc_mbx_rsrc_id_word4_0_SHIFT 0
  1220. #define lpfc_mbx_rsrc_id_word4_0_MASK 0x0000FFFF
  1221. #define lpfc_mbx_rsrc_id_word4_0_WORD word5
  1222. #define lpfc_mbx_rsrc_id_word4_1_SHIFT 16
  1223. #define lpfc_mbx_rsrc_id_word4_1_MASK 0x0000FFFF
  1224. #define lpfc_mbx_rsrc_id_word4_1_WORD word5
  1225. };
  1226. struct lpfc_mbx_set_link_diag_state {
  1227. struct mbox_header header;
  1228. union {
  1229. struct {
  1230. uint32_t word0;
  1231. #define lpfc_mbx_set_diag_state_diag_SHIFT 0
  1232. #define lpfc_mbx_set_diag_state_diag_MASK 0x00000001
  1233. #define lpfc_mbx_set_diag_state_diag_WORD word0
  1234. #define lpfc_mbx_set_diag_state_link_num_SHIFT 16
  1235. #define lpfc_mbx_set_diag_state_link_num_MASK 0x0000003F
  1236. #define lpfc_mbx_set_diag_state_link_num_WORD word0
  1237. #define lpfc_mbx_set_diag_state_link_type_SHIFT 22
  1238. #define lpfc_mbx_set_diag_state_link_type_MASK 0x00000003
  1239. #define lpfc_mbx_set_diag_state_link_type_WORD word0
  1240. } req;
  1241. struct {
  1242. uint32_t word0;
  1243. } rsp;
  1244. } u;
  1245. };
  1246. struct lpfc_mbx_set_link_diag_loopback {
  1247. struct mbox_header header;
  1248. union {
  1249. struct {
  1250. uint32_t word0;
  1251. #define lpfc_mbx_set_diag_lpbk_type_SHIFT 0
  1252. #define lpfc_mbx_set_diag_lpbk_type_MASK 0x00000001
  1253. #define lpfc_mbx_set_diag_lpbk_type_WORD word0
  1254. #define LPFC_DIAG_LOOPBACK_TYPE_DISABLE 0x0
  1255. #define LPFC_DIAG_LOOPBACK_TYPE_INTERNAL 0x1
  1256. #define LPFC_DIAG_LOOPBACK_TYPE_EXTERNAL 0x2
  1257. #define lpfc_mbx_set_diag_lpbk_link_num_SHIFT 16
  1258. #define lpfc_mbx_set_diag_lpbk_link_num_MASK 0x0000003F
  1259. #define lpfc_mbx_set_diag_lpbk_link_num_WORD word0
  1260. #define lpfc_mbx_set_diag_lpbk_link_type_SHIFT 22
  1261. #define lpfc_mbx_set_diag_lpbk_link_type_MASK 0x00000003
  1262. #define lpfc_mbx_set_diag_lpbk_link_type_WORD word0
  1263. } req;
  1264. struct {
  1265. uint32_t word0;
  1266. } rsp;
  1267. } u;
  1268. };
  1269. struct lpfc_mbx_run_link_diag_test {
  1270. struct mbox_header header;
  1271. union {
  1272. struct {
  1273. uint32_t word0;
  1274. #define lpfc_mbx_run_diag_test_link_num_SHIFT 16
  1275. #define lpfc_mbx_run_diag_test_link_num_MASK 0x0000003F
  1276. #define lpfc_mbx_run_diag_test_link_num_WORD word0
  1277. #define lpfc_mbx_run_diag_test_link_type_SHIFT 22
  1278. #define lpfc_mbx_run_diag_test_link_type_MASK 0x00000003
  1279. #define lpfc_mbx_run_diag_test_link_type_WORD word0
  1280. uint32_t word1;
  1281. #define lpfc_mbx_run_diag_test_test_id_SHIFT 0
  1282. #define lpfc_mbx_run_diag_test_test_id_MASK 0x0000FFFF
  1283. #define lpfc_mbx_run_diag_test_test_id_WORD word1
  1284. #define lpfc_mbx_run_diag_test_loops_SHIFT 16
  1285. #define lpfc_mbx_run_diag_test_loops_MASK 0x0000FFFF
  1286. #define lpfc_mbx_run_diag_test_loops_WORD word1
  1287. uint32_t word2;
  1288. #define lpfc_mbx_run_diag_test_test_ver_SHIFT 0
  1289. #define lpfc_mbx_run_diag_test_test_ver_MASK 0x0000FFFF
  1290. #define lpfc_mbx_run_diag_test_test_ver_WORD word2
  1291. #define lpfc_mbx_run_diag_test_err_act_SHIFT 16
  1292. #define lpfc_mbx_run_diag_test_err_act_MASK 0x000000FF
  1293. #define lpfc_mbx_run_diag_test_err_act_WORD word2
  1294. } req;
  1295. struct {
  1296. uint32_t word0;
  1297. } rsp;
  1298. } u;
  1299. };
  1300. /*
  1301. * struct lpfc_mbx_alloc_rsrc_extents:
  1302. * A mbox is generically 256 bytes long. An SLI4_CONFIG mailbox requires
  1303. * 6 words of header + 4 words of shared subcommand header +
  1304. * 1 words of Extent-Opcode-specific header = 11 words or 44 bytes total.
  1305. *
  1306. * An embedded version of SLI4_CONFIG therefore has 256 - 44 = 212 bytes
  1307. * for extents payload.
  1308. *
  1309. * 212/2 (bytes per extent) = 106 extents.
  1310. * 106/2 (extents per word) = 53 words.
  1311. * lpfc_id_range id is statically size to 53.
  1312. *
  1313. * This mailbox definition is used for ALLOC or GET_ALLOCATED
  1314. * extent ranges. For ALLOC, the type and cnt are required.
  1315. * For GET_ALLOCATED, only the type is required.
  1316. */
  1317. struct lpfc_mbx_alloc_rsrc_extents {
  1318. struct mbox_header header;
  1319. union {
  1320. struct {
  1321. uint32_t word4;
  1322. #define lpfc_mbx_alloc_rsrc_extents_type_SHIFT 0
  1323. #define lpfc_mbx_alloc_rsrc_extents_type_MASK 0x0000FFFF
  1324. #define lpfc_mbx_alloc_rsrc_extents_type_WORD word4
  1325. #define lpfc_mbx_alloc_rsrc_extents_cnt_SHIFT 16
  1326. #define lpfc_mbx_alloc_rsrc_extents_cnt_MASK 0x0000FFFF
  1327. #define lpfc_mbx_alloc_rsrc_extents_cnt_WORD word4
  1328. } req;
  1329. struct {
  1330. uint32_t word4;
  1331. #define lpfc_mbx_rsrc_cnt_SHIFT 0
  1332. #define lpfc_mbx_rsrc_cnt_MASK 0x0000FFFF
  1333. #define lpfc_mbx_rsrc_cnt_WORD word4
  1334. struct lpfc_id_range id[53];
  1335. } rsp;
  1336. } u;
  1337. };
  1338. /*
  1339. * This is the non-embedded version of ALLOC or GET RSRC_EXTENTS. Word4 in this
  1340. * structure shares the same SHIFT/MASK/WORD defines provided in the
  1341. * mbx_alloc_rsrc_extents and mbx_get_alloc_rsrc_extents, word4, provided in
  1342. * the structures defined above. This non-embedded structure provides for the
  1343. * maximum number of extents supported by the port.
  1344. */
  1345. struct lpfc_mbx_nembed_rsrc_extent {
  1346. union lpfc_sli4_cfg_shdr cfg_shdr;
  1347. uint32_t word4;
  1348. struct lpfc_id_range id;
  1349. };
  1350. struct lpfc_mbx_dealloc_rsrc_extents {
  1351. struct mbox_header header;
  1352. struct {
  1353. uint32_t word4;
  1354. #define lpfc_mbx_dealloc_rsrc_extents_type_SHIFT 0
  1355. #define lpfc_mbx_dealloc_rsrc_extents_type_MASK 0x0000FFFF
  1356. #define lpfc_mbx_dealloc_rsrc_extents_type_WORD word4
  1357. } req;
  1358. };
  1359. /* Start SLI4 FCoE specific mbox structures. */
  1360. struct lpfc_mbx_post_hdr_tmpl {
  1361. struct mbox_header header;
  1362. uint32_t word10;
  1363. #define lpfc_mbx_post_hdr_tmpl_rpi_offset_SHIFT 0
  1364. #define lpfc_mbx_post_hdr_tmpl_rpi_offset_MASK 0x0000FFFF
  1365. #define lpfc_mbx_post_hdr_tmpl_rpi_offset_WORD word10
  1366. #define lpfc_mbx_post_hdr_tmpl_page_cnt_SHIFT 16
  1367. #define lpfc_mbx_post_hdr_tmpl_page_cnt_MASK 0x0000FFFF
  1368. #define lpfc_mbx_post_hdr_tmpl_page_cnt_WORD word10
  1369. uint32_t rpi_paddr_lo;
  1370. uint32_t rpi_paddr_hi;
  1371. };
  1372. struct sli4_sge { /* SLI-4 */
  1373. uint32_t addr_hi;
  1374. uint32_t addr_lo;
  1375. uint32_t word2;
  1376. #define lpfc_sli4_sge_offset_SHIFT 0 /* Offset of buffer - Not used*/
  1377. #define lpfc_sli4_sge_offset_MASK 0x1FFFFFFF
  1378. #define lpfc_sli4_sge_offset_WORD word2
  1379. #define lpfc_sli4_sge_last_SHIFT 31 /* Last SEG in the SGL sets
  1380. this flag !! */
  1381. #define lpfc_sli4_sge_last_MASK 0x00000001
  1382. #define lpfc_sli4_sge_last_WORD word2
  1383. uint32_t sge_len;
  1384. };
  1385. struct fcf_record {
  1386. uint32_t max_rcv_size;
  1387. uint32_t fka_adv_period;
  1388. uint32_t fip_priority;
  1389. uint32_t word3;
  1390. #define lpfc_fcf_record_mac_0_SHIFT 0
  1391. #define lpfc_fcf_record_mac_0_MASK 0x000000FF
  1392. #define lpfc_fcf_record_mac_0_WORD word3
  1393. #define lpfc_fcf_record_mac_1_SHIFT 8
  1394. #define lpfc_fcf_record_mac_1_MASK 0x000000FF
  1395. #define lpfc_fcf_record_mac_1_WORD word3
  1396. #define lpfc_fcf_record_mac_2_SHIFT 16
  1397. #define lpfc_fcf_record_mac_2_MASK 0x000000FF
  1398. #define lpfc_fcf_record_mac_2_WORD word3
  1399. #define lpfc_fcf_record_mac_3_SHIFT 24
  1400. #define lpfc_fcf_record_mac_3_MASK 0x000000FF
  1401. #define lpfc_fcf_record_mac_3_WORD word3
  1402. uint32_t word4;
  1403. #define lpfc_fcf_record_mac_4_SHIFT 0
  1404. #define lpfc_fcf_record_mac_4_MASK 0x000000FF
  1405. #define lpfc_fcf_record_mac_4_WORD word4
  1406. #define lpfc_fcf_record_mac_5_SHIFT 8
  1407. #define lpfc_fcf_record_mac_5_MASK 0x000000FF
  1408. #define lpfc_fcf_record_mac_5_WORD word4
  1409. #define lpfc_fcf_record_fcf_avail_SHIFT 16
  1410. #define lpfc_fcf_record_fcf_avail_MASK 0x000000FF
  1411. #define lpfc_fcf_record_fcf_avail_WORD word4
  1412. #define lpfc_fcf_record_mac_addr_prov_SHIFT 24
  1413. #define lpfc_fcf_record_mac_addr_prov_MASK 0x000000FF
  1414. #define lpfc_fcf_record_mac_addr_prov_WORD word4
  1415. #define LPFC_FCF_FPMA 1 /* Fabric Provided MAC Address */
  1416. #define LPFC_FCF_SPMA 2 /* Server Provided MAC Address */
  1417. uint32_t word5;
  1418. #define lpfc_fcf_record_fab_name_0_SHIFT 0
  1419. #define lpfc_fcf_record_fab_name_0_MASK 0x000000FF
  1420. #define lpfc_fcf_record_fab_name_0_WORD word5
  1421. #define lpfc_fcf_record_fab_name_1_SHIFT 8
  1422. #define lpfc_fcf_record_fab_name_1_MASK 0x000000FF
  1423. #define lpfc_fcf_record_fab_name_1_WORD word5
  1424. #define lpfc_fcf_record_fab_name_2_SHIFT 16
  1425. #define lpfc_fcf_record_fab_name_2_MASK 0x000000FF
  1426. #define lpfc_fcf_record_fab_name_2_WORD word5
  1427. #define lpfc_fcf_record_fab_name_3_SHIFT 24
  1428. #define lpfc_fcf_record_fab_name_3_MASK 0x000000FF
  1429. #define lpfc_fcf_record_fab_name_3_WORD word5
  1430. uint32_t word6;
  1431. #define lpfc_fcf_record_fab_name_4_SHIFT 0
  1432. #define lpfc_fcf_record_fab_name_4_MASK 0x000000FF
  1433. #define lpfc_fcf_record_fab_name_4_WORD word6
  1434. #define lpfc_fcf_record_fab_name_5_SHIFT 8
  1435. #define lpfc_fcf_record_fab_name_5_MASK 0x000000FF
  1436. #define lpfc_fcf_record_fab_name_5_WORD word6
  1437. #define lpfc_fcf_record_fab_name_6_SHIFT 16
  1438. #define lpfc_fcf_record_fab_name_6_MASK 0x000000FF
  1439. #define lpfc_fcf_record_fab_name_6_WORD word6
  1440. #define lpfc_fcf_record_fab_name_7_SHIFT 24
  1441. #define lpfc_fcf_record_fab_name_7_MASK 0x000000FF
  1442. #define lpfc_fcf_record_fab_name_7_WORD word6
  1443. uint32_t word7;
  1444. #define lpfc_fcf_record_fc_map_0_SHIFT 0
  1445. #define lpfc_fcf_record_fc_map_0_MASK 0x000000FF
  1446. #define lpfc_fcf_record_fc_map_0_WORD word7
  1447. #define lpfc_fcf_record_fc_map_1_SHIFT 8
  1448. #define lpfc_fcf_record_fc_map_1_MASK 0x000000FF
  1449. #define lpfc_fcf_record_fc_map_1_WORD word7
  1450. #define lpfc_fcf_record_fc_map_2_SHIFT 16
  1451. #define lpfc_fcf_record_fc_map_2_MASK 0x000000FF
  1452. #define lpfc_fcf_record_fc_map_2_WORD word7
  1453. #define lpfc_fcf_record_fcf_valid_SHIFT 24
  1454. #define lpfc_fcf_record_fcf_valid_MASK 0x000000FF
  1455. #define lpfc_fcf_record_fcf_valid_WORD word7
  1456. uint32_t word8;
  1457. #define lpfc_fcf_record_fcf_index_SHIFT 0
  1458. #define lpfc_fcf_record_fcf_index_MASK 0x0000FFFF
  1459. #define lpfc_fcf_record_fcf_index_WORD word8
  1460. #define lpfc_fcf_record_fcf_state_SHIFT 16
  1461. #define lpfc_fcf_record_fcf_state_MASK 0x0000FFFF
  1462. #define lpfc_fcf_record_fcf_state_WORD word8
  1463. uint8_t vlan_bitmap[512];
  1464. uint32_t word137;
  1465. #define lpfc_fcf_record_switch_name_0_SHIFT 0
  1466. #define lpfc_fcf_record_switch_name_0_MASK 0x000000FF
  1467. #define lpfc_fcf_record_switch_name_0_WORD word137
  1468. #define lpfc_fcf_record_switch_name_1_SHIFT 8
  1469. #define lpfc_fcf_record_switch_name_1_MASK 0x000000FF
  1470. #define lpfc_fcf_record_switch_name_1_WORD word137
  1471. #define lpfc_fcf_record_switch_name_2_SHIFT 16
  1472. #define lpfc_fcf_record_switch_name_2_MASK 0x000000FF
  1473. #define lpfc_fcf_record_switch_name_2_WORD word137
  1474. #define lpfc_fcf_record_switch_name_3_SHIFT 24
  1475. #define lpfc_fcf_record_switch_name_3_MASK 0x000000FF
  1476. #define lpfc_fcf_record_switch_name_3_WORD word137
  1477. uint32_t word138;
  1478. #define lpfc_fcf_record_switch_name_4_SHIFT 0
  1479. #define lpfc_fcf_record_switch_name_4_MASK 0x000000FF
  1480. #define lpfc_fcf_record_switch_name_4_WORD word138
  1481. #define lpfc_fcf_record_switch_name_5_SHIFT 8
  1482. #define lpfc_fcf_record_switch_name_5_MASK 0x000000FF
  1483. #define lpfc_fcf_record_switch_name_5_WORD word138
  1484. #define lpfc_fcf_record_switch_name_6_SHIFT 16
  1485. #define lpfc_fcf_record_switch_name_6_MASK 0x000000FF
  1486. #define lpfc_fcf_record_switch_name_6_WORD word138
  1487. #define lpfc_fcf_record_switch_name_7_SHIFT 24
  1488. #define lpfc_fcf_record_switch_name_7_MASK 0x000000FF
  1489. #define lpfc_fcf_record_switch_name_7_WORD word138
  1490. };
  1491. struct lpfc_mbx_read_fcf_tbl {
  1492. union lpfc_sli4_cfg_shdr cfg_shdr;
  1493. union {
  1494. struct {
  1495. uint32_t word10;
  1496. #define lpfc_mbx_read_fcf_tbl_indx_SHIFT 0
  1497. #define lpfc_mbx_read_fcf_tbl_indx_MASK 0x0000FFFF
  1498. #define lpfc_mbx_read_fcf_tbl_indx_WORD word10
  1499. } request;
  1500. struct {
  1501. uint32_t eventag;
  1502. } response;
  1503. } u;
  1504. uint32_t word11;
  1505. #define lpfc_mbx_read_fcf_tbl_nxt_vindx_SHIFT 0
  1506. #define lpfc_mbx_read_fcf_tbl_nxt_vindx_MASK 0x0000FFFF
  1507. #define lpfc_mbx_read_fcf_tbl_nxt_vindx_WORD word11
  1508. };
  1509. struct lpfc_mbx_add_fcf_tbl_entry {
  1510. union lpfc_sli4_cfg_shdr cfg_shdr;
  1511. uint32_t word10;
  1512. #define lpfc_mbx_add_fcf_tbl_fcfi_SHIFT 0
  1513. #define lpfc_mbx_add_fcf_tbl_fcfi_MASK 0x0000FFFF
  1514. #define lpfc_mbx_add_fcf_tbl_fcfi_WORD word10
  1515. struct lpfc_mbx_sge fcf_sge;
  1516. };
  1517. struct lpfc_mbx_del_fcf_tbl_entry {
  1518. struct mbox_header header;
  1519. uint32_t word10;
  1520. #define lpfc_mbx_del_fcf_tbl_count_SHIFT 0
  1521. #define lpfc_mbx_del_fcf_tbl_count_MASK 0x0000FFFF
  1522. #define lpfc_mbx_del_fcf_tbl_count_WORD word10
  1523. #define lpfc_mbx_del_fcf_tbl_index_SHIFT 16
  1524. #define lpfc_mbx_del_fcf_tbl_index_MASK 0x0000FFFF
  1525. #define lpfc_mbx_del_fcf_tbl_index_WORD word10
  1526. };
  1527. struct lpfc_mbx_redisc_fcf_tbl {
  1528. struct mbox_header header;
  1529. uint32_t word10;
  1530. #define lpfc_mbx_redisc_fcf_count_SHIFT 0
  1531. #define lpfc_mbx_redisc_fcf_count_MASK 0x0000FFFF
  1532. #define lpfc_mbx_redisc_fcf_count_WORD word10
  1533. uint32_t resvd;
  1534. uint32_t word12;
  1535. #define lpfc_mbx_redisc_fcf_index_SHIFT 0
  1536. #define lpfc_mbx_redisc_fcf_index_MASK 0x0000FFFF
  1537. #define lpfc_mbx_redisc_fcf_index_WORD word12
  1538. };
  1539. struct lpfc_mbx_query_fw_cfg {
  1540. struct mbox_header header;
  1541. uint32_t config_number;
  1542. uint32_t asic_rev;
  1543. uint32_t phys_port;
  1544. uint32_t function_mode;
  1545. /* firmware Function Mode */
  1546. #define lpfc_function_mode_toe_SHIFT 0
  1547. #define lpfc_function_mode_toe_MASK 0x00000001
  1548. #define lpfc_function_mode_toe_WORD function_mode
  1549. #define lpfc_function_mode_nic_SHIFT 1
  1550. #define lpfc_function_mode_nic_MASK 0x00000001
  1551. #define lpfc_function_mode_nic_WORD function_mode
  1552. #define lpfc_function_mode_rdma_SHIFT 2
  1553. #define lpfc_function_mode_rdma_MASK 0x00000001
  1554. #define lpfc_function_mode_rdma_WORD function_mode
  1555. #define lpfc_function_mode_vm_SHIFT 3
  1556. #define lpfc_function_mode_vm_MASK 0x00000001
  1557. #define lpfc_function_mode_vm_WORD function_mode
  1558. #define lpfc_function_mode_iscsi_i_SHIFT 4
  1559. #define lpfc_function_mode_iscsi_i_MASK 0x00000001
  1560. #define lpfc_function_mode_iscsi_i_WORD function_mode
  1561. #define lpfc_function_mode_iscsi_t_SHIFT 5
  1562. #define lpfc_function_mode_iscsi_t_MASK 0x00000001
  1563. #define lpfc_function_mode_iscsi_t_WORD function_mode
  1564. #define lpfc_function_mode_fcoe_i_SHIFT 6
  1565. #define lpfc_function_mode_fcoe_i_MASK 0x00000001
  1566. #define lpfc_function_mode_fcoe_i_WORD function_mode
  1567. #define lpfc_function_mode_fcoe_t_SHIFT 7
  1568. #define lpfc_function_mode_fcoe_t_MASK 0x00000001
  1569. #define lpfc_function_mode_fcoe_t_WORD function_mode
  1570. #define lpfc_function_mode_dal_SHIFT 8
  1571. #define lpfc_function_mode_dal_MASK 0x00000001
  1572. #define lpfc_function_mode_dal_WORD function_mode
  1573. #define lpfc_function_mode_lro_SHIFT 9
  1574. #define lpfc_function_mode_lro_MASK 0x00000001
  1575. #define lpfc_function_mode_lro_WORD function_mode
  1576. #define lpfc_function_mode_flex10_SHIFT 10
  1577. #define lpfc_function_mode_flex10_MASK 0x00000001
  1578. #define lpfc_function_mode_flex10_WORD function_mode
  1579. #define lpfc_function_mode_ncsi_SHIFT 11
  1580. #define lpfc_function_mode_ncsi_MASK 0x00000001
  1581. #define lpfc_function_mode_ncsi_WORD function_mode
  1582. };
  1583. /* Status field for embedded SLI_CONFIG mailbox command */
  1584. #define STATUS_SUCCESS 0x0
  1585. #define STATUS_FAILED 0x1
  1586. #define STATUS_ILLEGAL_REQUEST 0x2
  1587. #define STATUS_ILLEGAL_FIELD 0x3
  1588. #define STATUS_INSUFFICIENT_BUFFER 0x4
  1589. #define STATUS_UNAUTHORIZED_REQUEST 0x5
  1590. #define STATUS_FLASHROM_SAVE_FAILED 0x17
  1591. #define STATUS_FLASHROM_RESTORE_FAILED 0x18
  1592. #define STATUS_ICCBINDEX_ALLOC_FAILED 0x1a
  1593. #define STATUS_IOCTLHANDLE_ALLOC_FAILED 0x1b
  1594. #define STATUS_INVALID_PHY_ADDR_FROM_OSM 0x1c
  1595. #define STATUS_INVALID_PHY_ADDR_LEN_FROM_OSM 0x1d
  1596. #define STATUS_ASSERT_FAILED 0x1e
  1597. #define STATUS_INVALID_SESSION 0x1f
  1598. #define STATUS_INVALID_CONNECTION 0x20
  1599. #define STATUS_BTL_PATH_EXCEEDS_OSM_LIMIT 0x21
  1600. #define STATUS_BTL_NO_FREE_SLOT_PATH 0x24
  1601. #define STATUS_BTL_NO_FREE_SLOT_TGTID 0x25
  1602. #define STATUS_OSM_DEVSLOT_NOT_FOUND 0x26
  1603. #define STATUS_FLASHROM_READ_FAILED 0x27
  1604. #define STATUS_POLL_IOCTL_TIMEOUT 0x28
  1605. #define STATUS_ERROR_ACITMAIN 0x2a
  1606. #define STATUS_REBOOT_REQUIRED 0x2c
  1607. #define STATUS_FCF_IN_USE 0x3a
  1608. #define STATUS_FCF_TABLE_EMPTY 0x43
  1609. struct lpfc_mbx_sli4_config {
  1610. struct mbox_header header;
  1611. };
  1612. struct lpfc_mbx_init_vfi {
  1613. uint32_t word1;
  1614. #define lpfc_init_vfi_vr_SHIFT 31
  1615. #define lpfc_init_vfi_vr_MASK 0x00000001
  1616. #define lpfc_init_vfi_vr_WORD word1
  1617. #define lpfc_init_vfi_vt_SHIFT 30
  1618. #define lpfc_init_vfi_vt_MASK 0x00000001
  1619. #define lpfc_init_vfi_vt_WORD word1
  1620. #define lpfc_init_vfi_vf_SHIFT 29
  1621. #define lpfc_init_vfi_vf_MASK 0x00000001
  1622. #define lpfc_init_vfi_vf_WORD word1
  1623. #define lpfc_init_vfi_vp_SHIFT 28
  1624. #define lpfc_init_vfi_vp_MASK 0x00000001
  1625. #define lpfc_init_vfi_vp_WORD word1
  1626. #define lpfc_init_vfi_vfi_SHIFT 0
  1627. #define lpfc_init_vfi_vfi_MASK 0x0000FFFF
  1628. #define lpfc_init_vfi_vfi_WORD word1
  1629. uint32_t word2;
  1630. #define lpfc_init_vfi_vpi_SHIFT 16
  1631. #define lpfc_init_vfi_vpi_MASK 0x0000FFFF
  1632. #define lpfc_init_vfi_vpi_WORD word2
  1633. #define lpfc_init_vfi_fcfi_SHIFT 0
  1634. #define lpfc_init_vfi_fcfi_MASK 0x0000FFFF
  1635. #define lpfc_init_vfi_fcfi_WORD word2
  1636. uint32_t word3;
  1637. #define lpfc_init_vfi_pri_SHIFT 13
  1638. #define lpfc_init_vfi_pri_MASK 0x00000007
  1639. #define lpfc_init_vfi_pri_WORD word3
  1640. #define lpfc_init_vfi_vf_id_SHIFT 1
  1641. #define lpfc_init_vfi_vf_id_MASK 0x00000FFF
  1642. #define lpfc_init_vfi_vf_id_WORD word3
  1643. uint32_t word4;
  1644. #define lpfc_init_vfi_hop_count_SHIFT 24
  1645. #define lpfc_init_vfi_hop_count_MASK 0x000000FF
  1646. #define lpfc_init_vfi_hop_count_WORD word4
  1647. };
  1648. struct lpfc_mbx_reg_vfi {
  1649. uint32_t word1;
  1650. #define lpfc_reg_vfi_vp_SHIFT 28
  1651. #define lpfc_reg_vfi_vp_MASK 0x00000001
  1652. #define lpfc_reg_vfi_vp_WORD word1
  1653. #define lpfc_reg_vfi_vfi_SHIFT 0
  1654. #define lpfc_reg_vfi_vfi_MASK 0x0000FFFF
  1655. #define lpfc_reg_vfi_vfi_WORD word1
  1656. uint32_t word2;
  1657. #define lpfc_reg_vfi_vpi_SHIFT 16
  1658. #define lpfc_reg_vfi_vpi_MASK 0x0000FFFF
  1659. #define lpfc_reg_vfi_vpi_WORD word2
  1660. #define lpfc_reg_vfi_fcfi_SHIFT 0
  1661. #define lpfc_reg_vfi_fcfi_MASK 0x0000FFFF
  1662. #define lpfc_reg_vfi_fcfi_WORD word2
  1663. uint32_t wwn[2];
  1664. struct ulp_bde64 bde;
  1665. uint32_t e_d_tov;
  1666. uint32_t r_a_tov;
  1667. uint32_t word10;
  1668. #define lpfc_reg_vfi_nport_id_SHIFT 0
  1669. #define lpfc_reg_vfi_nport_id_MASK 0x00FFFFFF
  1670. #define lpfc_reg_vfi_nport_id_WORD word10
  1671. };
  1672. struct lpfc_mbx_init_vpi {
  1673. uint32_t word1;
  1674. #define lpfc_init_vpi_vfi_SHIFT 16
  1675. #define lpfc_init_vpi_vfi_MASK 0x0000FFFF
  1676. #define lpfc_init_vpi_vfi_WORD word1
  1677. #define lpfc_init_vpi_vpi_SHIFT 0
  1678. #define lpfc_init_vpi_vpi_MASK 0x0000FFFF
  1679. #define lpfc_init_vpi_vpi_WORD word1
  1680. };
  1681. struct lpfc_mbx_read_vpi {
  1682. uint32_t word1_rsvd;
  1683. uint32_t word2;
  1684. #define lpfc_mbx_read_vpi_vnportid_SHIFT 0
  1685. #define lpfc_mbx_read_vpi_vnportid_MASK 0x00FFFFFF
  1686. #define lpfc_mbx_read_vpi_vnportid_WORD word2
  1687. uint32_t word3_rsvd;
  1688. uint32_t word4;
  1689. #define lpfc_mbx_read_vpi_acq_alpa_SHIFT 0
  1690. #define lpfc_mbx_read_vpi_acq_alpa_MASK 0x000000FF
  1691. #define lpfc_mbx_read_vpi_acq_alpa_WORD word4
  1692. #define lpfc_mbx_read_vpi_pb_SHIFT 15
  1693. #define lpfc_mbx_read_vpi_pb_MASK 0x00000001
  1694. #define lpfc_mbx_read_vpi_pb_WORD word4
  1695. #define lpfc_mbx_read_vpi_spec_alpa_SHIFT 16
  1696. #define lpfc_mbx_read_vpi_spec_alpa_MASK 0x000000FF
  1697. #define lpfc_mbx_read_vpi_spec_alpa_WORD word4
  1698. #define lpfc_mbx_read_vpi_ns_SHIFT 30
  1699. #define lpfc_mbx_read_vpi_ns_MASK 0x00000001
  1700. #define lpfc_mbx_read_vpi_ns_WORD word4
  1701. #define lpfc_mbx_read_vpi_hl_SHIFT 31
  1702. #define lpfc_mbx_read_vpi_hl_MASK 0x00000001
  1703. #define lpfc_mbx_read_vpi_hl_WORD word4
  1704. uint32_t word5_rsvd;
  1705. uint32_t word6;
  1706. #define lpfc_mbx_read_vpi_vpi_SHIFT 0
  1707. #define lpfc_mbx_read_vpi_vpi_MASK 0x0000FFFF
  1708. #define lpfc_mbx_read_vpi_vpi_WORD word6
  1709. uint32_t word7;
  1710. #define lpfc_mbx_read_vpi_mac_0_SHIFT 0
  1711. #define lpfc_mbx_read_vpi_mac_0_MASK 0x000000FF
  1712. #define lpfc_mbx_read_vpi_mac_0_WORD word7
  1713. #define lpfc_mbx_read_vpi_mac_1_SHIFT 8
  1714. #define lpfc_mbx_read_vpi_mac_1_MASK 0x000000FF
  1715. #define lpfc_mbx_read_vpi_mac_1_WORD word7
  1716. #define lpfc_mbx_read_vpi_mac_2_SHIFT 16
  1717. #define lpfc_mbx_read_vpi_mac_2_MASK 0x000000FF
  1718. #define lpfc_mbx_read_vpi_mac_2_WORD word7
  1719. #define lpfc_mbx_read_vpi_mac_3_SHIFT 24
  1720. #define lpfc_mbx_read_vpi_mac_3_MASK 0x000000FF
  1721. #define lpfc_mbx_read_vpi_mac_3_WORD word7
  1722. uint32_t word8;
  1723. #define lpfc_mbx_read_vpi_mac_4_SHIFT 0
  1724. #define lpfc_mbx_read_vpi_mac_4_MASK 0x000000FF
  1725. #define lpfc_mbx_read_vpi_mac_4_WORD word8
  1726. #define lpfc_mbx_read_vpi_mac_5_SHIFT 8
  1727. #define lpfc_mbx_read_vpi_mac_5_MASK 0x000000FF
  1728. #define lpfc_mbx_read_vpi_mac_5_WORD word8
  1729. #define lpfc_mbx_read_vpi_vlan_tag_SHIFT 16
  1730. #define lpfc_mbx_read_vpi_vlan_tag_MASK 0x00000FFF
  1731. #define lpfc_mbx_read_vpi_vlan_tag_WORD word8
  1732. #define lpfc_mbx_read_vpi_vv_SHIFT 28
  1733. #define lpfc_mbx_read_vpi_vv_MASK 0x0000001
  1734. #define lpfc_mbx_read_vpi_vv_WORD word8
  1735. };
  1736. struct lpfc_mbx_unreg_vfi {
  1737. uint32_t word1_rsvd;
  1738. uint32_t word2;
  1739. #define lpfc_unreg_vfi_vfi_SHIFT 0
  1740. #define lpfc_unreg_vfi_vfi_MASK 0x0000FFFF
  1741. #define lpfc_unreg_vfi_vfi_WORD word2
  1742. };
  1743. struct lpfc_mbx_resume_rpi {
  1744. uint32_t word1;
  1745. #define lpfc_resume_rpi_index_SHIFT 0
  1746. #define lpfc_resume_rpi_index_MASK 0x0000FFFF
  1747. #define lpfc_resume_rpi_index_WORD word1
  1748. #define lpfc_resume_rpi_ii_SHIFT 30
  1749. #define lpfc_resume_rpi_ii_MASK 0x00000003
  1750. #define lpfc_resume_rpi_ii_WORD word1
  1751. #define RESUME_INDEX_RPI 0
  1752. #define RESUME_INDEX_VPI 1
  1753. #define RESUME_INDEX_VFI 2
  1754. #define RESUME_INDEX_FCFI 3
  1755. uint32_t event_tag;
  1756. };
  1757. #define REG_FCF_INVALID_QID 0xFFFF
  1758. struct lpfc_mbx_reg_fcfi {
  1759. uint32_t word1;
  1760. #define lpfc_reg_fcfi_info_index_SHIFT 0
  1761. #define lpfc_reg_fcfi_info_index_MASK 0x0000FFFF
  1762. #define lpfc_reg_fcfi_info_index_WORD word1
  1763. #define lpfc_reg_fcfi_fcfi_SHIFT 16
  1764. #define lpfc_reg_fcfi_fcfi_MASK 0x0000FFFF
  1765. #define lpfc_reg_fcfi_fcfi_WORD word1
  1766. uint32_t word2;
  1767. #define lpfc_reg_fcfi_rq_id1_SHIFT 0
  1768. #define lpfc_reg_fcfi_rq_id1_MASK 0x0000FFFF
  1769. #define lpfc_reg_fcfi_rq_id1_WORD word2
  1770. #define lpfc_reg_fcfi_rq_id0_SHIFT 16
  1771. #define lpfc_reg_fcfi_rq_id0_MASK 0x0000FFFF
  1772. #define lpfc_reg_fcfi_rq_id0_WORD word2
  1773. uint32_t word3;
  1774. #define lpfc_reg_fcfi_rq_id3_SHIFT 0
  1775. #define lpfc_reg_fcfi_rq_id3_MASK 0x0000FFFF
  1776. #define lpfc_reg_fcfi_rq_id3_WORD word3
  1777. #define lpfc_reg_fcfi_rq_id2_SHIFT 16
  1778. #define lpfc_reg_fcfi_rq_id2_MASK 0x0000FFFF
  1779. #define lpfc_reg_fcfi_rq_id2_WORD word3
  1780. uint32_t word4;
  1781. #define lpfc_reg_fcfi_type_match0_SHIFT 24
  1782. #define lpfc_reg_fcfi_type_match0_MASK 0x000000FF
  1783. #define lpfc_reg_fcfi_type_match0_WORD word4
  1784. #define lpfc_reg_fcfi_type_mask0_SHIFT 16
  1785. #define lpfc_reg_fcfi_type_mask0_MASK 0x000000FF
  1786. #define lpfc_reg_fcfi_type_mask0_WORD word4
  1787. #define lpfc_reg_fcfi_rctl_match0_SHIFT 8
  1788. #define lpfc_reg_fcfi_rctl_match0_MASK 0x000000FF
  1789. #define lpfc_reg_fcfi_rctl_match0_WORD word4
  1790. #define lpfc_reg_fcfi_rctl_mask0_SHIFT 0
  1791. #define lpfc_reg_fcfi_rctl_mask0_MASK 0x000000FF
  1792. #define lpfc_reg_fcfi_rctl_mask0_WORD word4
  1793. uint32_t word5;
  1794. #define lpfc_reg_fcfi_type_match1_SHIFT 24
  1795. #define lpfc_reg_fcfi_type_match1_MASK 0x000000FF
  1796. #define lpfc_reg_fcfi_type_match1_WORD word5
  1797. #define lpfc_reg_fcfi_type_mask1_SHIFT 16
  1798. #define lpfc_reg_fcfi_type_mask1_MASK 0x000000FF
  1799. #define lpfc_reg_fcfi_type_mask1_WORD word5
  1800. #define lpfc_reg_fcfi_rctl_match1_SHIFT 8
  1801. #define lpfc_reg_fcfi_rctl_match1_MASK 0x000000FF
  1802. #define lpfc_reg_fcfi_rctl_match1_WORD word5
  1803. #define lpfc_reg_fcfi_rctl_mask1_SHIFT 0
  1804. #define lpfc_reg_fcfi_rctl_mask1_MASK 0x000000FF
  1805. #define lpfc_reg_fcfi_rctl_mask1_WORD word5
  1806. uint32_t word6;
  1807. #define lpfc_reg_fcfi_type_match2_SHIFT 24
  1808. #define lpfc_reg_fcfi_type_match2_MASK 0x000000FF
  1809. #define lpfc_reg_fcfi_type_match2_WORD word6
  1810. #define lpfc_reg_fcfi_type_mask2_SHIFT 16
  1811. #define lpfc_reg_fcfi_type_mask2_MASK 0x000000FF
  1812. #define lpfc_reg_fcfi_type_mask2_WORD word6
  1813. #define lpfc_reg_fcfi_rctl_match2_SHIFT 8
  1814. #define lpfc_reg_fcfi_rctl_match2_MASK 0x000000FF
  1815. #define lpfc_reg_fcfi_rctl_match2_WORD word6
  1816. #define lpfc_reg_fcfi_rctl_mask2_SHIFT 0
  1817. #define lpfc_reg_fcfi_rctl_mask2_MASK 0x000000FF
  1818. #define lpfc_reg_fcfi_rctl_mask2_WORD word6
  1819. uint32_t word7;
  1820. #define lpfc_reg_fcfi_type_match3_SHIFT 24
  1821. #define lpfc_reg_fcfi_type_match3_MASK 0x000000FF
  1822. #define lpfc_reg_fcfi_type_match3_WORD word7
  1823. #define lpfc_reg_fcfi_type_mask3_SHIFT 16
  1824. #define lpfc_reg_fcfi_type_mask3_MASK 0x000000FF
  1825. #define lpfc_reg_fcfi_type_mask3_WORD word7
  1826. #define lpfc_reg_fcfi_rctl_match3_SHIFT 8
  1827. #define lpfc_reg_fcfi_rctl_match3_MASK 0x000000FF
  1828. #define lpfc_reg_fcfi_rctl_match3_WORD word7
  1829. #define lpfc_reg_fcfi_rctl_mask3_SHIFT 0
  1830. #define lpfc_reg_fcfi_rctl_mask3_MASK 0x000000FF
  1831. #define lpfc_reg_fcfi_rctl_mask3_WORD word7
  1832. uint32_t word8;
  1833. #define lpfc_reg_fcfi_mam_SHIFT 13
  1834. #define lpfc_reg_fcfi_mam_MASK 0x00000003
  1835. #define lpfc_reg_fcfi_mam_WORD word8
  1836. #define LPFC_MAM_BOTH 0 /* Both SPMA and FPMA */
  1837. #define LPFC_MAM_SPMA 1 /* Server Provided MAC Address */
  1838. #define LPFC_MAM_FPMA 2 /* Fabric Provided MAC Address */
  1839. #define lpfc_reg_fcfi_vv_SHIFT 12
  1840. #define lpfc_reg_fcfi_vv_MASK 0x00000001
  1841. #define lpfc_reg_fcfi_vv_WORD word8
  1842. #define lpfc_reg_fcfi_vlan_tag_SHIFT 0
  1843. #define lpfc_reg_fcfi_vlan_tag_MASK 0x00000FFF
  1844. #define lpfc_reg_fcfi_vlan_tag_WORD word8
  1845. };
  1846. struct lpfc_mbx_unreg_fcfi {
  1847. uint32_t word1_rsv;
  1848. uint32_t word2;
  1849. #define lpfc_unreg_fcfi_SHIFT 0
  1850. #define lpfc_unreg_fcfi_MASK 0x0000FFFF
  1851. #define lpfc_unreg_fcfi_WORD word2
  1852. };
  1853. struct lpfc_mbx_read_rev {
  1854. uint32_t word1;
  1855. #define lpfc_mbx_rd_rev_sli_lvl_SHIFT 16
  1856. #define lpfc_mbx_rd_rev_sli_lvl_MASK 0x0000000F
  1857. #define lpfc_mbx_rd_rev_sli_lvl_WORD word1
  1858. #define lpfc_mbx_rd_rev_fcoe_SHIFT 20
  1859. #define lpfc_mbx_rd_rev_fcoe_MASK 0x00000001
  1860. #define lpfc_mbx_rd_rev_fcoe_WORD word1
  1861. #define lpfc_mbx_rd_rev_cee_ver_SHIFT 21
  1862. #define lpfc_mbx_rd_rev_cee_ver_MASK 0x00000003
  1863. #define lpfc_mbx_rd_rev_cee_ver_WORD word1
  1864. #define LPFC_PREDCBX_CEE_MODE 0
  1865. #define LPFC_DCBX_CEE_MODE 1
  1866. #define lpfc_mbx_rd_rev_vpd_SHIFT 29
  1867. #define lpfc_mbx_rd_rev_vpd_MASK 0x00000001
  1868. #define lpfc_mbx_rd_rev_vpd_WORD word1
  1869. uint32_t first_hw_rev;
  1870. uint32_t second_hw_rev;
  1871. uint32_t word4_rsvd;
  1872. uint32_t third_hw_rev;
  1873. uint32_t word6;
  1874. #define lpfc_mbx_rd_rev_fcph_low_SHIFT 0
  1875. #define lpfc_mbx_rd_rev_fcph_low_MASK 0x000000FF
  1876. #define lpfc_mbx_rd_rev_fcph_low_WORD word6
  1877. #define lpfc_mbx_rd_rev_fcph_high_SHIFT 8
  1878. #define lpfc_mbx_rd_rev_fcph_high_MASK 0x000000FF
  1879. #define lpfc_mbx_rd_rev_fcph_high_WORD word6
  1880. #define lpfc_mbx_rd_rev_ftr_lvl_low_SHIFT 16
  1881. #define lpfc_mbx_rd_rev_ftr_lvl_low_MASK 0x000000FF
  1882. #define lpfc_mbx_rd_rev_ftr_lvl_low_WORD word6
  1883. #define lpfc_mbx_rd_rev_ftr_lvl_high_SHIFT 24
  1884. #define lpfc_mbx_rd_rev_ftr_lvl_high_MASK 0x000000FF
  1885. #define lpfc_mbx_rd_rev_ftr_lvl_high_WORD word6
  1886. uint32_t word7_rsvd;
  1887. uint32_t fw_id_rev;
  1888. uint8_t fw_name[16];
  1889. uint32_t ulp_fw_id_rev;
  1890. uint8_t ulp_fw_name[16];
  1891. uint32_t word18_47_rsvd[30];
  1892. uint32_t word48;
  1893. #define lpfc_mbx_rd_rev_avail_len_SHIFT 0
  1894. #define lpfc_mbx_rd_rev_avail_len_MASK 0x00FFFFFF
  1895. #define lpfc_mbx_rd_rev_avail_len_WORD word48
  1896. uint32_t vpd_paddr_low;
  1897. uint32_t vpd_paddr_high;
  1898. uint32_t avail_vpd_len;
  1899. uint32_t rsvd_52_63[12];
  1900. };
  1901. struct lpfc_mbx_read_config {
  1902. uint32_t word1;
  1903. #define lpfc_mbx_rd_conf_extnts_inuse_SHIFT 31
  1904. #define lpfc_mbx_rd_conf_extnts_inuse_MASK 0x00000001
  1905. #define lpfc_mbx_rd_conf_extnts_inuse_WORD word1
  1906. uint32_t word2;
  1907. #define lpfc_mbx_rd_conf_topology_SHIFT 24
  1908. #define lpfc_mbx_rd_conf_topology_MASK 0x000000FF
  1909. #define lpfc_mbx_rd_conf_topology_WORD word2
  1910. uint32_t rsvd_3;
  1911. uint32_t word4;
  1912. #define lpfc_mbx_rd_conf_e_d_tov_SHIFT 0
  1913. #define lpfc_mbx_rd_conf_e_d_tov_MASK 0x0000FFFF
  1914. #define lpfc_mbx_rd_conf_e_d_tov_WORD word4
  1915. uint32_t rsvd_5;
  1916. uint32_t word6;
  1917. #define lpfc_mbx_rd_conf_r_a_tov_SHIFT 0
  1918. #define lpfc_mbx_rd_conf_r_a_tov_MASK 0x0000FFFF
  1919. #define lpfc_mbx_rd_conf_r_a_tov_WORD word6
  1920. uint32_t rsvd_7;
  1921. uint32_t rsvd_8;
  1922. uint32_t word9;
  1923. #define lpfc_mbx_rd_conf_lmt_SHIFT 0
  1924. #define lpfc_mbx_rd_conf_lmt_MASK 0x0000FFFF
  1925. #define lpfc_mbx_rd_conf_lmt_WORD word9
  1926. uint32_t rsvd_10;
  1927. uint32_t rsvd_11;
  1928. uint32_t word12;
  1929. #define lpfc_mbx_rd_conf_xri_base_SHIFT 0
  1930. #define lpfc_mbx_rd_conf_xri_base_MASK 0x0000FFFF
  1931. #define lpfc_mbx_rd_conf_xri_base_WORD word12
  1932. #define lpfc_mbx_rd_conf_xri_count_SHIFT 16
  1933. #define lpfc_mbx_rd_conf_xri_count_MASK 0x0000FFFF
  1934. #define lpfc_mbx_rd_conf_xri_count_WORD word12
  1935. uint32_t word13;
  1936. #define lpfc_mbx_rd_conf_rpi_base_SHIFT 0
  1937. #define lpfc_mbx_rd_conf_rpi_base_MASK 0x0000FFFF
  1938. #define lpfc_mbx_rd_conf_rpi_base_WORD word13
  1939. #define lpfc_mbx_rd_conf_rpi_count_SHIFT 16
  1940. #define lpfc_mbx_rd_conf_rpi_count_MASK 0x0000FFFF
  1941. #define lpfc_mbx_rd_conf_rpi_count_WORD word13
  1942. uint32_t word14;
  1943. #define lpfc_mbx_rd_conf_vpi_base_SHIFT 0
  1944. #define lpfc_mbx_rd_conf_vpi_base_MASK 0x0000FFFF
  1945. #define lpfc_mbx_rd_conf_vpi_base_WORD word14
  1946. #define lpfc_mbx_rd_conf_vpi_count_SHIFT 16
  1947. #define lpfc_mbx_rd_conf_vpi_count_MASK 0x0000FFFF
  1948. #define lpfc_mbx_rd_conf_vpi_count_WORD word14
  1949. uint32_t word15;
  1950. #define lpfc_mbx_rd_conf_vfi_base_SHIFT 0
  1951. #define lpfc_mbx_rd_conf_vfi_base_MASK 0x0000FFFF
  1952. #define lpfc_mbx_rd_conf_vfi_base_WORD word15
  1953. #define lpfc_mbx_rd_conf_vfi_count_SHIFT 16
  1954. #define lpfc_mbx_rd_conf_vfi_count_MASK 0x0000FFFF
  1955. #define lpfc_mbx_rd_conf_vfi_count_WORD word15
  1956. uint32_t word16;
  1957. #define lpfc_mbx_rd_conf_fcfi_count_SHIFT 16
  1958. #define lpfc_mbx_rd_conf_fcfi_count_MASK 0x0000FFFF
  1959. #define lpfc_mbx_rd_conf_fcfi_count_WORD word16
  1960. uint32_t word17;
  1961. #define lpfc_mbx_rd_conf_rq_count_SHIFT 0
  1962. #define lpfc_mbx_rd_conf_rq_count_MASK 0x0000FFFF
  1963. #define lpfc_mbx_rd_conf_rq_count_WORD word17
  1964. #define lpfc_mbx_rd_conf_eq_count_SHIFT 16
  1965. #define lpfc_mbx_rd_conf_eq_count_MASK 0x0000FFFF
  1966. #define lpfc_mbx_rd_conf_eq_count_WORD word17
  1967. uint32_t word18;
  1968. #define lpfc_mbx_rd_conf_wq_count_SHIFT 0
  1969. #define lpfc_mbx_rd_conf_wq_count_MASK 0x0000FFFF
  1970. #define lpfc_mbx_rd_conf_wq_count_WORD word18
  1971. #define lpfc_mbx_rd_conf_cq_count_SHIFT 16
  1972. #define lpfc_mbx_rd_conf_cq_count_MASK 0x0000FFFF
  1973. #define lpfc_mbx_rd_conf_cq_count_WORD word18
  1974. };
  1975. struct lpfc_mbx_request_features {
  1976. uint32_t word1;
  1977. #define lpfc_mbx_rq_ftr_qry_SHIFT 0
  1978. #define lpfc_mbx_rq_ftr_qry_MASK 0x00000001
  1979. #define lpfc_mbx_rq_ftr_qry_WORD word1
  1980. uint32_t word2;
  1981. #define lpfc_mbx_rq_ftr_rq_iaab_SHIFT 0
  1982. #define lpfc_mbx_rq_ftr_rq_iaab_MASK 0x00000001
  1983. #define lpfc_mbx_rq_ftr_rq_iaab_WORD word2
  1984. #define lpfc_mbx_rq_ftr_rq_npiv_SHIFT 1
  1985. #define lpfc_mbx_rq_ftr_rq_npiv_MASK 0x00000001
  1986. #define lpfc_mbx_rq_ftr_rq_npiv_WORD word2
  1987. #define lpfc_mbx_rq_ftr_rq_dif_SHIFT 2
  1988. #define lpfc_mbx_rq_ftr_rq_dif_MASK 0x00000001
  1989. #define lpfc_mbx_rq_ftr_rq_dif_WORD word2
  1990. #define lpfc_mbx_rq_ftr_rq_vf_SHIFT 3
  1991. #define lpfc_mbx_rq_ftr_rq_vf_MASK 0x00000001
  1992. #define lpfc_mbx_rq_ftr_rq_vf_WORD word2
  1993. #define lpfc_mbx_rq_ftr_rq_fcpi_SHIFT 4
  1994. #define lpfc_mbx_rq_ftr_rq_fcpi_MASK 0x00000001
  1995. #define lpfc_mbx_rq_ftr_rq_fcpi_WORD word2
  1996. #define lpfc_mbx_rq_ftr_rq_fcpt_SHIFT 5
  1997. #define lpfc_mbx_rq_ftr_rq_fcpt_MASK 0x00000001
  1998. #define lpfc_mbx_rq_ftr_rq_fcpt_WORD word2
  1999. #define lpfc_mbx_rq_ftr_rq_fcpc_SHIFT 6
  2000. #define lpfc_mbx_rq_ftr_rq_fcpc_MASK 0x00000001
  2001. #define lpfc_mbx_rq_ftr_rq_fcpc_WORD word2
  2002. #define lpfc_mbx_rq_ftr_rq_ifip_SHIFT 7
  2003. #define lpfc_mbx_rq_ftr_rq_ifip_MASK 0x00000001
  2004. #define lpfc_mbx_rq_ftr_rq_ifip_WORD word2
  2005. #define lpfc_mbx_rq_ftr_rq_perfh_SHIFT 11
  2006. #define lpfc_mbx_rq_ftr_rq_perfh_MASK 0x00000001
  2007. #define lpfc_mbx_rq_ftr_rq_perfh_WORD word2
  2008. uint32_t word3;
  2009. #define lpfc_mbx_rq_ftr_rsp_iaab_SHIFT 0
  2010. #define lpfc_mbx_rq_ftr_rsp_iaab_MASK 0x00000001
  2011. #define lpfc_mbx_rq_ftr_rsp_iaab_WORD word3
  2012. #define lpfc_mbx_rq_ftr_rsp_npiv_SHIFT 1
  2013. #define lpfc_mbx_rq_ftr_rsp_npiv_MASK 0x00000001
  2014. #define lpfc_mbx_rq_ftr_rsp_npiv_WORD word3
  2015. #define lpfc_mbx_rq_ftr_rsp_dif_SHIFT 2
  2016. #define lpfc_mbx_rq_ftr_rsp_dif_MASK 0x00000001
  2017. #define lpfc_mbx_rq_ftr_rsp_dif_WORD word3
  2018. #define lpfc_mbx_rq_ftr_rsp_vf_SHIFT 3
  2019. #define lpfc_mbx_rq_ftr_rsp_vf__MASK 0x00000001
  2020. #define lpfc_mbx_rq_ftr_rsp_vf_WORD word3
  2021. #define lpfc_mbx_rq_ftr_rsp_fcpi_SHIFT 4
  2022. #define lpfc_mbx_rq_ftr_rsp_fcpi_MASK 0x00000001
  2023. #define lpfc_mbx_rq_ftr_rsp_fcpi_WORD word3
  2024. #define lpfc_mbx_rq_ftr_rsp_fcpt_SHIFT 5
  2025. #define lpfc_mbx_rq_ftr_rsp_fcpt_MASK 0x00000001
  2026. #define lpfc_mbx_rq_ftr_rsp_fcpt_WORD word3
  2027. #define lpfc_mbx_rq_ftr_rsp_fcpc_SHIFT 6
  2028. #define lpfc_mbx_rq_ftr_rsp_fcpc_MASK 0x00000001
  2029. #define lpfc_mbx_rq_ftr_rsp_fcpc_WORD word3
  2030. #define lpfc_mbx_rq_ftr_rsp_ifip_SHIFT 7
  2031. #define lpfc_mbx_rq_ftr_rsp_ifip_MASK 0x00000001
  2032. #define lpfc_mbx_rq_ftr_rsp_ifip_WORD word3
  2033. #define lpfc_mbx_rq_ftr_rsp_perfh_SHIFT 11
  2034. #define lpfc_mbx_rq_ftr_rsp_perfh_MASK 0x00000001
  2035. #define lpfc_mbx_rq_ftr_rsp_perfh_WORD word3
  2036. };
  2037. struct lpfc_mbx_supp_pages {
  2038. uint32_t word1;
  2039. #define qs_SHIFT 0
  2040. #define qs_MASK 0x00000001
  2041. #define qs_WORD word1
  2042. #define wr_SHIFT 1
  2043. #define wr_MASK 0x00000001
  2044. #define wr_WORD word1
  2045. #define pf_SHIFT 8
  2046. #define pf_MASK 0x000000ff
  2047. #define pf_WORD word1
  2048. #define cpn_SHIFT 16
  2049. #define cpn_MASK 0x000000ff
  2050. #define cpn_WORD word1
  2051. uint32_t word2;
  2052. #define list_offset_SHIFT 0
  2053. #define list_offset_MASK 0x000000ff
  2054. #define list_offset_WORD word2
  2055. #define next_offset_SHIFT 8
  2056. #define next_offset_MASK 0x000000ff
  2057. #define next_offset_WORD word2
  2058. #define elem_cnt_SHIFT 16
  2059. #define elem_cnt_MASK 0x000000ff
  2060. #define elem_cnt_WORD word2
  2061. uint32_t word3;
  2062. #define pn_0_SHIFT 24
  2063. #define pn_0_MASK 0x000000ff
  2064. #define pn_0_WORD word3
  2065. #define pn_1_SHIFT 16
  2066. #define pn_1_MASK 0x000000ff
  2067. #define pn_1_WORD word3
  2068. #define pn_2_SHIFT 8
  2069. #define pn_2_MASK 0x000000ff
  2070. #define pn_2_WORD word3
  2071. #define pn_3_SHIFT 0
  2072. #define pn_3_MASK 0x000000ff
  2073. #define pn_3_WORD word3
  2074. uint32_t word4;
  2075. #define pn_4_SHIFT 24
  2076. #define pn_4_MASK 0x000000ff
  2077. #define pn_4_WORD word4
  2078. #define pn_5_SHIFT 16
  2079. #define pn_5_MASK 0x000000ff
  2080. #define pn_5_WORD word4
  2081. #define pn_6_SHIFT 8
  2082. #define pn_6_MASK 0x000000ff
  2083. #define pn_6_WORD word4
  2084. #define pn_7_SHIFT 0
  2085. #define pn_7_MASK 0x000000ff
  2086. #define pn_7_WORD word4
  2087. uint32_t rsvd[27];
  2088. #define LPFC_SUPP_PAGES 0
  2089. #define LPFC_BLOCK_GUARD_PROFILES 1
  2090. #define LPFC_SLI4_PARAMETERS 2
  2091. };
  2092. struct lpfc_mbx_pc_sli4_params {
  2093. uint32_t word1;
  2094. #define qs_SHIFT 0
  2095. #define qs_MASK 0x00000001
  2096. #define qs_WORD word1
  2097. #define wr_SHIFT 1
  2098. #define wr_MASK 0x00000001
  2099. #define wr_WORD word1
  2100. #define pf_SHIFT 8
  2101. #define pf_MASK 0x000000ff
  2102. #define pf_WORD word1
  2103. #define cpn_SHIFT 16
  2104. #define cpn_MASK 0x000000ff
  2105. #define cpn_WORD word1
  2106. uint32_t word2;
  2107. #define if_type_SHIFT 0
  2108. #define if_type_MASK 0x00000007
  2109. #define if_type_WORD word2
  2110. #define sli_rev_SHIFT 4
  2111. #define sli_rev_MASK 0x0000000f
  2112. #define sli_rev_WORD word2
  2113. #define sli_family_SHIFT 8
  2114. #define sli_family_MASK 0x000000ff
  2115. #define sli_family_WORD word2
  2116. #define featurelevel_1_SHIFT 16
  2117. #define featurelevel_1_MASK 0x000000ff
  2118. #define featurelevel_1_WORD word2
  2119. #define featurelevel_2_SHIFT 24
  2120. #define featurelevel_2_MASK 0x0000001f
  2121. #define featurelevel_2_WORD word2
  2122. uint32_t word3;
  2123. #define fcoe_SHIFT 0
  2124. #define fcoe_MASK 0x00000001
  2125. #define fcoe_WORD word3
  2126. #define fc_SHIFT 1
  2127. #define fc_MASK 0x00000001
  2128. #define fc_WORD word3
  2129. #define nic_SHIFT 2
  2130. #define nic_MASK 0x00000001
  2131. #define nic_WORD word3
  2132. #define iscsi_SHIFT 3
  2133. #define iscsi_MASK 0x00000001
  2134. #define iscsi_WORD word3
  2135. #define rdma_SHIFT 4
  2136. #define rdma_MASK 0x00000001
  2137. #define rdma_WORD word3
  2138. uint32_t sge_supp_len;
  2139. #define SLI4_PAGE_SIZE 4096
  2140. uint32_t word5;
  2141. #define if_page_sz_SHIFT 0
  2142. #define if_page_sz_MASK 0x0000ffff
  2143. #define if_page_sz_WORD word5
  2144. #define loopbk_scope_SHIFT 24
  2145. #define loopbk_scope_MASK 0x0000000f
  2146. #define loopbk_scope_WORD word5
  2147. #define rq_db_window_SHIFT 28
  2148. #define rq_db_window_MASK 0x0000000f
  2149. #define rq_db_window_WORD word5
  2150. uint32_t word6;
  2151. #define eq_pages_SHIFT 0
  2152. #define eq_pages_MASK 0x0000000f
  2153. #define eq_pages_WORD word6
  2154. #define eqe_size_SHIFT 8
  2155. #define eqe_size_MASK 0x000000ff
  2156. #define eqe_size_WORD word6
  2157. uint32_t word7;
  2158. #define cq_pages_SHIFT 0
  2159. #define cq_pages_MASK 0x0000000f
  2160. #define cq_pages_WORD word7
  2161. #define cqe_size_SHIFT 8
  2162. #define cqe_size_MASK 0x000000ff
  2163. #define cqe_size_WORD word7
  2164. uint32_t word8;
  2165. #define mq_pages_SHIFT 0
  2166. #define mq_pages_MASK 0x0000000f
  2167. #define mq_pages_WORD word8
  2168. #define mqe_size_SHIFT 8
  2169. #define mqe_size_MASK 0x000000ff
  2170. #define mqe_size_WORD word8
  2171. #define mq_elem_cnt_SHIFT 16
  2172. #define mq_elem_cnt_MASK 0x000000ff
  2173. #define mq_elem_cnt_WORD word8
  2174. uint32_t word9;
  2175. #define wq_pages_SHIFT 0
  2176. #define wq_pages_MASK 0x0000ffff
  2177. #define wq_pages_WORD word9
  2178. #define wqe_size_SHIFT 8
  2179. #define wqe_size_MASK 0x000000ff
  2180. #define wqe_size_WORD word9
  2181. uint32_t word10;
  2182. #define rq_pages_SHIFT 0
  2183. #define rq_pages_MASK 0x0000ffff
  2184. #define rq_pages_WORD word10
  2185. #define rqe_size_SHIFT 8
  2186. #define rqe_size_MASK 0x000000ff
  2187. #define rqe_size_WORD word10
  2188. uint32_t word11;
  2189. #define hdr_pages_SHIFT 0
  2190. #define hdr_pages_MASK 0x0000000f
  2191. #define hdr_pages_WORD word11
  2192. #define hdr_size_SHIFT 8
  2193. #define hdr_size_MASK 0x0000000f
  2194. #define hdr_size_WORD word11
  2195. #define hdr_pp_align_SHIFT 16
  2196. #define hdr_pp_align_MASK 0x0000ffff
  2197. #define hdr_pp_align_WORD word11
  2198. uint32_t word12;
  2199. #define sgl_pages_SHIFT 0
  2200. #define sgl_pages_MASK 0x0000000f
  2201. #define sgl_pages_WORD word12
  2202. #define sgl_pp_align_SHIFT 16
  2203. #define sgl_pp_align_MASK 0x0000ffff
  2204. #define sgl_pp_align_WORD word12
  2205. uint32_t rsvd_13_63[51];
  2206. };
  2207. #define SLI4_PAGE_ALIGN(addr) (((addr)+((SLI4_PAGE_SIZE)-1)) \
  2208. &(~((SLI4_PAGE_SIZE)-1)))
  2209. struct lpfc_sli4_parameters {
  2210. uint32_t word0;
  2211. #define cfg_prot_type_SHIFT 0
  2212. #define cfg_prot_type_MASK 0x000000FF
  2213. #define cfg_prot_type_WORD word0
  2214. uint32_t word1;
  2215. #define cfg_ft_SHIFT 0
  2216. #define cfg_ft_MASK 0x00000001
  2217. #define cfg_ft_WORD word1
  2218. #define cfg_sli_rev_SHIFT 4
  2219. #define cfg_sli_rev_MASK 0x0000000f
  2220. #define cfg_sli_rev_WORD word1
  2221. #define cfg_sli_family_SHIFT 8
  2222. #define cfg_sli_family_MASK 0x0000000f
  2223. #define cfg_sli_family_WORD word1
  2224. #define cfg_if_type_SHIFT 12
  2225. #define cfg_if_type_MASK 0x0000000f
  2226. #define cfg_if_type_WORD word1
  2227. #define cfg_sli_hint_1_SHIFT 16
  2228. #define cfg_sli_hint_1_MASK 0x000000ff
  2229. #define cfg_sli_hint_1_WORD word1
  2230. #define cfg_sli_hint_2_SHIFT 24
  2231. #define cfg_sli_hint_2_MASK 0x0000001f
  2232. #define cfg_sli_hint_2_WORD word1
  2233. uint32_t word2;
  2234. uint32_t word3;
  2235. uint32_t word4;
  2236. #define cfg_cqv_SHIFT 14
  2237. #define cfg_cqv_MASK 0x00000003
  2238. #define cfg_cqv_WORD word4
  2239. uint32_t word5;
  2240. uint32_t word6;
  2241. #define cfg_mqv_SHIFT 14
  2242. #define cfg_mqv_MASK 0x00000003
  2243. #define cfg_mqv_WORD word6
  2244. uint32_t word7;
  2245. uint32_t word8;
  2246. #define cfg_wqv_SHIFT 14
  2247. #define cfg_wqv_MASK 0x00000003
  2248. #define cfg_wqv_WORD word8
  2249. uint32_t word9;
  2250. uint32_t word10;
  2251. #define cfg_rqv_SHIFT 14
  2252. #define cfg_rqv_MASK 0x00000003
  2253. #define cfg_rqv_WORD word10
  2254. uint32_t word11;
  2255. #define cfg_rq_db_window_SHIFT 28
  2256. #define cfg_rq_db_window_MASK 0x0000000f
  2257. #define cfg_rq_db_window_WORD word11
  2258. uint32_t word12;
  2259. #define cfg_fcoe_SHIFT 0
  2260. #define cfg_fcoe_MASK 0x00000001
  2261. #define cfg_fcoe_WORD word12
  2262. #define cfg_ext_SHIFT 1
  2263. #define cfg_ext_MASK 0x00000001
  2264. #define cfg_ext_WORD word12
  2265. #define cfg_hdrr_SHIFT 2
  2266. #define cfg_hdrr_MASK 0x00000001
  2267. #define cfg_hdrr_WORD word12
  2268. #define cfg_phwq_SHIFT 15
  2269. #define cfg_phwq_MASK 0x00000001
  2270. #define cfg_phwq_WORD word12
  2271. #define cfg_loopbk_scope_SHIFT 28
  2272. #define cfg_loopbk_scope_MASK 0x0000000f
  2273. #define cfg_loopbk_scope_WORD word12
  2274. uint32_t sge_supp_len;
  2275. uint32_t word14;
  2276. #define cfg_sgl_page_cnt_SHIFT 0
  2277. #define cfg_sgl_page_cnt_MASK 0x0000000f
  2278. #define cfg_sgl_page_cnt_WORD word14
  2279. #define cfg_sgl_page_size_SHIFT 8
  2280. #define cfg_sgl_page_size_MASK 0x000000ff
  2281. #define cfg_sgl_page_size_WORD word14
  2282. #define cfg_sgl_pp_align_SHIFT 16
  2283. #define cfg_sgl_pp_align_MASK 0x000000ff
  2284. #define cfg_sgl_pp_align_WORD word14
  2285. uint32_t word15;
  2286. uint32_t word16;
  2287. uint32_t word17;
  2288. uint32_t word18;
  2289. uint32_t word19;
  2290. };
  2291. struct lpfc_mbx_get_sli4_parameters {
  2292. struct mbox_header header;
  2293. struct lpfc_sli4_parameters sli4_parameters;
  2294. };
  2295. struct lpfc_rscr_desc_generic {
  2296. #define LPFC_RSRC_DESC_WSIZE 18
  2297. uint32_t desc[LPFC_RSRC_DESC_WSIZE];
  2298. };
  2299. struct lpfc_rsrc_desc_pcie {
  2300. uint32_t word0;
  2301. #define lpfc_rsrc_desc_pcie_type_SHIFT 0
  2302. #define lpfc_rsrc_desc_pcie_type_MASK 0x000000ff
  2303. #define lpfc_rsrc_desc_pcie_type_WORD word0
  2304. #define LPFC_RSRC_DESC_TYPE_PCIE 0x40
  2305. uint32_t word1;
  2306. #define lpfc_rsrc_desc_pcie_pfnum_SHIFT 0
  2307. #define lpfc_rsrc_desc_pcie_pfnum_MASK 0x000000ff
  2308. #define lpfc_rsrc_desc_pcie_pfnum_WORD word1
  2309. uint32_t reserved;
  2310. uint32_t word3;
  2311. #define lpfc_rsrc_desc_pcie_sriov_sta_SHIFT 0
  2312. #define lpfc_rsrc_desc_pcie_sriov_sta_MASK 0x000000ff
  2313. #define lpfc_rsrc_desc_pcie_sriov_sta_WORD word3
  2314. #define lpfc_rsrc_desc_pcie_pf_sta_SHIFT 8
  2315. #define lpfc_rsrc_desc_pcie_pf_sta_MASK 0x000000ff
  2316. #define lpfc_rsrc_desc_pcie_pf_sta_WORD word3
  2317. #define lpfc_rsrc_desc_pcie_pf_type_SHIFT 16
  2318. #define lpfc_rsrc_desc_pcie_pf_type_MASK 0x000000ff
  2319. #define lpfc_rsrc_desc_pcie_pf_type_WORD word3
  2320. uint32_t word4;
  2321. #define lpfc_rsrc_desc_pcie_nr_virtfn_SHIFT 0
  2322. #define lpfc_rsrc_desc_pcie_nr_virtfn_MASK 0x0000ffff
  2323. #define lpfc_rsrc_desc_pcie_nr_virtfn_WORD word4
  2324. };
  2325. struct lpfc_rsrc_desc_fcfcoe {
  2326. uint32_t word0;
  2327. #define lpfc_rsrc_desc_fcfcoe_type_SHIFT 0
  2328. #define lpfc_rsrc_desc_fcfcoe_type_MASK 0x000000ff
  2329. #define lpfc_rsrc_desc_fcfcoe_type_WORD word0
  2330. #define LPFC_RSRC_DESC_TYPE_FCFCOE 0x43
  2331. uint32_t word1;
  2332. #define lpfc_rsrc_desc_fcfcoe_vfnum_SHIFT 0
  2333. #define lpfc_rsrc_desc_fcfcoe_vfnum_MASK 0x000000ff
  2334. #define lpfc_rsrc_desc_fcfcoe_vfnum_WORD word1
  2335. #define lpfc_rsrc_desc_fcfcoe_pfnum_SHIFT 16
  2336. #define lpfc_rsrc_desc_fcfcoe_pfnum_MASK 0x000007ff
  2337. #define lpfc_rsrc_desc_fcfcoe_pfnum_WORD word1
  2338. uint32_t word2;
  2339. #define lpfc_rsrc_desc_fcfcoe_rpi_cnt_SHIFT 0
  2340. #define lpfc_rsrc_desc_fcfcoe_rpi_cnt_MASK 0x0000ffff
  2341. #define lpfc_rsrc_desc_fcfcoe_rpi_cnt_WORD word2
  2342. #define lpfc_rsrc_desc_fcfcoe_xri_cnt_SHIFT 16
  2343. #define lpfc_rsrc_desc_fcfcoe_xri_cnt_MASK 0x0000ffff
  2344. #define lpfc_rsrc_desc_fcfcoe_xri_cnt_WORD word2
  2345. uint32_t word3;
  2346. #define lpfc_rsrc_desc_fcfcoe_wq_cnt_SHIFT 0
  2347. #define lpfc_rsrc_desc_fcfcoe_wq_cnt_MASK 0x0000ffff
  2348. #define lpfc_rsrc_desc_fcfcoe_wq_cnt_WORD word3
  2349. #define lpfc_rsrc_desc_fcfcoe_rq_cnt_SHIFT 16
  2350. #define lpfc_rsrc_desc_fcfcoe_rq_cnt_MASK 0x0000ffff
  2351. #define lpfc_rsrc_desc_fcfcoe_rq_cnt_WORD word3
  2352. uint32_t word4;
  2353. #define lpfc_rsrc_desc_fcfcoe_cq_cnt_SHIFT 0
  2354. #define lpfc_rsrc_desc_fcfcoe_cq_cnt_MASK 0x0000ffff
  2355. #define lpfc_rsrc_desc_fcfcoe_cq_cnt_WORD word4
  2356. #define lpfc_rsrc_desc_fcfcoe_vpi_cnt_SHIFT 16
  2357. #define lpfc_rsrc_desc_fcfcoe_vpi_cnt_MASK 0x0000ffff
  2358. #define lpfc_rsrc_desc_fcfcoe_vpi_cnt_WORD word4
  2359. uint32_t word5;
  2360. #define lpfc_rsrc_desc_fcfcoe_fcfi_cnt_SHIFT 0
  2361. #define lpfc_rsrc_desc_fcfcoe_fcfi_cnt_MASK 0x0000ffff
  2362. #define lpfc_rsrc_desc_fcfcoe_fcfi_cnt_WORD word5
  2363. #define lpfc_rsrc_desc_fcfcoe_vfi_cnt_SHIFT 16
  2364. #define lpfc_rsrc_desc_fcfcoe_vfi_cnt_MASK 0x0000ffff
  2365. #define lpfc_rsrc_desc_fcfcoe_vfi_cnt_WORD word5
  2366. uint32_t word6;
  2367. uint32_t word7;
  2368. uint32_t word8;
  2369. uint32_t word9;
  2370. uint32_t word10;
  2371. uint32_t word11;
  2372. uint32_t word12;
  2373. uint32_t word13;
  2374. #define lpfc_rsrc_desc_fcfcoe_lnk_nr_SHIFT 0
  2375. #define lpfc_rsrc_desc_fcfcoe_lnk_nr_MASK 0x0000003f
  2376. #define lpfc_rsrc_desc_fcfcoe_lnk_nr_WORD word13
  2377. #define lpfc_rsrc_desc_fcfcoe_lnk_tp_SHIFT 6
  2378. #define lpfc_rsrc_desc_fcfcoe_lnk_tp_MASK 0x00000003
  2379. #define lpfc_rsrc_desc_fcfcoe_lnk_tp_WORD word13
  2380. #define lpfc_rsrc_desc_fcfcoe_lmc_SHIFT 8
  2381. #define lpfc_rsrc_desc_fcfcoe_lmc_MASK 0x00000001
  2382. #define lpfc_rsrc_desc_fcfcoe_lmc_WORD word13
  2383. #define lpfc_rsrc_desc_fcfcoe_lld_SHIFT 9
  2384. #define lpfc_rsrc_desc_fcfcoe_lld_MASK 0x00000001
  2385. #define lpfc_rsrc_desc_fcfcoe_lld_WORD word13
  2386. #define lpfc_rsrc_desc_fcfcoe_eq_cnt_SHIFT 16
  2387. #define lpfc_rsrc_desc_fcfcoe_eq_cnt_MASK 0x0000ffff
  2388. #define lpfc_rsrc_desc_fcfcoe_eq_cnt_WORD word13
  2389. };
  2390. struct lpfc_func_cfg {
  2391. #define LPFC_RSRC_DESC_MAX_NUM 2
  2392. uint32_t rsrc_desc_count;
  2393. struct lpfc_rscr_desc_generic desc[LPFC_RSRC_DESC_MAX_NUM];
  2394. };
  2395. struct lpfc_mbx_get_func_cfg {
  2396. struct mbox_header header;
  2397. #define LPFC_CFG_TYPE_PERSISTENT_OVERRIDE 0x0
  2398. #define LPFC_CFG_TYPE_FACTURY_DEFAULT 0x1
  2399. #define LPFC_CFG_TYPE_CURRENT_ACTIVE 0x2
  2400. struct lpfc_func_cfg func_cfg;
  2401. };
  2402. struct lpfc_prof_cfg {
  2403. #define LPFC_RSRC_DESC_MAX_NUM 2
  2404. uint32_t rsrc_desc_count;
  2405. struct lpfc_rscr_desc_generic desc[LPFC_RSRC_DESC_MAX_NUM];
  2406. };
  2407. struct lpfc_mbx_get_prof_cfg {
  2408. struct mbox_header header;
  2409. #define LPFC_CFG_TYPE_PERSISTENT_OVERRIDE 0x0
  2410. #define LPFC_CFG_TYPE_FACTURY_DEFAULT 0x1
  2411. #define LPFC_CFG_TYPE_CURRENT_ACTIVE 0x2
  2412. union {
  2413. struct {
  2414. uint32_t word10;
  2415. #define lpfc_mbx_get_prof_cfg_prof_id_SHIFT 0
  2416. #define lpfc_mbx_get_prof_cfg_prof_id_MASK 0x000000ff
  2417. #define lpfc_mbx_get_prof_cfg_prof_id_WORD word10
  2418. #define lpfc_mbx_get_prof_cfg_prof_tp_SHIFT 8
  2419. #define lpfc_mbx_get_prof_cfg_prof_tp_MASK 0x00000003
  2420. #define lpfc_mbx_get_prof_cfg_prof_tp_WORD word10
  2421. } request;
  2422. struct {
  2423. struct lpfc_prof_cfg prof_cfg;
  2424. } response;
  2425. } u;
  2426. };
  2427. /* Mailbox Completion Queue Error Messages */
  2428. #define MB_CQE_STATUS_SUCCESS 0x0
  2429. #define MB_CQE_STATUS_INSUFFICIENT_PRIVILEGES 0x1
  2430. #define MB_CQE_STATUS_INVALID_PARAMETER 0x2
  2431. #define MB_CQE_STATUS_INSUFFICIENT_RESOURCES 0x3
  2432. #define MB_CEQ_STATUS_QUEUE_FLUSHING 0x4
  2433. #define MB_CQE_STATUS_DMA_FAILED 0x5
  2434. #define LPFC_MBX_WR_CONFIG_MAX_BDE 8
  2435. struct lpfc_mbx_wr_object {
  2436. struct mbox_header header;
  2437. union {
  2438. struct {
  2439. uint32_t word4;
  2440. #define lpfc_wr_object_eof_SHIFT 31
  2441. #define lpfc_wr_object_eof_MASK 0x00000001
  2442. #define lpfc_wr_object_eof_WORD word4
  2443. #define lpfc_wr_object_write_length_SHIFT 0
  2444. #define lpfc_wr_object_write_length_MASK 0x00FFFFFF
  2445. #define lpfc_wr_object_write_length_WORD word4
  2446. uint32_t write_offset;
  2447. uint32_t object_name[26];
  2448. uint32_t bde_count;
  2449. struct ulp_bde64 bde[LPFC_MBX_WR_CONFIG_MAX_BDE];
  2450. } request;
  2451. struct {
  2452. uint32_t actual_write_length;
  2453. } response;
  2454. } u;
  2455. };
  2456. /* mailbox queue entry structure */
  2457. struct lpfc_mqe {
  2458. uint32_t word0;
  2459. #define lpfc_mqe_status_SHIFT 16
  2460. #define lpfc_mqe_status_MASK 0x0000FFFF
  2461. #define lpfc_mqe_status_WORD word0
  2462. #define lpfc_mqe_command_SHIFT 8
  2463. #define lpfc_mqe_command_MASK 0x000000FF
  2464. #define lpfc_mqe_command_WORD word0
  2465. union {
  2466. uint32_t mb_words[LPFC_SLI4_MB_WORD_COUNT - 1];
  2467. /* sli4 mailbox commands */
  2468. struct lpfc_mbx_sli4_config sli4_config;
  2469. struct lpfc_mbx_init_vfi init_vfi;
  2470. struct lpfc_mbx_reg_vfi reg_vfi;
  2471. struct lpfc_mbx_reg_vfi unreg_vfi;
  2472. struct lpfc_mbx_init_vpi init_vpi;
  2473. struct lpfc_mbx_resume_rpi resume_rpi;
  2474. struct lpfc_mbx_read_fcf_tbl read_fcf_tbl;
  2475. struct lpfc_mbx_add_fcf_tbl_entry add_fcf_entry;
  2476. struct lpfc_mbx_del_fcf_tbl_entry del_fcf_entry;
  2477. struct lpfc_mbx_redisc_fcf_tbl redisc_fcf_tbl;
  2478. struct lpfc_mbx_reg_fcfi reg_fcfi;
  2479. struct lpfc_mbx_unreg_fcfi unreg_fcfi;
  2480. struct lpfc_mbx_mq_create mq_create;
  2481. struct lpfc_mbx_mq_create_ext mq_create_ext;
  2482. struct lpfc_mbx_eq_create eq_create;
  2483. struct lpfc_mbx_cq_create cq_create;
  2484. struct lpfc_mbx_wq_create wq_create;
  2485. struct lpfc_mbx_rq_create rq_create;
  2486. struct lpfc_mbx_mq_destroy mq_destroy;
  2487. struct lpfc_mbx_eq_destroy eq_destroy;
  2488. struct lpfc_mbx_cq_destroy cq_destroy;
  2489. struct lpfc_mbx_wq_destroy wq_destroy;
  2490. struct lpfc_mbx_rq_destroy rq_destroy;
  2491. struct lpfc_mbx_get_rsrc_extent_info rsrc_extent_info;
  2492. struct lpfc_mbx_alloc_rsrc_extents alloc_rsrc_extents;
  2493. struct lpfc_mbx_dealloc_rsrc_extents dealloc_rsrc_extents;
  2494. struct lpfc_mbx_post_sgl_pages post_sgl_pages;
  2495. struct lpfc_mbx_nembed_cmd nembed_cmd;
  2496. struct lpfc_mbx_read_rev read_rev;
  2497. struct lpfc_mbx_read_vpi read_vpi;
  2498. struct lpfc_mbx_read_config rd_config;
  2499. struct lpfc_mbx_request_features req_ftrs;
  2500. struct lpfc_mbx_post_hdr_tmpl hdr_tmpl;
  2501. struct lpfc_mbx_query_fw_cfg query_fw_cfg;
  2502. struct lpfc_mbx_supp_pages supp_pages;
  2503. struct lpfc_mbx_pc_sli4_params sli4_params;
  2504. struct lpfc_mbx_get_sli4_parameters get_sli4_parameters;
  2505. struct lpfc_mbx_set_link_diag_state link_diag_state;
  2506. struct lpfc_mbx_set_link_diag_loopback link_diag_loopback;
  2507. struct lpfc_mbx_run_link_diag_test link_diag_test;
  2508. struct lpfc_mbx_get_func_cfg get_func_cfg;
  2509. struct lpfc_mbx_get_prof_cfg get_prof_cfg;
  2510. struct lpfc_mbx_nop nop;
  2511. struct lpfc_mbx_wr_object wr_object;
  2512. } un;
  2513. };
  2514. struct lpfc_mcqe {
  2515. uint32_t word0;
  2516. #define lpfc_mcqe_status_SHIFT 0
  2517. #define lpfc_mcqe_status_MASK 0x0000FFFF
  2518. #define lpfc_mcqe_status_WORD word0
  2519. #define lpfc_mcqe_ext_status_SHIFT 16
  2520. #define lpfc_mcqe_ext_status_MASK 0x0000FFFF
  2521. #define lpfc_mcqe_ext_status_WORD word0
  2522. uint32_t mcqe_tag0;
  2523. uint32_t mcqe_tag1;
  2524. uint32_t trailer;
  2525. #define lpfc_trailer_valid_SHIFT 31
  2526. #define lpfc_trailer_valid_MASK 0x00000001
  2527. #define lpfc_trailer_valid_WORD trailer
  2528. #define lpfc_trailer_async_SHIFT 30
  2529. #define lpfc_trailer_async_MASK 0x00000001
  2530. #define lpfc_trailer_async_WORD trailer
  2531. #define lpfc_trailer_hpi_SHIFT 29
  2532. #define lpfc_trailer_hpi_MASK 0x00000001
  2533. #define lpfc_trailer_hpi_WORD trailer
  2534. #define lpfc_trailer_completed_SHIFT 28
  2535. #define lpfc_trailer_completed_MASK 0x00000001
  2536. #define lpfc_trailer_completed_WORD trailer
  2537. #define lpfc_trailer_consumed_SHIFT 27
  2538. #define lpfc_trailer_consumed_MASK 0x00000001
  2539. #define lpfc_trailer_consumed_WORD trailer
  2540. #define lpfc_trailer_type_SHIFT 16
  2541. #define lpfc_trailer_type_MASK 0x000000FF
  2542. #define lpfc_trailer_type_WORD trailer
  2543. #define lpfc_trailer_code_SHIFT 8
  2544. #define lpfc_trailer_code_MASK 0x000000FF
  2545. #define lpfc_trailer_code_WORD trailer
  2546. #define LPFC_TRAILER_CODE_LINK 0x1
  2547. #define LPFC_TRAILER_CODE_FCOE 0x2
  2548. #define LPFC_TRAILER_CODE_DCBX 0x3
  2549. #define LPFC_TRAILER_CODE_GRP5 0x5
  2550. #define LPFC_TRAILER_CODE_FC 0x10
  2551. #define LPFC_TRAILER_CODE_SLI 0x11
  2552. };
  2553. struct lpfc_acqe_link {
  2554. uint32_t word0;
  2555. #define lpfc_acqe_link_speed_SHIFT 24
  2556. #define lpfc_acqe_link_speed_MASK 0x000000FF
  2557. #define lpfc_acqe_link_speed_WORD word0
  2558. #define LPFC_ASYNC_LINK_SPEED_ZERO 0x0
  2559. #define LPFC_ASYNC_LINK_SPEED_10MBPS 0x1
  2560. #define LPFC_ASYNC_LINK_SPEED_100MBPS 0x2
  2561. #define LPFC_ASYNC_LINK_SPEED_1GBPS 0x3
  2562. #define LPFC_ASYNC_LINK_SPEED_10GBPS 0x4
  2563. #define lpfc_acqe_link_duplex_SHIFT 16
  2564. #define lpfc_acqe_link_duplex_MASK 0x000000FF
  2565. #define lpfc_acqe_link_duplex_WORD word0
  2566. #define LPFC_ASYNC_LINK_DUPLEX_NONE 0x0
  2567. #define LPFC_ASYNC_LINK_DUPLEX_HALF 0x1
  2568. #define LPFC_ASYNC_LINK_DUPLEX_FULL 0x2
  2569. #define lpfc_acqe_link_status_SHIFT 8
  2570. #define lpfc_acqe_link_status_MASK 0x000000FF
  2571. #define lpfc_acqe_link_status_WORD word0
  2572. #define LPFC_ASYNC_LINK_STATUS_DOWN 0x0
  2573. #define LPFC_ASYNC_LINK_STATUS_UP 0x1
  2574. #define LPFC_ASYNC_LINK_STATUS_LOGICAL_DOWN 0x2
  2575. #define LPFC_ASYNC_LINK_STATUS_LOGICAL_UP 0x3
  2576. #define lpfc_acqe_link_type_SHIFT 6
  2577. #define lpfc_acqe_link_type_MASK 0x00000003
  2578. #define lpfc_acqe_link_type_WORD word0
  2579. #define lpfc_acqe_link_number_SHIFT 0
  2580. #define lpfc_acqe_link_number_MASK 0x0000003F
  2581. #define lpfc_acqe_link_number_WORD word0
  2582. uint32_t word1;
  2583. #define lpfc_acqe_link_fault_SHIFT 0
  2584. #define lpfc_acqe_link_fault_MASK 0x000000FF
  2585. #define lpfc_acqe_link_fault_WORD word1
  2586. #define LPFC_ASYNC_LINK_FAULT_NONE 0x0
  2587. #define LPFC_ASYNC_LINK_FAULT_LOCAL 0x1
  2588. #define LPFC_ASYNC_LINK_FAULT_REMOTE 0x2
  2589. #define lpfc_acqe_logical_link_speed_SHIFT 16
  2590. #define lpfc_acqe_logical_link_speed_MASK 0x0000FFFF
  2591. #define lpfc_acqe_logical_link_speed_WORD word1
  2592. uint32_t event_tag;
  2593. uint32_t trailer;
  2594. #define LPFC_LINK_EVENT_TYPE_PHYSICAL 0x0
  2595. #define LPFC_LINK_EVENT_TYPE_VIRTUAL 0x1
  2596. };
  2597. struct lpfc_acqe_fip {
  2598. uint32_t index;
  2599. uint32_t word1;
  2600. #define lpfc_acqe_fip_fcf_count_SHIFT 0
  2601. #define lpfc_acqe_fip_fcf_count_MASK 0x0000FFFF
  2602. #define lpfc_acqe_fip_fcf_count_WORD word1
  2603. #define lpfc_acqe_fip_event_type_SHIFT 16
  2604. #define lpfc_acqe_fip_event_type_MASK 0x0000FFFF
  2605. #define lpfc_acqe_fip_event_type_WORD word1
  2606. uint32_t event_tag;
  2607. uint32_t trailer;
  2608. #define LPFC_FIP_EVENT_TYPE_NEW_FCF 0x1
  2609. #define LPFC_FIP_EVENT_TYPE_FCF_TABLE_FULL 0x2
  2610. #define LPFC_FIP_EVENT_TYPE_FCF_DEAD 0x3
  2611. #define LPFC_FIP_EVENT_TYPE_CVL 0x4
  2612. #define LPFC_FIP_EVENT_TYPE_FCF_PARAM_MOD 0x5
  2613. };
  2614. struct lpfc_acqe_dcbx {
  2615. uint32_t tlv_ttl;
  2616. uint32_t reserved;
  2617. uint32_t event_tag;
  2618. uint32_t trailer;
  2619. };
  2620. struct lpfc_acqe_grp5 {
  2621. uint32_t word0;
  2622. #define lpfc_acqe_grp5_type_SHIFT 6
  2623. #define lpfc_acqe_grp5_type_MASK 0x00000003
  2624. #define lpfc_acqe_grp5_type_WORD word0
  2625. #define lpfc_acqe_grp5_number_SHIFT 0
  2626. #define lpfc_acqe_grp5_number_MASK 0x0000003F
  2627. #define lpfc_acqe_grp5_number_WORD word0
  2628. uint32_t word1;
  2629. #define lpfc_acqe_grp5_llink_spd_SHIFT 16
  2630. #define lpfc_acqe_grp5_llink_spd_MASK 0x0000FFFF
  2631. #define lpfc_acqe_grp5_llink_spd_WORD word1
  2632. uint32_t event_tag;
  2633. uint32_t trailer;
  2634. };
  2635. struct lpfc_acqe_fc_la {
  2636. uint32_t word0;
  2637. #define lpfc_acqe_fc_la_speed_SHIFT 24
  2638. #define lpfc_acqe_fc_la_speed_MASK 0x000000FF
  2639. #define lpfc_acqe_fc_la_speed_WORD word0
  2640. #define LPFC_FC_LA_SPEED_UNKOWN 0x0
  2641. #define LPFC_FC_LA_SPEED_1G 0x1
  2642. #define LPFC_FC_LA_SPEED_2G 0x2
  2643. #define LPFC_FC_LA_SPEED_4G 0x4
  2644. #define LPFC_FC_LA_SPEED_8G 0x8
  2645. #define LPFC_FC_LA_SPEED_10G 0xA
  2646. #define LPFC_FC_LA_SPEED_16G 0x10
  2647. #define lpfc_acqe_fc_la_topology_SHIFT 16
  2648. #define lpfc_acqe_fc_la_topology_MASK 0x000000FF
  2649. #define lpfc_acqe_fc_la_topology_WORD word0
  2650. #define LPFC_FC_LA_TOP_UNKOWN 0x0
  2651. #define LPFC_FC_LA_TOP_P2P 0x1
  2652. #define LPFC_FC_LA_TOP_FCAL 0x2
  2653. #define LPFC_FC_LA_TOP_INTERNAL_LOOP 0x3
  2654. #define LPFC_FC_LA_TOP_SERDES_LOOP 0x4
  2655. #define lpfc_acqe_fc_la_att_type_SHIFT 8
  2656. #define lpfc_acqe_fc_la_att_type_MASK 0x000000FF
  2657. #define lpfc_acqe_fc_la_att_type_WORD word0
  2658. #define LPFC_FC_LA_TYPE_LINK_UP 0x1
  2659. #define LPFC_FC_LA_TYPE_LINK_DOWN 0x2
  2660. #define LPFC_FC_LA_TYPE_NO_HARD_ALPA 0x3
  2661. #define lpfc_acqe_fc_la_port_type_SHIFT 6
  2662. #define lpfc_acqe_fc_la_port_type_MASK 0x00000003
  2663. #define lpfc_acqe_fc_la_port_type_WORD word0
  2664. #define LPFC_LINK_TYPE_ETHERNET 0x0
  2665. #define LPFC_LINK_TYPE_FC 0x1
  2666. #define lpfc_acqe_fc_la_port_number_SHIFT 0
  2667. #define lpfc_acqe_fc_la_port_number_MASK 0x0000003F
  2668. #define lpfc_acqe_fc_la_port_number_WORD word0
  2669. uint32_t word1;
  2670. #define lpfc_acqe_fc_la_llink_spd_SHIFT 16
  2671. #define lpfc_acqe_fc_la_llink_spd_MASK 0x0000FFFF
  2672. #define lpfc_acqe_fc_la_llink_spd_WORD word1
  2673. #define lpfc_acqe_fc_la_fault_SHIFT 0
  2674. #define lpfc_acqe_fc_la_fault_MASK 0x000000FF
  2675. #define lpfc_acqe_fc_la_fault_WORD word1
  2676. #define LPFC_FC_LA_FAULT_NONE 0x0
  2677. #define LPFC_FC_LA_FAULT_LOCAL 0x1
  2678. #define LPFC_FC_LA_FAULT_REMOTE 0x2
  2679. uint32_t event_tag;
  2680. uint32_t trailer;
  2681. #define LPFC_FC_LA_EVENT_TYPE_FC_LINK 0x1
  2682. #define LPFC_FC_LA_EVENT_TYPE_SHARED_LINK 0x2
  2683. };
  2684. struct lpfc_acqe_sli {
  2685. uint32_t event_data1;
  2686. uint32_t event_data2;
  2687. uint32_t reserved;
  2688. uint32_t trailer;
  2689. #define LPFC_SLI_EVENT_TYPE_PORT_ERROR 0x1
  2690. #define LPFC_SLI_EVENT_TYPE_OVER_TEMP 0x2
  2691. #define LPFC_SLI_EVENT_TYPE_NORM_TEMP 0x3
  2692. #define LPFC_SLI_EVENT_TYPE_NVLOG_POST 0x4
  2693. #define LPFC_SLI_EVENT_TYPE_DIAG_DUMP 0x5
  2694. };
  2695. /*
  2696. * Define the bootstrap mailbox (bmbx) region used to communicate
  2697. * mailbox command between the host and port. The mailbox consists
  2698. * of a payload area of 256 bytes and a completion queue of length
  2699. * 16 bytes.
  2700. */
  2701. struct lpfc_bmbx_create {
  2702. struct lpfc_mqe mqe;
  2703. struct lpfc_mcqe mcqe;
  2704. };
  2705. #define SGL_ALIGN_SZ 64
  2706. #define SGL_PAGE_SIZE 4096
  2707. /* align SGL addr on a size boundary - adjust address up */
  2708. #define NO_XRI 0xffff
  2709. struct wqe_common {
  2710. uint32_t word6;
  2711. #define wqe_xri_tag_SHIFT 0
  2712. #define wqe_xri_tag_MASK 0x0000FFFF
  2713. #define wqe_xri_tag_WORD word6
  2714. #define wqe_ctxt_tag_SHIFT 16
  2715. #define wqe_ctxt_tag_MASK 0x0000FFFF
  2716. #define wqe_ctxt_tag_WORD word6
  2717. uint32_t word7;
  2718. #define wqe_ct_SHIFT 2
  2719. #define wqe_ct_MASK 0x00000003
  2720. #define wqe_ct_WORD word7
  2721. #define wqe_status_SHIFT 4
  2722. #define wqe_status_MASK 0x0000000f
  2723. #define wqe_status_WORD word7
  2724. #define wqe_cmnd_SHIFT 8
  2725. #define wqe_cmnd_MASK 0x000000ff
  2726. #define wqe_cmnd_WORD word7
  2727. #define wqe_class_SHIFT 16
  2728. #define wqe_class_MASK 0x00000007
  2729. #define wqe_class_WORD word7
  2730. #define wqe_pu_SHIFT 20
  2731. #define wqe_pu_MASK 0x00000003
  2732. #define wqe_pu_WORD word7
  2733. #define wqe_erp_SHIFT 22
  2734. #define wqe_erp_MASK 0x00000001
  2735. #define wqe_erp_WORD word7
  2736. #define wqe_lnk_SHIFT 23
  2737. #define wqe_lnk_MASK 0x00000001
  2738. #define wqe_lnk_WORD word7
  2739. #define wqe_tmo_SHIFT 24
  2740. #define wqe_tmo_MASK 0x000000ff
  2741. #define wqe_tmo_WORD word7
  2742. uint32_t abort_tag; /* word 8 in WQE */
  2743. uint32_t word9;
  2744. #define wqe_reqtag_SHIFT 0
  2745. #define wqe_reqtag_MASK 0x0000FFFF
  2746. #define wqe_reqtag_WORD word9
  2747. #define wqe_temp_rpi_SHIFT 16
  2748. #define wqe_temp_rpi_MASK 0x0000FFFF
  2749. #define wqe_temp_rpi_WORD word9
  2750. #define wqe_rcvoxid_SHIFT 16
  2751. #define wqe_rcvoxid_MASK 0x0000FFFF
  2752. #define wqe_rcvoxid_WORD word9
  2753. uint32_t word10;
  2754. #define wqe_ebde_cnt_SHIFT 0
  2755. #define wqe_ebde_cnt_MASK 0x0000000f
  2756. #define wqe_ebde_cnt_WORD word10
  2757. #define wqe_lenloc_SHIFT 7
  2758. #define wqe_lenloc_MASK 0x00000003
  2759. #define wqe_lenloc_WORD word10
  2760. #define LPFC_WQE_LENLOC_NONE 0
  2761. #define LPFC_WQE_LENLOC_WORD3 1
  2762. #define LPFC_WQE_LENLOC_WORD12 2
  2763. #define LPFC_WQE_LENLOC_WORD4 3
  2764. #define wqe_qosd_SHIFT 9
  2765. #define wqe_qosd_MASK 0x00000001
  2766. #define wqe_qosd_WORD word10
  2767. #define wqe_xbl_SHIFT 11
  2768. #define wqe_xbl_MASK 0x00000001
  2769. #define wqe_xbl_WORD word10
  2770. #define wqe_iod_SHIFT 13
  2771. #define wqe_iod_MASK 0x00000001
  2772. #define wqe_iod_WORD word10
  2773. #define LPFC_WQE_IOD_WRITE 0
  2774. #define LPFC_WQE_IOD_READ 1
  2775. #define wqe_dbde_SHIFT 14
  2776. #define wqe_dbde_MASK 0x00000001
  2777. #define wqe_dbde_WORD word10
  2778. #define wqe_wqes_SHIFT 15
  2779. #define wqe_wqes_MASK 0x00000001
  2780. #define wqe_wqes_WORD word10
  2781. /* Note that this field overlaps above fields */
  2782. #define wqe_wqid_SHIFT 1
  2783. #define wqe_wqid_MASK 0x00007fff
  2784. #define wqe_wqid_WORD word10
  2785. #define wqe_pri_SHIFT 16
  2786. #define wqe_pri_MASK 0x00000007
  2787. #define wqe_pri_WORD word10
  2788. #define wqe_pv_SHIFT 19
  2789. #define wqe_pv_MASK 0x00000001
  2790. #define wqe_pv_WORD word10
  2791. #define wqe_xc_SHIFT 21
  2792. #define wqe_xc_MASK 0x00000001
  2793. #define wqe_xc_WORD word10
  2794. #define wqe_ccpe_SHIFT 23
  2795. #define wqe_ccpe_MASK 0x00000001
  2796. #define wqe_ccpe_WORD word10
  2797. #define wqe_ccp_SHIFT 24
  2798. #define wqe_ccp_MASK 0x000000ff
  2799. #define wqe_ccp_WORD word10
  2800. uint32_t word11;
  2801. #define wqe_cmd_type_SHIFT 0
  2802. #define wqe_cmd_type_MASK 0x0000000f
  2803. #define wqe_cmd_type_WORD word11
  2804. #define wqe_els_id_SHIFT 4
  2805. #define wqe_els_id_MASK 0x00000003
  2806. #define wqe_els_id_WORD word11
  2807. #define LPFC_ELS_ID_FLOGI 3
  2808. #define LPFC_ELS_ID_FDISC 2
  2809. #define LPFC_ELS_ID_LOGO 1
  2810. #define LPFC_ELS_ID_DEFAULT 0
  2811. #define wqe_wqec_SHIFT 7
  2812. #define wqe_wqec_MASK 0x00000001
  2813. #define wqe_wqec_WORD word11
  2814. #define wqe_cqid_SHIFT 16
  2815. #define wqe_cqid_MASK 0x0000ffff
  2816. #define wqe_cqid_WORD word11
  2817. #define LPFC_WQE_CQ_ID_DEFAULT 0xffff
  2818. };
  2819. struct wqe_did {
  2820. uint32_t word5;
  2821. #define wqe_els_did_SHIFT 0
  2822. #define wqe_els_did_MASK 0x00FFFFFF
  2823. #define wqe_els_did_WORD word5
  2824. #define wqe_xmit_bls_pt_SHIFT 28
  2825. #define wqe_xmit_bls_pt_MASK 0x00000003
  2826. #define wqe_xmit_bls_pt_WORD word5
  2827. #define wqe_xmit_bls_ar_SHIFT 30
  2828. #define wqe_xmit_bls_ar_MASK 0x00000001
  2829. #define wqe_xmit_bls_ar_WORD word5
  2830. #define wqe_xmit_bls_xo_SHIFT 31
  2831. #define wqe_xmit_bls_xo_MASK 0x00000001
  2832. #define wqe_xmit_bls_xo_WORD word5
  2833. };
  2834. struct lpfc_wqe_generic{
  2835. struct ulp_bde64 bde;
  2836. uint32_t word3;
  2837. uint32_t word4;
  2838. uint32_t word5;
  2839. struct wqe_common wqe_com;
  2840. uint32_t payload[4];
  2841. };
  2842. struct els_request64_wqe {
  2843. struct ulp_bde64 bde;
  2844. uint32_t payload_len;
  2845. uint32_t word4;
  2846. #define els_req64_sid_SHIFT 0
  2847. #define els_req64_sid_MASK 0x00FFFFFF
  2848. #define els_req64_sid_WORD word4
  2849. #define els_req64_sp_SHIFT 24
  2850. #define els_req64_sp_MASK 0x00000001
  2851. #define els_req64_sp_WORD word4
  2852. #define els_req64_vf_SHIFT 25
  2853. #define els_req64_vf_MASK 0x00000001
  2854. #define els_req64_vf_WORD word4
  2855. struct wqe_did wqe_dest;
  2856. struct wqe_common wqe_com; /* words 6-11 */
  2857. uint32_t word12;
  2858. #define els_req64_vfid_SHIFT 1
  2859. #define els_req64_vfid_MASK 0x00000FFF
  2860. #define els_req64_vfid_WORD word12
  2861. #define els_req64_pri_SHIFT 13
  2862. #define els_req64_pri_MASK 0x00000007
  2863. #define els_req64_pri_WORD word12
  2864. uint32_t word13;
  2865. #define els_req64_hopcnt_SHIFT 24
  2866. #define els_req64_hopcnt_MASK 0x000000ff
  2867. #define els_req64_hopcnt_WORD word13
  2868. uint32_t reserved[2];
  2869. };
  2870. struct xmit_els_rsp64_wqe {
  2871. struct ulp_bde64 bde;
  2872. uint32_t response_payload_len;
  2873. uint32_t rsvd4;
  2874. struct wqe_did wqe_dest;
  2875. struct wqe_common wqe_com; /* words 6-11 */
  2876. uint32_t word12;
  2877. #define wqe_rsp_temp_rpi_SHIFT 0
  2878. #define wqe_rsp_temp_rpi_MASK 0x0000FFFF
  2879. #define wqe_rsp_temp_rpi_WORD word12
  2880. uint32_t rsvd_13_15[3];
  2881. };
  2882. struct xmit_bls_rsp64_wqe {
  2883. uint32_t payload0;
  2884. /* Payload0 for BA_ACC */
  2885. #define xmit_bls_rsp64_acc_seq_id_SHIFT 16
  2886. #define xmit_bls_rsp64_acc_seq_id_MASK 0x000000ff
  2887. #define xmit_bls_rsp64_acc_seq_id_WORD payload0
  2888. #define xmit_bls_rsp64_acc_seq_id_vald_SHIFT 24
  2889. #define xmit_bls_rsp64_acc_seq_id_vald_MASK 0x000000ff
  2890. #define xmit_bls_rsp64_acc_seq_id_vald_WORD payload0
  2891. /* Payload0 for BA_RJT */
  2892. #define xmit_bls_rsp64_rjt_vspec_SHIFT 0
  2893. #define xmit_bls_rsp64_rjt_vspec_MASK 0x000000ff
  2894. #define xmit_bls_rsp64_rjt_vspec_WORD payload0
  2895. #define xmit_bls_rsp64_rjt_expc_SHIFT 8
  2896. #define xmit_bls_rsp64_rjt_expc_MASK 0x000000ff
  2897. #define xmit_bls_rsp64_rjt_expc_WORD payload0
  2898. #define xmit_bls_rsp64_rjt_rsnc_SHIFT 16
  2899. #define xmit_bls_rsp64_rjt_rsnc_MASK 0x000000ff
  2900. #define xmit_bls_rsp64_rjt_rsnc_WORD payload0
  2901. uint32_t word1;
  2902. #define xmit_bls_rsp64_rxid_SHIFT 0
  2903. #define xmit_bls_rsp64_rxid_MASK 0x0000ffff
  2904. #define xmit_bls_rsp64_rxid_WORD word1
  2905. #define xmit_bls_rsp64_oxid_SHIFT 16
  2906. #define xmit_bls_rsp64_oxid_MASK 0x0000ffff
  2907. #define xmit_bls_rsp64_oxid_WORD word1
  2908. uint32_t word2;
  2909. #define xmit_bls_rsp64_seqcnthi_SHIFT 0
  2910. #define xmit_bls_rsp64_seqcnthi_MASK 0x0000ffff
  2911. #define xmit_bls_rsp64_seqcnthi_WORD word2
  2912. #define xmit_bls_rsp64_seqcntlo_SHIFT 16
  2913. #define xmit_bls_rsp64_seqcntlo_MASK 0x0000ffff
  2914. #define xmit_bls_rsp64_seqcntlo_WORD word2
  2915. uint32_t rsrvd3;
  2916. uint32_t rsrvd4;
  2917. struct wqe_did wqe_dest;
  2918. struct wqe_common wqe_com; /* words 6-11 */
  2919. uint32_t rsvd_12_15[4];
  2920. };
  2921. struct wqe_rctl_dfctl {
  2922. uint32_t word5;
  2923. #define wqe_si_SHIFT 2
  2924. #define wqe_si_MASK 0x000000001
  2925. #define wqe_si_WORD word5
  2926. #define wqe_la_SHIFT 3
  2927. #define wqe_la_MASK 0x000000001
  2928. #define wqe_la_WORD word5
  2929. #define wqe_ls_SHIFT 7
  2930. #define wqe_ls_MASK 0x000000001
  2931. #define wqe_ls_WORD word5
  2932. #define wqe_dfctl_SHIFT 8
  2933. #define wqe_dfctl_MASK 0x0000000ff
  2934. #define wqe_dfctl_WORD word5
  2935. #define wqe_type_SHIFT 16
  2936. #define wqe_type_MASK 0x0000000ff
  2937. #define wqe_type_WORD word5
  2938. #define wqe_rctl_SHIFT 24
  2939. #define wqe_rctl_MASK 0x0000000ff
  2940. #define wqe_rctl_WORD word5
  2941. };
  2942. struct xmit_seq64_wqe {
  2943. struct ulp_bde64 bde;
  2944. uint32_t rsvd3;
  2945. uint32_t relative_offset;
  2946. struct wqe_rctl_dfctl wge_ctl;
  2947. struct wqe_common wqe_com; /* words 6-11 */
  2948. uint32_t xmit_len;
  2949. uint32_t rsvd_12_15[3];
  2950. };
  2951. struct xmit_bcast64_wqe {
  2952. struct ulp_bde64 bde;
  2953. uint32_t seq_payload_len;
  2954. uint32_t rsvd4;
  2955. struct wqe_rctl_dfctl wge_ctl; /* word 5 */
  2956. struct wqe_common wqe_com; /* words 6-11 */
  2957. uint32_t rsvd_12_15[4];
  2958. };
  2959. struct gen_req64_wqe {
  2960. struct ulp_bde64 bde;
  2961. uint32_t request_payload_len;
  2962. uint32_t relative_offset;
  2963. struct wqe_rctl_dfctl wge_ctl; /* word 5 */
  2964. struct wqe_common wqe_com; /* words 6-11 */
  2965. uint32_t rsvd_12_15[4];
  2966. };
  2967. struct create_xri_wqe {
  2968. uint32_t rsrvd[5]; /* words 0-4 */
  2969. struct wqe_did wqe_dest; /* word 5 */
  2970. struct wqe_common wqe_com; /* words 6-11 */
  2971. uint32_t rsvd_12_15[4]; /* word 12-15 */
  2972. };
  2973. #define T_REQUEST_TAG 3
  2974. #define T_XRI_TAG 1
  2975. struct abort_cmd_wqe {
  2976. uint32_t rsrvd[3];
  2977. uint32_t word3;
  2978. #define abort_cmd_ia_SHIFT 0
  2979. #define abort_cmd_ia_MASK 0x000000001
  2980. #define abort_cmd_ia_WORD word3
  2981. #define abort_cmd_criteria_SHIFT 8
  2982. #define abort_cmd_criteria_MASK 0x0000000ff
  2983. #define abort_cmd_criteria_WORD word3
  2984. uint32_t rsrvd4;
  2985. uint32_t rsrvd5;
  2986. struct wqe_common wqe_com; /* words 6-11 */
  2987. uint32_t rsvd_12_15[4]; /* word 12-15 */
  2988. };
  2989. struct fcp_iwrite64_wqe {
  2990. struct ulp_bde64 bde;
  2991. uint32_t payload_offset_len;
  2992. uint32_t total_xfer_len;
  2993. uint32_t initial_xfer_len;
  2994. struct wqe_common wqe_com; /* words 6-11 */
  2995. uint32_t rsrvd12;
  2996. struct ulp_bde64 ph_bde; /* words 13-15 */
  2997. };
  2998. struct fcp_iread64_wqe {
  2999. struct ulp_bde64 bde;
  3000. uint32_t payload_offset_len; /* word 3 */
  3001. uint32_t total_xfer_len; /* word 4 */
  3002. uint32_t rsrvd5; /* word 5 */
  3003. struct wqe_common wqe_com; /* words 6-11 */
  3004. uint32_t rsrvd12;
  3005. struct ulp_bde64 ph_bde; /* words 13-15 */
  3006. };
  3007. struct fcp_icmnd64_wqe {
  3008. struct ulp_bde64 bde; /* words 0-2 */
  3009. uint32_t rsrvd3; /* word 3 */
  3010. uint32_t rsrvd4; /* word 4 */
  3011. uint32_t rsrvd5; /* word 5 */
  3012. struct wqe_common wqe_com; /* words 6-11 */
  3013. uint32_t rsvd_12_15[4]; /* word 12-15 */
  3014. };
  3015. union lpfc_wqe {
  3016. uint32_t words[16];
  3017. struct lpfc_wqe_generic generic;
  3018. struct fcp_icmnd64_wqe fcp_icmd;
  3019. struct fcp_iread64_wqe fcp_iread;
  3020. struct fcp_iwrite64_wqe fcp_iwrite;
  3021. struct abort_cmd_wqe abort_cmd;
  3022. struct create_xri_wqe create_xri;
  3023. struct xmit_bcast64_wqe xmit_bcast64;
  3024. struct xmit_seq64_wqe xmit_sequence;
  3025. struct xmit_bls_rsp64_wqe xmit_bls_rsp;
  3026. struct xmit_els_rsp64_wqe xmit_els_rsp;
  3027. struct els_request64_wqe els_req;
  3028. struct gen_req64_wqe gen_req;
  3029. };
  3030. #define LPFC_GROUP_OJECT_MAGIC_NUM 0xfeaa0001
  3031. #define LPFC_FILE_TYPE_GROUP 0xf7
  3032. #define LPFC_FILE_ID_GROUP 0xa2
  3033. struct lpfc_grp_hdr {
  3034. uint32_t size;
  3035. uint32_t magic_number;
  3036. uint32_t word2;
  3037. #define lpfc_grp_hdr_file_type_SHIFT 24
  3038. #define lpfc_grp_hdr_file_type_MASK 0x000000FF
  3039. #define lpfc_grp_hdr_file_type_WORD word2
  3040. #define lpfc_grp_hdr_id_SHIFT 16
  3041. #define lpfc_grp_hdr_id_MASK 0x000000FF
  3042. #define lpfc_grp_hdr_id_WORD word2
  3043. uint8_t rev_name[128];
  3044. };
  3045. #define FCP_COMMAND 0x0
  3046. #define FCP_COMMAND_DATA_OUT 0x1
  3047. #define ELS_COMMAND_NON_FIP 0xC
  3048. #define ELS_COMMAND_FIP 0xD
  3049. #define OTHER_COMMAND 0x8
  3050. #define LPFC_FW_DUMP 1
  3051. #define LPFC_FW_RESET 2
  3052. #define LPFC_DV_RESET 3