tlv320dac33.c 37 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421
  1. /*
  2. * ALSA SoC Texas Instruments TLV320DAC33 codec driver
  3. *
  4. * Author: Peter Ujfalusi <peter.ujfalusi@nokia.com>
  5. *
  6. * Copyright: (C) 2009 Nokia Corporation
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful, but
  13. * WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  15. * General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
  20. * 02110-1301 USA
  21. *
  22. */
  23. #include <linux/module.h>
  24. #include <linux/moduleparam.h>
  25. #include <linux/init.h>
  26. #include <linux/delay.h>
  27. #include <linux/pm.h>
  28. #include <linux/i2c.h>
  29. #include <linux/platform_device.h>
  30. #include <linux/interrupt.h>
  31. #include <linux/gpio.h>
  32. #include <linux/regulator/consumer.h>
  33. #include <sound/core.h>
  34. #include <sound/pcm.h>
  35. #include <sound/pcm_params.h>
  36. #include <sound/soc.h>
  37. #include <sound/soc-dapm.h>
  38. #include <sound/initval.h>
  39. #include <sound/tlv.h>
  40. #include <sound/tlv320dac33-plat.h>
  41. #include "tlv320dac33.h"
  42. #define DAC33_BUFFER_SIZE_BYTES 24576 /* bytes, 12288 16 bit words,
  43. * 6144 stereo */
  44. #define DAC33_BUFFER_SIZE_SAMPLES 6144
  45. #define NSAMPLE_MAX 5700
  46. #define LATENCY_TIME_MS 20
  47. #define MODE7_LTHR 10
  48. #define MODE7_UTHR (DAC33_BUFFER_SIZE_SAMPLES - 10)
  49. static struct snd_soc_codec *tlv320dac33_codec;
  50. enum dac33_state {
  51. DAC33_IDLE = 0,
  52. DAC33_PREFILL,
  53. DAC33_PLAYBACK,
  54. DAC33_FLUSH,
  55. };
  56. enum dac33_fifo_modes {
  57. DAC33_FIFO_BYPASS = 0,
  58. DAC33_FIFO_MODE1,
  59. DAC33_FIFO_MODE7,
  60. DAC33_FIFO_LAST_MODE,
  61. };
  62. #define DAC33_NUM_SUPPLIES 3
  63. static const char *dac33_supply_names[DAC33_NUM_SUPPLIES] = {
  64. "AVDD",
  65. "DVDD",
  66. "IOVDD",
  67. };
  68. struct tlv320dac33_priv {
  69. struct mutex mutex;
  70. struct workqueue_struct *dac33_wq;
  71. struct work_struct work;
  72. struct snd_soc_codec codec;
  73. struct regulator_bulk_data supplies[DAC33_NUM_SUPPLIES];
  74. int power_gpio;
  75. int chip_power;
  76. int irq;
  77. unsigned int refclk;
  78. unsigned int alarm_threshold; /* set to be half of LATENCY_TIME_MS */
  79. unsigned int nsample_min; /* nsample should not be lower than
  80. * this */
  81. unsigned int nsample_max; /* nsample should not be higher than
  82. * this */
  83. enum dac33_fifo_modes fifo_mode;/* FIFO mode selection */
  84. unsigned int nsample; /* burst read amount from host */
  85. u8 burst_bclkdiv; /* BCLK divider value in burst mode */
  86. int keep_bclk; /* Keep the BCLK continuously running
  87. * in FIFO modes */
  88. enum dac33_state state;
  89. };
  90. static const u8 dac33_reg[DAC33_CACHEREGNUM] = {
  91. 0x00, 0x00, 0x00, 0x00, /* 0x00 - 0x03 */
  92. 0x00, 0x00, 0x00, 0x00, /* 0x04 - 0x07 */
  93. 0x00, 0x00, 0x00, 0x00, /* 0x08 - 0x0b */
  94. 0x00, 0x00, 0x00, 0x00, /* 0x0c - 0x0f */
  95. 0x00, 0x00, 0x00, 0x00, /* 0x10 - 0x13 */
  96. 0x00, 0x00, 0x00, 0x00, /* 0x14 - 0x17 */
  97. 0x00, 0x00, 0x00, 0x00, /* 0x18 - 0x1b */
  98. 0x00, 0x00, 0x00, 0x00, /* 0x1c - 0x1f */
  99. 0x00, 0x00, 0x00, 0x00, /* 0x20 - 0x23 */
  100. 0x00, 0x00, 0x00, 0x00, /* 0x24 - 0x27 */
  101. 0x00, 0x00, 0x00, 0x00, /* 0x28 - 0x2b */
  102. 0x00, 0x00, 0x00, 0x80, /* 0x2c - 0x2f */
  103. 0x80, 0x00, 0x00, 0x00, /* 0x30 - 0x33 */
  104. 0x00, 0x00, 0x00, 0x00, /* 0x34 - 0x37 */
  105. 0x00, 0x00, /* 0x38 - 0x39 */
  106. /* Registers 0x3a - 0x3f are reserved */
  107. 0x00, 0x00, /* 0x3a - 0x3b */
  108. 0x00, 0x00, 0x00, 0x00, /* 0x3c - 0x3f */
  109. 0x00, 0x00, 0x00, 0x00, /* 0x40 - 0x43 */
  110. 0x00, 0x80, /* 0x44 - 0x45 */
  111. /* Registers 0x46 - 0x47 are reserved */
  112. 0x80, 0x80, /* 0x46 - 0x47 */
  113. 0x80, 0x00, 0x00, /* 0x48 - 0x4a */
  114. /* Registers 0x4b - 0x7c are reserved */
  115. 0x00, /* 0x4b */
  116. 0x00, 0x00, 0x00, 0x00, /* 0x4c - 0x4f */
  117. 0x00, 0x00, 0x00, 0x00, /* 0x50 - 0x53 */
  118. 0x00, 0x00, 0x00, 0x00, /* 0x54 - 0x57 */
  119. 0x00, 0x00, 0x00, 0x00, /* 0x58 - 0x5b */
  120. 0x00, 0x00, 0x00, 0x00, /* 0x5c - 0x5f */
  121. 0x00, 0x00, 0x00, 0x00, /* 0x60 - 0x63 */
  122. 0x00, 0x00, 0x00, 0x00, /* 0x64 - 0x67 */
  123. 0x00, 0x00, 0x00, 0x00, /* 0x68 - 0x6b */
  124. 0x00, 0x00, 0x00, 0x00, /* 0x6c - 0x6f */
  125. 0x00, 0x00, 0x00, 0x00, /* 0x70 - 0x73 */
  126. 0x00, 0x00, 0x00, 0x00, /* 0x74 - 0x77 */
  127. 0x00, 0x00, 0x00, 0x00, /* 0x78 - 0x7b */
  128. 0x00, /* 0x7c */
  129. 0xda, 0x33, 0x03, /* 0x7d - 0x7f */
  130. };
  131. /* Register read and write */
  132. static inline unsigned int dac33_read_reg_cache(struct snd_soc_codec *codec,
  133. unsigned reg)
  134. {
  135. u8 *cache = codec->reg_cache;
  136. if (reg >= DAC33_CACHEREGNUM)
  137. return 0;
  138. return cache[reg];
  139. }
  140. static inline void dac33_write_reg_cache(struct snd_soc_codec *codec,
  141. u8 reg, u8 value)
  142. {
  143. u8 *cache = codec->reg_cache;
  144. if (reg >= DAC33_CACHEREGNUM)
  145. return;
  146. cache[reg] = value;
  147. }
  148. static int dac33_read(struct snd_soc_codec *codec, unsigned int reg,
  149. u8 *value)
  150. {
  151. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  152. int val;
  153. *value = reg & 0xff;
  154. /* If powered off, return the cached value */
  155. if (dac33->chip_power) {
  156. val = i2c_smbus_read_byte_data(codec->control_data, value[0]);
  157. if (val < 0) {
  158. dev_err(codec->dev, "Read failed (%d)\n", val);
  159. value[0] = dac33_read_reg_cache(codec, reg);
  160. } else {
  161. value[0] = val;
  162. dac33_write_reg_cache(codec, reg, val);
  163. }
  164. } else {
  165. value[0] = dac33_read_reg_cache(codec, reg);
  166. }
  167. return 0;
  168. }
  169. static int dac33_write(struct snd_soc_codec *codec, unsigned int reg,
  170. unsigned int value)
  171. {
  172. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  173. u8 data[2];
  174. int ret = 0;
  175. /*
  176. * data is
  177. * D15..D8 dac33 register offset
  178. * D7...D0 register data
  179. */
  180. data[0] = reg & 0xff;
  181. data[1] = value & 0xff;
  182. dac33_write_reg_cache(codec, data[0], data[1]);
  183. if (dac33->chip_power) {
  184. ret = codec->hw_write(codec->control_data, data, 2);
  185. if (ret != 2)
  186. dev_err(codec->dev, "Write failed (%d)\n", ret);
  187. else
  188. ret = 0;
  189. }
  190. return ret;
  191. }
  192. static int dac33_write_locked(struct snd_soc_codec *codec, unsigned int reg,
  193. unsigned int value)
  194. {
  195. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  196. int ret;
  197. mutex_lock(&dac33->mutex);
  198. ret = dac33_write(codec, reg, value);
  199. mutex_unlock(&dac33->mutex);
  200. return ret;
  201. }
  202. #define DAC33_I2C_ADDR_AUTOINC 0x80
  203. static int dac33_write16(struct snd_soc_codec *codec, unsigned int reg,
  204. unsigned int value)
  205. {
  206. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  207. u8 data[3];
  208. int ret = 0;
  209. /*
  210. * data is
  211. * D23..D16 dac33 register offset
  212. * D15..D8 register data MSB
  213. * D7...D0 register data LSB
  214. */
  215. data[0] = reg & 0xff;
  216. data[1] = (value >> 8) & 0xff;
  217. data[2] = value & 0xff;
  218. dac33_write_reg_cache(codec, data[0], data[1]);
  219. dac33_write_reg_cache(codec, data[0] + 1, data[2]);
  220. if (dac33->chip_power) {
  221. /* We need to set autoincrement mode for 16 bit writes */
  222. data[0] |= DAC33_I2C_ADDR_AUTOINC;
  223. ret = codec->hw_write(codec->control_data, data, 3);
  224. if (ret != 3)
  225. dev_err(codec->dev, "Write failed (%d)\n", ret);
  226. else
  227. ret = 0;
  228. }
  229. return ret;
  230. }
  231. static void dac33_restore_regs(struct snd_soc_codec *codec)
  232. {
  233. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  234. u8 *cache = codec->reg_cache;
  235. u8 data[2];
  236. int i, ret;
  237. if (!dac33->chip_power)
  238. return;
  239. for (i = DAC33_PWR_CTRL; i <= DAC33_INTP_CTRL_B; i++) {
  240. data[0] = i;
  241. data[1] = cache[i];
  242. /* Skip the read only registers */
  243. if ((i >= DAC33_INT_OSC_STATUS &&
  244. i <= DAC33_INT_OSC_FREQ_RAT_READ_B) ||
  245. (i >= DAC33_FIFO_WPTR_MSB && i <= DAC33_FIFO_IRQ_FLAG) ||
  246. i == DAC33_DAC_STATUS_FLAGS ||
  247. i == DAC33_SRC_EST_REF_CLK_RATIO_A ||
  248. i == DAC33_SRC_EST_REF_CLK_RATIO_B)
  249. continue;
  250. ret = codec->hw_write(codec->control_data, data, 2);
  251. if (ret != 2)
  252. dev_err(codec->dev, "Write failed (%d)\n", ret);
  253. }
  254. for (i = DAC33_LDAC_PWR_CTRL; i <= DAC33_LINEL_TO_LLO_VOL; i++) {
  255. data[0] = i;
  256. data[1] = cache[i];
  257. ret = codec->hw_write(codec->control_data, data, 2);
  258. if (ret != 2)
  259. dev_err(codec->dev, "Write failed (%d)\n", ret);
  260. }
  261. for (i = DAC33_LINER_TO_RLO_VOL; i <= DAC33_OSC_TRIM; i++) {
  262. data[0] = i;
  263. data[1] = cache[i];
  264. ret = codec->hw_write(codec->control_data, data, 2);
  265. if (ret != 2)
  266. dev_err(codec->dev, "Write failed (%d)\n", ret);
  267. }
  268. }
  269. static inline void dac33_soft_power(struct snd_soc_codec *codec, int power)
  270. {
  271. u8 reg;
  272. reg = dac33_read_reg_cache(codec, DAC33_PWR_CTRL);
  273. if (power)
  274. reg |= DAC33_PDNALLB;
  275. else
  276. reg &= ~(DAC33_PDNALLB | DAC33_OSCPDNB |
  277. DAC33_DACRPDNB | DAC33_DACLPDNB);
  278. dac33_write(codec, DAC33_PWR_CTRL, reg);
  279. }
  280. static int dac33_hard_power(struct snd_soc_codec *codec, int power)
  281. {
  282. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  283. int ret;
  284. mutex_lock(&dac33->mutex);
  285. if (power) {
  286. ret = regulator_bulk_enable(ARRAY_SIZE(dac33->supplies),
  287. dac33->supplies);
  288. if (ret != 0) {
  289. dev_err(codec->dev,
  290. "Failed to enable supplies: %d\n", ret);
  291. goto exit;
  292. }
  293. if (dac33->power_gpio >= 0)
  294. gpio_set_value(dac33->power_gpio, 1);
  295. dac33->chip_power = 1;
  296. /* Restore registers */
  297. dac33_restore_regs(codec);
  298. dac33_soft_power(codec, 1);
  299. } else {
  300. dac33_soft_power(codec, 0);
  301. if (dac33->power_gpio >= 0)
  302. gpio_set_value(dac33->power_gpio, 0);
  303. ret = regulator_bulk_disable(ARRAY_SIZE(dac33->supplies),
  304. dac33->supplies);
  305. if (ret != 0) {
  306. dev_err(codec->dev,
  307. "Failed to disable supplies: %d\n", ret);
  308. goto exit;
  309. }
  310. dac33->chip_power = 0;
  311. }
  312. exit:
  313. mutex_unlock(&dac33->mutex);
  314. return ret;
  315. }
  316. static int dac33_get_nsample(struct snd_kcontrol *kcontrol,
  317. struct snd_ctl_elem_value *ucontrol)
  318. {
  319. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  320. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  321. ucontrol->value.integer.value[0] = dac33->nsample;
  322. return 0;
  323. }
  324. static int dac33_set_nsample(struct snd_kcontrol *kcontrol,
  325. struct snd_ctl_elem_value *ucontrol)
  326. {
  327. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  328. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  329. int ret = 0;
  330. if (dac33->nsample == ucontrol->value.integer.value[0])
  331. return 0;
  332. if (ucontrol->value.integer.value[0] < dac33->nsample_min ||
  333. ucontrol->value.integer.value[0] > dac33->nsample_max)
  334. ret = -EINVAL;
  335. else
  336. dac33->nsample = ucontrol->value.integer.value[0];
  337. return ret;
  338. }
  339. static int dac33_get_fifo_mode(struct snd_kcontrol *kcontrol,
  340. struct snd_ctl_elem_value *ucontrol)
  341. {
  342. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  343. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  344. ucontrol->value.integer.value[0] = dac33->fifo_mode;
  345. return 0;
  346. }
  347. static int dac33_set_fifo_mode(struct snd_kcontrol *kcontrol,
  348. struct snd_ctl_elem_value *ucontrol)
  349. {
  350. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  351. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  352. int ret = 0;
  353. if (dac33->fifo_mode == ucontrol->value.integer.value[0])
  354. return 0;
  355. /* Do not allow changes while stream is running*/
  356. if (codec->active)
  357. return -EPERM;
  358. if (ucontrol->value.integer.value[0] < 0 ||
  359. ucontrol->value.integer.value[0] >= DAC33_FIFO_LAST_MODE)
  360. ret = -EINVAL;
  361. else
  362. dac33->fifo_mode = ucontrol->value.integer.value[0];
  363. return ret;
  364. }
  365. /* Codec operation modes */
  366. static const char *dac33_fifo_mode_texts[] = {
  367. "Bypass", "Mode 1", "Mode 7"
  368. };
  369. static const struct soc_enum dac33_fifo_mode_enum =
  370. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(dac33_fifo_mode_texts),
  371. dac33_fifo_mode_texts);
  372. /*
  373. * DACL/R digital volume control:
  374. * from 0 dB to -63.5 in 0.5 dB steps
  375. * Need to be inverted later on:
  376. * 0x00 == 0 dB
  377. * 0x7f == -63.5 dB
  378. */
  379. static DECLARE_TLV_DB_SCALE(dac_digivol_tlv, -6350, 50, 0);
  380. static const struct snd_kcontrol_new dac33_snd_controls[] = {
  381. SOC_DOUBLE_R_TLV("DAC Digital Playback Volume",
  382. DAC33_LDAC_DIG_VOL_CTRL, DAC33_RDAC_DIG_VOL_CTRL,
  383. 0, 0x7f, 1, dac_digivol_tlv),
  384. SOC_DOUBLE_R("DAC Digital Playback Switch",
  385. DAC33_LDAC_DIG_VOL_CTRL, DAC33_RDAC_DIG_VOL_CTRL, 7, 1, 1),
  386. SOC_DOUBLE_R("Line to Line Out Volume",
  387. DAC33_LINEL_TO_LLO_VOL, DAC33_LINER_TO_RLO_VOL, 0, 127, 1),
  388. };
  389. static const struct snd_kcontrol_new dac33_nsample_snd_controls[] = {
  390. SOC_SINGLE_EXT("nSample", 0, 0, 5900, 0,
  391. dac33_get_nsample, dac33_set_nsample),
  392. SOC_ENUM_EXT("FIFO Mode", dac33_fifo_mode_enum,
  393. dac33_get_fifo_mode, dac33_set_fifo_mode),
  394. };
  395. /* Analog bypass */
  396. static const struct snd_kcontrol_new dac33_dapm_abypassl_control =
  397. SOC_DAPM_SINGLE("Switch", DAC33_LINEL_TO_LLO_VOL, 7, 1, 1);
  398. static const struct snd_kcontrol_new dac33_dapm_abypassr_control =
  399. SOC_DAPM_SINGLE("Switch", DAC33_LINER_TO_RLO_VOL, 7, 1, 1);
  400. static const struct snd_soc_dapm_widget dac33_dapm_widgets[] = {
  401. SND_SOC_DAPM_OUTPUT("LEFT_LO"),
  402. SND_SOC_DAPM_OUTPUT("RIGHT_LO"),
  403. SND_SOC_DAPM_INPUT("LINEL"),
  404. SND_SOC_DAPM_INPUT("LINER"),
  405. SND_SOC_DAPM_DAC("DACL", "Left Playback", DAC33_LDAC_PWR_CTRL, 2, 0),
  406. SND_SOC_DAPM_DAC("DACR", "Right Playback", DAC33_RDAC_PWR_CTRL, 2, 0),
  407. /* Analog bypass */
  408. SND_SOC_DAPM_SWITCH("Analog Left Bypass", SND_SOC_NOPM, 0, 0,
  409. &dac33_dapm_abypassl_control),
  410. SND_SOC_DAPM_SWITCH("Analog Right Bypass", SND_SOC_NOPM, 0, 0,
  411. &dac33_dapm_abypassr_control),
  412. SND_SOC_DAPM_REG(snd_soc_dapm_mixer, "Output Left Amp Power",
  413. DAC33_OUT_AMP_PWR_CTRL, 6, 3, 3, 0),
  414. SND_SOC_DAPM_REG(snd_soc_dapm_mixer, "Output Right Amp Power",
  415. DAC33_OUT_AMP_PWR_CTRL, 4, 3, 3, 0),
  416. };
  417. static const struct snd_soc_dapm_route audio_map[] = {
  418. /* Analog bypass */
  419. {"Analog Left Bypass", "Switch", "LINEL"},
  420. {"Analog Right Bypass", "Switch", "LINER"},
  421. {"Output Left Amp Power", NULL, "DACL"},
  422. {"Output Right Amp Power", NULL, "DACR"},
  423. {"Output Left Amp Power", NULL, "Analog Left Bypass"},
  424. {"Output Right Amp Power", NULL, "Analog Right Bypass"},
  425. /* output */
  426. {"LEFT_LO", NULL, "Output Left Amp Power"},
  427. {"RIGHT_LO", NULL, "Output Right Amp Power"},
  428. };
  429. static int dac33_add_widgets(struct snd_soc_codec *codec)
  430. {
  431. snd_soc_dapm_new_controls(codec, dac33_dapm_widgets,
  432. ARRAY_SIZE(dac33_dapm_widgets));
  433. /* set up audio path interconnects */
  434. snd_soc_dapm_add_routes(codec, audio_map, ARRAY_SIZE(audio_map));
  435. return 0;
  436. }
  437. static int dac33_set_bias_level(struct snd_soc_codec *codec,
  438. enum snd_soc_bias_level level)
  439. {
  440. int ret;
  441. switch (level) {
  442. case SND_SOC_BIAS_ON:
  443. dac33_soft_power(codec, 1);
  444. break;
  445. case SND_SOC_BIAS_PREPARE:
  446. break;
  447. case SND_SOC_BIAS_STANDBY:
  448. if (codec->bias_level == SND_SOC_BIAS_OFF) {
  449. ret = dac33_hard_power(codec, 1);
  450. if (ret != 0)
  451. return ret;
  452. }
  453. dac33_soft_power(codec, 0);
  454. break;
  455. case SND_SOC_BIAS_OFF:
  456. ret = dac33_hard_power(codec, 0);
  457. if (ret != 0)
  458. return ret;
  459. break;
  460. }
  461. codec->bias_level = level;
  462. return 0;
  463. }
  464. static inline void dac33_prefill_handler(struct tlv320dac33_priv *dac33)
  465. {
  466. struct snd_soc_codec *codec;
  467. codec = &dac33->codec;
  468. switch (dac33->fifo_mode) {
  469. case DAC33_FIFO_MODE1:
  470. dac33_write16(codec, DAC33_NSAMPLE_MSB,
  471. DAC33_THRREG(dac33->nsample + dac33->alarm_threshold));
  472. dac33_write16(codec, DAC33_PREFILL_MSB,
  473. DAC33_THRREG(dac33->alarm_threshold));
  474. /* Enable Alarm Threshold IRQ with a delay */
  475. udelay(SAMPLES_TO_US(dac33->burst_rate,
  476. dac33->alarm_threshold));
  477. dac33_write(codec, DAC33_FIFO_IRQ_MASK, DAC33_MAT);
  478. break;
  479. case DAC33_FIFO_MODE7:
  480. dac33_write16(codec, DAC33_PREFILL_MSB,
  481. DAC33_THRREG(MODE7_LTHR));
  482. break;
  483. default:
  484. dev_warn(codec->dev, "Unhandled FIFO mode: %d\n",
  485. dac33->fifo_mode);
  486. break;
  487. }
  488. }
  489. static inline void dac33_playback_handler(struct tlv320dac33_priv *dac33)
  490. {
  491. struct snd_soc_codec *codec;
  492. codec = &dac33->codec;
  493. switch (dac33->fifo_mode) {
  494. case DAC33_FIFO_MODE1:
  495. dac33_write16(codec, DAC33_NSAMPLE_MSB,
  496. DAC33_THRREG(dac33->nsample));
  497. break;
  498. case DAC33_FIFO_MODE7:
  499. /* At the moment we are not using interrupts in mode7 */
  500. break;
  501. default:
  502. dev_warn(codec->dev, "Unhandled FIFO mode: %d\n",
  503. dac33->fifo_mode);
  504. break;
  505. }
  506. }
  507. static void dac33_work(struct work_struct *work)
  508. {
  509. struct snd_soc_codec *codec;
  510. struct tlv320dac33_priv *dac33;
  511. u8 reg;
  512. dac33 = container_of(work, struct tlv320dac33_priv, work);
  513. codec = &dac33->codec;
  514. mutex_lock(&dac33->mutex);
  515. switch (dac33->state) {
  516. case DAC33_PREFILL:
  517. dac33->state = DAC33_PLAYBACK;
  518. dac33_prefill_handler(dac33);
  519. break;
  520. case DAC33_PLAYBACK:
  521. dac33_playback_handler(dac33);
  522. break;
  523. case DAC33_IDLE:
  524. break;
  525. case DAC33_FLUSH:
  526. dac33->state = DAC33_IDLE;
  527. /* Mask all interrupts from dac33 */
  528. dac33_write(codec, DAC33_FIFO_IRQ_MASK, 0);
  529. /* flush fifo */
  530. reg = dac33_read_reg_cache(codec, DAC33_FIFO_CTRL_A);
  531. reg |= DAC33_FIFOFLUSH;
  532. dac33_write(codec, DAC33_FIFO_CTRL_A, reg);
  533. break;
  534. }
  535. mutex_unlock(&dac33->mutex);
  536. }
  537. static irqreturn_t dac33_interrupt_handler(int irq, void *dev)
  538. {
  539. struct snd_soc_codec *codec = dev;
  540. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  541. queue_work(dac33->dac33_wq, &dac33->work);
  542. return IRQ_HANDLED;
  543. }
  544. static void dac33_oscwait(struct snd_soc_codec *codec)
  545. {
  546. int timeout = 20;
  547. u8 reg;
  548. do {
  549. msleep(1);
  550. dac33_read(codec, DAC33_INT_OSC_STATUS, &reg);
  551. } while (((reg & 0x03) != DAC33_OSCSTATUS_NORMAL) && timeout--);
  552. if ((reg & 0x03) != DAC33_OSCSTATUS_NORMAL)
  553. dev_err(codec->dev,
  554. "internal oscillator calibration failed\n");
  555. }
  556. static int dac33_hw_params(struct snd_pcm_substream *substream,
  557. struct snd_pcm_hw_params *params,
  558. struct snd_soc_dai *dai)
  559. {
  560. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  561. struct snd_soc_device *socdev = rtd->socdev;
  562. struct snd_soc_codec *codec = socdev->card->codec;
  563. /* Check parameters for validity */
  564. switch (params_rate(params)) {
  565. case 44100:
  566. case 48000:
  567. break;
  568. default:
  569. dev_err(codec->dev, "unsupported rate %d\n",
  570. params_rate(params));
  571. return -EINVAL;
  572. }
  573. switch (params_format(params)) {
  574. case SNDRV_PCM_FORMAT_S16_LE:
  575. break;
  576. default:
  577. dev_err(codec->dev, "unsupported format %d\n",
  578. params_format(params));
  579. return -EINVAL;
  580. }
  581. return 0;
  582. }
  583. #define CALC_OSCSET(rate, refclk) ( \
  584. ((((rate * 10000) / refclk) * 4096) + 7000) / 10000)
  585. #define CALC_RATIOSET(rate, refclk) ( \
  586. ((((refclk * 100000) / rate) * 16384) + 50000) / 100000)
  587. /*
  588. * tlv320dac33 is strict on the sequence of the register writes, if the register
  589. * writes happens in different order, than dac33 might end up in unknown state.
  590. * Use the known, working sequence of register writes to initialize the dac33.
  591. */
  592. static int dac33_prepare_chip(struct snd_pcm_substream *substream)
  593. {
  594. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  595. struct snd_soc_device *socdev = rtd->socdev;
  596. struct snd_soc_codec *codec = socdev->card->codec;
  597. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  598. unsigned int oscset, ratioset, pwr_ctrl, reg_tmp;
  599. u8 aictrl_a, aictrl_b, fifoctrl_a;
  600. switch (substream->runtime->rate) {
  601. case 44100:
  602. case 48000:
  603. oscset = CALC_OSCSET(substream->runtime->rate, dac33->refclk);
  604. ratioset = CALC_RATIOSET(substream->runtime->rate,
  605. dac33->refclk);
  606. break;
  607. default:
  608. dev_err(codec->dev, "unsupported rate %d\n",
  609. substream->runtime->rate);
  610. return -EINVAL;
  611. }
  612. aictrl_a = dac33_read_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_A);
  613. aictrl_a &= ~(DAC33_NCYCL_MASK | DAC33_WLEN_MASK);
  614. /* Read FIFO control A, and clear FIFO flush bit */
  615. fifoctrl_a = dac33_read_reg_cache(codec, DAC33_FIFO_CTRL_A);
  616. fifoctrl_a &= ~DAC33_FIFOFLUSH;
  617. fifoctrl_a &= ~DAC33_WIDTH;
  618. switch (substream->runtime->format) {
  619. case SNDRV_PCM_FORMAT_S16_LE:
  620. aictrl_a |= (DAC33_NCYCL_16 | DAC33_WLEN_16);
  621. fifoctrl_a |= DAC33_WIDTH;
  622. break;
  623. default:
  624. dev_err(codec->dev, "unsupported format %d\n",
  625. substream->runtime->format);
  626. return -EINVAL;
  627. }
  628. mutex_lock(&dac33->mutex);
  629. dac33_soft_power(codec, 0);
  630. dac33_soft_power(codec, 1);
  631. reg_tmp = dac33_read_reg_cache(codec, DAC33_INT_OSC_CTRL);
  632. dac33_write(codec, DAC33_INT_OSC_CTRL, reg_tmp);
  633. /* Write registers 0x08 and 0x09 (MSB, LSB) */
  634. dac33_write16(codec, DAC33_INT_OSC_FREQ_RAT_A, oscset);
  635. /* calib time: 128 is a nice number ;) */
  636. dac33_write(codec, DAC33_CALIB_TIME, 128);
  637. /* adjustment treshold & step */
  638. dac33_write(codec, DAC33_INT_OSC_CTRL_B, DAC33_ADJTHRSHLD(2) |
  639. DAC33_ADJSTEP(1));
  640. /* div=4 / gain=1 / div */
  641. dac33_write(codec, DAC33_INT_OSC_CTRL_C, DAC33_REFDIV(4));
  642. pwr_ctrl = dac33_read_reg_cache(codec, DAC33_PWR_CTRL);
  643. pwr_ctrl |= DAC33_OSCPDNB | DAC33_DACRPDNB | DAC33_DACLPDNB;
  644. dac33_write(codec, DAC33_PWR_CTRL, pwr_ctrl);
  645. dac33_oscwait(codec);
  646. if (dac33->fifo_mode) {
  647. /* Generic for all FIFO modes */
  648. /* 50-51 : ASRC Control registers */
  649. dac33_write(codec, DAC33_ASRC_CTRL_A, DAC33_SRCLKDIV(1));
  650. dac33_write(codec, DAC33_ASRC_CTRL_B, 1); /* ??? */
  651. /* Write registers 0x34 and 0x35 (MSB, LSB) */
  652. dac33_write16(codec, DAC33_SRC_REF_CLK_RATIO_A, ratioset);
  653. /* Set interrupts to high active */
  654. dac33_write(codec, DAC33_INTP_CTRL_A, DAC33_INTPM_AHIGH);
  655. } else {
  656. /* FIFO bypass mode */
  657. /* 50-51 : ASRC Control registers */
  658. dac33_write(codec, DAC33_ASRC_CTRL_A, DAC33_SRCBYP);
  659. dac33_write(codec, DAC33_ASRC_CTRL_B, 0); /* ??? */
  660. }
  661. /* Interrupt behaviour configuration */
  662. switch (dac33->fifo_mode) {
  663. case DAC33_FIFO_MODE1:
  664. dac33_write(codec, DAC33_FIFO_IRQ_MODE_B,
  665. DAC33_ATM(DAC33_FIFO_IRQ_MODE_LEVEL));
  666. break;
  667. case DAC33_FIFO_MODE7:
  668. /* Disable all interrupts */
  669. dac33_write(codec, DAC33_FIFO_IRQ_MASK, 0);
  670. break;
  671. default:
  672. /* in FIFO bypass mode, the interrupts are not used */
  673. break;
  674. }
  675. aictrl_b = dac33_read_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_B);
  676. switch (dac33->fifo_mode) {
  677. case DAC33_FIFO_MODE1:
  678. /*
  679. * For mode1:
  680. * Disable the FIFO bypass (Enable the use of FIFO)
  681. * Select nSample mode
  682. * BCLK is only running when data is needed by DAC33
  683. */
  684. fifoctrl_a &= ~DAC33_FBYPAS;
  685. fifoctrl_a &= ~DAC33_FAUTO;
  686. if (dac33->keep_bclk)
  687. aictrl_b |= DAC33_BCLKON;
  688. else
  689. aictrl_b &= ~DAC33_BCLKON;
  690. break;
  691. case DAC33_FIFO_MODE7:
  692. /*
  693. * For mode1:
  694. * Disable the FIFO bypass (Enable the use of FIFO)
  695. * Select Threshold mode
  696. * BCLK is only running when data is needed by DAC33
  697. */
  698. fifoctrl_a &= ~DAC33_FBYPAS;
  699. fifoctrl_a |= DAC33_FAUTO;
  700. if (dac33->keep_bclk)
  701. aictrl_b |= DAC33_BCLKON;
  702. else
  703. aictrl_b &= ~DAC33_BCLKON;
  704. break;
  705. default:
  706. /*
  707. * For FIFO bypass mode:
  708. * Enable the FIFO bypass (Disable the FIFO use)
  709. * Set the BCLK as continous
  710. */
  711. fifoctrl_a |= DAC33_FBYPAS;
  712. aictrl_b |= DAC33_BCLKON;
  713. break;
  714. }
  715. dac33_write(codec, DAC33_FIFO_CTRL_A, fifoctrl_a);
  716. dac33_write(codec, DAC33_SER_AUDIOIF_CTRL_A, aictrl_a);
  717. dac33_write(codec, DAC33_SER_AUDIOIF_CTRL_B, aictrl_b);
  718. /*
  719. * BCLK divide ratio
  720. * 0: 1.5
  721. * 1: 1
  722. * 2: 2
  723. * ...
  724. * 254: 254
  725. * 255: 255
  726. */
  727. if (dac33->fifo_mode)
  728. dac33_write(codec, DAC33_SER_AUDIOIF_CTRL_C,
  729. dac33->burst_bclkdiv);
  730. else
  731. dac33_write(codec, DAC33_SER_AUDIOIF_CTRL_C, 32);
  732. switch (dac33->fifo_mode) {
  733. case DAC33_FIFO_MODE1:
  734. dac33_write16(codec, DAC33_ATHR_MSB,
  735. DAC33_THRREG(dac33->alarm_threshold));
  736. break;
  737. case DAC33_FIFO_MODE7:
  738. /*
  739. * Configure the threshold levels, and leave 10 sample space
  740. * at the bottom, and also at the top of the FIFO
  741. */
  742. dac33_write16(codec, DAC33_UTHR_MSB, DAC33_THRREG(MODE7_UTHR));
  743. dac33_write16(codec, DAC33_LTHR_MSB, DAC33_THRREG(MODE7_LTHR));
  744. break;
  745. default:
  746. break;
  747. }
  748. mutex_unlock(&dac33->mutex);
  749. return 0;
  750. }
  751. static void dac33_calculate_times(struct snd_pcm_substream *substream)
  752. {
  753. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  754. struct snd_soc_device *socdev = rtd->socdev;
  755. struct snd_soc_codec *codec = socdev->card->codec;
  756. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  757. unsigned int nsample_limit;
  758. /* In bypass mode we don't need to calculate */
  759. if (!dac33->fifo_mode)
  760. return;
  761. /* Number of samples (16bit, stereo) in one period */
  762. dac33->nsample_min = snd_pcm_lib_period_bytes(substream) / 4;
  763. /* Number of samples (16bit, stereo) in ALSA buffer */
  764. dac33->nsample_max = snd_pcm_lib_buffer_bytes(substream) / 4;
  765. /* Subtract one period from the total */
  766. dac33->nsample_max -= dac33->nsample_min;
  767. /* Number of samples for LATENCY_TIME_MS / 2 */
  768. dac33->alarm_threshold = substream->runtime->rate /
  769. (1000 / (LATENCY_TIME_MS / 2));
  770. /* Find and fix up the lowest nsmaple limit */
  771. nsample_limit = substream->runtime->rate / (1000 / LATENCY_TIME_MS);
  772. if (dac33->nsample_min < nsample_limit)
  773. dac33->nsample_min = nsample_limit;
  774. if (dac33->nsample < dac33->nsample_min)
  775. dac33->nsample = dac33->nsample_min;
  776. /*
  777. * Find and fix up the highest nsmaple limit
  778. * In order to not overflow the DAC33 buffer substract the
  779. * alarm_threshold value from the size of the DAC33 buffer
  780. */
  781. nsample_limit = DAC33_BUFFER_SIZE_SAMPLES - dac33->alarm_threshold;
  782. if (dac33->nsample_max > nsample_limit)
  783. dac33->nsample_max = nsample_limit;
  784. if (dac33->nsample > dac33->nsample_max)
  785. dac33->nsample = dac33->nsample_max;
  786. }
  787. static int dac33_pcm_prepare(struct snd_pcm_substream *substream,
  788. struct snd_soc_dai *dai)
  789. {
  790. dac33_calculate_times(substream);
  791. dac33_prepare_chip(substream);
  792. return 0;
  793. }
  794. static int dac33_pcm_trigger(struct snd_pcm_substream *substream, int cmd,
  795. struct snd_soc_dai *dai)
  796. {
  797. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  798. struct snd_soc_device *socdev = rtd->socdev;
  799. struct snd_soc_codec *codec = socdev->card->codec;
  800. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  801. int ret = 0;
  802. switch (cmd) {
  803. case SNDRV_PCM_TRIGGER_START:
  804. case SNDRV_PCM_TRIGGER_RESUME:
  805. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  806. if (dac33->fifo_mode) {
  807. dac33->state = DAC33_PREFILL;
  808. queue_work(dac33->dac33_wq, &dac33->work);
  809. }
  810. break;
  811. case SNDRV_PCM_TRIGGER_STOP:
  812. case SNDRV_PCM_TRIGGER_SUSPEND:
  813. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  814. if (dac33->fifo_mode) {
  815. dac33->state = DAC33_FLUSH;
  816. queue_work(dac33->dac33_wq, &dac33->work);
  817. }
  818. break;
  819. default:
  820. ret = -EINVAL;
  821. }
  822. return ret;
  823. }
  824. static int dac33_set_dai_sysclk(struct snd_soc_dai *codec_dai,
  825. int clk_id, unsigned int freq, int dir)
  826. {
  827. struct snd_soc_codec *codec = codec_dai->codec;
  828. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  829. u8 ioc_reg, asrcb_reg;
  830. ioc_reg = dac33_read_reg_cache(codec, DAC33_INT_OSC_CTRL);
  831. asrcb_reg = dac33_read_reg_cache(codec, DAC33_ASRC_CTRL_B);
  832. switch (clk_id) {
  833. case TLV320DAC33_MCLK:
  834. ioc_reg |= DAC33_REFSEL;
  835. asrcb_reg |= DAC33_SRCREFSEL;
  836. break;
  837. case TLV320DAC33_SLEEPCLK:
  838. ioc_reg &= ~DAC33_REFSEL;
  839. asrcb_reg &= ~DAC33_SRCREFSEL;
  840. break;
  841. default:
  842. dev_err(codec->dev, "Invalid clock ID (%d)\n", clk_id);
  843. break;
  844. }
  845. dac33->refclk = freq;
  846. dac33_write_reg_cache(codec, DAC33_INT_OSC_CTRL, ioc_reg);
  847. dac33_write_reg_cache(codec, DAC33_ASRC_CTRL_B, asrcb_reg);
  848. return 0;
  849. }
  850. static int dac33_set_dai_fmt(struct snd_soc_dai *codec_dai,
  851. unsigned int fmt)
  852. {
  853. struct snd_soc_codec *codec = codec_dai->codec;
  854. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  855. u8 aictrl_a, aictrl_b;
  856. aictrl_a = dac33_read_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_A);
  857. aictrl_b = dac33_read_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_B);
  858. /* set master/slave audio interface */
  859. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  860. case SND_SOC_DAIFMT_CBM_CFM:
  861. /* Codec Master */
  862. aictrl_a |= (DAC33_MSBCLK | DAC33_MSWCLK);
  863. break;
  864. case SND_SOC_DAIFMT_CBS_CFS:
  865. /* Codec Slave */
  866. if (dac33->fifo_mode) {
  867. dev_err(codec->dev, "FIFO mode requires master mode\n");
  868. return -EINVAL;
  869. } else
  870. aictrl_a &= ~(DAC33_MSBCLK | DAC33_MSWCLK);
  871. break;
  872. default:
  873. return -EINVAL;
  874. }
  875. aictrl_a &= ~DAC33_AFMT_MASK;
  876. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  877. case SND_SOC_DAIFMT_I2S:
  878. aictrl_a |= DAC33_AFMT_I2S;
  879. break;
  880. case SND_SOC_DAIFMT_DSP_A:
  881. aictrl_a |= DAC33_AFMT_DSP;
  882. aictrl_b &= ~DAC33_DATA_DELAY_MASK;
  883. aictrl_b |= DAC33_DATA_DELAY(0);
  884. break;
  885. case SND_SOC_DAIFMT_RIGHT_J:
  886. aictrl_a |= DAC33_AFMT_RIGHT_J;
  887. break;
  888. case SND_SOC_DAIFMT_LEFT_J:
  889. aictrl_a |= DAC33_AFMT_LEFT_J;
  890. break;
  891. default:
  892. dev_err(codec->dev, "Unsupported format (%u)\n",
  893. fmt & SND_SOC_DAIFMT_FORMAT_MASK);
  894. return -EINVAL;
  895. }
  896. dac33_write_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_A, aictrl_a);
  897. dac33_write_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_B, aictrl_b);
  898. return 0;
  899. }
  900. static void dac33_init_chip(struct snd_soc_codec *codec)
  901. {
  902. /* 44-46: DAC Control Registers */
  903. /* A : DAC sample rate Fsref/1.5 */
  904. dac33_write(codec, DAC33_DAC_CTRL_A, DAC33_DACRATE(0));
  905. /* B : DAC src=normal, not muted */
  906. dac33_write(codec, DAC33_DAC_CTRL_B, DAC33_DACSRCR_RIGHT |
  907. DAC33_DACSRCL_LEFT);
  908. /* C : (defaults) */
  909. dac33_write(codec, DAC33_DAC_CTRL_C, 0x00);
  910. /* 64-65 : L&R DAC power control
  911. Line In -> OUT 1V/V Gain, DAC -> OUT 4V/V Gain*/
  912. dac33_write(codec, DAC33_LDAC_PWR_CTRL, DAC33_LROUT_GAIN(2));
  913. dac33_write(codec, DAC33_RDAC_PWR_CTRL, DAC33_LROUT_GAIN(2));
  914. /* 73 : volume soft stepping control,
  915. clock source = internal osc (?) */
  916. dac33_write(codec, DAC33_ANA_VOL_SOFT_STEP_CTRL, DAC33_VOLCLKEN);
  917. /* 66 : LOP/LOM Modes */
  918. dac33_write(codec, DAC33_OUT_AMP_CM_CTRL, 0xff);
  919. /* 68 : LOM inverted from LOP */
  920. dac33_write(codec, DAC33_OUT_AMP_CTRL, (3<<2));
  921. dac33_write(codec, DAC33_PWR_CTRL, DAC33_PDNALLB);
  922. }
  923. static int dac33_soc_probe(struct platform_device *pdev)
  924. {
  925. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  926. struct snd_soc_codec *codec;
  927. struct tlv320dac33_priv *dac33;
  928. int ret = 0;
  929. BUG_ON(!tlv320dac33_codec);
  930. codec = tlv320dac33_codec;
  931. socdev->card->codec = codec;
  932. dac33 = snd_soc_codec_get_drvdata(codec);
  933. /* Power up the codec */
  934. dac33_hard_power(codec, 1);
  935. /* Set default configuration */
  936. dac33_init_chip(codec);
  937. /* register pcms */
  938. ret = snd_soc_new_pcms(socdev, SNDRV_DEFAULT_IDX1, SNDRV_DEFAULT_STR1);
  939. if (ret < 0) {
  940. dev_err(codec->dev, "failed to create pcms\n");
  941. goto pcm_err;
  942. }
  943. snd_soc_add_controls(codec, dac33_snd_controls,
  944. ARRAY_SIZE(dac33_snd_controls));
  945. /* Only add the nSample controls, if we have valid IRQ number */
  946. if (dac33->irq >= 0)
  947. snd_soc_add_controls(codec, dac33_nsample_snd_controls,
  948. ARRAY_SIZE(dac33_nsample_snd_controls));
  949. dac33_add_widgets(codec);
  950. /* power on device */
  951. dac33_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  952. /* Bias level configuration has enabled regulator an extra time */
  953. regulator_bulk_disable(ARRAY_SIZE(dac33->supplies), dac33->supplies);
  954. return 0;
  955. pcm_err:
  956. dac33_hard_power(codec, 0);
  957. return ret;
  958. }
  959. static int dac33_soc_remove(struct platform_device *pdev)
  960. {
  961. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  962. struct snd_soc_codec *codec = socdev->card->codec;
  963. dac33_set_bias_level(codec, SND_SOC_BIAS_OFF);
  964. snd_soc_free_pcms(socdev);
  965. snd_soc_dapm_free(socdev);
  966. return 0;
  967. }
  968. static int dac33_soc_suspend(struct platform_device *pdev, pm_message_t state)
  969. {
  970. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  971. struct snd_soc_codec *codec = socdev->card->codec;
  972. dac33_set_bias_level(codec, SND_SOC_BIAS_OFF);
  973. return 0;
  974. }
  975. static int dac33_soc_resume(struct platform_device *pdev)
  976. {
  977. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  978. struct snd_soc_codec *codec = socdev->card->codec;
  979. dac33_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  980. dac33_set_bias_level(codec, codec->suspend_bias_level);
  981. return 0;
  982. }
  983. struct snd_soc_codec_device soc_codec_dev_tlv320dac33 = {
  984. .probe = dac33_soc_probe,
  985. .remove = dac33_soc_remove,
  986. .suspend = dac33_soc_suspend,
  987. .resume = dac33_soc_resume,
  988. };
  989. EXPORT_SYMBOL_GPL(soc_codec_dev_tlv320dac33);
  990. #define DAC33_RATES (SNDRV_PCM_RATE_44100 | \
  991. SNDRV_PCM_RATE_48000)
  992. #define DAC33_FORMATS SNDRV_PCM_FMTBIT_S16_LE
  993. static struct snd_soc_dai_ops dac33_dai_ops = {
  994. .hw_params = dac33_hw_params,
  995. .prepare = dac33_pcm_prepare,
  996. .trigger = dac33_pcm_trigger,
  997. .set_sysclk = dac33_set_dai_sysclk,
  998. .set_fmt = dac33_set_dai_fmt,
  999. };
  1000. struct snd_soc_dai dac33_dai = {
  1001. .name = "tlv320dac33",
  1002. .playback = {
  1003. .stream_name = "Playback",
  1004. .channels_min = 2,
  1005. .channels_max = 2,
  1006. .rates = DAC33_RATES,
  1007. .formats = DAC33_FORMATS,},
  1008. .ops = &dac33_dai_ops,
  1009. };
  1010. EXPORT_SYMBOL_GPL(dac33_dai);
  1011. static int __devinit dac33_i2c_probe(struct i2c_client *client,
  1012. const struct i2c_device_id *id)
  1013. {
  1014. struct tlv320dac33_platform_data *pdata;
  1015. struct tlv320dac33_priv *dac33;
  1016. struct snd_soc_codec *codec;
  1017. int ret, i;
  1018. if (client->dev.platform_data == NULL) {
  1019. dev_err(&client->dev, "Platform data not set\n");
  1020. return -ENODEV;
  1021. }
  1022. pdata = client->dev.platform_data;
  1023. dac33 = kzalloc(sizeof(struct tlv320dac33_priv), GFP_KERNEL);
  1024. if (dac33 == NULL)
  1025. return -ENOMEM;
  1026. codec = &dac33->codec;
  1027. snd_soc_codec_set_drvdata(codec, dac33);
  1028. codec->control_data = client;
  1029. mutex_init(&codec->mutex);
  1030. mutex_init(&dac33->mutex);
  1031. INIT_LIST_HEAD(&codec->dapm_widgets);
  1032. INIT_LIST_HEAD(&codec->dapm_paths);
  1033. codec->name = "tlv320dac33";
  1034. codec->owner = THIS_MODULE;
  1035. codec->read = dac33_read_reg_cache;
  1036. codec->write = dac33_write_locked;
  1037. codec->hw_write = (hw_write_t) i2c_master_send;
  1038. codec->bias_level = SND_SOC_BIAS_OFF;
  1039. codec->set_bias_level = dac33_set_bias_level;
  1040. codec->dai = &dac33_dai;
  1041. codec->num_dai = 1;
  1042. codec->reg_cache_size = ARRAY_SIZE(dac33_reg);
  1043. codec->reg_cache = kmemdup(dac33_reg, ARRAY_SIZE(dac33_reg),
  1044. GFP_KERNEL);
  1045. if (codec->reg_cache == NULL) {
  1046. ret = -ENOMEM;
  1047. goto error_reg;
  1048. }
  1049. i2c_set_clientdata(client, dac33);
  1050. dac33->power_gpio = pdata->power_gpio;
  1051. dac33->burst_bclkdiv = pdata->burst_bclkdiv;
  1052. dac33->keep_bclk = pdata->keep_bclk;
  1053. dac33->irq = client->irq;
  1054. dac33->nsample = NSAMPLE_MAX;
  1055. dac33->nsample_max = NSAMPLE_MAX;
  1056. /* Disable FIFO use by default */
  1057. dac33->fifo_mode = DAC33_FIFO_BYPASS;
  1058. tlv320dac33_codec = codec;
  1059. codec->dev = &client->dev;
  1060. dac33_dai.dev = codec->dev;
  1061. /* Check if the reset GPIO number is valid and request it */
  1062. if (dac33->power_gpio >= 0) {
  1063. ret = gpio_request(dac33->power_gpio, "tlv320dac33 reset");
  1064. if (ret < 0) {
  1065. dev_err(codec->dev,
  1066. "Failed to request reset GPIO (%d)\n",
  1067. dac33->power_gpio);
  1068. snd_soc_unregister_dai(&dac33_dai);
  1069. snd_soc_unregister_codec(codec);
  1070. goto error_gpio;
  1071. }
  1072. gpio_direction_output(dac33->power_gpio, 0);
  1073. } else {
  1074. dac33->chip_power = 1;
  1075. }
  1076. /* Check if the IRQ number is valid and request it */
  1077. if (dac33->irq >= 0) {
  1078. ret = request_irq(dac33->irq, dac33_interrupt_handler,
  1079. IRQF_TRIGGER_RISING | IRQF_DISABLED,
  1080. codec->name, codec);
  1081. if (ret < 0) {
  1082. dev_err(codec->dev, "Could not request IRQ%d (%d)\n",
  1083. dac33->irq, ret);
  1084. dac33->irq = -1;
  1085. }
  1086. if (dac33->irq != -1) {
  1087. /* Setup work queue */
  1088. dac33->dac33_wq =
  1089. create_singlethread_workqueue("tlv320dac33");
  1090. if (dac33->dac33_wq == NULL) {
  1091. free_irq(dac33->irq, &dac33->codec);
  1092. ret = -ENOMEM;
  1093. goto error_wq;
  1094. }
  1095. INIT_WORK(&dac33->work, dac33_work);
  1096. }
  1097. }
  1098. for (i = 0; i < ARRAY_SIZE(dac33->supplies); i++)
  1099. dac33->supplies[i].supply = dac33_supply_names[i];
  1100. ret = regulator_bulk_get(codec->dev, ARRAY_SIZE(dac33->supplies),
  1101. dac33->supplies);
  1102. if (ret != 0) {
  1103. dev_err(codec->dev, "Failed to request supplies: %d\n", ret);
  1104. goto err_get;
  1105. }
  1106. ret = regulator_bulk_enable(ARRAY_SIZE(dac33->supplies),
  1107. dac33->supplies);
  1108. if (ret != 0) {
  1109. dev_err(codec->dev, "Failed to enable supplies: %d\n", ret);
  1110. goto err_enable;
  1111. }
  1112. ret = snd_soc_register_codec(codec);
  1113. if (ret != 0) {
  1114. dev_err(codec->dev, "Failed to register codec: %d\n", ret);
  1115. goto error_codec;
  1116. }
  1117. ret = snd_soc_register_dai(&dac33_dai);
  1118. if (ret != 0) {
  1119. dev_err(codec->dev, "Failed to register DAI: %d\n", ret);
  1120. snd_soc_unregister_codec(codec);
  1121. goto error_codec;
  1122. }
  1123. /* Shut down the codec for now */
  1124. dac33_hard_power(codec, 0);
  1125. return ret;
  1126. error_codec:
  1127. regulator_bulk_disable(ARRAY_SIZE(dac33->supplies), dac33->supplies);
  1128. err_enable:
  1129. regulator_bulk_free(ARRAY_SIZE(dac33->supplies), dac33->supplies);
  1130. err_get:
  1131. if (dac33->irq >= 0) {
  1132. free_irq(dac33->irq, &dac33->codec);
  1133. destroy_workqueue(dac33->dac33_wq);
  1134. }
  1135. error_wq:
  1136. if (dac33->power_gpio >= 0)
  1137. gpio_free(dac33->power_gpio);
  1138. error_gpio:
  1139. kfree(codec->reg_cache);
  1140. error_reg:
  1141. tlv320dac33_codec = NULL;
  1142. kfree(dac33);
  1143. return ret;
  1144. }
  1145. static int __devexit dac33_i2c_remove(struct i2c_client *client)
  1146. {
  1147. struct tlv320dac33_priv *dac33;
  1148. dac33 = i2c_get_clientdata(client);
  1149. dac33_hard_power(&dac33->codec, 0);
  1150. if (dac33->power_gpio >= 0)
  1151. gpio_free(dac33->power_gpio);
  1152. if (dac33->irq >= 0)
  1153. free_irq(dac33->irq, &dac33->codec);
  1154. regulator_bulk_free(ARRAY_SIZE(dac33->supplies), dac33->supplies);
  1155. destroy_workqueue(dac33->dac33_wq);
  1156. snd_soc_unregister_dai(&dac33_dai);
  1157. snd_soc_unregister_codec(&dac33->codec);
  1158. kfree(dac33->codec.reg_cache);
  1159. kfree(dac33);
  1160. tlv320dac33_codec = NULL;
  1161. return 0;
  1162. }
  1163. static const struct i2c_device_id tlv320dac33_i2c_id[] = {
  1164. {
  1165. .name = "tlv320dac33",
  1166. .driver_data = 0,
  1167. },
  1168. { },
  1169. };
  1170. static struct i2c_driver tlv320dac33_i2c_driver = {
  1171. .driver = {
  1172. .name = "tlv320dac33",
  1173. .owner = THIS_MODULE,
  1174. },
  1175. .probe = dac33_i2c_probe,
  1176. .remove = __devexit_p(dac33_i2c_remove),
  1177. .id_table = tlv320dac33_i2c_id,
  1178. };
  1179. static int __init dac33_module_init(void)
  1180. {
  1181. int r;
  1182. r = i2c_add_driver(&tlv320dac33_i2c_driver);
  1183. if (r < 0) {
  1184. printk(KERN_ERR "DAC33: driver registration failed\n");
  1185. return r;
  1186. }
  1187. return 0;
  1188. }
  1189. module_init(dac33_module_init);
  1190. static void __exit dac33_module_exit(void)
  1191. {
  1192. i2c_del_driver(&tlv320dac33_i2c_driver);
  1193. }
  1194. module_exit(dac33_module_exit);
  1195. MODULE_DESCRIPTION("ASoC TLV320DAC33 codec driver");
  1196. MODULE_AUTHOR("Peter Ujfalusi <peter.ujfalusi@nokia.com>");
  1197. MODULE_LICENSE("GPL");