registers.h 69 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855
  1. /*
  2. * This file is provided under a dual BSD/GPLv2 license. When using or
  3. * redistributing this file, you may do so under either license.
  4. *
  5. * GPL LICENSE SUMMARY
  6. *
  7. * Copyright(c) 2008 - 2011 Intel Corporation. All rights reserved.
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of version 2 of the GNU General Public License as
  11. * published by the Free Software Foundation.
  12. *
  13. * This program is distributed in the hope that it will be useful, but
  14. * WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  16. * General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
  21. * The full GNU General Public License is included in this distribution
  22. * in the file called LICENSE.GPL.
  23. *
  24. * BSD LICENSE
  25. *
  26. * Copyright(c) 2008 - 2011 Intel Corporation. All rights reserved.
  27. * All rights reserved.
  28. *
  29. * Redistribution and use in source and binary forms, with or without
  30. * modification, are permitted provided that the following conditions
  31. * are met:
  32. *
  33. * * Redistributions of source code must retain the above copyright
  34. * notice, this list of conditions and the following disclaimer.
  35. * * Redistributions in binary form must reproduce the above copyright
  36. * notice, this list of conditions and the following disclaimer in
  37. * the documentation and/or other materials provided with the
  38. * distribution.
  39. * * Neither the name of Intel Corporation nor the names of its
  40. * contributors may be used to endorse or promote products derived
  41. * from this software without specific prior written permission.
  42. *
  43. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
  44. * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
  45. * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
  46. * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
  47. * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
  48. * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
  49. * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
  50. * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
  51. * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  52. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
  53. * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  54. */
  55. #ifndef _SCU_REGISTERS_H_
  56. #define _SCU_REGISTERS_H_
  57. /**
  58. * This file contains the constants and structures for the SCU memory mapped
  59. * registers.
  60. *
  61. *
  62. */
  63. #define SCU_VIIT_ENTRY_ID_MASK (0xC0000000)
  64. #define SCU_VIIT_ENTRY_ID_SHIFT (30)
  65. #define SCU_VIIT_ENTRY_FUNCTION_MASK (0x0FF00000)
  66. #define SCU_VIIT_ENTRY_FUNCTION_SHIFT (20)
  67. #define SCU_VIIT_ENTRY_IPPTMODE_MASK (0x0001F800)
  68. #define SCU_VIIT_ENTRY_IPPTMODE_SHIFT (12)
  69. #define SCU_VIIT_ENTRY_LPVIE_MASK (0x00000F00)
  70. #define SCU_VIIT_ENTRY_LPVIE_SHIFT (8)
  71. #define SCU_VIIT_ENTRY_STATUS_MASK (0x000000FF)
  72. #define SCU_VIIT_ENTRY_STATUS_SHIFT (0)
  73. #define SCU_VIIT_ENTRY_ID_INVALID (0 << SCU_VIIT_ENTRY_ID_SHIFT)
  74. #define SCU_VIIT_ENTRY_ID_VIIT (1 << SCU_VIIT_ENTRY_ID_SHIFT)
  75. #define SCU_VIIT_ENTRY_ID_IIT (2 << SCU_VIIT_ENTRY_ID_SHIFT)
  76. #define SCU_VIIT_ENTRY_ID_VIRT_EXP (3 << SCU_VIIT_ENTRY_ID_SHIFT)
  77. #define SCU_VIIT_IPPT_SSP_INITIATOR (0x01 << SCU_VIIT_ENTRY_IPPTMODE_SHIFT)
  78. #define SCU_VIIT_IPPT_SMP_INITIATOR (0x02 << SCU_VIIT_ENTRY_IPPTMODE_SHIFT)
  79. #define SCU_VIIT_IPPT_STP_INITIATOR (0x04 << SCU_VIIT_ENTRY_IPPTMODE_SHIFT)
  80. #define SCU_VIIT_IPPT_INITIATOR \
  81. (\
  82. SCU_VIIT_IPPT_SSP_INITIATOR \
  83. | SCU_VIIT_IPPT_SMP_INITIATOR \
  84. | SCU_VIIT_IPPT_STP_INITIATOR \
  85. )
  86. #define SCU_VIIT_STATUS_RNC_VALID (0x01 << SCU_VIIT_ENTRY_STATUS_SHIFT)
  87. #define SCU_VIIT_STATUS_ADDRESS_VALID (0x02 << SCU_VIIT_ENTRY_STATUS_SHIFT)
  88. #define SCU_VIIT_STATUS_RNI_VALID (0x04 << SCU_VIIT_ENTRY_STATUS_SHIFT)
  89. #define SCU_VIIT_STATUS_ALL_VALID \
  90. (\
  91. SCU_VIIT_STATUS_RNC_VALID \
  92. | SCU_VIIT_STATUS_ADDRESS_VALID \
  93. | SCU_VIIT_STATUS_RNI_VALID \
  94. )
  95. #define SCU_VIIT_IPPT_SMP_TARGET (0x10 << SCU_VIIT_ENTRY_IPPTMODE_SHIFT)
  96. /**
  97. * struct scu_viit_entry - This is the SCU Virtual Initiator Table Entry
  98. *
  99. *
  100. */
  101. struct scu_viit_entry {
  102. /**
  103. * This must be encoded as to the type of initiator that is being constructed
  104. * for this port.
  105. */
  106. u32 status;
  107. /**
  108. * Virtual initiator high SAS Address
  109. */
  110. u32 initiator_sas_address_hi;
  111. /**
  112. * Virtual initiator low SAS Address
  113. */
  114. u32 initiator_sas_address_lo;
  115. /**
  116. * This must be 0
  117. */
  118. u32 reserved;
  119. };
  120. /* IIT Status Defines */
  121. #define SCU_IIT_ENTRY_ID_MASK (0xC0000000)
  122. #define SCU_IIT_ENTRY_ID_SHIFT (30)
  123. #define SCU_IIT_ENTRY_STATUS_UPDATE_MASK (0x20000000)
  124. #define SCU_IIT_ENTRY_STATUS_UPDATE_SHIFT (29)
  125. #define SCU_IIT_ENTRY_LPI_MASK (0x00000F00)
  126. #define SCU_IIT_ENTRY_LPI_SHIFT (8)
  127. #define SCU_IIT_ENTRY_STATUS_MASK (0x000000FF)
  128. #define SCU_IIT_ENTRY_STATUS_SHIFT (0)
  129. /* IIT Remote Initiator Defines */
  130. #define SCU_IIT_ENTRY_REMOTE_TAG_MASK (0x0000FFFF)
  131. #define SCU_IIT_ENTRY_REMOTE_TAG_SHIFT (0)
  132. #define SCU_IIT_ENTRY_REMOTE_RNC_MASK (0x0FFF0000)
  133. #define SCU_IIT_ENTRY_REMOTE_RNC_SHIFT (16)
  134. #define SCU_IIT_ENTRY_ID_INVALID (0 << SCU_IIT_ENTRY_ID_SHIFT)
  135. #define SCU_IIT_ENTRY_ID_VIIT (1 << SCU_IIT_ENTRY_ID_SHIFT)
  136. #define SCU_IIT_ENTRY_ID_IIT (2 << SCU_IIT_ENTRY_ID_SHIFT)
  137. #define SCU_IIT_ENTRY_ID_VIRT_EXP (3 << SCU_IIT_ENTRY_ID_SHIFT)
  138. /**
  139. * struct scu_iit_entry - This will be implemented later when we support
  140. * virtual functions
  141. *
  142. *
  143. */
  144. struct scu_iit_entry {
  145. u32 status;
  146. u32 remote_initiator_sas_address_hi;
  147. u32 remote_initiator_sas_address_lo;
  148. u32 remote_initiator;
  149. };
  150. /* Generate a value for an SCU register */
  151. #define SCU_GEN_VALUE(name, value) \
  152. (((value) << name ## _SHIFT) & (name ## _MASK))
  153. /*
  154. * Generate a bit value for an SCU register
  155. * Make sure that the register MASK is just a single bit */
  156. #define SCU_GEN_BIT(name) \
  157. SCU_GEN_VALUE(name, ((u32)1))
  158. #define SCU_SET_BIT(name, reg_value) \
  159. ((reg_value) | SCU_GEN_BIT(name))
  160. #define SCU_CLEAR_BIT(name, reg_value) \
  161. ((reg_value)$ ~(SCU_GEN_BIT(name)))
  162. /*
  163. * *****************************************************************************
  164. * Unions for bitfield definitions of SCU Registers
  165. * SMU Post Context Port
  166. * ***************************************************************************** */
  167. #define SMU_POST_CONTEXT_PORT_CONTEXT_INDEX_SHIFT (0)
  168. #define SMU_POST_CONTEXT_PORT_CONTEXT_INDEX_MASK (0x00000FFF)
  169. #define SMU_POST_CONTEXT_PORT_LOGICAL_PORT_INDEX_SHIFT (12)
  170. #define SMU_POST_CONTEXT_PORT_LOGICAL_PORT_INDEX_MASK (0x0000F000)
  171. #define SMU_POST_CONTEXT_PORT_PROTOCOL_ENGINE_SHIFT (16)
  172. #define SMU_POST_CONTEXT_PORT_PROTOCOL_ENGINE_MASK (0x00030000)
  173. #define SMU_POST_CONTEXT_PORT_COMMAND_CONTEXT_SHIFT (18)
  174. #define SMU_POST_CONTEXT_PORT_COMMAND_CONTEXT_MASK (0x00FC0000)
  175. #define SMU_POST_CONTEXT_PORT_RESERVED_MASK (0xFF000000)
  176. #define SMU_PCP_GEN_VAL(name, value) \
  177. SCU_GEN_VALUE(SMU_POST_CONTEXT_PORT_ ## name, value)
  178. /* ***************************************************************************** */
  179. #define SMU_INTERRUPT_STATUS_COMPLETION_SHIFT (31)
  180. #define SMU_INTERRUPT_STATUS_COMPLETION_MASK (0x80000000)
  181. #define SMU_INTERRUPT_STATUS_QUEUE_SUSPEND_SHIFT (1)
  182. #define SMU_INTERRUPT_STATUS_QUEUE_SUSPEND_MASK (0x00000002)
  183. #define SMU_INTERRUPT_STATUS_QUEUE_ERROR_SHIFT (0)
  184. #define SMU_INTERRUPT_STATUS_QUEUE_ERROR_MASK (0x00000001)
  185. #define SMU_INTERRUPT_STATUS_RESERVED_MASK (0x7FFFFFFC)
  186. #define SMU_ISR_GEN_BIT(name) \
  187. SCU_GEN_BIT(SMU_INTERRUPT_STATUS_ ## name)
  188. #define SMU_ISR_QUEUE_ERROR SMU_ISR_GEN_BIT(QUEUE_ERROR)
  189. #define SMU_ISR_QUEUE_SUSPEND SMU_ISR_GEN_BIT(QUEUE_SUSPEND)
  190. #define SMU_ISR_COMPLETION SMU_ISR_GEN_BIT(COMPLETION)
  191. /* ***************************************************************************** */
  192. #define SMU_INTERRUPT_MASK_COMPLETION_SHIFT (31)
  193. #define SMU_INTERRUPT_MASK_COMPLETION_MASK (0x80000000)
  194. #define SMU_INTERRUPT_MASK_QUEUE_SUSPEND_SHIFT (1)
  195. #define SMU_INTERRUPT_MASK_QUEUE_SUSPEND_MASK (0x00000002)
  196. #define SMU_INTERRUPT_MASK_QUEUE_ERROR_SHIFT (0)
  197. #define SMU_INTERRUPT_MASK_QUEUE_ERROR_MASK (0x00000001)
  198. #define SMU_INTERRUPT_MASK_RESERVED_MASK (0x7FFFFFFC)
  199. #define SMU_IMR_GEN_BIT(name) \
  200. SCU_GEN_BIT(SMU_INTERRUPT_MASK_ ## name)
  201. #define SMU_IMR_QUEUE_ERROR SMU_IMR_GEN_BIT(QUEUE_ERROR)
  202. #define SMU_IMR_QUEUE_SUSPEND SMU_IMR_GEN_BIT(QUEUE_SUSPEND)
  203. #define SMU_IMR_COMPLETION SMU_IMR_GEN_BIT(COMPLETION)
  204. /* ***************************************************************************** */
  205. #define SMU_INTERRUPT_COALESCING_CONTROL_TIMER_SHIFT (0)
  206. #define SMU_INTERRUPT_COALESCING_CONTROL_TIMER_MASK (0x0000001F)
  207. #define SMU_INTERRUPT_COALESCING_CONTROL_NUMBER_SHIFT (8)
  208. #define SMU_INTERRUPT_COALESCING_CONTROL_NUMBER_MASK (0x0000FF00)
  209. #define SMU_INTERRUPT_COALESCING_CONTROL_RESERVED_MASK (0xFFFF00E0)
  210. #define SMU_ICC_GEN_VAL(name, value) \
  211. SCU_GEN_VALUE(SMU_INTERRUPT_COALESCING_CONTROL_ ## name, value)
  212. /* ***************************************************************************** */
  213. #define SMU_TASK_CONTEXT_RANGE_START_SHIFT (0)
  214. #define SMU_TASK_CONTEXT_RANGE_START_MASK (0x00000FFF)
  215. #define SMU_TASK_CONTEXT_RANGE_ENDING_SHIFT (16)
  216. #define SMU_TASK_CONTEXT_RANGE_ENDING_MASK (0x0FFF0000)
  217. #define SMU_TASK_CONTEXT_RANGE_ENABLE_SHIFT (31)
  218. #define SMU_TASK_CONTEXT_RANGE_ENABLE_MASK (0x80000000)
  219. #define SMU_TASK_CONTEXT_RANGE_RESERVED_MASK (0x7000F000)
  220. #define SMU_TCR_GEN_VAL(name, value) \
  221. SCU_GEN_VALUE(SMU_TASK_CONTEXT_RANGE_ ## name, value)
  222. #define SMU_TCR_GEN_BIT(name, value) \
  223. SCU_GEN_BIT(SMU_TASK_CONTEXT_RANGE_ ## name)
  224. /* ***************************************************************************** */
  225. #define SMU_COMPLETION_QUEUE_PUT_POINTER_SHIFT (0)
  226. #define SMU_COMPLETION_QUEUE_PUT_POINTER_MASK (0x00003FFF)
  227. #define SMU_COMPLETION_QUEUE_PUT_CYCLE_BIT_SHIFT (15)
  228. #define SMU_COMPLETION_QUEUE_PUT_CYCLE_BIT_MASK (0x00008000)
  229. #define SMU_COMPLETION_QUEUE_PUT_EVENT_POINTER_SHIFT (16)
  230. #define SMU_COMPLETION_QUEUE_PUT_EVENT_POINTER_MASK (0x03FF0000)
  231. #define SMU_COMPLETION_QUEUE_PUT_EVENT_CYCLE_BIT_SHIFT (26)
  232. #define SMU_COMPLETION_QUEUE_PUT_EVENT_CYCLE_BIT_MASK (0x04000000)
  233. #define SMU_COMPLETION_QUEUE_PUT_RESERVED_MASK (0xF8004000)
  234. #define SMU_CQPR_GEN_VAL(name, value) \
  235. SCU_GEN_VALUE(SMU_COMPLETION_QUEUE_PUT_ ## name, value)
  236. #define SMU_CQPR_GEN_BIT(name) \
  237. SCU_GEN_BIT(SMU_COMPLETION_QUEUE_PUT_ ## name)
  238. /* ***************************************************************************** */
  239. #define SMU_COMPLETION_QUEUE_GET_POINTER_SHIFT (0)
  240. #define SMU_COMPLETION_QUEUE_GET_POINTER_MASK (0x00003FFF)
  241. #define SMU_COMPLETION_QUEUE_GET_CYCLE_BIT_SHIFT (15)
  242. #define SMU_COMPLETION_QUEUE_GET_CYCLE_BIT_MASK (0x00008000)
  243. #define SMU_COMPLETION_QUEUE_GET_EVENT_POINTER_SHIFT (16)
  244. #define SMU_COMPLETION_QUEUE_GET_EVENT_POINTER_MASK (0x03FF0000)
  245. #define SMU_COMPLETION_QUEUE_GET_EVENT_CYCLE_BIT_SHIFT (26)
  246. #define SMU_COMPLETION_QUEUE_GET_EVENT_CYCLE_BIT_MASK (0x04000000)
  247. #define SMU_COMPLETION_QUEUE_GET_ENABLE_SHIFT (30)
  248. #define SMU_COMPLETION_QUEUE_GET_ENABLE_MASK (0x40000000)
  249. #define SMU_COMPLETION_QUEUE_GET_EVENT_ENABLE_SHIFT (31)
  250. #define SMU_COMPLETION_QUEUE_GET_EVENT_ENABLE_MASK (0x80000000)
  251. #define SMU_COMPLETION_QUEUE_GET_RESERVED_MASK (0x38004000)
  252. #define SMU_CQGR_GEN_VAL(name, value) \
  253. SCU_GEN_VALUE(SMU_COMPLETION_QUEUE_GET_ ## name, value)
  254. #define SMU_CQGR_GEN_BIT(name) \
  255. SCU_GEN_BIT(SMU_COMPLETION_QUEUE_GET_ ## name)
  256. #define SMU_CQGR_CYCLE_BIT \
  257. SMU_CQGR_GEN_BIT(CYCLE_BIT)
  258. #define SMU_CQGR_EVENT_CYCLE_BIT \
  259. SMU_CQGR_GEN_BIT(EVENT_CYCLE_BIT)
  260. #define SMU_CQGR_GET_POINTER_SET(value) \
  261. SMU_CQGR_GEN_VAL(POINTER, value)
  262. /* ***************************************************************************** */
  263. #define SMU_COMPLETION_QUEUE_CONTROL_QUEUE_LIMIT_SHIFT (0)
  264. #define SMU_COMPLETION_QUEUE_CONTROL_QUEUE_LIMIT_MASK (0x00003FFF)
  265. #define SMU_COMPLETION_QUEUE_CONTROL_EVENT_LIMIT_SHIFT (16)
  266. #define SMU_COMPLETION_QUEUE_CONTROL_EVENT_LIMIT_MASK (0x03FF0000)
  267. #define SMU_COMPLETION_QUEUE_CONTROL_RESERVED_MASK (0xFC00C000)
  268. #define SMU_CQC_GEN_VAL(name, value) \
  269. SCU_GEN_VALUE(SMU_COMPLETION_QUEUE_CONTROL_ ## name, value)
  270. #define SMU_CQC_QUEUE_LIMIT_SET(value) \
  271. SMU_CQC_GEN_VAL(QUEUE_LIMIT, value)
  272. #define SMU_CQC_EVENT_LIMIT_SET(value) \
  273. SMU_CQC_GEN_VAL(EVENT_LIMIT, value)
  274. /* ***************************************************************************** */
  275. #define SMU_DEVICE_CONTEXT_CAPACITY_MAX_TC_SHIFT (0)
  276. #define SMU_DEVICE_CONTEXT_CAPACITY_MAX_TC_MASK (0x00000FFF)
  277. #define SMU_DEVICE_CONTEXT_CAPACITY_MAX_LP_SHIFT (12)
  278. #define SMU_DEVICE_CONTEXT_CAPACITY_MAX_LP_MASK (0x00007000)
  279. #define SMU_DEVICE_CONTEXT_CAPACITY_MAX_RNC_SHIFT (15)
  280. #define SMU_DEVICE_CONTEXT_CAPACITY_MAX_RNC_MASK (0x07FF8000)
  281. #define SMU_DEVICE_CONTEXT_CAPACITY_MAX_PEG_SHIFT (27)
  282. #define SMU_DEVICE_CONTEXT_CAPACITY_MAX_PEG_MASK (0x08000000)
  283. #define SMU_DEVICE_CONTEXT_CAPACITY_RESERVED_MASK (0xF0000000)
  284. #define SMU_DCC_GEN_VAL(name, value) \
  285. SCU_GEN_VALUE(SMU_DEVICE_CONTEXT_CAPACITY_ ## name, value)
  286. #define SMU_DCC_GET_MAX_PEG(value) \
  287. (\
  288. ((value) & SMU_DEVICE_CONTEXT_CAPACITY_MAX_PEG_MASK) \
  289. >> SMU_DEVICE_CONTEXT_CAPACITY_MAX_LP_SHIFT \
  290. )
  291. #define SMU_DCC_GET_MAX_LP(value) \
  292. (\
  293. ((value) & SMU_DEVICE_CONTEXT_CAPACITY_MAX_LP_MASK) \
  294. >> SMU_DEVICE_CONTEXT_CAPACITY_MAX_LP_SHIFT \
  295. )
  296. #define SMU_DCC_GET_MAX_TC(value) \
  297. (\
  298. ((value) & SMU_DEVICE_CONTEXT_CAPACITY_MAX_TC_MASK) \
  299. >> SMU_DEVICE_CONTEXT_CAPACITY_MAX_TC_SHIFT \
  300. )
  301. #define SMU_DCC_GET_MAX_RNC(value) \
  302. (\
  303. ((value) & SMU_DEVICE_CONTEXT_CAPACITY_MAX_RNC_MASK) \
  304. >> SMU_DEVICE_CONTEXT_CAPACITY_MAX_RNC_SHIFT \
  305. )
  306. /* ***************************************************************************** */
  307. #define SMU_CLOCK_GATING_CONTROL_IDLE_ENABLE_SHIFT (0)
  308. #define SMU_CLOCK_GATING_CONTROL_IDLE_ENABLE_MASK (0x00000001)
  309. #define SMU_CLOCK_GATING_CONTROL_XCLK_ENABLE_SHIFT (1)
  310. #define SMU_CLOCK_GATING_CONTROL_XCLK_ENABLE_MASK (0x00000002)
  311. #define SMU_CLOCK_GATING_CONTROL_TXCLK_ENABLE_SHIFT (2)
  312. #define SMU_CLOCK_GATING_CONTROL_TXCLK_ENABLE_MASK (0x00000004)
  313. #define SMU_CLOCK_GATING_CONTROL_REGCLK_ENABLE_SHIFT (3)
  314. #define SMU_CLOCK_GATING_CONTROL_REGCLK_ENABLE_MASK (0x00000008)
  315. #define SMU_CLOCK_GATING_CONTROL_IDLE_TIMEOUT_SHIFT (16)
  316. #define SMU_CLOCK_GATING_CONTROL_IDLE_TIMEOUT_MASK (0x000F0000)
  317. #define SMU_CLOCK_GATING_CONTROL_FORCE_IDLE_SHIFT (31)
  318. #define SMU_CLOCK_GATING_CONTROL_FORCE_IDLE_MASK (0x80000000)
  319. #define SMU_CLOCK_GATING_CONTROL_RESERVED_MASK (0x7FF0FFF0)
  320. #define SMU_CGUCR_GEN_VAL(name, value) \
  321. SCU_GEN_VALUE(SMU_CLOCK_GATING_CONTROL_##name, value)
  322. #define SMU_CGUCR_GEN_BIT(name) \
  323. SCU_GEN_BIT(SMU_CLOCK_GATING_CONTROL_##name)
  324. /* -------------------------------------------------------------------------- */
  325. #define SMU_CONTROL_STATUS_TASK_CONTEXT_RANGE_ENABLE_SHIFT (0)
  326. #define SMU_CONTROL_STATUS_TASK_CONTEXT_RANGE_ENABLE_MASK (0x00000001)
  327. #define SMU_CONTROL_STATUS_COMPLETION_BYTE_SWAP_ENABLE_SHIFT (1)
  328. #define SMU_CONTROL_STATUS_COMPLETION_BYTE_SWAP_ENABLE_MASK (0x00000002)
  329. #define SMU_CONTROL_STATUS_CONTEXT_RAM_INIT_COMPLETED_SHIFT (16)
  330. #define SMU_CONTROL_STATUS_CONTEXT_RAM_INIT_COMPLETED_MASK (0x00010000)
  331. #define SMU_CONTROL_STATUS_SCHEDULER_RAM_INIT_COMPLETED_SHIFT (17)
  332. #define SMU_CONTROL_STATUS_SCHEDULER_RAM_INIT_COMPLETED_MASK (0x00020000)
  333. #define SMU_CONTROL_STATUS_RESERVED_MASK (0xFFFCFFFC)
  334. #define SMU_SMUCSR_GEN_BIT(name) \
  335. SCU_GEN_BIT(SMU_CONTROL_STATUS_ ## name)
  336. #define SMU_SMUCSR_SCHEDULER_RAM_INIT_COMPLETED \
  337. (SMU_SMUCSR_GEN_BIT(SCHEDULER_RAM_INIT_COMPLETED))
  338. #define SMU_SMUCSR_CONTEXT_RAM_INIT_COMPLETED \
  339. (SMU_SMUCSR_GEN_BIT(CONTEXT_RAM_INIT_COMPLETED))
  340. #define SCU_RAM_INIT_COMPLETED \
  341. (\
  342. SMU_SMUCSR_CONTEXT_RAM_INIT_COMPLETED \
  343. | SMU_SMUCSR_SCHEDULER_RAM_INIT_COMPLETED \
  344. )
  345. /* -------------------------------------------------------------------------- */
  346. #define SMU_SOFTRESET_CONTROL_RESET_PEG0_PE0_SHIFT (0)
  347. #define SMU_SOFTRESET_CONTROL_RESET_PEG0_PE0_MASK (0x00000001)
  348. #define SMU_SOFTRESET_CONTROL_RESET_PEG0_PE1_SHIFT (1)
  349. #define SMU_SOFTRESET_CONTROL_RESET_PEG0_PE1_MASK (0x00000002)
  350. #define SMU_SOFTRESET_CONTROL_RESET_PEG0_PE2_SHIFT (2)
  351. #define SMU_SOFTRESET_CONTROL_RESET_PEG0_PE2_MASK (0x00000004)
  352. #define SMU_SOFTRESET_CONTROL_RESET_PEG0_PE3_SHIFT (3)
  353. #define SMU_SOFTRESET_CONTROL_RESET_PEG0_PE3_MASK (0x00000008)
  354. #define SMU_SOFTRESET_CONTROL_RESET_PEG1_PE0_SHIFT (8)
  355. #define SMU_SOFTRESET_CONTROL_RESET_PEG1_PE0_MASK (0x00000100)
  356. #define SMU_SOFTRESET_CONTROL_RESET_PEG1_PE1_SHIFT (9)
  357. #define SMU_SOFTRESET_CONTROL_RESET_PEG1_PE1_MASK (0x00000200)
  358. #define SMU_SOFTRESET_CONTROL_RESET_PEG1_PE2_SHIFT (10)
  359. #define SMU_SOFTRESET_CONTROL_RESET_PEG1_PE2_MASK (0x00000400)
  360. #define SMU_SOFTRESET_CONTROL_RESET_PEG1_PE3_SHIFT (11)
  361. #define SMU_SOFTRESET_CONTROL_RESET_PEG1_PE3_MASK (0x00000800)
  362. #define SMU_RESET_PROTOCOL_ENGINE(peg, pe) \
  363. ((1 << (pe)) << ((peg) * 8))
  364. #define SMU_RESET_PEG_PROTOCOL_ENGINES(peg) \
  365. (\
  366. SMU_RESET_PROTOCOL_ENGINE(peg, 0) \
  367. | SMU_RESET_PROTOCOL_ENGINE(peg, 1) \
  368. | SMU_RESET_PROTOCOL_ENGINE(peg, 2) \
  369. | SMU_RESET_PROTOCOL_ENGINE(peg, 3) \
  370. )
  371. #define SMU_RESET_ALL_PROTOCOL_ENGINES() \
  372. (\
  373. SMU_RESET_PEG_PROTOCOL_ENGINES(0) \
  374. | SMU_RESET_PEG_PROTOCOL_ENGINES(1) \
  375. )
  376. #define SMU_SOFTRESET_CONTROL_RESET_WIDE_PORT_PEG0_LP0_SHIFT (16)
  377. #define SMU_SOFTRESET_CONTROL_RESET_WIDE_PORT_PEG0_LP0_MASK (0x00010000)
  378. #define SMU_SOFTRESET_CONTROL_RESET_WIDE_PORT_PEG0_LP2_SHIFT (17)
  379. #define SMU_SOFTRESET_CONTROL_RESET_WIDE_PORT_PEG0_LP2_MASK (0x00020000)
  380. #define SMU_SOFTRESET_CONTROL_RESET_WIDE_PORT_PEG1_LP0_SHIFT (18)
  381. #define SMU_SOFTRESET_CONTROL_RESET_WIDE_PORT_PEG1_LP0_MASK (0x00040000)
  382. #define SMU_SOFTRESET_CONTROL_RESET_WIDE_PORT_PEG1_LP2_SHIFT (19)
  383. #define SMU_SOFTRESET_CONTROL_RESET_WIDE_PORT_PEG1_LP2_MASK (0x00080000)
  384. #define SMU_RESET_WIDE_PORT_QUEUE(peg, wide_port) \
  385. ((1 << ((wide_port) / 2)) << ((peg) * 2) << 16)
  386. #define SMU_SOFTRESET_CONTROL_RESET_PEG0_SHIFT (20)
  387. #define SMU_SOFTRESET_CONTROL_RESET_PEG0_MASK (0x00100000)
  388. #define SMU_SOFTRESET_CONTROL_RESET_PEG1_SHIFT (21)
  389. #define SMU_SOFTRESET_CONTROL_RESET_PEG1_MASK (0x00200000)
  390. #define SMU_SOFTRESET_CONTROL_RESET_SCU_SHIFT (22)
  391. #define SMU_SOFTRESET_CONTROL_RESET_SCU_MASK (0x00400000)
  392. /*
  393. * It seems to make sense that if you are going to reset the protocol
  394. * engine group that you would also reset all of the protocol engines */
  395. #define SMU_RESET_PROTOCOL_ENGINE_GROUP(peg) \
  396. (\
  397. (1 << ((peg) + 20)) \
  398. | SMU_RESET_WIDE_PORT_QUEUE(peg, 0) \
  399. | SMU_RESET_WIDE_PORT_QUEUE(peg, 1) \
  400. | SMU_RESET_PEG_PROTOCOL_ENGINES(peg) \
  401. )
  402. #define SMU_RESET_ALL_PROTOCOL_ENGINE_GROUPS() \
  403. (\
  404. SMU_RESET_PROTOCOL_ENGINE_GROUP(0) \
  405. | SMU_RESET_PROTOCOL_ENGINE_GROUP(1) \
  406. )
  407. #define SMU_RESET_SCU() (0xFFFFFFFF)
  408. /* ***************************************************************************** */
  409. #define SMU_TASK_CONTEXT_ASSIGNMENT_STARTING_SHIFT (0)
  410. #define SMU_TASK_CONTEXT_ASSIGNMENT_STARTING_MASK (0x00000FFF)
  411. #define SMU_TASK_CONTEXT_ASSIGNMENT_ENDING_SHIFT (16)
  412. #define SMU_TASK_CONTEXT_ASSIGNMENT_ENDING_MASK (0x0FFF0000)
  413. #define SMU_TASK_CONTEXT_ASSIGNMENT_RANGE_CHECK_ENABLE_SHIFT (31)
  414. #define SMU_TASK_CONTEXT_ASSIGNMENT_RANGE_CHECK_ENABLE_MASK (0x80000000)
  415. #define SMU_TASK_CONTEXT_ASSIGNMENT_RESERVED_MASK (0x7000F000)
  416. #define SMU_TCA_GEN_VAL(name, value) \
  417. SCU_GEN_VALUE(SMU_TASK_CONTEXT_ASSIGNMENT_ ## name, value)
  418. #define SMU_TCA_GEN_BIT(name) \
  419. SCU_GEN_BIT(SMU_TASK_CONTEXT_ASSIGNMENT_ ## name)
  420. /* ***************************************************************************** */
  421. #define SCU_SDMA_UNSOLICITED_FRAME_QUEUE_CONTROL_QUEUE_SIZE_SHIFT (0)
  422. #define SCU_SDMA_UNSOLICITED_FRAME_QUEUE_CONTROL_QUEUE_SIZE_MASK (0x00000FFF)
  423. #define SCU_SDMA_UNSOLICITED_FRAME_QUEUE_CONTROL_RESERVED_MASK (0xFFFFF000)
  424. #define SCU_UFQC_GEN_VAL(name, value) \
  425. SCU_GEN_VALUE(SCU_SDMA_UNSOLICITED_FRAME_QUEUE_CONTROL_ ## name, value)
  426. #define SCU_UFQC_QUEUE_SIZE_SET(value) \
  427. SCU_UFQC_GEN_VAL(QUEUE_SIZE, value)
  428. /* ***************************************************************************** */
  429. #define SCU_SDMA_UNSOLICITED_FRAME_QUEUE_PUT_POINTER_SHIFT (0)
  430. #define SCU_SDMA_UNSOLICITED_FRAME_QUEUE_PUT_POINTER_MASK (0x00000FFF)
  431. #define SCU_SDMA_UNSOLICITED_FRAME_QUEUE_PUT_CYCLE_BIT_SHIFT (12)
  432. #define SCU_SDMA_UNSOLICITED_FRAME_QUEUE_PUT_CYCLE_BIT_MASK (0x00001000)
  433. #define SCU_SDMA_UNSOLICITED_FRAME_QUEUE_PUT_RESERVED_MASK (0xFFFFE000)
  434. #define SCU_UFQPP_GEN_VAL(name, value) \
  435. SCU_GEN_VALUE(SCU_SDMA_UNSOLICITED_FRAME_QUEUE_PUT_ ## name, value)
  436. #define SCU_UFQPP_GEN_BIT(name) \
  437. SCU_GEN_BIT(SCU_SDMA_UNSOLICITED_FRAME_QUEUE_PUT_ ## name)
  438. /*
  439. * *****************************************************************************
  440. * * SDMA Registers
  441. * ***************************************************************************** */
  442. #define SCU_SDMA_UNSOLICITED_FRAME_QUEUE_GET_POINTER_SHIFT (0)
  443. #define SCU_SDMA_UNSOLICITED_FRAME_QUEUE_GET_POINTER_MASK (0x00000FFF)
  444. #define SCU_SDMA_UNSOLICITED_FRAME_QUEUE_GET_CYCLE_BIT_SHIFT (12)
  445. #define SCU_SDMA_UNSOLICITED_FRAME_QUEUE_GET_CYCLE_BIT_MASK (12)
  446. #define SCU_SDMA_UNSOLICITED_FRAME_QUEUE_GET_ENABLE_BIT_SHIFT (31)
  447. #define SCU_SDMA_UNSOLICITED_FRAME_QUEUE_GET_ENABLE_BIT_MASK (0x80000000)
  448. #define SCU_SDMA_UNSOLICITED_FRAME_QUEUE_GET_RESERVED_MASK (0x7FFFE000)
  449. #define SCU_UFQGP_GEN_VAL(name, value) \
  450. SCU_GEN_VALUE(SCU_SDMA_UNSOLICITED_FRAME_QUEUE_GET_ ## name, value)
  451. #define SCU_UFQGP_GEN_BIT(name) \
  452. SCU_GEN_BIT(SCU_SDMA_UNSOLICITED_FRAME_QUEUE_GET_ ## name)
  453. #define SCU_UFQGP_CYCLE_BIT(value) \
  454. SCU_UFQGP_GEN_BIT(CYCLE_BIT, value)
  455. #define SCU_UFQGP_GET_POINTER(value) \
  456. SCU_UFQGP_GEN_VALUE(POINTER, value)
  457. #define SCU_UFQGP_ENABLE(value) \
  458. (SCU_UFQGP_GEN_BIT(ENABLE) | value)
  459. #define SCU_UFQGP_DISABLE(value) \
  460. (~SCU_UFQGP_GEN_BIT(ENABLE) & value)
  461. #define SCU_UFQGP_VALUE(bit, value) \
  462. (SCU_UFQGP_CYCLE_BIT(bit) | SCU_UFQGP_GET_POINTER(value))
  463. /* ***************************************************************************** */
  464. #define SCU_PDMA_CONFIGURATION_ADDRESS_MODIFIER_SHIFT (0)
  465. #define SCU_PDMA_CONFIGURATION_ADDRESS_MODIFIER_MASK (0x0000FFFF)
  466. #define SCU_PDMA_CONFIGURATION_PCI_RELAXED_ORDERING_ENABLE_SHIFT (16)
  467. #define SCU_PDMA_CONFIGURATION_PCI_RELAXED_ORDERING_ENABLE_MASK (0x00010000)
  468. #define SCU_PDMA_CONFIGURATION_PCI_NO_SNOOP_ENABLE_SHIFT (17)
  469. #define SCU_PDMA_CONFIGURATION_PCI_NO_SNOOP_ENABLE_MASK (0x00020000)
  470. #define SCU_PDMA_CONFIGURATION_BIG_ENDIAN_CONTROL_BYTE_SWAP_SHIFT (18)
  471. #define SCU_PDMA_CONFIGURATION_BIG_ENDIAN_CONTROL_BYTE_SWAP_MASK (0x00040000)
  472. #define SCU_PDMA_CONFIGURATION_BIG_ENDIAN_CONTROL_XPI_SGL_FETCH_SHIFT (19)
  473. #define SCU_PDMA_CONFIGURATION_BIG_ENDIAN_CONTROL_XPI_SGL_FETCH_MASK (0x00080000)
  474. #define SCU_PDMA_CONFIGURATION_BIG_ENDIAN_CONTROL_XPI_RX_HEADER_RAM_WRITE_SHIFT (20)
  475. #define SCU_PDMA_CONFIGURATION_BIG_ENDIAN_CONTROL_XPI_RX_HEADER_RAM_WRITE_MASK (0x00100000)
  476. #define SCU_PDMA_CONFIGURATION_BIG_ENDIAN_CONTROL_XPI_UF_ADDRESS_FETCH_SHIFT (21)
  477. #define SCU_PDMA_CONFIGURATION_BIG_ENDIAN_CONTROL_XPI_UF_ADDRESS_FETCH_MASK (0x00200000)
  478. #define SCU_PDMA_CONFIGURATION_ADDRESS_MODIFIER_SELECT_SHIFT (22)
  479. #define SCU_PDMA_CONFIGURATION_ADDRESS_MODIFIER_SELECT_MASK (0x00400000)
  480. #define SCU_PDMA_CONFIGURATION_RESERVED_MASK (0xFF800000)
  481. #define SCU_PDMACR_GEN_VALUE(name, value) \
  482. SCU_GEN_VALUE(SCU_PDMA_CONFIGURATION_ ## name, value)
  483. #define SCU_PDMACR_GEN_BIT(name) \
  484. SCU_GEN_BIT(SCU_PDMA_CONFIGURATION_ ## name)
  485. #define SCU_PDMACR_BE_GEN_BIT(name) \
  486. SCU_PCMACR_GEN_BIT(BIG_ENDIAN_CONTROL_ ## name)
  487. /* ***************************************************************************** */
  488. #define SCU_CDMA_CONFIGURATION_PCI_RELAXED_ORDERING_ENABLE_SHIFT (8)
  489. #define SCU_CDMA_CONFIGURATION_PCI_RELAXED_ORDERING_ENABLE_MASK (0x00000100)
  490. #define SCU_CDMACR_GEN_BIT(name) \
  491. SCU_GEN_BIT(SCU_CDMA_CONFIGURATION_ ## name)
  492. /*
  493. * *****************************************************************************
  494. * * SCU Link Layer Registers
  495. * ***************************************************************************** */
  496. #define SCU_LINK_LAYER_SPEED_NEGOTIATION_TIMER_VALUES_TIMEOUT_SHIFT (0)
  497. #define SCU_LINK_LAYER_SPEED_NEGOTIATION_TIMER_VALUES_TIMEOUT_MASK (0x000000FF)
  498. #define SCU_LINK_LAYER_SPEED_NEGOTIATION_TIMER_VALUES_LOCK_TIME_SHIFT (8)
  499. #define SCU_LINK_LAYER_SPEED_NEGOTIATION_TIMER_VALUES_LOCK_TIME_MASK (0x0000FF00)
  500. #define SCU_LINK_LAYER_SPEED_NEGOTIATION_TIMER_VALUES_RATE_CHANGE_DELAY_SHIFT (16)
  501. #define SCU_LINK_LAYER_SPEED_NEGOTIATION_TIMER_VALUES_RATE_CHANGE_DELAY_MASK (0x00FF0000)
  502. #define SCU_LINK_LAYER_SPEED_NEGOTIATION_TIMER_VALUES_DWORD_SYNC_TIMEOUT_SHIFT (24)
  503. #define SCU_LINK_LAYER_SPEED_NEGOTIATION_TIMER_VALUES_DWORD_SYNC_TIMEOUT_MASK (0xFF000000)
  504. #define SCU_LINK_LAYER_SPEED_NECGOIATION_TIMER_VALUES_REQUIRED_MASK (0x00000000)
  505. #define SCU_LINK_LAYER_SPEED_NECGOIATION_TIMER_VALUES_DEFAULT_MASK (0x7D00676F)
  506. #define SCU_LINK_LAYER_SPEED_NECGOIATION_TIMER_VALUES_RESERVED_MASK (0x00FF0000)
  507. #define SCU_SAS_SPDTOV_GEN_VALUE(name, value) \
  508. SCU_GEN_VALUE(SCU_LINK_LAYER_SPEED_NEGOTIATION_TIMER_VALUES_ ## name, value)
  509. #define SCU_LINK_STATUS_DWORD_SYNC_AQUIRED_SHIFT (2)
  510. #define SCU_LINK_STATUS_DWORD_SYNC_AQUIRED_MASK (0x00000004)
  511. #define SCU_LINK_STATUS_TRANSMIT_PORT_SELECTION_DONE_SHIFT (4)
  512. #define SCU_LINK_STATUS_TRANSMIT_PORT_SELECTION_DONE_MASK (0x00000010)
  513. #define SCU_LINK_STATUS_RECEIVER_CREDIT_EXHAUSTED_SHIFT (5)
  514. #define SCU_LINK_STATUS_RECEIVER_CREDIT_EXHAUSTED_MASK (0x00000020)
  515. #define SCU_LINK_STATUS_RESERVED_MASK (0xFFFFFFCD)
  516. #define SCU_SAS_LLSTA_GEN_BIT(name) \
  517. SCU_GEN_BIT(SCU_LINK_STATUS_ ## name)
  518. /* TODO: Where is the SATA_PSELTOV register? */
  519. /*
  520. * *****************************************************************************
  521. * * SCU SAS Maximum Arbitration Wait Time Timeout Register
  522. * ***************************************************************************** */
  523. #define SCU_SAS_MAX_ARBITRATION_WAIT_TIME_TIMEOUT_VALUE_SHIFT (0)
  524. #define SCU_SAS_MAX_ARBITRATION_WAIT_TIME_TIMEOUT_VALUE_MASK (0x00007FFF)
  525. #define SCU_SAS_MAX_ARBITRATION_WAIT_TIME_TIMEOUT_SCALE_SHIFT (15)
  526. #define SCU_SAS_MAX_ARBITRATION_WAIT_TIME_TIMEOUT_SCALE_MASK (0x00008000)
  527. #define SCU_SAS_MAWTTOV_GEN_VALUE(name, value) \
  528. SCU_GEN_VALUE(SCU_SAS_MAX_ARBITRATION_WAIT_TIME_TIMEOUT_ ## name, value)
  529. #define SCU_SAS_MAWTTOV_GEN_BIT(name) \
  530. SCU_GEN_BIT(SCU_SAS_MAX_ARBITRATION_WAIT_TIME_TIMEOUT_ ## name)
  531. /*
  532. * TODO: Where is the SAS_LNKTOV regsiter?
  533. * TODO: Where is the SAS_PHYTOV register? */
  534. #define SCU_SAS_TRANSMIT_IDENTIFICATION_SMP_TARGET_SHIFT (1)
  535. #define SCU_SAS_TRANSMIT_IDENTIFICATION_SMP_TARGET_MASK (0x00000002)
  536. #define SCU_SAS_TRANSMIT_IDENTIFICATION_STP_TARGET_SHIFT (2)
  537. #define SCU_SAS_TRANSMIT_IDENTIFICATION_STP_TARGET_MASK (0x00000004)
  538. #define SCU_SAS_TRANSMIT_IDENTIFICATION_SSP_TARGET_SHIFT (3)
  539. #define SCU_SAS_TRANSMIT_IDENTIFICATION_SSP_TARGET_MASK (0x00000008)
  540. #define SCU_SAS_TRANSMIT_IDENTIFICATION_DA_SATA_HOST_SHIFT (8)
  541. #define SCU_SAS_TRANSMIT_IDENTIFICATION_DA_SATA_HOST_MASK (0x00000100)
  542. #define SCU_SAS_TRANSMIT_IDENTIFICATION_SMP_INITIATOR_SHIFT (9)
  543. #define SCU_SAS_TRANSMIT_IDENTIFICATION_SMP_INITIATOR_MASK (0x00000200)
  544. #define SCU_SAS_TRANSMIT_IDENTIFICATION_STP_INITIATOR_SHIFT (10)
  545. #define SCU_SAS_TRANSMIT_IDENTIFICATION_STP_INITIATOR_MASK (0x00000400)
  546. #define SCU_SAS_TRANSMIT_IDENTIFICATION_SSP_INITIATOR_SHIFT (11)
  547. #define SCU_SAS_TRANSMIT_IDENTIFICATION_SSP_INITIATOR_MASK (0x00000800)
  548. #define SCU_SAS_TRANSMIT_IDENTIFICATION_REASON_CODE_SHIFT (16)
  549. #define SCU_SAS_TRANSMIT_IDENTIFICATION_REASON_CODE_MASK (0x000F0000)
  550. #define SCU_SAS_TRANSMIT_IDENTIFICATION_ADDRESS_FRAME_TYPE_SHIFT (24)
  551. #define SCU_SAS_TRANSMIT_IDENTIFICATION_ADDRESS_FRAME_TYPE_MASK (0x0F000000)
  552. #define SCU_SAS_TRANSMIT_IDENTIFICATION_DEVICE_TYPE_SHIFT (28)
  553. #define SCU_SAS_TRANSMIT_IDENTIFICATION_DEVICE_TYPE_MASK (0x70000000)
  554. #define SCU_SAS_TRANSMIT_IDENTIFICATION_RESERVED_MASK (0x80F0F1F1)
  555. #define SCU_SAS_TIID_GEN_VAL(name, value) \
  556. SCU_GEN_VALUE(SCU_SAS_TRANSMIT_IDENTIFICATION_ ## name, value)
  557. #define SCU_SAS_TIID_GEN_BIT(name) \
  558. SCU_GEN_BIT(SCU_SAS_TRANSMIT_IDENTIFICATION_ ## name)
  559. /* SAS Identify Frame PHY Identifier Register */
  560. #define SCU_LINK_LAYER_IDENTIFY_FRAME_PHY_IDENTIFIER_BREAK_REPLY_CAPABLE_SHIFT (16)
  561. #define SCU_LINK_LAYER_IDENTIFY_FRAME_PHY_IDENTIFIER_BREAK_REPLY_CAPABLE_MASK (0x00010000)
  562. #define SCU_LINK_LAYER_IDENTIFY_FRAME_PHY_IDENTIFIER_REQUESTED_INSIDE_ZPSDS_SHIFT (17)
  563. #define SCU_LINK_LAYER_IDENTIFY_FRAME_PHY_IDENTIFIER_REQUESTED_INSIDE_ZPSDS_MASK (0x00020000)
  564. #define SCU_LINK_LAYER_IDENTIFY_FRAME_PHY_IDENTIFIER_INSIDE_ZPSDS_PERSISTENT_SHIFT (18)
  565. #define SCU_LINK_LAYER_IDENTIFY_FRAME_PHY_IDENTIFIER_INSIDE_ZPSDS_PERSISTENT_MASK (0x00040000)
  566. #define SCU_LINK_LAYER_IDENTIFY_FRAME_PHY_IDENTIFIER_ID_SHIFT (24)
  567. #define SCU_LINK_LAYER_IDENTIFY_FRAME_PHY_IDENTIFIER_ID_MASK (0xFF000000)
  568. #define SCU_LINK_LAYER_IDENTIFY_FRAME_PHY_IDENTIFIER_RESERVED_MASK (0x00F800FF)
  569. #define SCU_SAS_TIPID_GEN_VALUE(name, value) \
  570. SCU_GEN_VALUE(SCU_LINK_LAYER_IDENTIFY_FRAME_PHY_IDENTIFIER_ ## name, value)
  571. #define SCU_SAS_TIPID_GEN_BIT(name) \
  572. SCU_GEN_BIT(SCU_LINK_LAYER_IDENTIFY_FRAME_PHY_IDENTIFIER_ ## name)
  573. #define SCU_SAS_PHY_CONFIGURATION_TX_PARITY_CHECK_SHIFT (4)
  574. #define SCU_SAS_PHY_CONFIGURATION_TX_PARITY_CHECK_MASK (0x00000010)
  575. #define SCU_SAS_PHY_CONFIGURATION_TX_BAD_CRC_SHIFT (6)
  576. #define SCU_SAS_PHY_CONFIGURATION_TX_BAD_CRC_MASK (0x00000040)
  577. #define SCU_SAS_PHY_CONFIGURATION_DISABLE_SCRAMBLER_SHIFT (7)
  578. #define SCU_SAS_PHY_CONFIGURATION_DISABLE_SCRAMBLER_MASK (0x00000080)
  579. #define SCU_SAS_PHY_CONFIGURATION_DISABLE_DESCRAMBLER_SHIFT (8)
  580. #define SCU_SAS_PHY_CONFIGURATION_DISABLE_DESCRAMBLER_MASK (0x00000100)
  581. #define SCU_SAS_PHY_CONFIGURATION_DISABLE_CREDIT_INSERTION_SHIFT (9)
  582. #define SCU_SAS_PHY_CONFIGURATION_DISABLE_CREDIT_INSERTION_MASK (0x00000200)
  583. #define SCU_SAS_PHY_CONFIGURATION_SUSPEND_PROTOCOL_ENGINE_SHIFT (11)
  584. #define SCU_SAS_PHY_CONFIGURATION_SUSPEND_PROTOCOL_ENGINE_MASK (0x00000800)
  585. #define SCU_SAS_PHY_CONFIGURATION_SATA_SPINUP_HOLD_SHIFT (12)
  586. #define SCU_SAS_PHY_CONFIGURATION_SATA_SPINUP_HOLD_MASK (0x00001000)
  587. #define SCU_SAS_PHY_CONFIGURATION_TRANSMIT_PORT_SELECTION_SIGNAL_SHIFT (13)
  588. #define SCU_SAS_PHY_CONFIGURATION_TRANSMIT_PORT_SELECTION_SIGNAL_MASK (0x00002000)
  589. #define SCU_SAS_PHY_CONFIGURATION_HARD_RESET_SHIFT (14)
  590. #define SCU_SAS_PHY_CONFIGURATION_HARD_RESET_MASK (0x00004000)
  591. #define SCU_SAS_PHY_CONFIGURATION_OOB_ENABLE_SHIFT (15)
  592. #define SCU_SAS_PHY_CONFIGURATION_OOB_ENABLE_MASK (0x00008000)
  593. #define SCU_SAS_PHY_CONFIGURATION_ENABLE_FRAME_TX_INSERT_ALIGN_SHIFT (23)
  594. #define SCU_SAS_PHY_CONFIGURATION_ENABLE_FRAME_TX_INSERT_ALIGN_MASK (0x00800000)
  595. #define SCU_SAS_PHY_CONFIGURATION_FORWARD_IDENTIFY_FRAME_SHIFT (27)
  596. #define SCU_SAS_PHY_CONFIGURATION_FORWARD_IDENTIFY_FRAME_MASK (0x08000000)
  597. #define SCU_SAS_PHY_CONFIGURATION_DISABLE_BYTE_TRANSPOSE_STP_FRAME_SHIFT (28)
  598. #define SCU_SAS_PHY_CONFIGURATION_DISABLE_BYTE_TRANSPOSE_STP_FRAME_MASK (0x10000000)
  599. #define SCU_SAS_PHY_CONFIGURATION_OOB_RESET_SHIFT (29)
  600. #define SCU_SAS_PHY_CONFIGURATION_OOB_RESET_MASK (0x20000000)
  601. #define SCU_SAS_PHY_CONFIGURATION_THREE_IAF_ENABLE_SHIFT (30)
  602. #define SCU_SAS_PHY_CONFIGURATION_THREE_IAF_ENABLE_MASK (0x40000000)
  603. #define SCU_SAS_PHY_CONFIGURATION_OOB_ALIGN0_ENABLE_SHIFT (31)
  604. #define SCU_SAS_PHY_CONFIGURATION_OOB_ALIGN0_ENABLE_MASK (0x80000000)
  605. #define SCU_SAS_PHY_CONFIGURATION_REQUIRED_MASK (0x0100000F)
  606. #define SCU_SAS_PHY_CONFIGURATION_DEFAULT_MASK (0x4180100F)
  607. #define SCU_SAS_PHY_CONFIGURATION_RESERVED_MASK (0x00000000)
  608. #define SCU_SAS_PCFG_GEN_BIT(name) \
  609. SCU_GEN_BIT(SCU_SAS_PHY_CONFIGURATION_ ## name)
  610. #define SCU_LINK_LAYER_ALIGN_INSERTION_FREQUENCY_GENERAL_SHIFT (0)
  611. #define SCU_LINK_LAYER_ALIGN_INSERTION_FREQUENCY_GENERAL_MASK (0x000007FF)
  612. #define SCU_LINK_LAYER_ALIGN_INSERTION_FREQUENCY_CONNECTED_SHIFT (16)
  613. #define SCU_LINK_LAYER_ALIGN_INSERTION_FREQUENCY_CONNECTED_MASK (0x00ff0000)
  614. #define SCU_ALIGN_INSERTION_FREQUENCY_GEN_VAL(name, value) \
  615. SCU_GEN_VALUE(SCU_LINK_LAYER_ALIGN_INSERTION_FREQUENCY_##name, value)
  616. #define SCU_LINK_LAYER_ENABLE_SPINUP_CONTROL_COUNT_SHIFT (0)
  617. #define SCU_LINK_LAYER_ENABLE_SPINUP_CONTROL_COUNT_MASK (0x0003FFFF)
  618. #define SCU_LINK_LAYER_ENABLE_SPINUP_CONTROL_ENABLE_SHIFT (31)
  619. #define SCU_LINK_LAYER_ENABLE_SPINUP_CONTROL_ENABLE_MASK (0x80000000)
  620. #define SCU_LINK_LAYER_ENABLE_SPINUP_CONTROL_RESERVED_MASK (0x7FFC0000)
  621. #define SCU_ENSPINUP_GEN_VAL(name, value) \
  622. SCU_GEN_VALUE(SCU_LINK_LAYER_ENABLE_SPINUP_CONTROL_ ## name, value)
  623. #define SCU_ENSPINUP_GEN_BIT(name) \
  624. SCU_GEN_BIT(SCU_LINK_LAYER_ENABLE_SPINUP_CONTROL_ ## name)
  625. #define SCU_LINK_LAYER_PHY_CAPABILITIES_TXSSCTYPE_SHIFT (1)
  626. #define SCU_LINK_LAYER_PHY_CAPABILITIES_TXSSCTYPE_MASK (0x00000002)
  627. #define SCU_LINK_LAYER_PHY_CAPABILITIES_RLLRATE_SHIFT (4)
  628. #define SCU_LINK_LAYER_PHY_CAPABILITIES_RLLRATE_MASK (0x000000F0)
  629. #define SCU_LINK_LAYER_PHY_CAPABILITIES_SWO15GBPS_SHIFT (8)
  630. #define SCU_LINK_LAYER_PHY_CAPABILITIES_SWO15GBPS_MASK (0x00000100)
  631. #define SCU_LINK_LAYER_PHY_CAPABILITIES_SW15GBPS_SHIFT (9)
  632. #define SCU_LINK_LAYER_PHY_CAPABILITIES_SW15GBPS_MASK (0x00000201)
  633. #define SCU_LINK_LAYER_PHY_CAPABILITIES_SWO30GBPS_SHIFT (10)
  634. #define SCU_LINK_LAYER_PHY_CAPABILITIES_SWO30GBPS_MASK (0x00000401)
  635. #define SCU_LINK_LAYER_PHY_CAPABILITIES_SW30GBPS_SHIFT (11)
  636. #define SCU_LINK_LAYER_PHY_CAPABILITIES_SW30GBPS_MASK (0x00000801)
  637. #define SCU_LINK_LAYER_PHY_CAPABILITIES_SWO60GBPS_SHIFT (12)
  638. #define SCU_LINK_LAYER_PHY_CAPABILITIES_SWO60GBPS_MASK (0x00001001)
  639. #define SCU_LINK_LAYER_PHY_CAPABILITIES_SW60GBPS_SHIFT (13)
  640. #define SCU_LINK_LAYER_PHY_CAPABILITIES_SW60GBPS_MASK (0x00002001)
  641. #define SCU_LINK_LAYER_PHY_CAPABILITIES_EVEN_PARITY_SHIFT (31)
  642. #define SCU_LINK_LAYER_PHY_CAPABILITIES_EVEN_PARITY_MASK (0x80000000)
  643. #define SCU_LINK_LAYER_PHY_CAPABILITIES_DEFAULT_MASK (0x00003F01)
  644. #define SCU_LINK_LAYER_PHY_CAPABILITIES_REQUIRED_MASK (0x00000001)
  645. #define SCU_LINK_LAYER_PHY_CAPABILITIES_RESERVED_MASK (0x7FFFC00D)
  646. #define SCU_SAS_PHYCAP_GEN_VAL(name, value) \
  647. SCU_GEN_VALUE(SCU_LINK_LAYER_PHY_CAPABILITIES_ ## name, value)
  648. #define SCU_SAS_PHYCAP_GEN_BIT(name) \
  649. SCU_GEN_BIT(SCU_LINK_LAYER_PHY_CAPABILITIES_ ## name)
  650. #define SCU_LINK_LAYER_PHY_SOURCE_ZONE_GROUP_CONTROL_VIRTUAL_EXPANDER_PHY_ZONE_GROUP_SHIFT (0)
  651. #define SCU_LINK_LAYER_PHY_SOURCE_ZONE_GROUP_CONTROL_VIRTUAL_EXPANDER_PHY_ZONE_GROUP_MASK (0x000000FF)
  652. #define SCU_LINK_LAYER_PHY_SOURCE_ZONE_GROUP_CONTROL_INSIDE_SOURCE_ZONE_GROUP_SHIFT (31)
  653. #define SCU_LINK_LAYER_PHY_SOURCE_ZONE_GROUP_CONTROL_INSIDE_SOURCE_ZONE_GROUP_MASK (0x80000000)
  654. #define SCU_LINK_LAYER_PHY_SOURCE_ZONE_GROUP_CONTROL_RESERVED_MASK (0x7FFFFF00)
  655. #define SCU_PSZGCR_GEN_VAL(name, value) \
  656. SCU_GEN_VALUE(SCU_LINK_LAYER_PHY_SOURCE_ZONE_GROUP_CONTROL_ ## name, value)
  657. #define SCU_PSZGCR_GEN_BIT(name) \
  658. SCU_GEN_BIT(SCU_LINK_LAYER_PHY_SOURCE_ZONE_GROUP_CONTROL_ ## name)
  659. #define SCU_PROTOCOL_ENGINE_GROUP_VIRTUAL_ZONING_EXPANDER_CONTROL_ZONE0_LOCKED_SHIFT (1)
  660. #define SCU_PROTOCOL_ENGINE_GROUP_VIRTUAL_ZONING_EXPANDER_CONTROL_ZONE0_LOCKED_MASK (0x00000002)
  661. #define SCU_PROTOCOL_ENGINE_GROUP_VIRTUAL_ZONING_EXPANDER_CONTROL_ZONE0_UPDATING_SHIFT (2)
  662. #define SCU_PROTOCOL_ENGINE_GROUP_VIRTUAL_ZONING_EXPANDER_CONTROL_ZONE0_UPDATING_MASK (0x00000004)
  663. #define SCU_PROTOCOL_ENGINE_GROUP_VIRTUAL_ZONING_EXPANDER_CONTROL_ZONE1_LOCKED_SHIFT (4)
  664. #define SCU_PROTOCOL_ENGINE_GROUP_VIRTUAL_ZONING_EXPANDER_CONTROL_ZONE1_LOCKED_MASK (0x00000010)
  665. #define SCU_PROTOCOL_ENGINE_GROUP_VIRTUAL_ZONING_EXPANDER_CONTROL_ZONE1_UPDATING_SHIFT (5)
  666. #define SCU_PROTOCOL_ENGINE_GROUP_VIRTUAL_ZONING_EXPANDER_CONTROL_ZONE1_UPDATING_MASK (0x00000020)
  667. #define SCU_PROTOCOL_ENGINE_GROUP_VIRTUAL_ZONING_EXPANDER_CONTROL_ZPT_ASSOCIATION_PE0_SHIFT (16)
  668. #define SCU_PROTOCOL_ENGINE_GROUP_VIRTUAL_ZONING_EXPANDER_CONTROL_ZPT_ASSOCIATION_PE0_MASK (0x00030000)
  669. #define SCU_PROTOCOL_ENGINE_GROUP_VIRTUAL_ZONING_EXPANDER_CONTROL_AIP_ENABLE_PE0_SHIFT (19)
  670. #define SCU_PROTOCOL_ENGINE_GROUP_VIRTUAL_ZONING_EXPANDER_CONTROL_AIP_ENABLE_PE0_MASK (0x00080000)
  671. #define SCU_PROTOCOL_ENGINE_GROUP_VIRTUAL_ZONING_EXPANDER_CONTROL_ZPT_ASSOCIATION_PE1_SHIFT (20)
  672. #define SCU_PROTOCOL_ENGINE_GROUP_VIRTUAL_ZONING_EXPANDER_CONTROL_ZPT_ASSOCIATION_PE1_MASK (0x00300000)
  673. #define SCU_PROTOCOL_ENGINE_GROUP_VIRTUAL_ZONING_EXPANDER_CONTROL_AIP_ENABLE_PE1_SHIFT (23)
  674. #define SCU_PROTOCOL_ENGINE_GROUP_VIRTUAL_ZONING_EXPANDER_CONTROL_AIP_ENABLE_PE1_MASK (0x00800000)
  675. #define SCU_PROTOCOL_ENGINE_GROUP_VIRTUAL_ZONING_EXPANDER_CONTROL_ZPT_ASSOCIATION_PE2_SHIFT (24)
  676. #define SCU_PROTOCOL_ENGINE_GROUP_VIRTUAL_ZONING_EXPANDER_CONTROL_ZPT_ASSOCIATION_PE2_MASK (0x03000000)
  677. #define SCU_PROTOCOL_ENGINE_GROUP_VIRTUAL_ZONING_EXPANDER_CONTROL_AIP_ENABLE_PE2_SHIFT (27)
  678. #define SCU_PROTOCOL_ENGINE_GROUP_VIRTUAL_ZONING_EXPANDER_CONTROL_AIP_ENABLE_PE2_MASK (0x08000000)
  679. #define SCU_PROTOCOL_ENGINE_GROUP_VIRTUAL_ZONING_EXPANDER_CONTROL_ZPT_ASSOCIATION_PE3_SHIFT (28)
  680. #define SCU_PROTOCOL_ENGINE_GROUP_VIRTUAL_ZONING_EXPANDER_CONTROL_ZPT_ASSOCIATION_PE3_MASK (0x30000000)
  681. #define SCU_PROTOCOL_ENGINE_GROUP_VIRTUAL_ZONING_EXPANDER_CONTROL_AIP_ENABLE_PE3_SHIFT (31)
  682. #define SCU_PROTOCOL_ENGINE_GROUP_VIRTUAL_ZONING_EXPANDER_CONTROL_AIP_ENABLE_PE3_MASK (0x80000000)
  683. #define SCU_PROTOCOL_ENGINE_GROUP_VIRTUAL_ZONING_EXPANDER_CONTROL_RESERVED_MASK (0x4444FFC9)
  684. #define SCU_PEG_SCUVZECR_GEN_VAL(name, val) \
  685. SCU_GEN_VALUE(SCU_PROTOCOL_ENGINE_GROUP_VIRTUAL_ZONING_EXPANDER_CONTROL_ ## name, val)
  686. #define SCU_PEG_SCUVZECR_GEN_BIT(name) \
  687. SCU_GEN_BIT(SCU_PROTOCOL_ENGINE_GROUP_VIRTUAL_ZONING_EXPANDER_CONTROL_ ## name)
  688. /*
  689. * *****************************************************************************
  690. * * Port Task Scheduler registers shift and mask values
  691. * ***************************************************************************** */
  692. #define SCU_PTSG_CONTROL_IT_NEXUS_TIMEOUT_SHIFT (0)
  693. #define SCU_PTSG_CONTROL_IT_NEXUS_TIMEOUT_MASK (0x0000FFFF)
  694. #define SCU_PTSG_CONTROL_TASK_TIMEOUT_SHIFT (16)
  695. #define SCU_PTSG_CONTROL_TASK_TIMEOUT_MASK (0x00FF0000)
  696. #define SCU_PTSG_CONTROL_PTSG_ENABLE_SHIFT (24)
  697. #define SCU_PTSG_CONTROL_PTSG_ENABLE_MASK (0x01000000)
  698. #define SCU_PTSG_CONTROL_ETM_ENABLE_SHIFT (25)
  699. #define SCU_PTSG_CONTROL_ETM_ENABLE_MASK (0x02000000)
  700. #define SCU_PTSG_CONTROL_DEFAULT_MASK (0x00020002)
  701. #define SCU_PTSG_CONTROL_REQUIRED_MASK (0x00000000)
  702. #define SCU_PTSG_CONTROL_RESERVED_MASK (0xFC000000)
  703. #define SCU_PTSGCR_GEN_VAL(name, val) \
  704. SCU_GEN_VALUE(SCU_PTSG_CONTROL_ ## name, val)
  705. #define SCU_PTSGCR_GEN_BIT(name) \
  706. SCU_GEN_BIT(SCU_PTSG_CONTROL_ ## name)
  707. /* ***************************************************************************** */
  708. #define SCU_PTSG_REAL_TIME_CLOCK_SHIFT (0)
  709. #define SCU_PTSG_REAL_TIME_CLOCK_MASK (0x0000FFFF)
  710. #define SCU_PTSG_REAL_TIME_CLOCK_RESERVED_MASK (0xFFFF0000)
  711. #define SCU_RTCR_GEN_VAL(name, val) \
  712. SCU_GEN_VALUE(SCU_PTSG_ ## name, val)
  713. #define SCU_PTSG_REAL_TIME_CLOCK_CONTROL_PRESCALER_VALUE_SHIFT (0)
  714. #define SCU_PTSG_REAL_TIME_CLOCK_CONTROL_PRESCALER_VALUE_MASK (0x00FFFFFF)
  715. #define SCU_PTSG_REAL_TIME_CLOCK_CONTROL_RESERVED_MASK (0xFF000000)
  716. #define SCU_RTCCR_GEN_VAL(name, val) \
  717. SCU_GEN_VALUE(SCU_PTSG_REAL_TIME_CLOCK_CONTROL_ ## name, val)
  718. #define SCU_PTSG_PORT_TASK_SCHEDULER_CONTROL_SUSPEND_SHIFT (0)
  719. #define SCU_PTSG_PORT_TASK_SCHEDULER_CONTROL_SUSPEND_MASK (0x00000001)
  720. #define SCU_PTSG_PORT_TASK_SCHEDULER_CONTROL_ENABLE_SHIFT (1)
  721. #define SCU_PTSG_PORT_TASK_SCHEDULER_CONTROL_ENABLE_MASK (0x00000002)
  722. #define SCU_PTSG_PORT_TASK_SCHEDULER_CONTROL_RESERVED_MASK (0xFFFFFFFC)
  723. #define SCU_PTSxCR_GEN_BIT(name) \
  724. SCU_GEN_BIT(SCU_PTSG_PORT_TASK_SCHEDULER_CONTROL_ ## name)
  725. #define SCU_PTSG_PORT_TASK_SCHEDULER_STATUS_NEXT_RN_VALID_SHIFT (0)
  726. #define SCU_PTSG_PORT_TASK_SCHEDULER_STATUS_NEXT_RN_VALID_MASK (0x00000001)
  727. #define SCU_PTSG_PORT_TASK_SCHEDULER_STATUS_ACTIVE_RNSC_LIST_VALID_SHIFT (1)
  728. #define SCU_PTSG_PORT_TASK_SCHEDULER_STATUS_ACTIVE_RNSC_LIST_VALID_MASK (0x00000002)
  729. #define SCU_PTSG_PORT_TASK_SCHEDULER_STATUS_PTS_SUSPENDED_SHIFT (2)
  730. #define SCU_PTSG_PORT_TASK_SCHEDULER_STATUS_PTS_SUSPENDED_MASK (0x00000004)
  731. #define SCU_PTSG_PORT_TASK_SCHEDULER_STATUS_RESERVED_MASK (0xFFFFFFF8)
  732. #define SCU_PTSxSR_GEN_BIT(name) \
  733. SCU_GEN_BIT(SCU_PTSG_PORT_TASK_SCHEDULER_STATUS_ ## name)
  734. /*
  735. * *****************************************************************************
  736. * * SMU Registers
  737. * ***************************************************************************** */
  738. /*
  739. * ----------------------------------------------------------------------------
  740. * SMU Registers
  741. * These registers are based off of BAR0
  742. *
  743. * To calculate the offset for other functions use
  744. * BAR0 + FN# * SystemPageSize * 2
  745. *
  746. * The TCA is only accessable from FN#0 (Physical Function) and each
  747. * is programmed by (BAR0 + SCU_SMU_TCA_OFFSET + (FN# * 0x04)) or
  748. * TCA0 for FN#0 is at BAR0 + 0x0400
  749. * TCA1 for FN#1 is at BAR0 + 0x0404
  750. * etc.
  751. * ----------------------------------------------------------------------------
  752. * Accessable to all FN#s */
  753. #define SCU_SMU_PCP_OFFSET 0x0000
  754. #define SCU_SMU_AMR_OFFSET 0x0004
  755. #define SCU_SMU_ISR_OFFSET 0x0010
  756. #define SCU_SMU_IMR_OFFSET 0x0014
  757. #define SCU_SMU_ICC_OFFSET 0x0018
  758. #define SCU_SMU_HTTLBAR_OFFSET 0x0020
  759. #define SCU_SMU_HTTUBAR_OFFSET 0x0024
  760. #define SCU_SMU_TCR_OFFSET 0x0028
  761. #define SCU_SMU_CQLBAR_OFFSET 0x0030
  762. #define SCU_SMU_CQUBAR_OFFSET 0x0034
  763. #define SCU_SMU_CQPR_OFFSET 0x0040
  764. #define SCU_SMU_CQGR_OFFSET 0x0044
  765. #define SCU_SMU_CQC_OFFSET 0x0048
  766. /* Accessable to FN#0 only */
  767. #define SCU_SMU_RNCLBAR_OFFSET 0x0080
  768. #define SCU_SMU_RNCUBAR_OFFSET 0x0084
  769. #define SCU_SMU_DCC_OFFSET 0x0090
  770. #define SCU_SMU_DFC_OFFSET 0x0094
  771. #define SCU_SMU_SMUCSR_OFFSET 0x0098
  772. #define SCU_SMU_SCUSRCR_OFFSET 0x009C
  773. #define SCU_SMU_SMAW_OFFSET 0x00A0
  774. #define SCU_SMU_SMDW_OFFSET 0x00A4
  775. /* Accessable to FN#0 only */
  776. #define SCU_SMU_TCA_OFFSET 0x0400
  777. /* Accessable to all FN#s */
  778. #define SCU_SMU_MT_MLAR0_OFFSET 0x2000
  779. #define SCU_SMU_MT_MUAR0_OFFSET 0x2004
  780. #define SCU_SMU_MT_MDR0_OFFSET 0x2008
  781. #define SCU_SMU_MT_VCR0_OFFSET 0x200C
  782. #define SCU_SMU_MT_MLAR1_OFFSET 0x2010
  783. #define SCU_SMU_MT_MUAR1_OFFSET 0x2014
  784. #define SCU_SMU_MT_MDR1_OFFSET 0x2018
  785. #define SCU_SMU_MT_VCR1_OFFSET 0x201C
  786. #define SCU_SMU_MPBA_OFFSET 0x3000
  787. /**
  788. * struct smu_registers - These are the SMU registers
  789. *
  790. *
  791. */
  792. struct smu_registers {
  793. /* 0x0000 PCP */
  794. u32 post_context_port;
  795. /* 0x0004 AMR */
  796. u32 address_modifier;
  797. u32 reserved_08;
  798. u32 reserved_0C;
  799. /* 0x0010 ISR */
  800. u32 interrupt_status;
  801. /* 0x0014 IMR */
  802. u32 interrupt_mask;
  803. /* 0x0018 ICC */
  804. u32 interrupt_coalesce_control;
  805. u32 reserved_1C;
  806. /* 0x0020 HTTLBAR */
  807. u32 host_task_table_lower;
  808. /* 0x0024 HTTUBAR */
  809. u32 host_task_table_upper;
  810. /* 0x0028 TCR */
  811. u32 task_context_range;
  812. u32 reserved_2C;
  813. /* 0x0030 CQLBAR */
  814. u32 completion_queue_lower;
  815. /* 0x0034 CQUBAR */
  816. u32 completion_queue_upper;
  817. u32 reserved_38;
  818. u32 reserved_3C;
  819. /* 0x0040 CQPR */
  820. u32 completion_queue_put;
  821. /* 0x0044 CQGR */
  822. u32 completion_queue_get;
  823. /* 0x0048 CQC */
  824. u32 completion_queue_control;
  825. u32 reserved_4C;
  826. u32 reserved_5x[4];
  827. u32 reserved_6x[4];
  828. u32 reserved_7x[4];
  829. /*
  830. * Accessable to FN#0 only
  831. * 0x0080 RNCLBAR */
  832. u32 remote_node_context_lower;
  833. /* 0x0084 RNCUBAR */
  834. u32 remote_node_context_upper;
  835. u32 reserved_88;
  836. u32 reserved_8C;
  837. /* 0x0090 DCC */
  838. u32 device_context_capacity;
  839. /* 0x0094 DFC */
  840. u32 device_function_capacity;
  841. /* 0x0098 SMUCSR */
  842. u32 control_status;
  843. /* 0x009C SCUSRCR */
  844. u32 soft_reset_control;
  845. /* 0x00A0 SMAW */
  846. u32 mmr_address_window;
  847. /* 0x00A4 SMDW */
  848. u32 mmr_data_window;
  849. /* 0x00A8 CGUCR */
  850. u32 clock_gating_control;
  851. /* 0x00AC CGUPC */
  852. u32 clock_gating_performance;
  853. /* A whole bunch of reserved space */
  854. u32 reserved_Bx[4];
  855. u32 reserved_Cx[4];
  856. u32 reserved_Dx[4];
  857. u32 reserved_Ex[4];
  858. u32 reserved_Fx[4];
  859. u32 reserved_1xx[64];
  860. u32 reserved_2xx[64];
  861. u32 reserved_3xx[64];
  862. /*
  863. * Accessable to FN#0 only
  864. * 0x0400 TCA */
  865. u32 task_context_assignment[256];
  866. /* MSI-X registers not included */
  867. };
  868. /*
  869. * *****************************************************************************
  870. * SDMA Registers
  871. * ***************************************************************************** */
  872. #define SCU_SDMA_BASE 0x6000
  873. #define SCU_SDMA_PUFATLHAR_OFFSET 0x0000
  874. #define SCU_SDMA_PUFATUHAR_OFFSET 0x0004
  875. #define SCU_SDMA_UFLHBAR_OFFSET 0x0008
  876. #define SCU_SDMA_UFUHBAR_OFFSET 0x000C
  877. #define SCU_SDMA_UFQC_OFFSET 0x0010
  878. #define SCU_SDMA_UFQPP_OFFSET 0x0014
  879. #define SCU_SDMA_UFQGP_OFFSET 0x0018
  880. #define SCU_SDMA_PDMACR_OFFSET 0x001C
  881. #define SCU_SDMA_CDMACR_OFFSET 0x0080
  882. /**
  883. * struct scu_sdma_registers - These are the SCU SDMA Registers
  884. *
  885. *
  886. */
  887. struct scu_sdma_registers {
  888. /* 0x0000 PUFATLHAR */
  889. u32 uf_address_table_lower;
  890. /* 0x0004 PUFATUHAR */
  891. u32 uf_address_table_upper;
  892. /* 0x0008 UFLHBAR */
  893. u32 uf_header_base_address_lower;
  894. /* 0x000C UFUHBAR */
  895. u32 uf_header_base_address_upper;
  896. /* 0x0010 UFQC */
  897. u32 unsolicited_frame_queue_control;
  898. /* 0x0014 UFQPP */
  899. u32 unsolicited_frame_put_pointer;
  900. /* 0x0018 UFQGP */
  901. u32 unsolicited_frame_get_pointer;
  902. /* 0x001C PDMACR */
  903. u32 pdma_configuration;
  904. /* Reserved until offset 0x80 */
  905. u32 reserved_0020_007C[0x18];
  906. /* 0x0080 CDMACR */
  907. u32 cdma_configuration;
  908. /* Remainder SDMA register space */
  909. u32 reserved_0084_0400[0xDF];
  910. };
  911. /*
  912. * *****************************************************************************
  913. * * SCU Link Registers
  914. * ***************************************************************************** */
  915. #define SCU_PEG0_OFFSET 0x0000
  916. #define SCU_PEG1_OFFSET 0x8000
  917. #define SCU_TL0_OFFSET 0x0000
  918. #define SCU_TL1_OFFSET 0x0400
  919. #define SCU_TL2_OFFSET 0x0800
  920. #define SCU_TL3_OFFSET 0x0C00
  921. #define SCU_LL_OFFSET 0x0080
  922. #define SCU_LL0_OFFSET (SCU_TL0_OFFSET + SCU_LL_OFFSET)
  923. #define SCU_LL1_OFFSET (SCU_TL1_OFFSET + SCU_LL_OFFSET)
  924. #define SCU_LL2_OFFSET (SCU_TL2_OFFSET + SCU_LL_OFFSET)
  925. #define SCU_LL3_OFFSET (SCU_TL3_OFFSET + SCU_LL_OFFSET)
  926. /* Transport Layer Offsets (PEG + TL) */
  927. #define SCU_TLCR_OFFSET 0x0000
  928. #define SCU_TLADTR_OFFSET 0x0004
  929. #define SCU_TLTTMR_OFFSET 0x0008
  930. #define SCU_TLEECR0_OFFSET 0x000C
  931. #define SCU_STPTLDARNI_OFFSET 0x0010
  932. #define SCU_TLCR_HASH_SAS_CHECKING_ENABLE_SHIFT (0)
  933. #define SCU_TLCR_HASH_SAS_CHECKING_ENABLE_MASK (0x00000001)
  934. #define SCU_TLCR_CLEAR_TCI_NCQ_MAPPING_TABLE_SHIFT (1)
  935. #define SCU_TLCR_CLEAR_TCI_NCQ_MAPPING_TABLE_MASK (0x00000002)
  936. #define SCU_TLCR_STP_WRITE_DATA_PREFETCH_SHIFT (3)
  937. #define SCU_TLCR_STP_WRITE_DATA_PREFETCH_MASK (0x00000008)
  938. #define SCU_TLCR_CMD_NAK_STATUS_CODE_SHIFT (4)
  939. #define SCU_TLCR_CMD_NAK_STATUS_CODE_MASK (0x00000010)
  940. #define SCU_TLCR_RESERVED_MASK (0xFFFFFFEB)
  941. #define SCU_TLCR_GEN_BIT(name) \
  942. SCU_GEN_BIT(SCU_TLCR_ ## name)
  943. /**
  944. * struct scu_transport_layer_registers - These are the SCU Transport Layer
  945. * registers
  946. *
  947. *
  948. */
  949. struct scu_transport_layer_registers {
  950. /* 0x0000 TLCR */
  951. u32 control;
  952. /* 0x0004 TLADTR */
  953. u32 arbitration_delay_timer;
  954. /* 0x0008 TLTTMR */
  955. u32 timer_test_mode;
  956. /* 0x000C reserved */
  957. u32 reserved_0C;
  958. /* 0x0010 STPTLDARNI */
  959. u32 stp_rni;
  960. /* 0x0014 TLFEWPORCTRL */
  961. u32 tlfe_wpo_read_control;
  962. /* 0x0018 TLFEWPORDATA */
  963. u32 tlfe_wpo_read_data;
  964. /* 0x001C RXTLSSCSR1 */
  965. u32 rxtl_single_step_control_status_1;
  966. /* 0x0020 RXTLSSCSR2 */
  967. u32 rxtl_single_step_control_status_2;
  968. /* 0x0024 AWTRDDCR */
  969. u32 tlfe_awt_retry_delay_debug_control;
  970. /* Remainder of TL memory space */
  971. u32 reserved_0028_007F[0x16];
  972. };
  973. /* Protocol Engine Group Registers */
  974. #define SCU_SCUVZECRx_OFFSET 0x1080
  975. /* Link Layer Offsets (PEG + TL + LL) */
  976. #define SCU_SAS_SPDTOV_OFFSET 0x0000
  977. #define SCU_SAS_LLSTA_OFFSET 0x0004
  978. #define SCU_SATA_PSELTOV_OFFSET 0x0008
  979. #define SCU_SAS_TIMETOV_OFFSET 0x0010
  980. #define SCU_SAS_LOSTOT_OFFSET 0x0014
  981. #define SCU_SAS_LNKTOV_OFFSET 0x0018
  982. #define SCU_SAS_PHYTOV_OFFSET 0x001C
  983. #define SCU_SAS_AFERCNT_OFFSET 0x0020
  984. #define SCU_SAS_WERCNT_OFFSET 0x0024
  985. #define SCU_SAS_TIID_OFFSET 0x0028
  986. #define SCU_SAS_TIDNH_OFFSET 0x002C
  987. #define SCU_SAS_TIDNL_OFFSET 0x0030
  988. #define SCU_SAS_TISSAH_OFFSET 0x0034
  989. #define SCU_SAS_TISSAL_OFFSET 0x0038
  990. #define SCU_SAS_TIPID_OFFSET 0x003C
  991. #define SCU_SAS_TIRES2_OFFSET 0x0040
  992. #define SCU_SAS_ADRSTA_OFFSET 0x0044
  993. #define SCU_SAS_MAWTTOV_OFFSET 0x0048
  994. #define SCU_SAS_FRPLDFIL_OFFSET 0x0054
  995. #define SCU_SAS_RFCNT_OFFSET 0x0060
  996. #define SCU_SAS_TFCNT_OFFSET 0x0064
  997. #define SCU_SAS_RFDCNT_OFFSET 0x0068
  998. #define SCU_SAS_TFDCNT_OFFSET 0x006C
  999. #define SCU_SAS_LERCNT_OFFSET 0x0070
  1000. #define SCU_SAS_RDISERRCNT_OFFSET 0x0074
  1001. #define SCU_SAS_CRERCNT_OFFSET 0x0078
  1002. #define SCU_STPCTL_OFFSET 0x007C
  1003. #define SCU_SAS_PCFG_OFFSET 0x0080
  1004. #define SCU_SAS_CLKSM_OFFSET 0x0084
  1005. #define SCU_SAS_TXCOMWAKE_OFFSET 0x0088
  1006. #define SCU_SAS_TXCOMINIT_OFFSET 0x008C
  1007. #define SCU_SAS_TXCOMSAS_OFFSET 0x0090
  1008. #define SCU_SAS_COMINIT_OFFSET 0x0094
  1009. #define SCU_SAS_COMWAKE_OFFSET 0x0098
  1010. #define SCU_SAS_COMSAS_OFFSET 0x009C
  1011. #define SCU_SAS_SFERCNT_OFFSET 0x00A0
  1012. #define SCU_SAS_CDFERCNT_OFFSET 0x00A4
  1013. #define SCU_SAS_DNFERCNT_OFFSET 0x00A8
  1014. #define SCU_SAS_PRSTERCNT_OFFSET 0x00AC
  1015. #define SCU_SAS_CNTCTL_OFFSET 0x00B0
  1016. #define SCU_SAS_SSPTOV_OFFSET 0x00B4
  1017. #define SCU_FTCTL_OFFSET 0x00B8
  1018. #define SCU_FRCTL_OFFSET 0x00BC
  1019. #define SCU_FTWMRK_OFFSET 0x00C0
  1020. #define SCU_ENSPINUP_OFFSET 0x00C4
  1021. #define SCU_SAS_TRNTOV_OFFSET 0x00C8
  1022. #define SCU_SAS_PHYCAP_OFFSET 0x00CC
  1023. #define SCU_SAS_PHYCTL_OFFSET 0x00D0
  1024. #define SCU_SAS_LLCTL_OFFSET 0x00D8
  1025. #define SCU_AFE_XCVRCR_OFFSET 0x00DC
  1026. #define SCU_AFE_LUTCR_OFFSET 0x00E0
  1027. #define SCU_SAS_PHY_TIMER_TIMEOUT_VALUES_ALIGN_DETECTION_SHIFT (0UL)
  1028. #define SCU_SAS_PHY_TIMER_TIMEOUT_VALUES_ALIGN_DETECTION_MASK (0x000000FFUL)
  1029. #define SCU_SAS_PHY_TIMER_TIMEOUT_VALUES_HOT_PLUG_SHIFT (8UL)
  1030. #define SCU_SAS_PHY_TIMER_TIMEOUT_VALUES_HOT_PLUG_MASK (0x0000FF00UL)
  1031. #define SCU_SAS_PHY_TIMER_TIMEOUT_VALUES_COMSAS_DETECTION_SHIFT (16UL)
  1032. #define SCU_SAS_PHY_TIMER_TIMEOUT_VALUES_COMSAS_DETECTION_MASK (0x00FF0000UL)
  1033. #define SCU_SAS_PHY_TIMER_TIMEOUT_VALUES_RATE_CHANGE_SHIFT (24UL)
  1034. #define SCU_SAS_PHY_TIMER_TIMEOUT_VALUES_RATE_CHANGE_MASK (0xFF000000UL)
  1035. #define SCU_SAS_PHYTOV_GEN_VAL(name, value) \
  1036. SCU_GEN_VALUE(SCU_SAS_PHY_TIMER_TIMEOUT_VALUES_##name, value)
  1037. #define SCU_SAS_LINK_LAYER_CONTROL_MAX_LINK_RATE_SHIFT (0)
  1038. #define SCU_SAS_LINK_LAYER_CONTROL_MAX_LINK_RATE_MASK (0x00000003)
  1039. #define SCU_SAS_LINK_LAYER_CONTROL_MAX_LINK_RATE_GEN1 (0)
  1040. #define SCU_SAS_LINK_LAYER_CONTROL_MAX_LINK_RATE_GEN2 (1)
  1041. #define SCU_SAS_LINK_LAYER_CONTROL_MAX_LINK_RATE_GEN3 (2)
  1042. #define SCU_SAS_LINK_LAYER_CONTROL_BROADCAST_PRIMITIVE_SHIFT (2)
  1043. #define SCU_SAS_LINK_LAYER_CONTROL_BROADCAST_PRIMITIVE_MASK (0x000003FC)
  1044. #define SCU_SAS_LINK_LAYER_CONTROL_CLOSE_NO_ACTIVE_TASK_DISABLE_SHIFT (16)
  1045. #define SCU_SAS_LINK_LAYER_CONTROL_CLOSE_NO_ACTIVE_TASK_DISABLE_MASK (0x00010000)
  1046. #define SCU_SAS_LINK_LAYER_CONTROL_CLOSE_NO_OUTBOUND_TASK_DISABLE_SHIFT (17)
  1047. #define SCU_SAS_LINK_LAYER_CONTROL_CLOSE_NO_OUTBOUND_TASK_DISABLE_MASK (0x00020000)
  1048. #define SCU_SAS_LINK_LAYER_CONTROL_NO_OUTBOUND_TASK_TIMEOUT_SHIFT (24)
  1049. #define SCU_SAS_LINK_LAYER_CONTROL_NO_OUTBOUND_TASK_TIMEOUT_MASK (0xFF000000)
  1050. #define SCU_SAS_LINK_LAYER_CONTROL_RESERVED (0x00FCFC00)
  1051. #define SCU_SAS_LLCTL_GEN_VAL(name, value) \
  1052. SCU_GEN_VALUE(SCU_SAS_LINK_LAYER_CONTROL_ ## name, value)
  1053. #define SCU_SAS_LLCTL_GEN_BIT(name) \
  1054. SCU_GEN_BIT(SCU_SAS_LINK_LAYER_CONTROL_ ## name)
  1055. /* #define SCU_FRXHECR_DCNT_OFFSET 0x00B0 */
  1056. #define SCU_PSZGCR_OFFSET 0x00E4
  1057. #define SCU_SAS_RECPHYCAP_OFFSET 0x00E8
  1058. /* #define SCU_TX_LUTSEL_OFFSET 0x00B8 */
  1059. #define SCU_SAS_PTxC_OFFSET 0x00D4 /* Same offset as SAS_TCTSTM */
  1060. /**
  1061. * struct scu_link_layer_registers - SCU Link Layer Registers
  1062. *
  1063. *
  1064. */
  1065. struct scu_link_layer_registers {
  1066. /* 0x0000 SAS_SPDTOV */
  1067. u32 speed_negotiation_timers;
  1068. /* 0x0004 SAS_LLSTA */
  1069. u32 link_layer_status;
  1070. /* 0x0008 SATA_PSELTOV */
  1071. u32 port_selector_timeout;
  1072. u32 reserved0C;
  1073. /* 0x0010 SAS_TIMETOV */
  1074. u32 timeout_unit_value;
  1075. /* 0x0014 SAS_RCDTOV */
  1076. u32 rcd_timeout;
  1077. /* 0x0018 SAS_LNKTOV */
  1078. u32 link_timer_timeouts;
  1079. /* 0x001C SAS_PHYTOV */
  1080. u32 sas_phy_timeouts;
  1081. /* 0x0020 SAS_AFERCNT */
  1082. u32 received_address_frame_error_counter;
  1083. /* 0x0024 SAS_WERCNT */
  1084. u32 invalid_dword_counter;
  1085. /* 0x0028 SAS_TIID */
  1086. u32 transmit_identification;
  1087. /* 0x002C SAS_TIDNH */
  1088. u32 sas_device_name_high;
  1089. /* 0x0030 SAS_TIDNL */
  1090. u32 sas_device_name_low;
  1091. /* 0x0034 SAS_TISSAH */
  1092. u32 source_sas_address_high;
  1093. /* 0x0038 SAS_TISSAL */
  1094. u32 source_sas_address_low;
  1095. /* 0x003C SAS_TIPID */
  1096. u32 identify_frame_phy_id;
  1097. /* 0x0040 SAS_TIRES2 */
  1098. u32 identify_frame_reserved;
  1099. /* 0x0044 SAS_ADRSTA */
  1100. u32 received_address_frame;
  1101. /* 0x0048 SAS_MAWTTOV */
  1102. u32 maximum_arbitration_wait_timer_timeout;
  1103. /* 0x004C SAS_PTxC */
  1104. u32 transmit_primitive;
  1105. /* 0x0050 SAS_RORES */
  1106. u32 error_counter_event_notification_control;
  1107. /* 0x0054 SAS_FRPLDFIL */
  1108. u32 frxq_payload_fill_threshold;
  1109. /* 0x0058 SAS_LLHANG_TOT */
  1110. u32 link_layer_hang_detection_timeout;
  1111. u32 reserved_5C;
  1112. /* 0x0060 SAS_RFCNT */
  1113. u32 received_frame_count;
  1114. /* 0x0064 SAS_TFCNT */
  1115. u32 transmit_frame_count;
  1116. /* 0x0068 SAS_RFDCNT */
  1117. u32 received_dword_count;
  1118. /* 0x006C SAS_TFDCNT */
  1119. u32 transmit_dword_count;
  1120. /* 0x0070 SAS_LERCNT */
  1121. u32 loss_of_sync_error_count;
  1122. /* 0x0074 SAS_RDISERRCNT */
  1123. u32 running_disparity_error_count;
  1124. /* 0x0078 SAS_CRERCNT */
  1125. u32 received_frame_crc_error_count;
  1126. /* 0x007C STPCTL */
  1127. u32 stp_control;
  1128. /* 0x0080 SAS_PCFG */
  1129. u32 phy_configuration;
  1130. /* 0x0084 SAS_CLKSM */
  1131. u32 clock_skew_management;
  1132. /* 0x0088 SAS_TXCOMWAKE */
  1133. u32 transmit_comwake_signal;
  1134. /* 0x008C SAS_TXCOMINIT */
  1135. u32 transmit_cominit_signal;
  1136. /* 0x0090 SAS_TXCOMSAS */
  1137. u32 transmit_comsas_signal;
  1138. /* 0x0094 SAS_COMINIT */
  1139. u32 cominit_control;
  1140. /* 0x0098 SAS_COMWAKE */
  1141. u32 comwake_control;
  1142. /* 0x009C SAS_COMSAS */
  1143. u32 comsas_control;
  1144. /* 0x00A0 SAS_SFERCNT */
  1145. u32 received_short_frame_count;
  1146. /* 0x00A4 SAS_CDFERCNT */
  1147. u32 received_frame_without_credit_count;
  1148. /* 0x00A8 SAS_DNFERCNT */
  1149. u32 received_frame_after_done_count;
  1150. /* 0x00AC SAS_PRSTERCNT */
  1151. u32 phy_reset_problem_count;
  1152. /* 0x00B0 SAS_CNTCTL */
  1153. u32 counter_control;
  1154. /* 0x00B4 SAS_SSPTOV */
  1155. u32 ssp_timer_timeout_values;
  1156. /* 0x00B8 FTCTL */
  1157. u32 ftx_control;
  1158. /* 0x00BC FRCTL */
  1159. u32 frx_control;
  1160. /* 0x00C0 FTWMRK */
  1161. u32 ftx_watermark;
  1162. /* 0x00C4 ENSPINUP */
  1163. u32 notify_enable_spinup_control;
  1164. /* 0x00C8 SAS_TRNTOV */
  1165. u32 sas_training_sequence_timer_values;
  1166. /* 0x00CC SAS_PHYCAP */
  1167. u32 phy_capabilities;
  1168. /* 0x00D0 SAS_PHYCTL */
  1169. u32 phy_control;
  1170. u32 reserved_d4;
  1171. /* 0x00D8 LLCTL */
  1172. u32 link_layer_control;
  1173. /* 0x00DC AFE_XCVRCR */
  1174. u32 afe_xcvr_control;
  1175. /* 0x00E0 AFE_LUTCR */
  1176. u32 afe_lookup_table_control;
  1177. /* 0x00E4 PSZGCR */
  1178. u32 phy_source_zone_group_control;
  1179. /* 0x00E8 SAS_RECPHYCAP */
  1180. u32 receive_phycap;
  1181. u32 reserved_ec;
  1182. /* 0x00F0 SNAFERXRSTCTL */
  1183. u32 speed_negotiation_afe_rx_reset_control;
  1184. /* 0x00F4 SAS_SSIPMCTL */
  1185. u32 power_management_control;
  1186. /* 0x00F8 SAS_PSPREQ_PRIM */
  1187. u32 sas_pm_partial_request_primitive;
  1188. /* 0x00FC SAS_PSSREQ_PRIM */
  1189. u32 sas_pm_slumber_request_primitive;
  1190. /* 0x0100 SAS_PPSACK_PRIM */
  1191. u32 sas_pm_ack_primitive_register;
  1192. /* 0x0104 SAS_PSNAK_PRIM */
  1193. u32 sas_pm_nak_primitive_register;
  1194. /* 0x0108 SAS_SSIPMTOV */
  1195. u32 sas_primitive_timeout;
  1196. u32 reserved_10c;
  1197. /* 0x0110 - 0x011C PLAPRDCTRLxREG */
  1198. u32 pla_product_control[4];
  1199. /* 0x0120 PLAPRDSUMREG */
  1200. u32 pla_product_sum;
  1201. /* 0x0124 PLACONTROLREG */
  1202. u32 pla_control;
  1203. /* Remainder of memory space 896 bytes */
  1204. u32 reserved_0128_037f[0x96];
  1205. };
  1206. /*
  1207. * 0x00D4 // Same offset as SAS_TCTSTM SAS_PTxC
  1208. * u32 primitive_transmit_control; */
  1209. /*
  1210. * ----------------------------------------------------------------------------
  1211. * SGPIO
  1212. * ---------------------------------------------------------------------------- */
  1213. #define SCU_SGPIO_OFFSET 0x1400
  1214. /* #define SCU_SGPIO_OFFSET 0x6000 // later moves to 0x1400 see HSD 652625 */
  1215. #define SCU_SGPIO_SGICR_OFFSET 0x0000
  1216. #define SCU_SGPIO_SGPBR_OFFSET 0x0004
  1217. #define SCU_SGPIO_SGSDLR_OFFSET 0x0008
  1218. #define SCU_SGPIO_SGSDUR_OFFSET 0x000C
  1219. #define SCU_SGPIO_SGSIDLR_OFFSET 0x0010
  1220. #define SCU_SGPIO_SGSIDUR_OFFSET 0x0014
  1221. #define SCU_SGPIO_SGVSCR_OFFSET 0x0018
  1222. /* Address from 0x0820 to 0x083C */
  1223. #define SCU_SGPIO_SGODSR_OFFSET 0x0020
  1224. /**
  1225. * struct scu_sgpio_registers - SCU SGPIO Registers
  1226. *
  1227. *
  1228. */
  1229. struct scu_sgpio_registers {
  1230. /* 0x0000 SGPIO_SGICR */
  1231. u32 interface_control;
  1232. /* 0x0004 SGPIO_SGPBR */
  1233. u32 blink_rate;
  1234. /* 0x0008 SGPIO_SGSDLR */
  1235. u32 start_drive_lower;
  1236. /* 0x000C SGPIO_SGSDUR */
  1237. u32 start_drive_upper;
  1238. /* 0x0010 SGPIO_SGSIDLR */
  1239. u32 serial_input_lower;
  1240. /* 0x0014 SGPIO_SGSIDUR */
  1241. u32 serial_input_upper;
  1242. /* 0x0018 SGPIO_SGVSCR */
  1243. u32 vendor_specific_code;
  1244. /* 0x001C Reserved */
  1245. u32 reserved_001c;
  1246. /* 0x0020 SGPIO_SGODSR */
  1247. u32 output_data_select[8];
  1248. /* Remainder of memory space 256 bytes */
  1249. u32 reserved_1444_14ff[0x30];
  1250. };
  1251. /*
  1252. * *****************************************************************************
  1253. * * Defines for VIIT entry offsets
  1254. * * Access additional entries by SCU_VIIT_BASE + index * 0x10
  1255. * ***************************************************************************** */
  1256. #define SCU_VIIT_BASE 0x1c00
  1257. struct scu_viit_registers {
  1258. u32 registers[256];
  1259. };
  1260. /*
  1261. * *****************************************************************************
  1262. * * SCU PORT TASK SCHEDULER REGISTERS
  1263. * ***************************************************************************** */
  1264. #define SCU_PTSG_BASE 0x1000
  1265. #define SCU_PTSG_PTSGCR_OFFSET 0x0000
  1266. #define SCU_PTSG_RTCR_OFFSET 0x0004
  1267. #define SCU_PTSG_RTCCR_OFFSET 0x0008
  1268. #define SCU_PTSG_PTS0CR_OFFSET 0x0010
  1269. #define SCU_PTSG_PTS0SR_OFFSET 0x0014
  1270. #define SCU_PTSG_PTS1CR_OFFSET 0x0018
  1271. #define SCU_PTSG_PTS1SR_OFFSET 0x001C
  1272. #define SCU_PTSG_PTS2CR_OFFSET 0x0020
  1273. #define SCU_PTSG_PTS2SR_OFFSET 0x0024
  1274. #define SCU_PTSG_PTS3CR_OFFSET 0x0028
  1275. #define SCU_PTSG_PTS3SR_OFFSET 0x002C
  1276. #define SCU_PTSG_PCSPE0CR_OFFSET 0x0030
  1277. #define SCU_PTSG_PCSPE1CR_OFFSET 0x0034
  1278. #define SCU_PTSG_PCSPE2CR_OFFSET 0x0038
  1279. #define SCU_PTSG_PCSPE3CR_OFFSET 0x003C
  1280. #define SCU_PTSG_ETMTSCCR_OFFSET 0x0040
  1281. #define SCU_PTSG_ETMRNSCCR_OFFSET 0x0044
  1282. /**
  1283. * struct scu_port_task_scheduler_registers - These are the control/stats pairs
  1284. * for each Port Task Scheduler.
  1285. *
  1286. *
  1287. */
  1288. struct scu_port_task_scheduler_registers {
  1289. u32 control;
  1290. u32 status;
  1291. };
  1292. /**
  1293. * struct scu_port_task_scheduler_group_registers - These are the PORT Task
  1294. * Scheduler registers
  1295. *
  1296. *
  1297. */
  1298. struct scu_port_task_scheduler_group_registers {
  1299. /* 0x0000 PTSGCR */
  1300. u32 control;
  1301. /* 0x0004 RTCR */
  1302. u32 real_time_clock;
  1303. /* 0x0008 RTCCR */
  1304. u32 real_time_clock_control;
  1305. /* 0x000C */
  1306. u32 reserved_0C;
  1307. /*
  1308. * 0x0010 PTS0CR
  1309. * 0x0014 PTS0SR
  1310. * 0x0018 PTS1CR
  1311. * 0x001C PTS1SR
  1312. * 0x0020 PTS2CR
  1313. * 0x0024 PTS2SR
  1314. * 0x0028 PTS3CR
  1315. * 0x002C PTS3SR */
  1316. struct scu_port_task_scheduler_registers port[4];
  1317. /*
  1318. * 0x0030 PCSPE0CR
  1319. * 0x0034 PCSPE1CR
  1320. * 0x0038 PCSPE2CR
  1321. * 0x003C PCSPE3CR */
  1322. u32 protocol_engine[4];
  1323. /* 0x0040 ETMTSCCR */
  1324. u32 tc_scanning_interval_control;
  1325. /* 0x0044 ETMRNSCCR */
  1326. u32 rnc_scanning_interval_control;
  1327. /* Remainder of memory space 128 bytes */
  1328. u32 reserved_1048_107f[0x0E];
  1329. };
  1330. #define SCU_PTSG_SCUVZECR_OFFSET 0x003C
  1331. /*
  1332. * *****************************************************************************
  1333. * * AFE REGISTERS
  1334. * ***************************************************************************** */
  1335. #define SCU_AFE_MMR_BASE 0xE000
  1336. /*
  1337. * AFE 0 is at offset 0x0800
  1338. * AFE 1 is at offset 0x0900
  1339. * AFE 2 is at offset 0x0a00
  1340. * AFE 3 is at offset 0x0b00 */
  1341. struct scu_afe_transceiver {
  1342. /* 0x0000 AFE_XCVR_CTRL0 */
  1343. u32 afe_xcvr_control0;
  1344. /* 0x0004 AFE_XCVR_CTRL1 */
  1345. u32 afe_xcvr_control1;
  1346. /* 0x0008 */
  1347. u32 reserved_0008;
  1348. /* 0x000c afe_dfx_rx_control0 */
  1349. u32 afe_dfx_rx_control0;
  1350. /* 0x0010 AFE_DFX_RX_CTRL1 */
  1351. u32 afe_dfx_rx_control1;
  1352. /* 0x0014 */
  1353. u32 reserved_0014;
  1354. /* 0x0018 AFE_DFX_RX_STS0 */
  1355. u32 afe_dfx_rx_status0;
  1356. /* 0x001c AFE_DFX_RX_STS1 */
  1357. u32 afe_dfx_rx_status1;
  1358. /* 0x0020 */
  1359. u32 reserved_0020;
  1360. /* 0x0024 AFE_TX_CTRL */
  1361. u32 afe_tx_control;
  1362. /* 0x0028 AFE_TX_AMP_CTRL0 */
  1363. u32 afe_tx_amp_control0;
  1364. /* 0x002c AFE_TX_AMP_CTRL1 */
  1365. u32 afe_tx_amp_control1;
  1366. /* 0x0030 AFE_TX_AMP_CTRL2 */
  1367. u32 afe_tx_amp_control2;
  1368. /* 0x0034 AFE_TX_AMP_CTRL3 */
  1369. u32 afe_tx_amp_control3;
  1370. /* 0x0038 afe_tx_ssc_control */
  1371. u32 afe_tx_ssc_control;
  1372. /* 0x003c */
  1373. u32 reserved_003c;
  1374. /* 0x0040 AFE_RX_SSC_CTRL0 */
  1375. u32 afe_rx_ssc_control0;
  1376. /* 0x0044 AFE_RX_SSC_CTRL1 */
  1377. u32 afe_rx_ssc_control1;
  1378. /* 0x0048 AFE_RX_SSC_CTRL2 */
  1379. u32 afe_rx_ssc_control2;
  1380. /* 0x004c AFE_RX_EQ_STS0 */
  1381. u32 afe_rx_eq_status0;
  1382. /* 0x0050 AFE_RX_EQ_STS1 */
  1383. u32 afe_rx_eq_status1;
  1384. /* 0x0054 AFE_RX_CDR_STS */
  1385. u32 afe_rx_cdr_status;
  1386. /* 0x0058 */
  1387. u32 reserved_0058;
  1388. /* 0x005c AFE_CHAN_CTRL */
  1389. u32 afe_channel_control;
  1390. /* 0x0060-0x006c */
  1391. u32 reserved_0060_006c[0x04];
  1392. /* 0x0070 AFE_XCVR_EC_STS0 */
  1393. u32 afe_xcvr_error_capture_status0;
  1394. /* 0x0074 AFE_XCVR_EC_STS1 */
  1395. u32 afe_xcvr_error_capture_status1;
  1396. /* 0x0078 AFE_XCVR_EC_STS2 */
  1397. u32 afe_xcvr_error_capture_status2;
  1398. /* 0x007c afe_xcvr_ec_status3 */
  1399. u32 afe_xcvr_error_capture_status3;
  1400. /* 0x0080 AFE_XCVR_EC_STS4 */
  1401. u32 afe_xcvr_error_capture_status4;
  1402. /* 0x0084 AFE_XCVR_EC_STS5 */
  1403. u32 afe_xcvr_error_capture_status5;
  1404. /* 0x0088-0x00fc */
  1405. u32 reserved_008c_00fc[0x1e];
  1406. };
  1407. /**
  1408. * struct scu_afe_registers - AFE Regsiters
  1409. *
  1410. *
  1411. */
  1412. /* Uaoa AFE registers */
  1413. struct scu_afe_registers {
  1414. /* 0Xe000 AFE_BIAS_CTRL */
  1415. u32 afe_bias_control;
  1416. u32 reserved_0004;
  1417. /* 0x0008 AFE_PLL_CTRL0 */
  1418. u32 afe_pll_control0;
  1419. /* 0x000c AFE_PLL_CTRL1 */
  1420. u32 afe_pll_control1;
  1421. /* 0x0010 AFE_PLL_CTRL2 */
  1422. u32 afe_pll_control2;
  1423. /* 0x0014 AFE_CB_STS */
  1424. u32 afe_common_block_status;
  1425. /* 0x0018-0x007c */
  1426. u32 reserved_18_7c[0x1a];
  1427. /* 0x0080 AFE_PMSN_MCTRL0 */
  1428. u32 afe_pmsn_master_control0;
  1429. /* 0x0084 AFE_PMSN_MCTRL1 */
  1430. u32 afe_pmsn_master_control1;
  1431. /* 0x0088 AFE_PMSN_MCTRL2 */
  1432. u32 afe_pmsn_master_control2;
  1433. /* 0x008C-0x00fc */
  1434. u32 reserved_008c_00fc[0x1D];
  1435. /* 0x0100 AFE_DFX_MST_CTRL0 */
  1436. u32 afe_dfx_master_control0;
  1437. /* 0x0104 AFE_DFX_MST_CTRL1 */
  1438. u32 afe_dfx_master_control1;
  1439. /* 0x0108 AFE_DFX_DCL_CTRL */
  1440. u32 afe_dfx_dcl_control;
  1441. /* 0x010c AFE_DFX_DMON_CTRL */
  1442. u32 afe_dfx_digital_monitor_control;
  1443. /* 0x0110 AFE_DFX_AMONP_CTRL */
  1444. u32 afe_dfx_analog_p_monitor_control;
  1445. /* 0x0114 AFE_DFX_AMONN_CTRL */
  1446. u32 afe_dfx_analog_n_monitor_control;
  1447. /* 0x0118 AFE_DFX_NTL_STS */
  1448. u32 afe_dfx_ntl_status;
  1449. /* 0x011c AFE_DFX_FIFO_STS0 */
  1450. u32 afe_dfx_fifo_status0;
  1451. /* 0x0120 AFE_DFX_FIFO_STS1 */
  1452. u32 afe_dfx_fifo_status1;
  1453. /* 0x0124 AFE_DFX_MPAT_CTRL */
  1454. u32 afe_dfx_master_pattern_control;
  1455. /* 0x0128 AFE_DFX_P0_CTRL */
  1456. u32 afe_dfx_p0_control;
  1457. /* 0x012c-0x01a8 AFE_DFX_P0_DRx */
  1458. u32 afe_dfx_p0_data[32];
  1459. /* 0x01ac */
  1460. u32 reserved_01ac;
  1461. /* 0x01b0-0x020c AFE_DFX_P0_IRx */
  1462. u32 afe_dfx_p0_instruction[24];
  1463. /* 0x0210 */
  1464. u32 reserved_0210;
  1465. /* 0x0214 AFE_DFX_P1_CTRL */
  1466. u32 afe_dfx_p1_control;
  1467. /* 0x0218-0x245 AFE_DFX_P1_DRx */
  1468. u32 afe_dfx_p1_data[16];
  1469. /* 0x0258-0x029c */
  1470. u32 reserved_0258_029c[0x12];
  1471. /* 0x02a0-0x02bc AFE_DFX_P1_IRx */
  1472. u32 afe_dfx_p1_instruction[8];
  1473. /* 0x02c0-0x2fc */
  1474. u32 reserved_02c0_02fc[0x10];
  1475. /* 0x0300 AFE_DFX_TX_PMSN_CTRL */
  1476. u32 afe_dfx_tx_pmsn_control;
  1477. /* 0x0304 AFE_DFX_RX_PMSN_CTRL */
  1478. u32 afe_dfx_rx_pmsn_control;
  1479. u32 reserved_0308;
  1480. /* 0x030c AFE_DFX_NOA_CTRL0 */
  1481. u32 afe_dfx_noa_control0;
  1482. /* 0x0310 AFE_DFX_NOA_CTRL1 */
  1483. u32 afe_dfx_noa_control1;
  1484. /* 0x0314 AFE_DFX_NOA_CTRL2 */
  1485. u32 afe_dfx_noa_control2;
  1486. /* 0x0318 AFE_DFX_NOA_CTRL3 */
  1487. u32 afe_dfx_noa_control3;
  1488. /* 0x031c AFE_DFX_NOA_CTRL4 */
  1489. u32 afe_dfx_noa_control4;
  1490. /* 0x0320 AFE_DFX_NOA_CTRL5 */
  1491. u32 afe_dfx_noa_control5;
  1492. /* 0x0324 AFE_DFX_NOA_CTRL6 */
  1493. u32 afe_dfx_noa_control6;
  1494. /* 0x0328 AFE_DFX_NOA_CTRL7 */
  1495. u32 afe_dfx_noa_control7;
  1496. /* 0x032c-0x07fc */
  1497. u32 reserved_032c_07fc[0x135];
  1498. /* 0x0800-0x0bfc */
  1499. struct scu_afe_transceiver scu_afe_xcvr[4];
  1500. /* 0x0c00-0x0ffc */
  1501. u32 reserved_0c00_0ffc[0x0100];
  1502. };
  1503. struct scu_protocol_engine_group_registers {
  1504. u32 table[0xE0];
  1505. };
  1506. struct scu_viit_iit {
  1507. u32 table[256];
  1508. };
  1509. /**
  1510. * Placeholder for the ZONE Partition Table information ZONING will not be
  1511. * included in the 1.1 release.
  1512. *
  1513. *
  1514. */
  1515. struct scu_zone_partition_table {
  1516. u32 table[2048];
  1517. };
  1518. /**
  1519. * Placeholder for the CRAM register since I am not sure if we need to
  1520. * read/write to these registers as yet.
  1521. *
  1522. *
  1523. */
  1524. struct scu_completion_ram {
  1525. u32 ram[128];
  1526. };
  1527. /**
  1528. * Placeholder for the FBRAM registers since I am not sure if we need to
  1529. * read/write to these registers as yet.
  1530. *
  1531. *
  1532. */
  1533. struct scu_frame_buffer_ram {
  1534. u32 ram[128];
  1535. };
  1536. #define scu_scratch_ram_SIZE_IN_DWORDS 256
  1537. /**
  1538. * Placeholder for the scratch RAM registers.
  1539. *
  1540. *
  1541. */
  1542. struct scu_scratch_ram {
  1543. u32 ram[scu_scratch_ram_SIZE_IN_DWORDS];
  1544. };
  1545. /**
  1546. * Placeholder since I am not yet sure what these registers are here for.
  1547. *
  1548. *
  1549. */
  1550. struct noa_protocol_engine_partition {
  1551. u32 reserved[64];
  1552. };
  1553. /**
  1554. * Placeholder since I am not yet sure what these registers are here for.
  1555. *
  1556. *
  1557. */
  1558. struct noa_hub_partition {
  1559. u32 reserved[64];
  1560. };
  1561. /**
  1562. * Placeholder since I am not yet sure what these registers are here for.
  1563. *
  1564. *
  1565. */
  1566. struct noa_host_interface_partition {
  1567. u32 reserved[64];
  1568. };
  1569. /**
  1570. * struct transport_link_layer_pair - The SCU Hardware pairs up the TL
  1571. * registers with the LL registers so we must place them adjcent to make the
  1572. * array of registers in the PEG.
  1573. *
  1574. *
  1575. */
  1576. struct transport_link_layer_pair {
  1577. struct scu_transport_layer_registers tl;
  1578. struct scu_link_layer_registers ll;
  1579. };
  1580. /**
  1581. * struct scu_peg_registers - SCU Protocol Engine Memory mapped register space.
  1582. * These registers are unique to each protocol engine group. There can be
  1583. * at most two PEG for a single SCU part.
  1584. *
  1585. *
  1586. */
  1587. struct scu_peg_registers {
  1588. struct transport_link_layer_pair pe[4];
  1589. struct scu_port_task_scheduler_group_registers ptsg;
  1590. struct scu_protocol_engine_group_registers peg;
  1591. struct scu_sgpio_registers sgpio;
  1592. u32 reserved_01500_1BFF[0x1C0];
  1593. struct scu_viit_entry viit[64];
  1594. struct scu_zone_partition_table zpt0;
  1595. struct scu_zone_partition_table zpt1;
  1596. };
  1597. /**
  1598. * struct scu_registers - SCU regsiters including both PEG registers if we turn
  1599. * on that compile option. All of these registers are in the memory mapped
  1600. * space returned from BAR1.
  1601. *
  1602. *
  1603. */
  1604. struct scu_registers {
  1605. /* 0x0000 - PEG 0 */
  1606. struct scu_peg_registers peg0;
  1607. /* 0x6000 - SDMA and Miscellaneous */
  1608. struct scu_sdma_registers sdma;
  1609. struct scu_completion_ram cram;
  1610. struct scu_frame_buffer_ram fbram;
  1611. u32 reserved_6800_69FF[0x80];
  1612. struct noa_protocol_engine_partition noa_pe;
  1613. struct noa_hub_partition noa_hub;
  1614. struct noa_host_interface_partition noa_if;
  1615. u32 reserved_6d00_7fff[0x4c0];
  1616. /* 0x8000 - PEG 1 */
  1617. struct scu_peg_registers peg1;
  1618. /* 0xE000 - AFE Registers */
  1619. struct scu_afe_registers afe;
  1620. /* 0xF000 - reserved */
  1621. u32 reserved_f000_211fff[0x80c00];
  1622. /* 0x212000 - scratch RAM */
  1623. struct scu_scratch_ram scratch_ram;
  1624. };
  1625. #endif /* _SCU_REGISTERS_HEADER_ */