i2c-mv64xxx.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699
  1. /*
  2. * Driver for the i2c controller on the Marvell line of host bridges
  3. * (e.g, gt642[46]0, mv643[46]0, mv644[46]0, and Orion SoC family).
  4. *
  5. * Author: Mark A. Greer <mgreer@mvista.com>
  6. *
  7. * 2005 (c) MontaVista, Software, Inc. This file is licensed under
  8. * the terms of the GNU General Public License version 2. This program
  9. * is licensed "as is" without any warranty of any kind, whether express
  10. * or implied.
  11. */
  12. #include <linux/kernel.h>
  13. #include <linux/slab.h>
  14. #include <linux/module.h>
  15. #include <linux/spinlock.h>
  16. #include <linux/i2c.h>
  17. #include <linux/interrupt.h>
  18. #include <linux/mv643xx_i2c.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/io.h>
  21. #include <linux/of.h>
  22. #include <linux/of_irq.h>
  23. #include <linux/of_i2c.h>
  24. #include <linux/clk.h>
  25. #include <linux/err.h>
  26. /* Register defines */
  27. #define MV64XXX_I2C_REG_SLAVE_ADDR 0x00
  28. #define MV64XXX_I2C_REG_DATA 0x04
  29. #define MV64XXX_I2C_REG_CONTROL 0x08
  30. #define MV64XXX_I2C_REG_STATUS 0x0c
  31. #define MV64XXX_I2C_REG_BAUD 0x0c
  32. #define MV64XXX_I2C_REG_EXT_SLAVE_ADDR 0x10
  33. #define MV64XXX_I2C_REG_SOFT_RESET 0x1c
  34. #define MV64XXX_I2C_REG_CONTROL_ACK 0x00000004
  35. #define MV64XXX_I2C_REG_CONTROL_IFLG 0x00000008
  36. #define MV64XXX_I2C_REG_CONTROL_STOP 0x00000010
  37. #define MV64XXX_I2C_REG_CONTROL_START 0x00000020
  38. #define MV64XXX_I2C_REG_CONTROL_TWSIEN 0x00000040
  39. #define MV64XXX_I2C_REG_CONTROL_INTEN 0x00000080
  40. /* Ctlr status values */
  41. #define MV64XXX_I2C_STATUS_BUS_ERR 0x00
  42. #define MV64XXX_I2C_STATUS_MAST_START 0x08
  43. #define MV64XXX_I2C_STATUS_MAST_REPEAT_START 0x10
  44. #define MV64XXX_I2C_STATUS_MAST_WR_ADDR_ACK 0x18
  45. #define MV64XXX_I2C_STATUS_MAST_WR_ADDR_NO_ACK 0x20
  46. #define MV64XXX_I2C_STATUS_MAST_WR_ACK 0x28
  47. #define MV64XXX_I2C_STATUS_MAST_WR_NO_ACK 0x30
  48. #define MV64XXX_I2C_STATUS_MAST_LOST_ARB 0x38
  49. #define MV64XXX_I2C_STATUS_MAST_RD_ADDR_ACK 0x40
  50. #define MV64XXX_I2C_STATUS_MAST_RD_ADDR_NO_ACK 0x48
  51. #define MV64XXX_I2C_STATUS_MAST_RD_DATA_ACK 0x50
  52. #define MV64XXX_I2C_STATUS_MAST_RD_DATA_NO_ACK 0x58
  53. #define MV64XXX_I2C_STATUS_MAST_WR_ADDR_2_ACK 0xd0
  54. #define MV64XXX_I2C_STATUS_MAST_WR_ADDR_2_NO_ACK 0xd8
  55. #define MV64XXX_I2C_STATUS_MAST_RD_ADDR_2_ACK 0xe0
  56. #define MV64XXX_I2C_STATUS_MAST_RD_ADDR_2_NO_ACK 0xe8
  57. #define MV64XXX_I2C_STATUS_NO_STATUS 0xf8
  58. /* Driver states */
  59. enum {
  60. MV64XXX_I2C_STATE_INVALID,
  61. MV64XXX_I2C_STATE_IDLE,
  62. MV64XXX_I2C_STATE_WAITING_FOR_START_COND,
  63. MV64XXX_I2C_STATE_WAITING_FOR_RESTART,
  64. MV64XXX_I2C_STATE_WAITING_FOR_ADDR_1_ACK,
  65. MV64XXX_I2C_STATE_WAITING_FOR_ADDR_2_ACK,
  66. MV64XXX_I2C_STATE_WAITING_FOR_SLAVE_ACK,
  67. MV64XXX_I2C_STATE_WAITING_FOR_SLAVE_DATA,
  68. };
  69. /* Driver actions */
  70. enum {
  71. MV64XXX_I2C_ACTION_INVALID,
  72. MV64XXX_I2C_ACTION_CONTINUE,
  73. MV64XXX_I2C_ACTION_SEND_START,
  74. MV64XXX_I2C_ACTION_SEND_RESTART,
  75. MV64XXX_I2C_ACTION_SEND_ADDR_1,
  76. MV64XXX_I2C_ACTION_SEND_ADDR_2,
  77. MV64XXX_I2C_ACTION_SEND_DATA,
  78. MV64XXX_I2C_ACTION_RCV_DATA,
  79. MV64XXX_I2C_ACTION_RCV_DATA_STOP,
  80. MV64XXX_I2C_ACTION_SEND_STOP,
  81. };
  82. struct mv64xxx_i2c_data {
  83. struct i2c_msg *msgs;
  84. int num_msgs;
  85. int irq;
  86. u32 state;
  87. u32 action;
  88. u32 aborting;
  89. u32 cntl_bits;
  90. void __iomem *reg_base;
  91. u32 addr1;
  92. u32 addr2;
  93. u32 bytes_left;
  94. u32 byte_posn;
  95. u32 send_stop;
  96. u32 block;
  97. int rc;
  98. u32 freq_m;
  99. u32 freq_n;
  100. #if defined(CONFIG_HAVE_CLK)
  101. struct clk *clk;
  102. #endif
  103. wait_queue_head_t waitq;
  104. spinlock_t lock;
  105. struct i2c_msg *msg;
  106. struct i2c_adapter adapter;
  107. };
  108. static void
  109. mv64xxx_i2c_prepare_for_io(struct mv64xxx_i2c_data *drv_data,
  110. struct i2c_msg *msg)
  111. {
  112. u32 dir = 0;
  113. drv_data->msg = msg;
  114. drv_data->byte_posn = 0;
  115. drv_data->bytes_left = msg->len;
  116. drv_data->aborting = 0;
  117. drv_data->rc = 0;
  118. drv_data->cntl_bits = MV64XXX_I2C_REG_CONTROL_ACK |
  119. MV64XXX_I2C_REG_CONTROL_INTEN | MV64XXX_I2C_REG_CONTROL_TWSIEN;
  120. if (msg->flags & I2C_M_RD)
  121. dir = 1;
  122. if (msg->flags & I2C_M_TEN) {
  123. drv_data->addr1 = 0xf0 | (((u32)msg->addr & 0x300) >> 7) | dir;
  124. drv_data->addr2 = (u32)msg->addr & 0xff;
  125. } else {
  126. drv_data->addr1 = ((u32)msg->addr & 0x7f) << 1 | dir;
  127. drv_data->addr2 = 0;
  128. }
  129. }
  130. /*
  131. *****************************************************************************
  132. *
  133. * Finite State Machine & Interrupt Routines
  134. *
  135. *****************************************************************************
  136. */
  137. /* Reset hardware and initialize FSM */
  138. static void
  139. mv64xxx_i2c_hw_init(struct mv64xxx_i2c_data *drv_data)
  140. {
  141. writel(0, drv_data->reg_base + MV64XXX_I2C_REG_SOFT_RESET);
  142. writel((((drv_data->freq_m & 0xf) << 3) | (drv_data->freq_n & 0x7)),
  143. drv_data->reg_base + MV64XXX_I2C_REG_BAUD);
  144. writel(0, drv_data->reg_base + MV64XXX_I2C_REG_SLAVE_ADDR);
  145. writel(0, drv_data->reg_base + MV64XXX_I2C_REG_EXT_SLAVE_ADDR);
  146. writel(MV64XXX_I2C_REG_CONTROL_TWSIEN | MV64XXX_I2C_REG_CONTROL_STOP,
  147. drv_data->reg_base + MV64XXX_I2C_REG_CONTROL);
  148. drv_data->state = MV64XXX_I2C_STATE_IDLE;
  149. }
  150. static void
  151. mv64xxx_i2c_fsm(struct mv64xxx_i2c_data *drv_data, u32 status)
  152. {
  153. /*
  154. * If state is idle, then this is likely the remnants of an old
  155. * operation that driver has given up on or the user has killed.
  156. * If so, issue the stop condition and go to idle.
  157. */
  158. if (drv_data->state == MV64XXX_I2C_STATE_IDLE) {
  159. drv_data->action = MV64XXX_I2C_ACTION_SEND_STOP;
  160. return;
  161. }
  162. /* The status from the ctlr [mostly] tells us what to do next */
  163. switch (status) {
  164. /* Start condition interrupt */
  165. case MV64XXX_I2C_STATUS_MAST_START: /* 0x08 */
  166. case MV64XXX_I2C_STATUS_MAST_REPEAT_START: /* 0x10 */
  167. drv_data->action = MV64XXX_I2C_ACTION_SEND_ADDR_1;
  168. drv_data->state = MV64XXX_I2C_STATE_WAITING_FOR_ADDR_1_ACK;
  169. break;
  170. /* Performing a write */
  171. case MV64XXX_I2C_STATUS_MAST_WR_ADDR_ACK: /* 0x18 */
  172. if (drv_data->msg->flags & I2C_M_TEN) {
  173. drv_data->action = MV64XXX_I2C_ACTION_SEND_ADDR_2;
  174. drv_data->state =
  175. MV64XXX_I2C_STATE_WAITING_FOR_ADDR_2_ACK;
  176. break;
  177. }
  178. /* FALLTHRU */
  179. case MV64XXX_I2C_STATUS_MAST_WR_ADDR_2_ACK: /* 0xd0 */
  180. case MV64XXX_I2C_STATUS_MAST_WR_ACK: /* 0x28 */
  181. if ((drv_data->bytes_left == 0)
  182. || (drv_data->aborting
  183. && (drv_data->byte_posn != 0))) {
  184. if (drv_data->send_stop || drv_data->aborting) {
  185. drv_data->action = MV64XXX_I2C_ACTION_SEND_STOP;
  186. drv_data->state = MV64XXX_I2C_STATE_IDLE;
  187. } else {
  188. drv_data->action =
  189. MV64XXX_I2C_ACTION_SEND_RESTART;
  190. drv_data->state =
  191. MV64XXX_I2C_STATE_WAITING_FOR_RESTART;
  192. }
  193. } else {
  194. drv_data->action = MV64XXX_I2C_ACTION_SEND_DATA;
  195. drv_data->state =
  196. MV64XXX_I2C_STATE_WAITING_FOR_SLAVE_ACK;
  197. drv_data->bytes_left--;
  198. }
  199. break;
  200. /* Performing a read */
  201. case MV64XXX_I2C_STATUS_MAST_RD_ADDR_ACK: /* 40 */
  202. if (drv_data->msg->flags & I2C_M_TEN) {
  203. drv_data->action = MV64XXX_I2C_ACTION_SEND_ADDR_2;
  204. drv_data->state =
  205. MV64XXX_I2C_STATE_WAITING_FOR_ADDR_2_ACK;
  206. break;
  207. }
  208. /* FALLTHRU */
  209. case MV64XXX_I2C_STATUS_MAST_RD_ADDR_2_ACK: /* 0xe0 */
  210. if (drv_data->bytes_left == 0) {
  211. drv_data->action = MV64XXX_I2C_ACTION_SEND_STOP;
  212. drv_data->state = MV64XXX_I2C_STATE_IDLE;
  213. break;
  214. }
  215. /* FALLTHRU */
  216. case MV64XXX_I2C_STATUS_MAST_RD_DATA_ACK: /* 0x50 */
  217. if (status != MV64XXX_I2C_STATUS_MAST_RD_DATA_ACK)
  218. drv_data->action = MV64XXX_I2C_ACTION_CONTINUE;
  219. else {
  220. drv_data->action = MV64XXX_I2C_ACTION_RCV_DATA;
  221. drv_data->bytes_left--;
  222. }
  223. drv_data->state = MV64XXX_I2C_STATE_WAITING_FOR_SLAVE_DATA;
  224. if ((drv_data->bytes_left == 1) || drv_data->aborting)
  225. drv_data->cntl_bits &= ~MV64XXX_I2C_REG_CONTROL_ACK;
  226. break;
  227. case MV64XXX_I2C_STATUS_MAST_RD_DATA_NO_ACK: /* 0x58 */
  228. drv_data->action = MV64XXX_I2C_ACTION_RCV_DATA_STOP;
  229. drv_data->state = MV64XXX_I2C_STATE_IDLE;
  230. break;
  231. case MV64XXX_I2C_STATUS_MAST_WR_ADDR_NO_ACK: /* 0x20 */
  232. case MV64XXX_I2C_STATUS_MAST_WR_NO_ACK: /* 30 */
  233. case MV64XXX_I2C_STATUS_MAST_RD_ADDR_NO_ACK: /* 48 */
  234. /* Doesn't seem to be a device at other end */
  235. drv_data->action = MV64XXX_I2C_ACTION_SEND_STOP;
  236. drv_data->state = MV64XXX_I2C_STATE_IDLE;
  237. drv_data->rc = -ENODEV;
  238. break;
  239. default:
  240. dev_err(&drv_data->adapter.dev,
  241. "mv64xxx_i2c_fsm: Ctlr Error -- state: 0x%x, "
  242. "status: 0x%x, addr: 0x%x, flags: 0x%x\n",
  243. drv_data->state, status, drv_data->msg->addr,
  244. drv_data->msg->flags);
  245. drv_data->action = MV64XXX_I2C_ACTION_SEND_STOP;
  246. mv64xxx_i2c_hw_init(drv_data);
  247. drv_data->rc = -EIO;
  248. }
  249. }
  250. static void
  251. mv64xxx_i2c_do_action(struct mv64xxx_i2c_data *drv_data)
  252. {
  253. switch(drv_data->action) {
  254. case MV64XXX_I2C_ACTION_SEND_RESTART:
  255. /* We should only get here if we have further messages */
  256. BUG_ON(drv_data->num_msgs == 0);
  257. drv_data->cntl_bits |= MV64XXX_I2C_REG_CONTROL_START;
  258. writel(drv_data->cntl_bits,
  259. drv_data->reg_base + MV64XXX_I2C_REG_CONTROL);
  260. drv_data->msgs++;
  261. drv_data->num_msgs--;
  262. /* Setup for the next message */
  263. mv64xxx_i2c_prepare_for_io(drv_data, drv_data->msgs);
  264. /*
  265. * We're never at the start of the message here, and by this
  266. * time it's already too late to do any protocol mangling.
  267. * Thankfully, do not advertise support for that feature.
  268. */
  269. drv_data->send_stop = drv_data->num_msgs == 1;
  270. break;
  271. case MV64XXX_I2C_ACTION_CONTINUE:
  272. writel(drv_data->cntl_bits,
  273. drv_data->reg_base + MV64XXX_I2C_REG_CONTROL);
  274. break;
  275. case MV64XXX_I2C_ACTION_SEND_START:
  276. writel(drv_data->cntl_bits | MV64XXX_I2C_REG_CONTROL_START,
  277. drv_data->reg_base + MV64XXX_I2C_REG_CONTROL);
  278. break;
  279. case MV64XXX_I2C_ACTION_SEND_ADDR_1:
  280. writel(drv_data->addr1,
  281. drv_data->reg_base + MV64XXX_I2C_REG_DATA);
  282. writel(drv_data->cntl_bits,
  283. drv_data->reg_base + MV64XXX_I2C_REG_CONTROL);
  284. break;
  285. case MV64XXX_I2C_ACTION_SEND_ADDR_2:
  286. writel(drv_data->addr2,
  287. drv_data->reg_base + MV64XXX_I2C_REG_DATA);
  288. writel(drv_data->cntl_bits,
  289. drv_data->reg_base + MV64XXX_I2C_REG_CONTROL);
  290. break;
  291. case MV64XXX_I2C_ACTION_SEND_DATA:
  292. writel(drv_data->msg->buf[drv_data->byte_posn++],
  293. drv_data->reg_base + MV64XXX_I2C_REG_DATA);
  294. writel(drv_data->cntl_bits,
  295. drv_data->reg_base + MV64XXX_I2C_REG_CONTROL);
  296. break;
  297. case MV64XXX_I2C_ACTION_RCV_DATA:
  298. drv_data->msg->buf[drv_data->byte_posn++] =
  299. readl(drv_data->reg_base + MV64XXX_I2C_REG_DATA);
  300. writel(drv_data->cntl_bits,
  301. drv_data->reg_base + MV64XXX_I2C_REG_CONTROL);
  302. break;
  303. case MV64XXX_I2C_ACTION_RCV_DATA_STOP:
  304. drv_data->msg->buf[drv_data->byte_posn++] =
  305. readl(drv_data->reg_base + MV64XXX_I2C_REG_DATA);
  306. drv_data->cntl_bits &= ~MV64XXX_I2C_REG_CONTROL_INTEN;
  307. writel(drv_data->cntl_bits | MV64XXX_I2C_REG_CONTROL_STOP,
  308. drv_data->reg_base + MV64XXX_I2C_REG_CONTROL);
  309. drv_data->block = 0;
  310. wake_up(&drv_data->waitq);
  311. break;
  312. case MV64XXX_I2C_ACTION_INVALID:
  313. default:
  314. dev_err(&drv_data->adapter.dev,
  315. "mv64xxx_i2c_do_action: Invalid action: %d\n",
  316. drv_data->action);
  317. drv_data->rc = -EIO;
  318. /* FALLTHRU */
  319. case MV64XXX_I2C_ACTION_SEND_STOP:
  320. drv_data->cntl_bits &= ~MV64XXX_I2C_REG_CONTROL_INTEN;
  321. writel(drv_data->cntl_bits | MV64XXX_I2C_REG_CONTROL_STOP,
  322. drv_data->reg_base + MV64XXX_I2C_REG_CONTROL);
  323. drv_data->block = 0;
  324. wake_up(&drv_data->waitq);
  325. break;
  326. }
  327. }
  328. static irqreturn_t
  329. mv64xxx_i2c_intr(int irq, void *dev_id)
  330. {
  331. struct mv64xxx_i2c_data *drv_data = dev_id;
  332. unsigned long flags;
  333. u32 status;
  334. irqreturn_t rc = IRQ_NONE;
  335. spin_lock_irqsave(&drv_data->lock, flags);
  336. while (readl(drv_data->reg_base + MV64XXX_I2C_REG_CONTROL) &
  337. MV64XXX_I2C_REG_CONTROL_IFLG) {
  338. status = readl(drv_data->reg_base + MV64XXX_I2C_REG_STATUS);
  339. mv64xxx_i2c_fsm(drv_data, status);
  340. mv64xxx_i2c_do_action(drv_data);
  341. rc = IRQ_HANDLED;
  342. }
  343. spin_unlock_irqrestore(&drv_data->lock, flags);
  344. return rc;
  345. }
  346. /*
  347. *****************************************************************************
  348. *
  349. * I2C Msg Execution Routines
  350. *
  351. *****************************************************************************
  352. */
  353. static void
  354. mv64xxx_i2c_wait_for_completion(struct mv64xxx_i2c_data *drv_data)
  355. {
  356. long time_left;
  357. unsigned long flags;
  358. char abort = 0;
  359. time_left = wait_event_timeout(drv_data->waitq,
  360. !drv_data->block, drv_data->adapter.timeout);
  361. spin_lock_irqsave(&drv_data->lock, flags);
  362. if (!time_left) { /* Timed out */
  363. drv_data->rc = -ETIMEDOUT;
  364. abort = 1;
  365. } else if (time_left < 0) { /* Interrupted/Error */
  366. drv_data->rc = time_left; /* errno value */
  367. abort = 1;
  368. }
  369. if (abort && drv_data->block) {
  370. drv_data->aborting = 1;
  371. spin_unlock_irqrestore(&drv_data->lock, flags);
  372. time_left = wait_event_timeout(drv_data->waitq,
  373. !drv_data->block, drv_data->adapter.timeout);
  374. if ((time_left <= 0) && drv_data->block) {
  375. drv_data->state = MV64XXX_I2C_STATE_IDLE;
  376. dev_err(&drv_data->adapter.dev,
  377. "mv64xxx: I2C bus locked, block: %d, "
  378. "time_left: %d\n", drv_data->block,
  379. (int)time_left);
  380. mv64xxx_i2c_hw_init(drv_data);
  381. }
  382. } else
  383. spin_unlock_irqrestore(&drv_data->lock, flags);
  384. }
  385. static int
  386. mv64xxx_i2c_execute_msg(struct mv64xxx_i2c_data *drv_data, struct i2c_msg *msg,
  387. int is_last)
  388. {
  389. unsigned long flags;
  390. spin_lock_irqsave(&drv_data->lock, flags);
  391. mv64xxx_i2c_prepare_for_io(drv_data, msg);
  392. drv_data->action = MV64XXX_I2C_ACTION_SEND_START;
  393. drv_data->state = MV64XXX_I2C_STATE_WAITING_FOR_START_COND;
  394. drv_data->send_stop = is_last;
  395. drv_data->block = 1;
  396. mv64xxx_i2c_do_action(drv_data);
  397. spin_unlock_irqrestore(&drv_data->lock, flags);
  398. mv64xxx_i2c_wait_for_completion(drv_data);
  399. return drv_data->rc;
  400. }
  401. /*
  402. *****************************************************************************
  403. *
  404. * I2C Core Support Routines (Interface to higher level I2C code)
  405. *
  406. *****************************************************************************
  407. */
  408. static u32
  409. mv64xxx_i2c_functionality(struct i2c_adapter *adap)
  410. {
  411. return I2C_FUNC_I2C | I2C_FUNC_10BIT_ADDR | I2C_FUNC_SMBUS_EMUL;
  412. }
  413. static int
  414. mv64xxx_i2c_xfer(struct i2c_adapter *adap, struct i2c_msg msgs[], int num)
  415. {
  416. struct mv64xxx_i2c_data *drv_data = i2c_get_adapdata(adap);
  417. int rc, ret = num;
  418. BUG_ON(drv_data->msgs != NULL);
  419. drv_data->msgs = msgs;
  420. drv_data->num_msgs = num;
  421. rc = mv64xxx_i2c_execute_msg(drv_data, &msgs[0], num == 1);
  422. if (rc < 0)
  423. ret = rc;
  424. drv_data->num_msgs = 0;
  425. drv_data->msgs = NULL;
  426. return ret;
  427. }
  428. static const struct i2c_algorithm mv64xxx_i2c_algo = {
  429. .master_xfer = mv64xxx_i2c_xfer,
  430. .functionality = mv64xxx_i2c_functionality,
  431. };
  432. /*
  433. *****************************************************************************
  434. *
  435. * Driver Interface & Early Init Routines
  436. *
  437. *****************************************************************************
  438. */
  439. #ifdef CONFIG_OF
  440. static int
  441. mv64xxx_calc_freq(const int tclk, const int n, const int m)
  442. {
  443. return tclk / (10 * (m + 1) * (2 << n));
  444. }
  445. static bool
  446. mv64xxx_find_baud_factors(const u32 req_freq, const u32 tclk, u32 *best_n,
  447. u32 *best_m)
  448. {
  449. int freq, delta, best_delta = INT_MAX;
  450. int m, n;
  451. for (n = 0; n <= 7; n++)
  452. for (m = 0; m <= 15; m++) {
  453. freq = mv64xxx_calc_freq(tclk, n, m);
  454. delta = req_freq - freq;
  455. if (delta >= 0 && delta < best_delta) {
  456. *best_m = m;
  457. *best_n = n;
  458. best_delta = delta;
  459. }
  460. if (best_delta == 0)
  461. return true;
  462. }
  463. if (best_delta == INT_MAX)
  464. return false;
  465. return true;
  466. }
  467. static int
  468. mv64xxx_of_config(struct mv64xxx_i2c_data *drv_data,
  469. struct device_node *np)
  470. {
  471. u32 bus_freq, tclk;
  472. int rc = 0;
  473. /* CLK is mandatory when using DT to describe the i2c bus. We
  474. * need to know tclk in order to calculate bus clock
  475. * factors.
  476. */
  477. #if !defined(CONFIG_HAVE_CLK)
  478. /* Have OF but no CLK */
  479. return -ENODEV;
  480. #else
  481. if (IS_ERR(drv_data->clk)) {
  482. rc = -ENODEV;
  483. goto out;
  484. }
  485. tclk = clk_get_rate(drv_data->clk);
  486. of_property_read_u32(np, "clock-frequency", &bus_freq);
  487. if (!mv64xxx_find_baud_factors(bus_freq, tclk,
  488. &drv_data->freq_n, &drv_data->freq_m)) {
  489. rc = -EINVAL;
  490. goto out;
  491. }
  492. drv_data->irq = irq_of_parse_and_map(np, 0);
  493. /* Its not yet defined how timeouts will be specified in device tree.
  494. * So hard code the value to 1 second.
  495. */
  496. drv_data->adapter.timeout = HZ;
  497. out:
  498. return rc;
  499. #endif
  500. }
  501. #else /* CONFIG_OF */
  502. static int
  503. mv64xxx_of_config(struct mv64xxx_i2c_data *drv_data,
  504. struct device_node *np)
  505. {
  506. return -ENODEV;
  507. }
  508. #endif /* CONFIG_OF */
  509. static int
  510. mv64xxx_i2c_probe(struct platform_device *pd)
  511. {
  512. struct mv64xxx_i2c_data *drv_data;
  513. struct mv64xxx_i2c_pdata *pdata = pd->dev.platform_data;
  514. struct resource *r;
  515. int rc;
  516. if ((!pdata && !pd->dev.of_node))
  517. return -ENODEV;
  518. drv_data = devm_kzalloc(&pd->dev, sizeof(struct mv64xxx_i2c_data),
  519. GFP_KERNEL);
  520. if (!drv_data)
  521. return -ENOMEM;
  522. r = platform_get_resource(pd, IORESOURCE_MEM, 0);
  523. drv_data->reg_base = devm_ioremap_resource(&pd->dev, r);
  524. if (IS_ERR(drv_data->reg_base))
  525. return PTR_ERR(drv_data->reg_base);
  526. strlcpy(drv_data->adapter.name, MV64XXX_I2C_CTLR_NAME " adapter",
  527. sizeof(drv_data->adapter.name));
  528. init_waitqueue_head(&drv_data->waitq);
  529. spin_lock_init(&drv_data->lock);
  530. #if defined(CONFIG_HAVE_CLK)
  531. /* Not all platforms have a clk */
  532. drv_data->clk = devm_clk_get(&pd->dev, NULL);
  533. if (!IS_ERR(drv_data->clk)) {
  534. clk_prepare(drv_data->clk);
  535. clk_enable(drv_data->clk);
  536. }
  537. #endif
  538. if (pdata) {
  539. drv_data->freq_m = pdata->freq_m;
  540. drv_data->freq_n = pdata->freq_n;
  541. drv_data->irq = platform_get_irq(pd, 0);
  542. drv_data->adapter.timeout = msecs_to_jiffies(pdata->timeout);
  543. } else if (pd->dev.of_node) {
  544. rc = mv64xxx_of_config(drv_data, pd->dev.of_node);
  545. if (rc)
  546. goto exit_clk;
  547. }
  548. if (drv_data->irq < 0) {
  549. rc = -ENXIO;
  550. goto exit_clk;
  551. }
  552. drv_data->adapter.dev.parent = &pd->dev;
  553. drv_data->adapter.algo = &mv64xxx_i2c_algo;
  554. drv_data->adapter.owner = THIS_MODULE;
  555. drv_data->adapter.class = I2C_CLASS_HWMON | I2C_CLASS_SPD;
  556. drv_data->adapter.nr = pd->id;
  557. drv_data->adapter.dev.of_node = pd->dev.of_node;
  558. platform_set_drvdata(pd, drv_data);
  559. i2c_set_adapdata(&drv_data->adapter, drv_data);
  560. mv64xxx_i2c_hw_init(drv_data);
  561. rc = request_irq(drv_data->irq, mv64xxx_i2c_intr, 0,
  562. MV64XXX_I2C_CTLR_NAME, drv_data);
  563. if (rc) {
  564. dev_err(&drv_data->adapter.dev,
  565. "mv64xxx: Can't register intr handler irq%d: %d\n",
  566. drv_data->irq, rc);
  567. goto exit_clk;
  568. } else if ((rc = i2c_add_numbered_adapter(&drv_data->adapter)) != 0) {
  569. dev_err(&drv_data->adapter.dev,
  570. "mv64xxx: Can't add i2c adapter, rc: %d\n", -rc);
  571. goto exit_free_irq;
  572. }
  573. of_i2c_register_devices(&drv_data->adapter);
  574. return 0;
  575. exit_free_irq:
  576. free_irq(drv_data->irq, drv_data);
  577. exit_clk:
  578. #if defined(CONFIG_HAVE_CLK)
  579. /* Not all platforms have a clk */
  580. if (!IS_ERR(drv_data->clk)) {
  581. clk_disable(drv_data->clk);
  582. clk_unprepare(drv_data->clk);
  583. }
  584. #endif
  585. return rc;
  586. }
  587. static int
  588. mv64xxx_i2c_remove(struct platform_device *dev)
  589. {
  590. struct mv64xxx_i2c_data *drv_data = platform_get_drvdata(dev);
  591. i2c_del_adapter(&drv_data->adapter);
  592. free_irq(drv_data->irq, drv_data);
  593. #if defined(CONFIG_HAVE_CLK)
  594. /* Not all platforms have a clk */
  595. if (!IS_ERR(drv_data->clk)) {
  596. clk_disable(drv_data->clk);
  597. clk_unprepare(drv_data->clk);
  598. }
  599. #endif
  600. return 0;
  601. }
  602. static const struct of_device_id mv64xxx_i2c_of_match_table[] = {
  603. { .compatible = "marvell,mv64xxx-i2c", },
  604. {}
  605. };
  606. MODULE_DEVICE_TABLE(of, mv64xxx_i2c_of_match_table);
  607. static struct platform_driver mv64xxx_i2c_driver = {
  608. .probe = mv64xxx_i2c_probe,
  609. .remove = mv64xxx_i2c_remove,
  610. .driver = {
  611. .owner = THIS_MODULE,
  612. .name = MV64XXX_I2C_CTLR_NAME,
  613. .of_match_table = of_match_ptr(mv64xxx_i2c_of_match_table),
  614. },
  615. };
  616. module_platform_driver(mv64xxx_i2c_driver);
  617. MODULE_AUTHOR("Mark A. Greer <mgreer@mvista.com>");
  618. MODULE_DESCRIPTION("Marvell mv64xxx host bridge i2c ctlr driver");
  619. MODULE_LICENSE("GPL");