i915_irq.c 43 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573
  1. /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #include <linux/sysrq.h>
  29. #include <linux/slab.h>
  30. #include "drmP.h"
  31. #include "drm.h"
  32. #include "i915_drm.h"
  33. #include "i915_drv.h"
  34. #include "i915_trace.h"
  35. #include "intel_drv.h"
  36. #define MAX_NOPID ((u32)~0)
  37. /**
  38. * Interrupts that are always left unmasked.
  39. *
  40. * Since pipe events are edge-triggered from the PIPESTAT register to IIR,
  41. * we leave them always unmasked in IMR and then control enabling them through
  42. * PIPESTAT alone.
  43. */
  44. #define I915_INTERRUPT_ENABLE_FIX \
  45. (I915_ASLE_INTERRUPT | \
  46. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | \
  47. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | \
  48. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | \
  49. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | \
  50. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  51. /** Interrupts that we mask and unmask at runtime. */
  52. #define I915_INTERRUPT_ENABLE_VAR (I915_USER_INTERRUPT | I915_BSD_USER_INTERRUPT)
  53. #define I915_PIPE_VBLANK_STATUS (PIPE_START_VBLANK_INTERRUPT_STATUS |\
  54. PIPE_VBLANK_INTERRUPT_STATUS)
  55. #define I915_PIPE_VBLANK_ENABLE (PIPE_START_VBLANK_INTERRUPT_ENABLE |\
  56. PIPE_VBLANK_INTERRUPT_ENABLE)
  57. #define DRM_I915_VBLANK_PIPE_ALL (DRM_I915_VBLANK_PIPE_A | \
  58. DRM_I915_VBLANK_PIPE_B)
  59. void
  60. ironlake_enable_graphics_irq(drm_i915_private_t *dev_priv, u32 mask)
  61. {
  62. if ((dev_priv->gt_irq_mask_reg & mask) != 0) {
  63. dev_priv->gt_irq_mask_reg &= ~mask;
  64. I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
  65. (void) I915_READ(GTIMR);
  66. }
  67. }
  68. void
  69. ironlake_disable_graphics_irq(drm_i915_private_t *dev_priv, u32 mask)
  70. {
  71. if ((dev_priv->gt_irq_mask_reg & mask) != mask) {
  72. dev_priv->gt_irq_mask_reg |= mask;
  73. I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
  74. (void) I915_READ(GTIMR);
  75. }
  76. }
  77. /* For display hotplug interrupt */
  78. void
  79. ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
  80. {
  81. if ((dev_priv->irq_mask_reg & mask) != 0) {
  82. dev_priv->irq_mask_reg &= ~mask;
  83. I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
  84. (void) I915_READ(DEIMR);
  85. }
  86. }
  87. static inline void
  88. ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
  89. {
  90. if ((dev_priv->irq_mask_reg & mask) != mask) {
  91. dev_priv->irq_mask_reg |= mask;
  92. I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
  93. (void) I915_READ(DEIMR);
  94. }
  95. }
  96. void
  97. i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask)
  98. {
  99. if ((dev_priv->irq_mask_reg & mask) != 0) {
  100. dev_priv->irq_mask_reg &= ~mask;
  101. I915_WRITE(IMR, dev_priv->irq_mask_reg);
  102. (void) I915_READ(IMR);
  103. }
  104. }
  105. void
  106. i915_disable_irq(drm_i915_private_t *dev_priv, u32 mask)
  107. {
  108. if ((dev_priv->irq_mask_reg & mask) != mask) {
  109. dev_priv->irq_mask_reg |= mask;
  110. I915_WRITE(IMR, dev_priv->irq_mask_reg);
  111. (void) I915_READ(IMR);
  112. }
  113. }
  114. static inline u32
  115. i915_pipestat(int pipe)
  116. {
  117. if (pipe == 0)
  118. return PIPEASTAT;
  119. if (pipe == 1)
  120. return PIPEBSTAT;
  121. BUG();
  122. }
  123. void
  124. i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
  125. {
  126. if ((dev_priv->pipestat[pipe] & mask) != mask) {
  127. u32 reg = i915_pipestat(pipe);
  128. dev_priv->pipestat[pipe] |= mask;
  129. /* Enable the interrupt, clear any pending status */
  130. I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16));
  131. (void) I915_READ(reg);
  132. }
  133. }
  134. void
  135. i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
  136. {
  137. if ((dev_priv->pipestat[pipe] & mask) != 0) {
  138. u32 reg = i915_pipestat(pipe);
  139. dev_priv->pipestat[pipe] &= ~mask;
  140. I915_WRITE(reg, dev_priv->pipestat[pipe]);
  141. (void) I915_READ(reg);
  142. }
  143. }
  144. /**
  145. * intel_enable_asle - enable ASLE interrupt for OpRegion
  146. */
  147. void intel_enable_asle (struct drm_device *dev)
  148. {
  149. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  150. if (HAS_PCH_SPLIT(dev))
  151. ironlake_enable_display_irq(dev_priv, DE_GSE);
  152. else {
  153. i915_enable_pipestat(dev_priv, 1,
  154. PIPE_LEGACY_BLC_EVENT_ENABLE);
  155. if (IS_I965G(dev))
  156. i915_enable_pipestat(dev_priv, 0,
  157. PIPE_LEGACY_BLC_EVENT_ENABLE);
  158. }
  159. }
  160. /**
  161. * i915_pipe_enabled - check if a pipe is enabled
  162. * @dev: DRM device
  163. * @pipe: pipe to check
  164. *
  165. * Reading certain registers when the pipe is disabled can hang the chip.
  166. * Use this routine to make sure the PLL is running and the pipe is active
  167. * before reading such registers if unsure.
  168. */
  169. static int
  170. i915_pipe_enabled(struct drm_device *dev, int pipe)
  171. {
  172. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  173. unsigned long pipeconf = pipe ? PIPEBCONF : PIPEACONF;
  174. if (I915_READ(pipeconf) & PIPEACONF_ENABLE)
  175. return 1;
  176. return 0;
  177. }
  178. /* Called from drm generic code, passed a 'crtc', which
  179. * we use as a pipe index
  180. */
  181. u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
  182. {
  183. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  184. unsigned long high_frame;
  185. unsigned long low_frame;
  186. u32 high1, high2, low, count;
  187. high_frame = pipe ? PIPEBFRAMEHIGH : PIPEAFRAMEHIGH;
  188. low_frame = pipe ? PIPEBFRAMEPIXEL : PIPEAFRAMEPIXEL;
  189. if (!i915_pipe_enabled(dev, pipe)) {
  190. DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
  191. "pipe %d\n", pipe);
  192. return 0;
  193. }
  194. /*
  195. * High & low register fields aren't synchronized, so make sure
  196. * we get a low value that's stable across two reads of the high
  197. * register.
  198. */
  199. do {
  200. high1 = ((I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK) >>
  201. PIPE_FRAME_HIGH_SHIFT);
  202. low = ((I915_READ(low_frame) & PIPE_FRAME_LOW_MASK) >>
  203. PIPE_FRAME_LOW_SHIFT);
  204. high2 = ((I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK) >>
  205. PIPE_FRAME_HIGH_SHIFT);
  206. } while (high1 != high2);
  207. count = (high1 << 8) | low;
  208. return count;
  209. }
  210. u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
  211. {
  212. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  213. int reg = pipe ? PIPEB_FRMCOUNT_GM45 : PIPEA_FRMCOUNT_GM45;
  214. if (!i915_pipe_enabled(dev, pipe)) {
  215. DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
  216. "pipe %d\n", pipe);
  217. return 0;
  218. }
  219. return I915_READ(reg);
  220. }
  221. /*
  222. * Handle hotplug events outside the interrupt handler proper.
  223. */
  224. static void i915_hotplug_work_func(struct work_struct *work)
  225. {
  226. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  227. hotplug_work);
  228. struct drm_device *dev = dev_priv->dev;
  229. struct drm_mode_config *mode_config = &dev->mode_config;
  230. struct drm_encoder *encoder;
  231. if (mode_config->num_encoder) {
  232. list_for_each_entry(encoder, &mode_config->encoder_list, head) {
  233. struct intel_encoder *intel_encoder = enc_to_intel_encoder(encoder);
  234. if (intel_encoder->hot_plug)
  235. (*intel_encoder->hot_plug) (intel_encoder);
  236. }
  237. }
  238. /* Just fire off a uevent and let userspace tell us what to do */
  239. drm_helper_hpd_irq_event(dev);
  240. }
  241. static void i915_handle_rps_change(struct drm_device *dev)
  242. {
  243. drm_i915_private_t *dev_priv = dev->dev_private;
  244. u32 busy_up, busy_down, max_avg, min_avg;
  245. u8 new_delay = dev_priv->cur_delay;
  246. I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
  247. busy_up = I915_READ(RCPREVBSYTUPAVG);
  248. busy_down = I915_READ(RCPREVBSYTDNAVG);
  249. max_avg = I915_READ(RCBMAXAVG);
  250. min_avg = I915_READ(RCBMINAVG);
  251. /* Handle RCS change request from hw */
  252. if (busy_up > max_avg) {
  253. if (dev_priv->cur_delay != dev_priv->max_delay)
  254. new_delay = dev_priv->cur_delay - 1;
  255. if (new_delay < dev_priv->max_delay)
  256. new_delay = dev_priv->max_delay;
  257. } else if (busy_down < min_avg) {
  258. if (dev_priv->cur_delay != dev_priv->min_delay)
  259. new_delay = dev_priv->cur_delay + 1;
  260. if (new_delay > dev_priv->min_delay)
  261. new_delay = dev_priv->min_delay;
  262. }
  263. if (ironlake_set_drps(dev, new_delay))
  264. dev_priv->cur_delay = new_delay;
  265. return;
  266. }
  267. irqreturn_t ironlake_irq_handler(struct drm_device *dev)
  268. {
  269. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  270. int ret = IRQ_NONE;
  271. u32 de_iir, gt_iir, de_ier, pch_iir;
  272. struct drm_i915_master_private *master_priv;
  273. struct intel_ring_buffer *render_ring = &dev_priv->render_ring;
  274. /* disable master interrupt before clearing iir */
  275. de_ier = I915_READ(DEIER);
  276. I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
  277. (void)I915_READ(DEIER);
  278. de_iir = I915_READ(DEIIR);
  279. gt_iir = I915_READ(GTIIR);
  280. pch_iir = I915_READ(SDEIIR);
  281. if (de_iir == 0 && gt_iir == 0 && pch_iir == 0)
  282. goto done;
  283. ret = IRQ_HANDLED;
  284. if (dev->primary->master) {
  285. master_priv = dev->primary->master->driver_priv;
  286. if (master_priv->sarea_priv)
  287. master_priv->sarea_priv->last_dispatch =
  288. READ_BREADCRUMB(dev_priv);
  289. }
  290. if (gt_iir & GT_PIPE_NOTIFY) {
  291. u32 seqno = render_ring->get_gem_seqno(dev, render_ring);
  292. render_ring->irq_gem_seqno = seqno;
  293. trace_i915_gem_request_complete(dev, seqno);
  294. DRM_WAKEUP(&dev_priv->render_ring.irq_queue);
  295. dev_priv->hangcheck_count = 0;
  296. mod_timer(&dev_priv->hangcheck_timer, jiffies + DRM_I915_HANGCHECK_PERIOD);
  297. }
  298. if (gt_iir & GT_BSD_USER_INTERRUPT)
  299. DRM_WAKEUP(&dev_priv->bsd_ring.irq_queue);
  300. if (de_iir & DE_GSE)
  301. ironlake_opregion_gse_intr(dev);
  302. if (de_iir & DE_PLANEA_FLIP_DONE) {
  303. intel_prepare_page_flip(dev, 0);
  304. intel_finish_page_flip(dev, 0);
  305. }
  306. if (de_iir & DE_PLANEB_FLIP_DONE) {
  307. intel_prepare_page_flip(dev, 1);
  308. intel_finish_page_flip(dev, 1);
  309. }
  310. if (de_iir & DE_PIPEA_VBLANK)
  311. drm_handle_vblank(dev, 0);
  312. if (de_iir & DE_PIPEB_VBLANK)
  313. drm_handle_vblank(dev, 1);
  314. /* check event from PCH */
  315. if ((de_iir & DE_PCH_EVENT) &&
  316. (pch_iir & SDE_HOTPLUG_MASK)) {
  317. queue_work(dev_priv->wq, &dev_priv->hotplug_work);
  318. }
  319. if (de_iir & DE_PCU_EVENT) {
  320. I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
  321. i915_handle_rps_change(dev);
  322. }
  323. /* should clear PCH hotplug event before clear CPU irq */
  324. I915_WRITE(SDEIIR, pch_iir);
  325. I915_WRITE(GTIIR, gt_iir);
  326. I915_WRITE(DEIIR, de_iir);
  327. done:
  328. I915_WRITE(DEIER, de_ier);
  329. (void)I915_READ(DEIER);
  330. return ret;
  331. }
  332. /**
  333. * i915_error_work_func - do process context error handling work
  334. * @work: work struct
  335. *
  336. * Fire an error uevent so userspace can see that a hang or error
  337. * was detected.
  338. */
  339. static void i915_error_work_func(struct work_struct *work)
  340. {
  341. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  342. error_work);
  343. struct drm_device *dev = dev_priv->dev;
  344. char *error_event[] = { "ERROR=1", NULL };
  345. char *reset_event[] = { "RESET=1", NULL };
  346. char *reset_done_event[] = { "ERROR=0", NULL };
  347. DRM_DEBUG_DRIVER("generating error event\n");
  348. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
  349. if (atomic_read(&dev_priv->mm.wedged)) {
  350. if (IS_I965G(dev)) {
  351. DRM_DEBUG_DRIVER("resetting chip\n");
  352. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event);
  353. if (!i965_reset(dev, GDRST_RENDER)) {
  354. atomic_set(&dev_priv->mm.wedged, 0);
  355. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event);
  356. }
  357. } else {
  358. DRM_DEBUG_DRIVER("reboot required\n");
  359. }
  360. }
  361. }
  362. static struct drm_i915_error_object *
  363. i915_error_object_create(struct drm_device *dev,
  364. struct drm_gem_object *src)
  365. {
  366. drm_i915_private_t *dev_priv = dev->dev_private;
  367. struct drm_i915_error_object *dst;
  368. struct drm_i915_gem_object *src_priv;
  369. int page, page_count;
  370. u32 reloc_offset;
  371. if (src == NULL)
  372. return NULL;
  373. src_priv = to_intel_bo(src);
  374. if (src_priv->pages == NULL)
  375. return NULL;
  376. page_count = src->size / PAGE_SIZE;
  377. dst = kmalloc(sizeof(*dst) + page_count * sizeof (u32 *), GFP_ATOMIC);
  378. if (dst == NULL)
  379. return NULL;
  380. reloc_offset = src_priv->gtt_offset;
  381. for (page = 0; page < page_count; page++) {
  382. unsigned long flags;
  383. void __iomem *s;
  384. void *d;
  385. d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
  386. if (d == NULL)
  387. goto unwind;
  388. local_irq_save(flags);
  389. s = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
  390. reloc_offset,
  391. KM_IRQ0);
  392. memcpy_fromio(d, s, PAGE_SIZE);
  393. io_mapping_unmap_atomic(s, KM_IRQ0);
  394. local_irq_restore(flags);
  395. dst->pages[page] = d;
  396. reloc_offset += PAGE_SIZE;
  397. }
  398. dst->page_count = page_count;
  399. dst->gtt_offset = src_priv->gtt_offset;
  400. return dst;
  401. unwind:
  402. while (page--)
  403. kfree(dst->pages[page]);
  404. kfree(dst);
  405. return NULL;
  406. }
  407. static void
  408. i915_error_object_free(struct drm_i915_error_object *obj)
  409. {
  410. int page;
  411. if (obj == NULL)
  412. return;
  413. for (page = 0; page < obj->page_count; page++)
  414. kfree(obj->pages[page]);
  415. kfree(obj);
  416. }
  417. static void
  418. i915_error_state_free(struct drm_device *dev,
  419. struct drm_i915_error_state *error)
  420. {
  421. i915_error_object_free(error->batchbuffer[0]);
  422. i915_error_object_free(error->batchbuffer[1]);
  423. i915_error_object_free(error->ringbuffer);
  424. kfree(error->active_bo);
  425. kfree(error->overlay);
  426. kfree(error);
  427. }
  428. static u32
  429. i915_get_bbaddr(struct drm_device *dev, u32 *ring)
  430. {
  431. u32 cmd;
  432. if (IS_I830(dev) || IS_845G(dev))
  433. cmd = MI_BATCH_BUFFER;
  434. else if (IS_I965G(dev))
  435. cmd = (MI_BATCH_BUFFER_START | (2 << 6) |
  436. MI_BATCH_NON_SECURE_I965);
  437. else
  438. cmd = (MI_BATCH_BUFFER_START | (2 << 6));
  439. return ring[0] == cmd ? ring[1] : 0;
  440. }
  441. static u32
  442. i915_ringbuffer_last_batch(struct drm_device *dev)
  443. {
  444. struct drm_i915_private *dev_priv = dev->dev_private;
  445. u32 head, bbaddr;
  446. u32 *ring;
  447. /* Locate the current position in the ringbuffer and walk back
  448. * to find the most recently dispatched batch buffer.
  449. */
  450. bbaddr = 0;
  451. head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
  452. ring = (u32 *)(dev_priv->render_ring.virtual_start + head);
  453. while (--ring >= (u32 *)dev_priv->render_ring.virtual_start) {
  454. bbaddr = i915_get_bbaddr(dev, ring);
  455. if (bbaddr)
  456. break;
  457. }
  458. if (bbaddr == 0) {
  459. ring = (u32 *)(dev_priv->render_ring.virtual_start
  460. + dev_priv->render_ring.size);
  461. while (--ring >= (u32 *)dev_priv->render_ring.virtual_start) {
  462. bbaddr = i915_get_bbaddr(dev, ring);
  463. if (bbaddr)
  464. break;
  465. }
  466. }
  467. return bbaddr;
  468. }
  469. /**
  470. * i915_capture_error_state - capture an error record for later analysis
  471. * @dev: drm device
  472. *
  473. * Should be called when an error is detected (either a hang or an error
  474. * interrupt) to capture error state from the time of the error. Fills
  475. * out a structure which becomes available in debugfs for user level tools
  476. * to pick up.
  477. */
  478. static void i915_capture_error_state(struct drm_device *dev)
  479. {
  480. struct drm_i915_private *dev_priv = dev->dev_private;
  481. struct drm_i915_gem_object *obj_priv;
  482. struct drm_i915_error_state *error;
  483. struct drm_gem_object *batchbuffer[2];
  484. unsigned long flags;
  485. u32 bbaddr;
  486. int count;
  487. spin_lock_irqsave(&dev_priv->error_lock, flags);
  488. error = dev_priv->first_error;
  489. spin_unlock_irqrestore(&dev_priv->error_lock, flags);
  490. if (error)
  491. return;
  492. error = kmalloc(sizeof(*error), GFP_ATOMIC);
  493. if (!error) {
  494. DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
  495. return;
  496. }
  497. error->seqno = i915_get_gem_seqno(dev, &dev_priv->render_ring);
  498. error->eir = I915_READ(EIR);
  499. error->pgtbl_er = I915_READ(PGTBL_ER);
  500. error->pipeastat = I915_READ(PIPEASTAT);
  501. error->pipebstat = I915_READ(PIPEBSTAT);
  502. error->instpm = I915_READ(INSTPM);
  503. if (!IS_I965G(dev)) {
  504. error->ipeir = I915_READ(IPEIR);
  505. error->ipehr = I915_READ(IPEHR);
  506. error->instdone = I915_READ(INSTDONE);
  507. error->acthd = I915_READ(ACTHD);
  508. error->bbaddr = 0;
  509. } else {
  510. error->ipeir = I915_READ(IPEIR_I965);
  511. error->ipehr = I915_READ(IPEHR_I965);
  512. error->instdone = I915_READ(INSTDONE_I965);
  513. error->instps = I915_READ(INSTPS);
  514. error->instdone1 = I915_READ(INSTDONE1);
  515. error->acthd = I915_READ(ACTHD_I965);
  516. error->bbaddr = I915_READ64(BB_ADDR);
  517. }
  518. bbaddr = i915_ringbuffer_last_batch(dev);
  519. /* Grab the current batchbuffer, most likely to have crashed. */
  520. batchbuffer[0] = NULL;
  521. batchbuffer[1] = NULL;
  522. count = 0;
  523. list_for_each_entry(obj_priv,
  524. &dev_priv->render_ring.active_list, list) {
  525. struct drm_gem_object *obj = &obj_priv->base;
  526. if (batchbuffer[0] == NULL &&
  527. bbaddr >= obj_priv->gtt_offset &&
  528. bbaddr < obj_priv->gtt_offset + obj->size)
  529. batchbuffer[0] = obj;
  530. if (batchbuffer[1] == NULL &&
  531. error->acthd >= obj_priv->gtt_offset &&
  532. error->acthd < obj_priv->gtt_offset + obj->size)
  533. batchbuffer[1] = obj;
  534. count++;
  535. }
  536. /* Scan the other lists for completeness for those bizarre errors. */
  537. if (batchbuffer[0] == NULL || batchbuffer[1] == NULL) {
  538. list_for_each_entry(obj_priv, &dev_priv->mm.flushing_list, list) {
  539. struct drm_gem_object *obj = &obj_priv->base;
  540. if (batchbuffer[0] == NULL &&
  541. bbaddr >= obj_priv->gtt_offset &&
  542. bbaddr < obj_priv->gtt_offset + obj->size)
  543. batchbuffer[0] = obj;
  544. if (batchbuffer[1] == NULL &&
  545. error->acthd >= obj_priv->gtt_offset &&
  546. error->acthd < obj_priv->gtt_offset + obj->size)
  547. batchbuffer[1] = obj;
  548. if (batchbuffer[0] && batchbuffer[1])
  549. break;
  550. }
  551. }
  552. if (batchbuffer[0] == NULL || batchbuffer[1] == NULL) {
  553. list_for_each_entry(obj_priv, &dev_priv->mm.inactive_list, list) {
  554. struct drm_gem_object *obj = &obj_priv->base;
  555. if (batchbuffer[0] == NULL &&
  556. bbaddr >= obj_priv->gtt_offset &&
  557. bbaddr < obj_priv->gtt_offset + obj->size)
  558. batchbuffer[0] = obj;
  559. if (batchbuffer[1] == NULL &&
  560. error->acthd >= obj_priv->gtt_offset &&
  561. error->acthd < obj_priv->gtt_offset + obj->size)
  562. batchbuffer[1] = obj;
  563. if (batchbuffer[0] && batchbuffer[1])
  564. break;
  565. }
  566. }
  567. /* We need to copy these to an anonymous buffer as the simplest
  568. * method to avoid being overwritten by userpace.
  569. */
  570. error->batchbuffer[0] = i915_error_object_create(dev, batchbuffer[0]);
  571. if (batchbuffer[1] != batchbuffer[0])
  572. error->batchbuffer[1] = i915_error_object_create(dev, batchbuffer[1]);
  573. else
  574. error->batchbuffer[1] = NULL;
  575. /* Record the ringbuffer */
  576. error->ringbuffer = i915_error_object_create(dev,
  577. dev_priv->render_ring.gem_object);
  578. /* Record buffers on the active list. */
  579. error->active_bo = NULL;
  580. error->active_bo_count = 0;
  581. if (count)
  582. error->active_bo = kmalloc(sizeof(*error->active_bo)*count,
  583. GFP_ATOMIC);
  584. if (error->active_bo) {
  585. int i = 0;
  586. list_for_each_entry(obj_priv,
  587. &dev_priv->render_ring.active_list, list) {
  588. struct drm_gem_object *obj = &obj_priv->base;
  589. error->active_bo[i].size = obj->size;
  590. error->active_bo[i].name = obj->name;
  591. error->active_bo[i].seqno = obj_priv->last_rendering_seqno;
  592. error->active_bo[i].gtt_offset = obj_priv->gtt_offset;
  593. error->active_bo[i].read_domains = obj->read_domains;
  594. error->active_bo[i].write_domain = obj->write_domain;
  595. error->active_bo[i].fence_reg = obj_priv->fence_reg;
  596. error->active_bo[i].pinned = 0;
  597. if (obj_priv->pin_count > 0)
  598. error->active_bo[i].pinned = 1;
  599. if (obj_priv->user_pin_count > 0)
  600. error->active_bo[i].pinned = -1;
  601. error->active_bo[i].tiling = obj_priv->tiling_mode;
  602. error->active_bo[i].dirty = obj_priv->dirty;
  603. error->active_bo[i].purgeable = obj_priv->madv != I915_MADV_WILLNEED;
  604. if (++i == count)
  605. break;
  606. }
  607. error->active_bo_count = i;
  608. }
  609. do_gettimeofday(&error->time);
  610. error->overlay = intel_overlay_capture_error_state(dev);
  611. spin_lock_irqsave(&dev_priv->error_lock, flags);
  612. if (dev_priv->first_error == NULL) {
  613. dev_priv->first_error = error;
  614. error = NULL;
  615. }
  616. spin_unlock_irqrestore(&dev_priv->error_lock, flags);
  617. if (error)
  618. i915_error_state_free(dev, error);
  619. }
  620. void i915_destroy_error_state(struct drm_device *dev)
  621. {
  622. struct drm_i915_private *dev_priv = dev->dev_private;
  623. struct drm_i915_error_state *error;
  624. spin_lock(&dev_priv->error_lock);
  625. error = dev_priv->first_error;
  626. dev_priv->first_error = NULL;
  627. spin_unlock(&dev_priv->error_lock);
  628. if (error)
  629. i915_error_state_free(dev, error);
  630. }
  631. static void i915_report_and_clear_eir(struct drm_device *dev)
  632. {
  633. struct drm_i915_private *dev_priv = dev->dev_private;
  634. u32 eir = I915_READ(EIR);
  635. if (!eir)
  636. return;
  637. printk(KERN_ERR "render error detected, EIR: 0x%08x\n",
  638. eir);
  639. if (IS_G4X(dev)) {
  640. if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
  641. u32 ipeir = I915_READ(IPEIR_I965);
  642. printk(KERN_ERR " IPEIR: 0x%08x\n",
  643. I915_READ(IPEIR_I965));
  644. printk(KERN_ERR " IPEHR: 0x%08x\n",
  645. I915_READ(IPEHR_I965));
  646. printk(KERN_ERR " INSTDONE: 0x%08x\n",
  647. I915_READ(INSTDONE_I965));
  648. printk(KERN_ERR " INSTPS: 0x%08x\n",
  649. I915_READ(INSTPS));
  650. printk(KERN_ERR " INSTDONE1: 0x%08x\n",
  651. I915_READ(INSTDONE1));
  652. printk(KERN_ERR " ACTHD: 0x%08x\n",
  653. I915_READ(ACTHD_I965));
  654. I915_WRITE(IPEIR_I965, ipeir);
  655. (void)I915_READ(IPEIR_I965);
  656. }
  657. if (eir & GM45_ERROR_PAGE_TABLE) {
  658. u32 pgtbl_err = I915_READ(PGTBL_ER);
  659. printk(KERN_ERR "page table error\n");
  660. printk(KERN_ERR " PGTBL_ER: 0x%08x\n",
  661. pgtbl_err);
  662. I915_WRITE(PGTBL_ER, pgtbl_err);
  663. (void)I915_READ(PGTBL_ER);
  664. }
  665. }
  666. if (IS_I9XX(dev)) {
  667. if (eir & I915_ERROR_PAGE_TABLE) {
  668. u32 pgtbl_err = I915_READ(PGTBL_ER);
  669. printk(KERN_ERR "page table error\n");
  670. printk(KERN_ERR " PGTBL_ER: 0x%08x\n",
  671. pgtbl_err);
  672. I915_WRITE(PGTBL_ER, pgtbl_err);
  673. (void)I915_READ(PGTBL_ER);
  674. }
  675. }
  676. if (eir & I915_ERROR_MEMORY_REFRESH) {
  677. u32 pipea_stats = I915_READ(PIPEASTAT);
  678. u32 pipeb_stats = I915_READ(PIPEBSTAT);
  679. printk(KERN_ERR "memory refresh error\n");
  680. printk(KERN_ERR "PIPEASTAT: 0x%08x\n",
  681. pipea_stats);
  682. printk(KERN_ERR "PIPEBSTAT: 0x%08x\n",
  683. pipeb_stats);
  684. /* pipestat has already been acked */
  685. }
  686. if (eir & I915_ERROR_INSTRUCTION) {
  687. printk(KERN_ERR "instruction error\n");
  688. printk(KERN_ERR " INSTPM: 0x%08x\n",
  689. I915_READ(INSTPM));
  690. if (!IS_I965G(dev)) {
  691. u32 ipeir = I915_READ(IPEIR);
  692. printk(KERN_ERR " IPEIR: 0x%08x\n",
  693. I915_READ(IPEIR));
  694. printk(KERN_ERR " IPEHR: 0x%08x\n",
  695. I915_READ(IPEHR));
  696. printk(KERN_ERR " INSTDONE: 0x%08x\n",
  697. I915_READ(INSTDONE));
  698. printk(KERN_ERR " ACTHD: 0x%08x\n",
  699. I915_READ(ACTHD));
  700. I915_WRITE(IPEIR, ipeir);
  701. (void)I915_READ(IPEIR);
  702. } else {
  703. u32 ipeir = I915_READ(IPEIR_I965);
  704. printk(KERN_ERR " IPEIR: 0x%08x\n",
  705. I915_READ(IPEIR_I965));
  706. printk(KERN_ERR " IPEHR: 0x%08x\n",
  707. I915_READ(IPEHR_I965));
  708. printk(KERN_ERR " INSTDONE: 0x%08x\n",
  709. I915_READ(INSTDONE_I965));
  710. printk(KERN_ERR " INSTPS: 0x%08x\n",
  711. I915_READ(INSTPS));
  712. printk(KERN_ERR " INSTDONE1: 0x%08x\n",
  713. I915_READ(INSTDONE1));
  714. printk(KERN_ERR " ACTHD: 0x%08x\n",
  715. I915_READ(ACTHD_I965));
  716. I915_WRITE(IPEIR_I965, ipeir);
  717. (void)I915_READ(IPEIR_I965);
  718. }
  719. }
  720. I915_WRITE(EIR, eir);
  721. (void)I915_READ(EIR);
  722. eir = I915_READ(EIR);
  723. if (eir) {
  724. /*
  725. * some errors might have become stuck,
  726. * mask them.
  727. */
  728. DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
  729. I915_WRITE(EMR, I915_READ(EMR) | eir);
  730. I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  731. }
  732. }
  733. /**
  734. * i915_handle_error - handle an error interrupt
  735. * @dev: drm device
  736. *
  737. * Do some basic checking of regsiter state at error interrupt time and
  738. * dump it to the syslog. Also call i915_capture_error_state() to make
  739. * sure we get a record and make it available in debugfs. Fire a uevent
  740. * so userspace knows something bad happened (should trigger collection
  741. * of a ring dump etc.).
  742. */
  743. static void i915_handle_error(struct drm_device *dev, bool wedged)
  744. {
  745. struct drm_i915_private *dev_priv = dev->dev_private;
  746. i915_capture_error_state(dev);
  747. i915_report_and_clear_eir(dev);
  748. if (wedged) {
  749. atomic_set(&dev_priv->mm.wedged, 1);
  750. /*
  751. * Wakeup waiting processes so they don't hang
  752. */
  753. DRM_WAKEUP(&dev_priv->render_ring.irq_queue);
  754. }
  755. queue_work(dev_priv->wq, &dev_priv->error_work);
  756. }
  757. irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS)
  758. {
  759. struct drm_device *dev = (struct drm_device *) arg;
  760. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  761. struct drm_i915_master_private *master_priv;
  762. u32 iir, new_iir;
  763. u32 pipea_stats, pipeb_stats;
  764. u32 vblank_status;
  765. int vblank = 0;
  766. unsigned long irqflags;
  767. int irq_received;
  768. int ret = IRQ_NONE;
  769. struct intel_ring_buffer *render_ring = &dev_priv->render_ring;
  770. atomic_inc(&dev_priv->irq_received);
  771. if (HAS_PCH_SPLIT(dev))
  772. return ironlake_irq_handler(dev);
  773. iir = I915_READ(IIR);
  774. if (IS_I965G(dev))
  775. vblank_status = PIPE_START_VBLANK_INTERRUPT_STATUS;
  776. else
  777. vblank_status = PIPE_VBLANK_INTERRUPT_STATUS;
  778. for (;;) {
  779. irq_received = iir != 0;
  780. /* Can't rely on pipestat interrupt bit in iir as it might
  781. * have been cleared after the pipestat interrupt was received.
  782. * It doesn't set the bit in iir again, but it still produces
  783. * interrupts (for non-MSI).
  784. */
  785. spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
  786. pipea_stats = I915_READ(PIPEASTAT);
  787. pipeb_stats = I915_READ(PIPEBSTAT);
  788. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  789. i915_handle_error(dev, false);
  790. /*
  791. * Clear the PIPE(A|B)STAT regs before the IIR
  792. */
  793. if (pipea_stats & 0x8000ffff) {
  794. if (pipea_stats & PIPE_FIFO_UNDERRUN_STATUS)
  795. DRM_DEBUG_DRIVER("pipe a underrun\n");
  796. I915_WRITE(PIPEASTAT, pipea_stats);
  797. irq_received = 1;
  798. }
  799. if (pipeb_stats & 0x8000ffff) {
  800. if (pipeb_stats & PIPE_FIFO_UNDERRUN_STATUS)
  801. DRM_DEBUG_DRIVER("pipe b underrun\n");
  802. I915_WRITE(PIPEBSTAT, pipeb_stats);
  803. irq_received = 1;
  804. }
  805. spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
  806. if (!irq_received)
  807. break;
  808. ret = IRQ_HANDLED;
  809. /* Consume port. Then clear IIR or we'll miss events */
  810. if ((I915_HAS_HOTPLUG(dev)) &&
  811. (iir & I915_DISPLAY_PORT_INTERRUPT)) {
  812. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  813. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
  814. hotplug_status);
  815. if (hotplug_status & dev_priv->hotplug_supported_mask)
  816. queue_work(dev_priv->wq,
  817. &dev_priv->hotplug_work);
  818. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  819. I915_READ(PORT_HOTPLUG_STAT);
  820. }
  821. I915_WRITE(IIR, iir);
  822. new_iir = I915_READ(IIR); /* Flush posted writes */
  823. if (dev->primary->master) {
  824. master_priv = dev->primary->master->driver_priv;
  825. if (master_priv->sarea_priv)
  826. master_priv->sarea_priv->last_dispatch =
  827. READ_BREADCRUMB(dev_priv);
  828. }
  829. if (iir & I915_USER_INTERRUPT) {
  830. u32 seqno =
  831. render_ring->get_gem_seqno(dev, render_ring);
  832. render_ring->irq_gem_seqno = seqno;
  833. trace_i915_gem_request_complete(dev, seqno);
  834. DRM_WAKEUP(&dev_priv->render_ring.irq_queue);
  835. dev_priv->hangcheck_count = 0;
  836. mod_timer(&dev_priv->hangcheck_timer, jiffies + DRM_I915_HANGCHECK_PERIOD);
  837. }
  838. if (HAS_BSD(dev) && (iir & I915_BSD_USER_INTERRUPT))
  839. DRM_WAKEUP(&dev_priv->bsd_ring.irq_queue);
  840. if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) {
  841. intel_prepare_page_flip(dev, 0);
  842. if (dev_priv->flip_pending_is_done)
  843. intel_finish_page_flip_plane(dev, 0);
  844. }
  845. if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) {
  846. intel_prepare_page_flip(dev, 1);
  847. if (dev_priv->flip_pending_is_done)
  848. intel_finish_page_flip_plane(dev, 1);
  849. }
  850. if (pipea_stats & vblank_status) {
  851. vblank++;
  852. drm_handle_vblank(dev, 0);
  853. if (!dev_priv->flip_pending_is_done)
  854. intel_finish_page_flip(dev, 0);
  855. }
  856. if (pipeb_stats & vblank_status) {
  857. vblank++;
  858. drm_handle_vblank(dev, 1);
  859. if (!dev_priv->flip_pending_is_done)
  860. intel_finish_page_flip(dev, 1);
  861. }
  862. if ((pipea_stats & PIPE_LEGACY_BLC_EVENT_STATUS) ||
  863. (pipeb_stats & PIPE_LEGACY_BLC_EVENT_STATUS) ||
  864. (iir & I915_ASLE_INTERRUPT))
  865. opregion_asle_intr(dev);
  866. /* With MSI, interrupts are only generated when iir
  867. * transitions from zero to nonzero. If another bit got
  868. * set while we were handling the existing iir bits, then
  869. * we would never get another interrupt.
  870. *
  871. * This is fine on non-MSI as well, as if we hit this path
  872. * we avoid exiting the interrupt handler only to generate
  873. * another one.
  874. *
  875. * Note that for MSI this could cause a stray interrupt report
  876. * if an interrupt landed in the time between writing IIR and
  877. * the posting read. This should be rare enough to never
  878. * trigger the 99% of 100,000 interrupts test for disabling
  879. * stray interrupts.
  880. */
  881. iir = new_iir;
  882. }
  883. return ret;
  884. }
  885. static int i915_emit_irq(struct drm_device * dev)
  886. {
  887. drm_i915_private_t *dev_priv = dev->dev_private;
  888. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  889. i915_kernel_lost_context(dev);
  890. DRM_DEBUG_DRIVER("\n");
  891. dev_priv->counter++;
  892. if (dev_priv->counter > 0x7FFFFFFFUL)
  893. dev_priv->counter = 1;
  894. if (master_priv->sarea_priv)
  895. master_priv->sarea_priv->last_enqueue = dev_priv->counter;
  896. BEGIN_LP_RING(4);
  897. OUT_RING(MI_STORE_DWORD_INDEX);
  898. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  899. OUT_RING(dev_priv->counter);
  900. OUT_RING(MI_USER_INTERRUPT);
  901. ADVANCE_LP_RING();
  902. return dev_priv->counter;
  903. }
  904. void i915_trace_irq_get(struct drm_device *dev, u32 seqno)
  905. {
  906. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  907. struct intel_ring_buffer *render_ring = &dev_priv->render_ring;
  908. if (dev_priv->trace_irq_seqno == 0)
  909. render_ring->user_irq_get(dev, render_ring);
  910. dev_priv->trace_irq_seqno = seqno;
  911. }
  912. static int i915_wait_irq(struct drm_device * dev, int irq_nr)
  913. {
  914. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  915. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  916. int ret = 0;
  917. struct intel_ring_buffer *render_ring = &dev_priv->render_ring;
  918. DRM_DEBUG_DRIVER("irq_nr=%d breadcrumb=%d\n", irq_nr,
  919. READ_BREADCRUMB(dev_priv));
  920. if (READ_BREADCRUMB(dev_priv) >= irq_nr) {
  921. if (master_priv->sarea_priv)
  922. master_priv->sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  923. return 0;
  924. }
  925. if (master_priv->sarea_priv)
  926. master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  927. render_ring->user_irq_get(dev, render_ring);
  928. DRM_WAIT_ON(ret, dev_priv->render_ring.irq_queue, 3 * DRM_HZ,
  929. READ_BREADCRUMB(dev_priv) >= irq_nr);
  930. render_ring->user_irq_put(dev, render_ring);
  931. if (ret == -EBUSY) {
  932. DRM_ERROR("EBUSY -- rec: %d emitted: %d\n",
  933. READ_BREADCRUMB(dev_priv), (int)dev_priv->counter);
  934. }
  935. return ret;
  936. }
  937. /* Needs the lock as it touches the ring.
  938. */
  939. int i915_irq_emit(struct drm_device *dev, void *data,
  940. struct drm_file *file_priv)
  941. {
  942. drm_i915_private_t *dev_priv = dev->dev_private;
  943. drm_i915_irq_emit_t *emit = data;
  944. int result;
  945. if (!dev_priv || !dev_priv->render_ring.virtual_start) {
  946. DRM_ERROR("called with no initialization\n");
  947. return -EINVAL;
  948. }
  949. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  950. mutex_lock(&dev->struct_mutex);
  951. result = i915_emit_irq(dev);
  952. mutex_unlock(&dev->struct_mutex);
  953. if (DRM_COPY_TO_USER(emit->irq_seq, &result, sizeof(int))) {
  954. DRM_ERROR("copy_to_user\n");
  955. return -EFAULT;
  956. }
  957. return 0;
  958. }
  959. /* Doesn't need the hardware lock.
  960. */
  961. int i915_irq_wait(struct drm_device *dev, void *data,
  962. struct drm_file *file_priv)
  963. {
  964. drm_i915_private_t *dev_priv = dev->dev_private;
  965. drm_i915_irq_wait_t *irqwait = data;
  966. if (!dev_priv) {
  967. DRM_ERROR("called with no initialization\n");
  968. return -EINVAL;
  969. }
  970. return i915_wait_irq(dev, irqwait->irq_seq);
  971. }
  972. /* Called from drm generic code, passed 'crtc' which
  973. * we use as a pipe index
  974. */
  975. int i915_enable_vblank(struct drm_device *dev, int pipe)
  976. {
  977. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  978. unsigned long irqflags;
  979. int pipeconf_reg = (pipe == 0) ? PIPEACONF : PIPEBCONF;
  980. u32 pipeconf;
  981. pipeconf = I915_READ(pipeconf_reg);
  982. if (!(pipeconf & PIPEACONF_ENABLE))
  983. return -EINVAL;
  984. spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
  985. if (HAS_PCH_SPLIT(dev))
  986. ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
  987. DE_PIPEA_VBLANK: DE_PIPEB_VBLANK);
  988. else if (IS_I965G(dev))
  989. i915_enable_pipestat(dev_priv, pipe,
  990. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  991. else
  992. i915_enable_pipestat(dev_priv, pipe,
  993. PIPE_VBLANK_INTERRUPT_ENABLE);
  994. spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
  995. return 0;
  996. }
  997. /* Called from drm generic code, passed 'crtc' which
  998. * we use as a pipe index
  999. */
  1000. void i915_disable_vblank(struct drm_device *dev, int pipe)
  1001. {
  1002. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1003. unsigned long irqflags;
  1004. spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
  1005. if (HAS_PCH_SPLIT(dev))
  1006. ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
  1007. DE_PIPEA_VBLANK: DE_PIPEB_VBLANK);
  1008. else
  1009. i915_disable_pipestat(dev_priv, pipe,
  1010. PIPE_VBLANK_INTERRUPT_ENABLE |
  1011. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1012. spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
  1013. }
  1014. void i915_enable_interrupt (struct drm_device *dev)
  1015. {
  1016. struct drm_i915_private *dev_priv = dev->dev_private;
  1017. if (!HAS_PCH_SPLIT(dev))
  1018. opregion_enable_asle(dev);
  1019. dev_priv->irq_enabled = 1;
  1020. }
  1021. /* Set the vblank monitor pipe
  1022. */
  1023. int i915_vblank_pipe_set(struct drm_device *dev, void *data,
  1024. struct drm_file *file_priv)
  1025. {
  1026. drm_i915_private_t *dev_priv = dev->dev_private;
  1027. if (!dev_priv) {
  1028. DRM_ERROR("called with no initialization\n");
  1029. return -EINVAL;
  1030. }
  1031. return 0;
  1032. }
  1033. int i915_vblank_pipe_get(struct drm_device *dev, void *data,
  1034. struct drm_file *file_priv)
  1035. {
  1036. drm_i915_private_t *dev_priv = dev->dev_private;
  1037. drm_i915_vblank_pipe_t *pipe = data;
  1038. if (!dev_priv) {
  1039. DRM_ERROR("called with no initialization\n");
  1040. return -EINVAL;
  1041. }
  1042. pipe->pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
  1043. return 0;
  1044. }
  1045. /**
  1046. * Schedule buffer swap at given vertical blank.
  1047. */
  1048. int i915_vblank_swap(struct drm_device *dev, void *data,
  1049. struct drm_file *file_priv)
  1050. {
  1051. /* The delayed swap mechanism was fundamentally racy, and has been
  1052. * removed. The model was that the client requested a delayed flip/swap
  1053. * from the kernel, then waited for vblank before continuing to perform
  1054. * rendering. The problem was that the kernel might wake the client
  1055. * up before it dispatched the vblank swap (since the lock has to be
  1056. * held while touching the ringbuffer), in which case the client would
  1057. * clear and start the next frame before the swap occurred, and
  1058. * flicker would occur in addition to likely missing the vblank.
  1059. *
  1060. * In the absence of this ioctl, userland falls back to a correct path
  1061. * of waiting for a vblank, then dispatching the swap on its own.
  1062. * Context switching to userland and back is plenty fast enough for
  1063. * meeting the requirements of vblank swapping.
  1064. */
  1065. return -EINVAL;
  1066. }
  1067. struct drm_i915_gem_request *
  1068. i915_get_tail_request(struct drm_device *dev)
  1069. {
  1070. drm_i915_private_t *dev_priv = dev->dev_private;
  1071. return list_entry(dev_priv->render_ring.request_list.prev,
  1072. struct drm_i915_gem_request, list);
  1073. }
  1074. /**
  1075. * This is called when the chip hasn't reported back with completed
  1076. * batchbuffers in a long time. The first time this is called we simply record
  1077. * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
  1078. * again, we assume the chip is wedged and try to fix it.
  1079. */
  1080. void i915_hangcheck_elapsed(unsigned long data)
  1081. {
  1082. struct drm_device *dev = (struct drm_device *)data;
  1083. drm_i915_private_t *dev_priv = dev->dev_private;
  1084. uint32_t acthd, instdone, instdone1;
  1085. /* No reset support on this chip yet. */
  1086. if (IS_GEN6(dev))
  1087. return;
  1088. if (!IS_I965G(dev)) {
  1089. acthd = I915_READ(ACTHD);
  1090. instdone = I915_READ(INSTDONE);
  1091. instdone1 = 0;
  1092. } else {
  1093. acthd = I915_READ(ACTHD_I965);
  1094. instdone = I915_READ(INSTDONE_I965);
  1095. instdone1 = I915_READ(INSTDONE1);
  1096. }
  1097. /* If all work is done then ACTHD clearly hasn't advanced. */
  1098. if (list_empty(&dev_priv->render_ring.request_list) ||
  1099. i915_seqno_passed(i915_get_gem_seqno(dev,
  1100. &dev_priv->render_ring),
  1101. i915_get_tail_request(dev)->seqno)) {
  1102. dev_priv->hangcheck_count = 0;
  1103. /* Issue a wake-up to catch stuck h/w. */
  1104. if (dev_priv->render_ring.waiting_gem_seqno |
  1105. dev_priv->bsd_ring.waiting_gem_seqno) {
  1106. DRM_ERROR("Hangcheck timer elapsed... GPU idle, missed IRQ.\n");
  1107. if (dev_priv->render_ring.waiting_gem_seqno)
  1108. DRM_WAKEUP(&dev_priv->render_ring.irq_queue);
  1109. if (dev_priv->bsd_ring.waiting_gem_seqno)
  1110. DRM_WAKEUP(&dev_priv->bsd_ring.irq_queue);
  1111. }
  1112. return;
  1113. }
  1114. if (dev_priv->last_acthd == acthd &&
  1115. dev_priv->last_instdone == instdone &&
  1116. dev_priv->last_instdone1 == instdone1) {
  1117. if (dev_priv->hangcheck_count++ > 1) {
  1118. DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
  1119. i915_handle_error(dev, true);
  1120. return;
  1121. }
  1122. } else {
  1123. dev_priv->hangcheck_count = 0;
  1124. dev_priv->last_acthd = acthd;
  1125. dev_priv->last_instdone = instdone;
  1126. dev_priv->last_instdone1 = instdone1;
  1127. }
  1128. /* Reset timer case chip hangs without another request being added */
  1129. mod_timer(&dev_priv->hangcheck_timer, jiffies + DRM_I915_HANGCHECK_PERIOD);
  1130. }
  1131. /* drm_dma.h hooks
  1132. */
  1133. static void ironlake_irq_preinstall(struct drm_device *dev)
  1134. {
  1135. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1136. I915_WRITE(HWSTAM, 0xeffe);
  1137. /* XXX hotplug from PCH */
  1138. I915_WRITE(DEIMR, 0xffffffff);
  1139. I915_WRITE(DEIER, 0x0);
  1140. (void) I915_READ(DEIER);
  1141. /* and GT */
  1142. I915_WRITE(GTIMR, 0xffffffff);
  1143. I915_WRITE(GTIER, 0x0);
  1144. (void) I915_READ(GTIER);
  1145. /* south display irq */
  1146. I915_WRITE(SDEIMR, 0xffffffff);
  1147. I915_WRITE(SDEIER, 0x0);
  1148. (void) I915_READ(SDEIER);
  1149. }
  1150. static int ironlake_irq_postinstall(struct drm_device *dev)
  1151. {
  1152. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1153. /* enable kind of interrupts always enabled */
  1154. u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
  1155. DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE;
  1156. u32 render_mask = GT_PIPE_NOTIFY | GT_BSD_USER_INTERRUPT;
  1157. u32 hotplug_mask = SDE_CRT_HOTPLUG | SDE_PORTB_HOTPLUG |
  1158. SDE_PORTC_HOTPLUG | SDE_PORTD_HOTPLUG;
  1159. dev_priv->irq_mask_reg = ~display_mask;
  1160. dev_priv->de_irq_enable_reg = display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK;
  1161. /* should always can generate irq */
  1162. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1163. I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
  1164. I915_WRITE(DEIER, dev_priv->de_irq_enable_reg);
  1165. (void) I915_READ(DEIER);
  1166. /* Gen6 only needs render pipe_control now */
  1167. if (IS_GEN6(dev))
  1168. render_mask = GT_PIPE_NOTIFY;
  1169. dev_priv->gt_irq_mask_reg = ~render_mask;
  1170. dev_priv->gt_irq_enable_reg = render_mask;
  1171. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1172. I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
  1173. if (IS_GEN6(dev))
  1174. I915_WRITE(GEN6_RENDER_IMR, ~GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT);
  1175. I915_WRITE(GTIER, dev_priv->gt_irq_enable_reg);
  1176. (void) I915_READ(GTIER);
  1177. dev_priv->pch_irq_mask_reg = ~hotplug_mask;
  1178. dev_priv->pch_irq_enable_reg = hotplug_mask;
  1179. I915_WRITE(SDEIIR, I915_READ(SDEIIR));
  1180. I915_WRITE(SDEIMR, dev_priv->pch_irq_mask_reg);
  1181. I915_WRITE(SDEIER, dev_priv->pch_irq_enable_reg);
  1182. (void) I915_READ(SDEIER);
  1183. if (IS_IRONLAKE_M(dev)) {
  1184. /* Clear & enable PCU event interrupts */
  1185. I915_WRITE(DEIIR, DE_PCU_EVENT);
  1186. I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
  1187. ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
  1188. }
  1189. return 0;
  1190. }
  1191. void i915_driver_irq_preinstall(struct drm_device * dev)
  1192. {
  1193. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1194. atomic_set(&dev_priv->irq_received, 0);
  1195. INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
  1196. INIT_WORK(&dev_priv->error_work, i915_error_work_func);
  1197. if (HAS_PCH_SPLIT(dev)) {
  1198. ironlake_irq_preinstall(dev);
  1199. return;
  1200. }
  1201. if (I915_HAS_HOTPLUG(dev)) {
  1202. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1203. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1204. }
  1205. I915_WRITE(HWSTAM, 0xeffe);
  1206. I915_WRITE(PIPEASTAT, 0);
  1207. I915_WRITE(PIPEBSTAT, 0);
  1208. I915_WRITE(IMR, 0xffffffff);
  1209. I915_WRITE(IER, 0x0);
  1210. (void) I915_READ(IER);
  1211. }
  1212. /*
  1213. * Must be called after intel_modeset_init or hotplug interrupts won't be
  1214. * enabled correctly.
  1215. */
  1216. int i915_driver_irq_postinstall(struct drm_device *dev)
  1217. {
  1218. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1219. u32 enable_mask = I915_INTERRUPT_ENABLE_FIX | I915_INTERRUPT_ENABLE_VAR;
  1220. u32 error_mask;
  1221. DRM_INIT_WAITQUEUE(&dev_priv->render_ring.irq_queue);
  1222. if (HAS_BSD(dev))
  1223. DRM_INIT_WAITQUEUE(&dev_priv->bsd_ring.irq_queue);
  1224. dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
  1225. if (HAS_PCH_SPLIT(dev))
  1226. return ironlake_irq_postinstall(dev);
  1227. /* Unmask the interrupts that we always want on. */
  1228. dev_priv->irq_mask_reg = ~I915_INTERRUPT_ENABLE_FIX;
  1229. dev_priv->pipestat[0] = 0;
  1230. dev_priv->pipestat[1] = 0;
  1231. if (I915_HAS_HOTPLUG(dev)) {
  1232. /* Enable in IER... */
  1233. enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
  1234. /* and unmask in IMR */
  1235. dev_priv->irq_mask_reg &= ~I915_DISPLAY_PORT_INTERRUPT;
  1236. }
  1237. /*
  1238. * Enable some error detection, note the instruction error mask
  1239. * bit is reserved, so we leave it masked.
  1240. */
  1241. if (IS_G4X(dev)) {
  1242. error_mask = ~(GM45_ERROR_PAGE_TABLE |
  1243. GM45_ERROR_MEM_PRIV |
  1244. GM45_ERROR_CP_PRIV |
  1245. I915_ERROR_MEMORY_REFRESH);
  1246. } else {
  1247. error_mask = ~(I915_ERROR_PAGE_TABLE |
  1248. I915_ERROR_MEMORY_REFRESH);
  1249. }
  1250. I915_WRITE(EMR, error_mask);
  1251. I915_WRITE(IMR, dev_priv->irq_mask_reg);
  1252. I915_WRITE(IER, enable_mask);
  1253. (void) I915_READ(IER);
  1254. if (I915_HAS_HOTPLUG(dev)) {
  1255. u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
  1256. /* Note HDMI and DP share bits */
  1257. if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
  1258. hotplug_en |= HDMIB_HOTPLUG_INT_EN;
  1259. if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
  1260. hotplug_en |= HDMIC_HOTPLUG_INT_EN;
  1261. if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
  1262. hotplug_en |= HDMID_HOTPLUG_INT_EN;
  1263. if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS)
  1264. hotplug_en |= SDVOC_HOTPLUG_INT_EN;
  1265. if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS)
  1266. hotplug_en |= SDVOB_HOTPLUG_INT_EN;
  1267. if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
  1268. hotplug_en |= CRT_HOTPLUG_INT_EN;
  1269. /* Programming the CRT detection parameters tends
  1270. to generate a spurious hotplug event about three
  1271. seconds later. So just do it once.
  1272. */
  1273. if (IS_G4X(dev))
  1274. hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
  1275. hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
  1276. }
  1277. /* Ignore TV since it's buggy */
  1278. I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
  1279. }
  1280. opregion_enable_asle(dev);
  1281. return 0;
  1282. }
  1283. static void ironlake_irq_uninstall(struct drm_device *dev)
  1284. {
  1285. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1286. I915_WRITE(HWSTAM, 0xffffffff);
  1287. I915_WRITE(DEIMR, 0xffffffff);
  1288. I915_WRITE(DEIER, 0x0);
  1289. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1290. I915_WRITE(GTIMR, 0xffffffff);
  1291. I915_WRITE(GTIER, 0x0);
  1292. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1293. }
  1294. void i915_driver_irq_uninstall(struct drm_device * dev)
  1295. {
  1296. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1297. if (!dev_priv)
  1298. return;
  1299. dev_priv->vblank_pipe = 0;
  1300. if (HAS_PCH_SPLIT(dev)) {
  1301. ironlake_irq_uninstall(dev);
  1302. return;
  1303. }
  1304. if (I915_HAS_HOTPLUG(dev)) {
  1305. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1306. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1307. }
  1308. I915_WRITE(HWSTAM, 0xffffffff);
  1309. I915_WRITE(PIPEASTAT, 0);
  1310. I915_WRITE(PIPEBSTAT, 0);
  1311. I915_WRITE(IMR, 0xffffffff);
  1312. I915_WRITE(IER, 0x0);
  1313. I915_WRITE(PIPEASTAT, I915_READ(PIPEASTAT) & 0x8000ffff);
  1314. I915_WRITE(PIPEBSTAT, I915_READ(PIPEBSTAT) & 0x8000ffff);
  1315. I915_WRITE(IIR, I915_READ(IIR));
  1316. }