i915_dma.c 62 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428
  1. /* i915_dma.c -- DMA support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #include "drmP.h"
  29. #include "drm.h"
  30. #include "drm_crtc_helper.h"
  31. #include "drm_fb_helper.h"
  32. #include "intel_drv.h"
  33. #include "i915_drm.h"
  34. #include "i915_drv.h"
  35. #include "i915_trace.h"
  36. #include <linux/pci.h>
  37. #include <linux/vgaarb.h>
  38. #include <linux/acpi.h>
  39. #include <linux/pnp.h>
  40. #include <linux/vga_switcheroo.h>
  41. #include <linux/slab.h>
  42. extern int intel_max_stolen; /* from AGP driver */
  43. /**
  44. * Sets up the hardware status page for devices that need a physical address
  45. * in the register.
  46. */
  47. static int i915_init_phys_hws(struct drm_device *dev)
  48. {
  49. drm_i915_private_t *dev_priv = dev->dev_private;
  50. /* Program Hardware Status Page */
  51. dev_priv->status_page_dmah =
  52. drm_pci_alloc(dev, PAGE_SIZE, PAGE_SIZE);
  53. if (!dev_priv->status_page_dmah) {
  54. DRM_ERROR("Can not allocate hardware status page\n");
  55. return -ENOMEM;
  56. }
  57. dev_priv->render_ring.status_page.page_addr
  58. = dev_priv->status_page_dmah->vaddr;
  59. dev_priv->dma_status_page = dev_priv->status_page_dmah->busaddr;
  60. memset(dev_priv->render_ring.status_page.page_addr, 0, PAGE_SIZE);
  61. if (IS_I965G(dev))
  62. dev_priv->dma_status_page |= (dev_priv->dma_status_page >> 28) &
  63. 0xf0;
  64. I915_WRITE(HWS_PGA, dev_priv->dma_status_page);
  65. DRM_DEBUG_DRIVER("Enabled hardware status page\n");
  66. return 0;
  67. }
  68. /**
  69. * Frees the hardware status page, whether it's a physical address or a virtual
  70. * address set up by the X Server.
  71. */
  72. static void i915_free_hws(struct drm_device *dev)
  73. {
  74. drm_i915_private_t *dev_priv = dev->dev_private;
  75. if (dev_priv->status_page_dmah) {
  76. drm_pci_free(dev, dev_priv->status_page_dmah);
  77. dev_priv->status_page_dmah = NULL;
  78. }
  79. if (dev_priv->render_ring.status_page.gfx_addr) {
  80. dev_priv->render_ring.status_page.gfx_addr = 0;
  81. drm_core_ioremapfree(&dev_priv->hws_map, dev);
  82. }
  83. /* Need to rewrite hardware status page */
  84. I915_WRITE(HWS_PGA, 0x1ffff000);
  85. }
  86. void i915_kernel_lost_context(struct drm_device * dev)
  87. {
  88. drm_i915_private_t *dev_priv = dev->dev_private;
  89. struct drm_i915_master_private *master_priv;
  90. struct intel_ring_buffer *ring = &dev_priv->render_ring;
  91. /*
  92. * We should never lose context on the ring with modesetting
  93. * as we don't expose it to userspace
  94. */
  95. if (drm_core_check_feature(dev, DRIVER_MODESET))
  96. return;
  97. ring->head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
  98. ring->tail = I915_READ(PRB0_TAIL) & TAIL_ADDR;
  99. ring->space = ring->head - (ring->tail + 8);
  100. if (ring->space < 0)
  101. ring->space += ring->size;
  102. if (!dev->primary->master)
  103. return;
  104. master_priv = dev->primary->master->driver_priv;
  105. if (ring->head == ring->tail && master_priv->sarea_priv)
  106. master_priv->sarea_priv->perf_boxes |= I915_BOX_RING_EMPTY;
  107. }
  108. static int i915_dma_cleanup(struct drm_device * dev)
  109. {
  110. drm_i915_private_t *dev_priv = dev->dev_private;
  111. /* Make sure interrupts are disabled here because the uninstall ioctl
  112. * may not have been called from userspace and after dev_private
  113. * is freed, it's too late.
  114. */
  115. if (dev->irq_enabled)
  116. drm_irq_uninstall(dev);
  117. mutex_lock(&dev->struct_mutex);
  118. intel_cleanup_ring_buffer(dev, &dev_priv->render_ring);
  119. if (HAS_BSD(dev))
  120. intel_cleanup_ring_buffer(dev, &dev_priv->bsd_ring);
  121. mutex_unlock(&dev->struct_mutex);
  122. /* Clear the HWS virtual address at teardown */
  123. if (I915_NEED_GFX_HWS(dev))
  124. i915_free_hws(dev);
  125. return 0;
  126. }
  127. static int i915_initialize(struct drm_device * dev, drm_i915_init_t * init)
  128. {
  129. drm_i915_private_t *dev_priv = dev->dev_private;
  130. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  131. master_priv->sarea = drm_getsarea(dev);
  132. if (master_priv->sarea) {
  133. master_priv->sarea_priv = (drm_i915_sarea_t *)
  134. ((u8 *)master_priv->sarea->handle + init->sarea_priv_offset);
  135. } else {
  136. DRM_DEBUG_DRIVER("sarea not found assuming DRI2 userspace\n");
  137. }
  138. if (init->ring_size != 0) {
  139. if (dev_priv->render_ring.gem_object != NULL) {
  140. i915_dma_cleanup(dev);
  141. DRM_ERROR("Client tried to initialize ringbuffer in "
  142. "GEM mode\n");
  143. return -EINVAL;
  144. }
  145. dev_priv->render_ring.size = init->ring_size;
  146. dev_priv->render_ring.map.offset = init->ring_start;
  147. dev_priv->render_ring.map.size = init->ring_size;
  148. dev_priv->render_ring.map.type = 0;
  149. dev_priv->render_ring.map.flags = 0;
  150. dev_priv->render_ring.map.mtrr = 0;
  151. drm_core_ioremap_wc(&dev_priv->render_ring.map, dev);
  152. if (dev_priv->render_ring.map.handle == NULL) {
  153. i915_dma_cleanup(dev);
  154. DRM_ERROR("can not ioremap virtual address for"
  155. " ring buffer\n");
  156. return -ENOMEM;
  157. }
  158. }
  159. dev_priv->render_ring.virtual_start = dev_priv->render_ring.map.handle;
  160. dev_priv->cpp = init->cpp;
  161. dev_priv->back_offset = init->back_offset;
  162. dev_priv->front_offset = init->front_offset;
  163. dev_priv->current_page = 0;
  164. if (master_priv->sarea_priv)
  165. master_priv->sarea_priv->pf_current_page = 0;
  166. /* Allow hardware batchbuffers unless told otherwise.
  167. */
  168. dev_priv->allow_batchbuffer = 1;
  169. return 0;
  170. }
  171. static int i915_dma_resume(struct drm_device * dev)
  172. {
  173. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  174. struct intel_ring_buffer *ring;
  175. DRM_DEBUG_DRIVER("%s\n", __func__);
  176. ring = &dev_priv->render_ring;
  177. if (ring->map.handle == NULL) {
  178. DRM_ERROR("can not ioremap virtual address for"
  179. " ring buffer\n");
  180. return -ENOMEM;
  181. }
  182. /* Program Hardware Status Page */
  183. if (!ring->status_page.page_addr) {
  184. DRM_ERROR("Can not find hardware status page\n");
  185. return -EINVAL;
  186. }
  187. DRM_DEBUG_DRIVER("hw status page @ %p\n",
  188. ring->status_page.page_addr);
  189. if (ring->status_page.gfx_addr != 0)
  190. ring->setup_status_page(dev, ring);
  191. else
  192. I915_WRITE(HWS_PGA, dev_priv->dma_status_page);
  193. DRM_DEBUG_DRIVER("Enabled hardware status page\n");
  194. return 0;
  195. }
  196. static int i915_dma_init(struct drm_device *dev, void *data,
  197. struct drm_file *file_priv)
  198. {
  199. drm_i915_init_t *init = data;
  200. int retcode = 0;
  201. switch (init->func) {
  202. case I915_INIT_DMA:
  203. retcode = i915_initialize(dev, init);
  204. break;
  205. case I915_CLEANUP_DMA:
  206. retcode = i915_dma_cleanup(dev);
  207. break;
  208. case I915_RESUME_DMA:
  209. retcode = i915_dma_resume(dev);
  210. break;
  211. default:
  212. retcode = -EINVAL;
  213. break;
  214. }
  215. return retcode;
  216. }
  217. /* Implement basically the same security restrictions as hardware does
  218. * for MI_BATCH_NON_SECURE. These can be made stricter at any time.
  219. *
  220. * Most of the calculations below involve calculating the size of a
  221. * particular instruction. It's important to get the size right as
  222. * that tells us where the next instruction to check is. Any illegal
  223. * instruction detected will be given a size of zero, which is a
  224. * signal to abort the rest of the buffer.
  225. */
  226. static int do_validate_cmd(int cmd)
  227. {
  228. switch (((cmd >> 29) & 0x7)) {
  229. case 0x0:
  230. switch ((cmd >> 23) & 0x3f) {
  231. case 0x0:
  232. return 1; /* MI_NOOP */
  233. case 0x4:
  234. return 1; /* MI_FLUSH */
  235. default:
  236. return 0; /* disallow everything else */
  237. }
  238. break;
  239. case 0x1:
  240. return 0; /* reserved */
  241. case 0x2:
  242. return (cmd & 0xff) + 2; /* 2d commands */
  243. case 0x3:
  244. if (((cmd >> 24) & 0x1f) <= 0x18)
  245. return 1;
  246. switch ((cmd >> 24) & 0x1f) {
  247. case 0x1c:
  248. return 1;
  249. case 0x1d:
  250. switch ((cmd >> 16) & 0xff) {
  251. case 0x3:
  252. return (cmd & 0x1f) + 2;
  253. case 0x4:
  254. return (cmd & 0xf) + 2;
  255. default:
  256. return (cmd & 0xffff) + 2;
  257. }
  258. case 0x1e:
  259. if (cmd & (1 << 23))
  260. return (cmd & 0xffff) + 1;
  261. else
  262. return 1;
  263. case 0x1f:
  264. if ((cmd & (1 << 23)) == 0) /* inline vertices */
  265. return (cmd & 0x1ffff) + 2;
  266. else if (cmd & (1 << 17)) /* indirect random */
  267. if ((cmd & 0xffff) == 0)
  268. return 0; /* unknown length, too hard */
  269. else
  270. return (((cmd & 0xffff) + 1) / 2) + 1;
  271. else
  272. return 2; /* indirect sequential */
  273. default:
  274. return 0;
  275. }
  276. default:
  277. return 0;
  278. }
  279. return 0;
  280. }
  281. static int validate_cmd(int cmd)
  282. {
  283. int ret = do_validate_cmd(cmd);
  284. /* printk("validate_cmd( %x ): %d\n", cmd, ret); */
  285. return ret;
  286. }
  287. static int i915_emit_cmds(struct drm_device * dev, int *buffer, int dwords)
  288. {
  289. drm_i915_private_t *dev_priv = dev->dev_private;
  290. int i;
  291. if ((dwords+1) * sizeof(int) >= dev_priv->render_ring.size - 8)
  292. return -EINVAL;
  293. BEGIN_LP_RING((dwords+1)&~1);
  294. for (i = 0; i < dwords;) {
  295. int cmd, sz;
  296. cmd = buffer[i];
  297. if ((sz = validate_cmd(cmd)) == 0 || i + sz > dwords)
  298. return -EINVAL;
  299. OUT_RING(cmd);
  300. while (++i, --sz) {
  301. OUT_RING(buffer[i]);
  302. }
  303. }
  304. if (dwords & 1)
  305. OUT_RING(0);
  306. ADVANCE_LP_RING();
  307. return 0;
  308. }
  309. int
  310. i915_emit_box(struct drm_device *dev,
  311. struct drm_clip_rect *boxes,
  312. int i, int DR1, int DR4)
  313. {
  314. struct drm_clip_rect box = boxes[i];
  315. if (box.y2 <= box.y1 || box.x2 <= box.x1 || box.y2 <= 0 || box.x2 <= 0) {
  316. DRM_ERROR("Bad box %d,%d..%d,%d\n",
  317. box.x1, box.y1, box.x2, box.y2);
  318. return -EINVAL;
  319. }
  320. if (IS_I965G(dev)) {
  321. BEGIN_LP_RING(4);
  322. OUT_RING(GFX_OP_DRAWRECT_INFO_I965);
  323. OUT_RING((box.x1 & 0xffff) | (box.y1 << 16));
  324. OUT_RING(((box.x2 - 1) & 0xffff) | ((box.y2 - 1) << 16));
  325. OUT_RING(DR4);
  326. ADVANCE_LP_RING();
  327. } else {
  328. BEGIN_LP_RING(6);
  329. OUT_RING(GFX_OP_DRAWRECT_INFO);
  330. OUT_RING(DR1);
  331. OUT_RING((box.x1 & 0xffff) | (box.y1 << 16));
  332. OUT_RING(((box.x2 - 1) & 0xffff) | ((box.y2 - 1) << 16));
  333. OUT_RING(DR4);
  334. OUT_RING(0);
  335. ADVANCE_LP_RING();
  336. }
  337. return 0;
  338. }
  339. /* XXX: Emitting the counter should really be moved to part of the IRQ
  340. * emit. For now, do it in both places:
  341. */
  342. static void i915_emit_breadcrumb(struct drm_device *dev)
  343. {
  344. drm_i915_private_t *dev_priv = dev->dev_private;
  345. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  346. dev_priv->counter++;
  347. if (dev_priv->counter > 0x7FFFFFFFUL)
  348. dev_priv->counter = 0;
  349. if (master_priv->sarea_priv)
  350. master_priv->sarea_priv->last_enqueue = dev_priv->counter;
  351. BEGIN_LP_RING(4);
  352. OUT_RING(MI_STORE_DWORD_INDEX);
  353. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  354. OUT_RING(dev_priv->counter);
  355. OUT_RING(0);
  356. ADVANCE_LP_RING();
  357. }
  358. static int i915_dispatch_cmdbuffer(struct drm_device * dev,
  359. drm_i915_cmdbuffer_t *cmd,
  360. struct drm_clip_rect *cliprects,
  361. void *cmdbuf)
  362. {
  363. int nbox = cmd->num_cliprects;
  364. int i = 0, count, ret;
  365. if (cmd->sz & 0x3) {
  366. DRM_ERROR("alignment");
  367. return -EINVAL;
  368. }
  369. i915_kernel_lost_context(dev);
  370. count = nbox ? nbox : 1;
  371. for (i = 0; i < count; i++) {
  372. if (i < nbox) {
  373. ret = i915_emit_box(dev, cliprects, i,
  374. cmd->DR1, cmd->DR4);
  375. if (ret)
  376. return ret;
  377. }
  378. ret = i915_emit_cmds(dev, cmdbuf, cmd->sz / 4);
  379. if (ret)
  380. return ret;
  381. }
  382. i915_emit_breadcrumb(dev);
  383. return 0;
  384. }
  385. static int i915_dispatch_batchbuffer(struct drm_device * dev,
  386. drm_i915_batchbuffer_t * batch,
  387. struct drm_clip_rect *cliprects)
  388. {
  389. int nbox = batch->num_cliprects;
  390. int i = 0, count;
  391. if ((batch->start | batch->used) & 0x7) {
  392. DRM_ERROR("alignment");
  393. return -EINVAL;
  394. }
  395. i915_kernel_lost_context(dev);
  396. count = nbox ? nbox : 1;
  397. for (i = 0; i < count; i++) {
  398. if (i < nbox) {
  399. int ret = i915_emit_box(dev, cliprects, i,
  400. batch->DR1, batch->DR4);
  401. if (ret)
  402. return ret;
  403. }
  404. if (!IS_I830(dev) && !IS_845G(dev)) {
  405. BEGIN_LP_RING(2);
  406. if (IS_I965G(dev)) {
  407. OUT_RING(MI_BATCH_BUFFER_START | (2 << 6) | MI_BATCH_NON_SECURE_I965);
  408. OUT_RING(batch->start);
  409. } else {
  410. OUT_RING(MI_BATCH_BUFFER_START | (2 << 6));
  411. OUT_RING(batch->start | MI_BATCH_NON_SECURE);
  412. }
  413. ADVANCE_LP_RING();
  414. } else {
  415. BEGIN_LP_RING(4);
  416. OUT_RING(MI_BATCH_BUFFER);
  417. OUT_RING(batch->start | MI_BATCH_NON_SECURE);
  418. OUT_RING(batch->start + batch->used - 4);
  419. OUT_RING(0);
  420. ADVANCE_LP_RING();
  421. }
  422. }
  423. if (IS_G4X(dev) || IS_IRONLAKE(dev)) {
  424. BEGIN_LP_RING(2);
  425. OUT_RING(MI_FLUSH | MI_NO_WRITE_FLUSH | MI_INVALIDATE_ISP);
  426. OUT_RING(MI_NOOP);
  427. ADVANCE_LP_RING();
  428. }
  429. i915_emit_breadcrumb(dev);
  430. return 0;
  431. }
  432. static int i915_dispatch_flip(struct drm_device * dev)
  433. {
  434. drm_i915_private_t *dev_priv = dev->dev_private;
  435. struct drm_i915_master_private *master_priv =
  436. dev->primary->master->driver_priv;
  437. if (!master_priv->sarea_priv)
  438. return -EINVAL;
  439. DRM_DEBUG_DRIVER("%s: page=%d pfCurrentPage=%d\n",
  440. __func__,
  441. dev_priv->current_page,
  442. master_priv->sarea_priv->pf_current_page);
  443. i915_kernel_lost_context(dev);
  444. BEGIN_LP_RING(2);
  445. OUT_RING(MI_FLUSH | MI_READ_FLUSH);
  446. OUT_RING(0);
  447. ADVANCE_LP_RING();
  448. BEGIN_LP_RING(6);
  449. OUT_RING(CMD_OP_DISPLAYBUFFER_INFO | ASYNC_FLIP);
  450. OUT_RING(0);
  451. if (dev_priv->current_page == 0) {
  452. OUT_RING(dev_priv->back_offset);
  453. dev_priv->current_page = 1;
  454. } else {
  455. OUT_RING(dev_priv->front_offset);
  456. dev_priv->current_page = 0;
  457. }
  458. OUT_RING(0);
  459. ADVANCE_LP_RING();
  460. BEGIN_LP_RING(2);
  461. OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_PLANE_A_FLIP);
  462. OUT_RING(0);
  463. ADVANCE_LP_RING();
  464. master_priv->sarea_priv->last_enqueue = dev_priv->counter++;
  465. BEGIN_LP_RING(4);
  466. OUT_RING(MI_STORE_DWORD_INDEX);
  467. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  468. OUT_RING(dev_priv->counter);
  469. OUT_RING(0);
  470. ADVANCE_LP_RING();
  471. master_priv->sarea_priv->pf_current_page = dev_priv->current_page;
  472. return 0;
  473. }
  474. static int i915_quiescent(struct drm_device * dev)
  475. {
  476. drm_i915_private_t *dev_priv = dev->dev_private;
  477. i915_kernel_lost_context(dev);
  478. return intel_wait_ring_buffer(dev, &dev_priv->render_ring,
  479. dev_priv->render_ring.size - 8);
  480. }
  481. static int i915_flush_ioctl(struct drm_device *dev, void *data,
  482. struct drm_file *file_priv)
  483. {
  484. int ret;
  485. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  486. mutex_lock(&dev->struct_mutex);
  487. ret = i915_quiescent(dev);
  488. mutex_unlock(&dev->struct_mutex);
  489. return ret;
  490. }
  491. static int i915_batchbuffer(struct drm_device *dev, void *data,
  492. struct drm_file *file_priv)
  493. {
  494. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  495. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  496. drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
  497. master_priv->sarea_priv;
  498. drm_i915_batchbuffer_t *batch = data;
  499. int ret;
  500. struct drm_clip_rect *cliprects = NULL;
  501. if (!dev_priv->allow_batchbuffer) {
  502. DRM_ERROR("Batchbuffer ioctl disabled\n");
  503. return -EINVAL;
  504. }
  505. DRM_DEBUG_DRIVER("i915 batchbuffer, start %x used %d cliprects %d\n",
  506. batch->start, batch->used, batch->num_cliprects);
  507. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  508. if (batch->num_cliprects < 0)
  509. return -EINVAL;
  510. if (batch->num_cliprects) {
  511. cliprects = kcalloc(batch->num_cliprects,
  512. sizeof(struct drm_clip_rect),
  513. GFP_KERNEL);
  514. if (cliprects == NULL)
  515. return -ENOMEM;
  516. ret = copy_from_user(cliprects, batch->cliprects,
  517. batch->num_cliprects *
  518. sizeof(struct drm_clip_rect));
  519. if (ret != 0)
  520. goto fail_free;
  521. }
  522. mutex_lock(&dev->struct_mutex);
  523. ret = i915_dispatch_batchbuffer(dev, batch, cliprects);
  524. mutex_unlock(&dev->struct_mutex);
  525. if (sarea_priv)
  526. sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  527. fail_free:
  528. kfree(cliprects);
  529. return ret;
  530. }
  531. static int i915_cmdbuffer(struct drm_device *dev, void *data,
  532. struct drm_file *file_priv)
  533. {
  534. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  535. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  536. drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
  537. master_priv->sarea_priv;
  538. drm_i915_cmdbuffer_t *cmdbuf = data;
  539. struct drm_clip_rect *cliprects = NULL;
  540. void *batch_data;
  541. int ret;
  542. DRM_DEBUG_DRIVER("i915 cmdbuffer, buf %p sz %d cliprects %d\n",
  543. cmdbuf->buf, cmdbuf->sz, cmdbuf->num_cliprects);
  544. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  545. if (cmdbuf->num_cliprects < 0)
  546. return -EINVAL;
  547. batch_data = kmalloc(cmdbuf->sz, GFP_KERNEL);
  548. if (batch_data == NULL)
  549. return -ENOMEM;
  550. ret = copy_from_user(batch_data, cmdbuf->buf, cmdbuf->sz);
  551. if (ret != 0)
  552. goto fail_batch_free;
  553. if (cmdbuf->num_cliprects) {
  554. cliprects = kcalloc(cmdbuf->num_cliprects,
  555. sizeof(struct drm_clip_rect), GFP_KERNEL);
  556. if (cliprects == NULL) {
  557. ret = -ENOMEM;
  558. goto fail_batch_free;
  559. }
  560. ret = copy_from_user(cliprects, cmdbuf->cliprects,
  561. cmdbuf->num_cliprects *
  562. sizeof(struct drm_clip_rect));
  563. if (ret != 0)
  564. goto fail_clip_free;
  565. }
  566. mutex_lock(&dev->struct_mutex);
  567. ret = i915_dispatch_cmdbuffer(dev, cmdbuf, cliprects, batch_data);
  568. mutex_unlock(&dev->struct_mutex);
  569. if (ret) {
  570. DRM_ERROR("i915_dispatch_cmdbuffer failed\n");
  571. goto fail_clip_free;
  572. }
  573. if (sarea_priv)
  574. sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  575. fail_clip_free:
  576. kfree(cliprects);
  577. fail_batch_free:
  578. kfree(batch_data);
  579. return ret;
  580. }
  581. static int i915_flip_bufs(struct drm_device *dev, void *data,
  582. struct drm_file *file_priv)
  583. {
  584. int ret;
  585. DRM_DEBUG_DRIVER("%s\n", __func__);
  586. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  587. mutex_lock(&dev->struct_mutex);
  588. ret = i915_dispatch_flip(dev);
  589. mutex_unlock(&dev->struct_mutex);
  590. return ret;
  591. }
  592. static int i915_getparam(struct drm_device *dev, void *data,
  593. struct drm_file *file_priv)
  594. {
  595. drm_i915_private_t *dev_priv = dev->dev_private;
  596. drm_i915_getparam_t *param = data;
  597. int value;
  598. if (!dev_priv) {
  599. DRM_ERROR("called with no initialization\n");
  600. return -EINVAL;
  601. }
  602. switch (param->param) {
  603. case I915_PARAM_IRQ_ACTIVE:
  604. value = dev->pdev->irq ? 1 : 0;
  605. break;
  606. case I915_PARAM_ALLOW_BATCHBUFFER:
  607. value = dev_priv->allow_batchbuffer ? 1 : 0;
  608. break;
  609. case I915_PARAM_LAST_DISPATCH:
  610. value = READ_BREADCRUMB(dev_priv);
  611. break;
  612. case I915_PARAM_CHIPSET_ID:
  613. value = dev->pci_device;
  614. break;
  615. case I915_PARAM_HAS_GEM:
  616. value = dev_priv->has_gem;
  617. break;
  618. case I915_PARAM_NUM_FENCES_AVAIL:
  619. value = dev_priv->num_fence_regs - dev_priv->fence_reg_start;
  620. break;
  621. case I915_PARAM_HAS_OVERLAY:
  622. value = dev_priv->overlay ? 1 : 0;
  623. break;
  624. case I915_PARAM_HAS_PAGEFLIPPING:
  625. value = 1;
  626. break;
  627. case I915_PARAM_HAS_EXECBUF2:
  628. /* depends on GEM */
  629. value = dev_priv->has_gem;
  630. break;
  631. case I915_PARAM_HAS_BSD:
  632. value = HAS_BSD(dev);
  633. break;
  634. default:
  635. DRM_DEBUG_DRIVER("Unknown parameter %d\n",
  636. param->param);
  637. return -EINVAL;
  638. }
  639. if (DRM_COPY_TO_USER(param->value, &value, sizeof(int))) {
  640. DRM_ERROR("DRM_COPY_TO_USER failed\n");
  641. return -EFAULT;
  642. }
  643. return 0;
  644. }
  645. static int i915_setparam(struct drm_device *dev, void *data,
  646. struct drm_file *file_priv)
  647. {
  648. drm_i915_private_t *dev_priv = dev->dev_private;
  649. drm_i915_setparam_t *param = data;
  650. if (!dev_priv) {
  651. DRM_ERROR("called with no initialization\n");
  652. return -EINVAL;
  653. }
  654. switch (param->param) {
  655. case I915_SETPARAM_USE_MI_BATCHBUFFER_START:
  656. break;
  657. case I915_SETPARAM_TEX_LRU_LOG_GRANULARITY:
  658. dev_priv->tex_lru_log_granularity = param->value;
  659. break;
  660. case I915_SETPARAM_ALLOW_BATCHBUFFER:
  661. dev_priv->allow_batchbuffer = param->value;
  662. break;
  663. case I915_SETPARAM_NUM_USED_FENCES:
  664. if (param->value > dev_priv->num_fence_regs ||
  665. param->value < 0)
  666. return -EINVAL;
  667. /* Userspace can use first N regs */
  668. dev_priv->fence_reg_start = param->value;
  669. break;
  670. default:
  671. DRM_DEBUG_DRIVER("unknown parameter %d\n",
  672. param->param);
  673. return -EINVAL;
  674. }
  675. return 0;
  676. }
  677. static int i915_set_status_page(struct drm_device *dev, void *data,
  678. struct drm_file *file_priv)
  679. {
  680. drm_i915_private_t *dev_priv = dev->dev_private;
  681. drm_i915_hws_addr_t *hws = data;
  682. struct intel_ring_buffer *ring = &dev_priv->render_ring;
  683. if (!I915_NEED_GFX_HWS(dev))
  684. return -EINVAL;
  685. if (!dev_priv) {
  686. DRM_ERROR("called with no initialization\n");
  687. return -EINVAL;
  688. }
  689. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  690. WARN(1, "tried to set status page when mode setting active\n");
  691. return 0;
  692. }
  693. DRM_DEBUG_DRIVER("set status page addr 0x%08x\n", (u32)hws->addr);
  694. ring->status_page.gfx_addr = hws->addr & (0x1ffff<<12);
  695. dev_priv->hws_map.offset = dev->agp->base + hws->addr;
  696. dev_priv->hws_map.size = 4*1024;
  697. dev_priv->hws_map.type = 0;
  698. dev_priv->hws_map.flags = 0;
  699. dev_priv->hws_map.mtrr = 0;
  700. drm_core_ioremap_wc(&dev_priv->hws_map, dev);
  701. if (dev_priv->hws_map.handle == NULL) {
  702. i915_dma_cleanup(dev);
  703. ring->status_page.gfx_addr = 0;
  704. DRM_ERROR("can not ioremap virtual address for"
  705. " G33 hw status page\n");
  706. return -ENOMEM;
  707. }
  708. ring->status_page.page_addr = dev_priv->hws_map.handle;
  709. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  710. I915_WRITE(HWS_PGA, ring->status_page.gfx_addr);
  711. DRM_DEBUG_DRIVER("load hws HWS_PGA with gfx mem 0x%x\n",
  712. ring->status_page.gfx_addr);
  713. DRM_DEBUG_DRIVER("load hws at %p\n",
  714. ring->status_page.page_addr);
  715. return 0;
  716. }
  717. static int i915_get_bridge_dev(struct drm_device *dev)
  718. {
  719. struct drm_i915_private *dev_priv = dev->dev_private;
  720. dev_priv->bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0,0));
  721. if (!dev_priv->bridge_dev) {
  722. DRM_ERROR("bridge device not found\n");
  723. return -1;
  724. }
  725. return 0;
  726. }
  727. #define MCHBAR_I915 0x44
  728. #define MCHBAR_I965 0x48
  729. #define MCHBAR_SIZE (4*4096)
  730. #define DEVEN_REG 0x54
  731. #define DEVEN_MCHBAR_EN (1 << 28)
  732. /* Allocate space for the MCH regs if needed, return nonzero on error */
  733. static int
  734. intel_alloc_mchbar_resource(struct drm_device *dev)
  735. {
  736. drm_i915_private_t *dev_priv = dev->dev_private;
  737. int reg = IS_I965G(dev) ? MCHBAR_I965 : MCHBAR_I915;
  738. u32 temp_lo, temp_hi = 0;
  739. u64 mchbar_addr;
  740. int ret = 0;
  741. if (IS_I965G(dev))
  742. pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
  743. pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
  744. mchbar_addr = ((u64)temp_hi << 32) | temp_lo;
  745. /* If ACPI doesn't have it, assume we need to allocate it ourselves */
  746. #ifdef CONFIG_PNP
  747. if (mchbar_addr &&
  748. pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE)) {
  749. ret = 0;
  750. goto out;
  751. }
  752. #endif
  753. /* Get some space for it */
  754. ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus, &dev_priv->mch_res,
  755. MCHBAR_SIZE, MCHBAR_SIZE,
  756. PCIBIOS_MIN_MEM,
  757. 0, pcibios_align_resource,
  758. dev_priv->bridge_dev);
  759. if (ret) {
  760. DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
  761. dev_priv->mch_res.start = 0;
  762. goto out;
  763. }
  764. if (IS_I965G(dev))
  765. pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
  766. upper_32_bits(dev_priv->mch_res.start));
  767. pci_write_config_dword(dev_priv->bridge_dev, reg,
  768. lower_32_bits(dev_priv->mch_res.start));
  769. out:
  770. return ret;
  771. }
  772. /* Setup MCHBAR if possible, return true if we should disable it again */
  773. static void
  774. intel_setup_mchbar(struct drm_device *dev)
  775. {
  776. drm_i915_private_t *dev_priv = dev->dev_private;
  777. int mchbar_reg = IS_I965G(dev) ? MCHBAR_I965 : MCHBAR_I915;
  778. u32 temp;
  779. bool enabled;
  780. dev_priv->mchbar_need_disable = false;
  781. if (IS_I915G(dev) || IS_I915GM(dev)) {
  782. pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
  783. enabled = !!(temp & DEVEN_MCHBAR_EN);
  784. } else {
  785. pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
  786. enabled = temp & 1;
  787. }
  788. /* If it's already enabled, don't have to do anything */
  789. if (enabled)
  790. return;
  791. if (intel_alloc_mchbar_resource(dev))
  792. return;
  793. dev_priv->mchbar_need_disable = true;
  794. /* Space is allocated or reserved, so enable it. */
  795. if (IS_I915G(dev) || IS_I915GM(dev)) {
  796. pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG,
  797. temp | DEVEN_MCHBAR_EN);
  798. } else {
  799. pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
  800. pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
  801. }
  802. }
  803. static void
  804. intel_teardown_mchbar(struct drm_device *dev)
  805. {
  806. drm_i915_private_t *dev_priv = dev->dev_private;
  807. int mchbar_reg = IS_I965G(dev) ? MCHBAR_I965 : MCHBAR_I915;
  808. u32 temp;
  809. if (dev_priv->mchbar_need_disable) {
  810. if (IS_I915G(dev) || IS_I915GM(dev)) {
  811. pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
  812. temp &= ~DEVEN_MCHBAR_EN;
  813. pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG, temp);
  814. } else {
  815. pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
  816. temp &= ~1;
  817. pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp);
  818. }
  819. }
  820. if (dev_priv->mch_res.start)
  821. release_resource(&dev_priv->mch_res);
  822. }
  823. /**
  824. * i915_probe_agp - get AGP bootup configuration
  825. * @pdev: PCI device
  826. * @aperture_size: returns AGP aperture configured size
  827. * @preallocated_size: returns size of BIOS preallocated AGP space
  828. *
  829. * Since Intel integrated graphics are UMA, the BIOS has to set aside
  830. * some RAM for the framebuffer at early boot. This code figures out
  831. * how much was set aside so we can use it for our own purposes.
  832. */
  833. static int i915_probe_agp(struct drm_device *dev, uint32_t *aperture_size,
  834. uint32_t *preallocated_size,
  835. uint32_t *start)
  836. {
  837. struct drm_i915_private *dev_priv = dev->dev_private;
  838. u16 tmp = 0;
  839. unsigned long overhead;
  840. unsigned long stolen;
  841. /* Get the fb aperture size and "stolen" memory amount. */
  842. pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &tmp);
  843. *aperture_size = 1024 * 1024;
  844. *preallocated_size = 1024 * 1024;
  845. switch (dev->pdev->device) {
  846. case PCI_DEVICE_ID_INTEL_82830_CGC:
  847. case PCI_DEVICE_ID_INTEL_82845G_IG:
  848. case PCI_DEVICE_ID_INTEL_82855GM_IG:
  849. case PCI_DEVICE_ID_INTEL_82865_IG:
  850. if ((tmp & INTEL_GMCH_MEM_MASK) == INTEL_GMCH_MEM_64M)
  851. *aperture_size *= 64;
  852. else
  853. *aperture_size *= 128;
  854. break;
  855. default:
  856. /* 9xx supports large sizes, just look at the length */
  857. *aperture_size = pci_resource_len(dev->pdev, 2);
  858. break;
  859. }
  860. /*
  861. * Some of the preallocated space is taken by the GTT
  862. * and popup. GTT is 1K per MB of aperture size, and popup is 4K.
  863. */
  864. if (IS_G4X(dev) || IS_PINEVIEW(dev) || IS_IRONLAKE(dev) || IS_GEN6(dev))
  865. overhead = 4096;
  866. else
  867. overhead = (*aperture_size / 1024) + 4096;
  868. if (IS_GEN6(dev)) {
  869. /* SNB has memory control reg at 0x50.w */
  870. pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &tmp);
  871. switch (tmp & SNB_GMCH_GMS_STOLEN_MASK) {
  872. case INTEL_855_GMCH_GMS_DISABLED:
  873. DRM_ERROR("video memory is disabled\n");
  874. return -1;
  875. case SNB_GMCH_GMS_STOLEN_32M:
  876. stolen = 32 * 1024 * 1024;
  877. break;
  878. case SNB_GMCH_GMS_STOLEN_64M:
  879. stolen = 64 * 1024 * 1024;
  880. break;
  881. case SNB_GMCH_GMS_STOLEN_96M:
  882. stolen = 96 * 1024 * 1024;
  883. break;
  884. case SNB_GMCH_GMS_STOLEN_128M:
  885. stolen = 128 * 1024 * 1024;
  886. break;
  887. case SNB_GMCH_GMS_STOLEN_160M:
  888. stolen = 160 * 1024 * 1024;
  889. break;
  890. case SNB_GMCH_GMS_STOLEN_192M:
  891. stolen = 192 * 1024 * 1024;
  892. break;
  893. case SNB_GMCH_GMS_STOLEN_224M:
  894. stolen = 224 * 1024 * 1024;
  895. break;
  896. case SNB_GMCH_GMS_STOLEN_256M:
  897. stolen = 256 * 1024 * 1024;
  898. break;
  899. case SNB_GMCH_GMS_STOLEN_288M:
  900. stolen = 288 * 1024 * 1024;
  901. break;
  902. case SNB_GMCH_GMS_STOLEN_320M:
  903. stolen = 320 * 1024 * 1024;
  904. break;
  905. case SNB_GMCH_GMS_STOLEN_352M:
  906. stolen = 352 * 1024 * 1024;
  907. break;
  908. case SNB_GMCH_GMS_STOLEN_384M:
  909. stolen = 384 * 1024 * 1024;
  910. break;
  911. case SNB_GMCH_GMS_STOLEN_416M:
  912. stolen = 416 * 1024 * 1024;
  913. break;
  914. case SNB_GMCH_GMS_STOLEN_448M:
  915. stolen = 448 * 1024 * 1024;
  916. break;
  917. case SNB_GMCH_GMS_STOLEN_480M:
  918. stolen = 480 * 1024 * 1024;
  919. break;
  920. case SNB_GMCH_GMS_STOLEN_512M:
  921. stolen = 512 * 1024 * 1024;
  922. break;
  923. default:
  924. DRM_ERROR("unexpected GMCH_GMS value: 0x%02x\n",
  925. tmp & SNB_GMCH_GMS_STOLEN_MASK);
  926. return -1;
  927. }
  928. } else {
  929. switch (tmp & INTEL_GMCH_GMS_MASK) {
  930. case INTEL_855_GMCH_GMS_DISABLED:
  931. DRM_ERROR("video memory is disabled\n");
  932. return -1;
  933. case INTEL_855_GMCH_GMS_STOLEN_1M:
  934. stolen = 1 * 1024 * 1024;
  935. break;
  936. case INTEL_855_GMCH_GMS_STOLEN_4M:
  937. stolen = 4 * 1024 * 1024;
  938. break;
  939. case INTEL_855_GMCH_GMS_STOLEN_8M:
  940. stolen = 8 * 1024 * 1024;
  941. break;
  942. case INTEL_855_GMCH_GMS_STOLEN_16M:
  943. stolen = 16 * 1024 * 1024;
  944. break;
  945. case INTEL_855_GMCH_GMS_STOLEN_32M:
  946. stolen = 32 * 1024 * 1024;
  947. break;
  948. case INTEL_915G_GMCH_GMS_STOLEN_48M:
  949. stolen = 48 * 1024 * 1024;
  950. break;
  951. case INTEL_915G_GMCH_GMS_STOLEN_64M:
  952. stolen = 64 * 1024 * 1024;
  953. break;
  954. case INTEL_GMCH_GMS_STOLEN_128M:
  955. stolen = 128 * 1024 * 1024;
  956. break;
  957. case INTEL_GMCH_GMS_STOLEN_256M:
  958. stolen = 256 * 1024 * 1024;
  959. break;
  960. case INTEL_GMCH_GMS_STOLEN_96M:
  961. stolen = 96 * 1024 * 1024;
  962. break;
  963. case INTEL_GMCH_GMS_STOLEN_160M:
  964. stolen = 160 * 1024 * 1024;
  965. break;
  966. case INTEL_GMCH_GMS_STOLEN_224M:
  967. stolen = 224 * 1024 * 1024;
  968. break;
  969. case INTEL_GMCH_GMS_STOLEN_352M:
  970. stolen = 352 * 1024 * 1024;
  971. break;
  972. default:
  973. DRM_ERROR("unexpected GMCH_GMS value: 0x%02x\n",
  974. tmp & INTEL_GMCH_GMS_MASK);
  975. return -1;
  976. }
  977. }
  978. *preallocated_size = stolen - overhead;
  979. *start = overhead;
  980. return 0;
  981. }
  982. #define PTE_ADDRESS_MASK 0xfffff000
  983. #define PTE_ADDRESS_MASK_HIGH 0x000000f0 /* i915+ */
  984. #define PTE_MAPPING_TYPE_UNCACHED (0 << 1)
  985. #define PTE_MAPPING_TYPE_DCACHE (1 << 1) /* i830 only */
  986. #define PTE_MAPPING_TYPE_CACHED (3 << 1)
  987. #define PTE_MAPPING_TYPE_MASK (3 << 1)
  988. #define PTE_VALID (1 << 0)
  989. /**
  990. * i915_gtt_to_phys - take a GTT address and turn it into a physical one
  991. * @dev: drm device
  992. * @gtt_addr: address to translate
  993. *
  994. * Some chip functions require allocations from stolen space but need the
  995. * physical address of the memory in question. We use this routine
  996. * to get a physical address suitable for register programming from a given
  997. * GTT address.
  998. */
  999. static unsigned long i915_gtt_to_phys(struct drm_device *dev,
  1000. unsigned long gtt_addr)
  1001. {
  1002. unsigned long *gtt;
  1003. unsigned long entry, phys;
  1004. int gtt_bar = IS_I9XX(dev) ? 0 : 1;
  1005. int gtt_offset, gtt_size;
  1006. if (IS_I965G(dev)) {
  1007. if (IS_G4X(dev) || IS_IRONLAKE(dev) || IS_GEN6(dev)) {
  1008. gtt_offset = 2*1024*1024;
  1009. gtt_size = 2*1024*1024;
  1010. } else {
  1011. gtt_offset = 512*1024;
  1012. gtt_size = 512*1024;
  1013. }
  1014. } else {
  1015. gtt_bar = 3;
  1016. gtt_offset = 0;
  1017. gtt_size = pci_resource_len(dev->pdev, gtt_bar);
  1018. }
  1019. gtt = ioremap_wc(pci_resource_start(dev->pdev, gtt_bar) + gtt_offset,
  1020. gtt_size);
  1021. if (!gtt) {
  1022. DRM_ERROR("ioremap of GTT failed\n");
  1023. return 0;
  1024. }
  1025. entry = *(volatile u32 *)(gtt + (gtt_addr / 1024));
  1026. DRM_DEBUG_DRIVER("GTT addr: 0x%08lx, PTE: 0x%08lx\n", gtt_addr, entry);
  1027. /* Mask out these reserved bits on this hardware. */
  1028. if (!IS_I9XX(dev) || IS_I915G(dev) || IS_I915GM(dev) ||
  1029. IS_I945G(dev) || IS_I945GM(dev)) {
  1030. entry &= ~PTE_ADDRESS_MASK_HIGH;
  1031. }
  1032. /* If it's not a mapping type we know, then bail. */
  1033. if ((entry & PTE_MAPPING_TYPE_MASK) != PTE_MAPPING_TYPE_UNCACHED &&
  1034. (entry & PTE_MAPPING_TYPE_MASK) != PTE_MAPPING_TYPE_CACHED) {
  1035. iounmap(gtt);
  1036. return 0;
  1037. }
  1038. if (!(entry & PTE_VALID)) {
  1039. DRM_ERROR("bad GTT entry in stolen space\n");
  1040. iounmap(gtt);
  1041. return 0;
  1042. }
  1043. iounmap(gtt);
  1044. phys =(entry & PTE_ADDRESS_MASK) |
  1045. ((uint64_t)(entry & PTE_ADDRESS_MASK_HIGH) << (32 - 4));
  1046. DRM_DEBUG_DRIVER("GTT addr: 0x%08lx, phys addr: 0x%08lx\n", gtt_addr, phys);
  1047. return phys;
  1048. }
  1049. static void i915_warn_stolen(struct drm_device *dev)
  1050. {
  1051. DRM_ERROR("not enough stolen space for compressed buffer, disabling\n");
  1052. DRM_ERROR("hint: you may be able to increase stolen memory size in the BIOS to avoid this\n");
  1053. }
  1054. static void i915_setup_compression(struct drm_device *dev, int size)
  1055. {
  1056. struct drm_i915_private *dev_priv = dev->dev_private;
  1057. struct drm_mm_node *compressed_fb, *uninitialized_var(compressed_llb);
  1058. unsigned long cfb_base;
  1059. unsigned long ll_base = 0;
  1060. /* Leave 1M for line length buffer & misc. */
  1061. compressed_fb = drm_mm_search_free(&dev_priv->vram, size, 4096, 0);
  1062. if (!compressed_fb) {
  1063. dev_priv->no_fbc_reason = FBC_STOLEN_TOO_SMALL;
  1064. i915_warn_stolen(dev);
  1065. return;
  1066. }
  1067. compressed_fb = drm_mm_get_block(compressed_fb, size, 4096);
  1068. if (!compressed_fb) {
  1069. i915_warn_stolen(dev);
  1070. dev_priv->no_fbc_reason = FBC_STOLEN_TOO_SMALL;
  1071. return;
  1072. }
  1073. cfb_base = i915_gtt_to_phys(dev, compressed_fb->start);
  1074. if (!cfb_base) {
  1075. DRM_ERROR("failed to get stolen phys addr, disabling FBC\n");
  1076. drm_mm_put_block(compressed_fb);
  1077. }
  1078. if (!(IS_GM45(dev) || IS_IRONLAKE_M(dev))) {
  1079. compressed_llb = drm_mm_search_free(&dev_priv->vram, 4096,
  1080. 4096, 0);
  1081. if (!compressed_llb) {
  1082. i915_warn_stolen(dev);
  1083. return;
  1084. }
  1085. compressed_llb = drm_mm_get_block(compressed_llb, 4096, 4096);
  1086. if (!compressed_llb) {
  1087. i915_warn_stolen(dev);
  1088. return;
  1089. }
  1090. ll_base = i915_gtt_to_phys(dev, compressed_llb->start);
  1091. if (!ll_base) {
  1092. DRM_ERROR("failed to get stolen phys addr, disabling FBC\n");
  1093. drm_mm_put_block(compressed_fb);
  1094. drm_mm_put_block(compressed_llb);
  1095. }
  1096. }
  1097. dev_priv->cfb_size = size;
  1098. intel_disable_fbc(dev);
  1099. dev_priv->compressed_fb = compressed_fb;
  1100. if (IS_IRONLAKE_M(dev))
  1101. I915_WRITE(ILK_DPFC_CB_BASE, compressed_fb->start);
  1102. else if (IS_GM45(dev)) {
  1103. I915_WRITE(DPFC_CB_BASE, compressed_fb->start);
  1104. } else {
  1105. I915_WRITE(FBC_CFB_BASE, cfb_base);
  1106. I915_WRITE(FBC_LL_BASE, ll_base);
  1107. dev_priv->compressed_llb = compressed_llb;
  1108. }
  1109. DRM_DEBUG_KMS("FBC base 0x%08lx, ll base 0x%08lx, size %dM\n", cfb_base,
  1110. ll_base, size >> 20);
  1111. }
  1112. static void i915_cleanup_compression(struct drm_device *dev)
  1113. {
  1114. struct drm_i915_private *dev_priv = dev->dev_private;
  1115. drm_mm_put_block(dev_priv->compressed_fb);
  1116. if (dev_priv->compressed_llb)
  1117. drm_mm_put_block(dev_priv->compressed_llb);
  1118. }
  1119. /* true = enable decode, false = disable decoder */
  1120. static unsigned int i915_vga_set_decode(void *cookie, bool state)
  1121. {
  1122. struct drm_device *dev = cookie;
  1123. intel_modeset_vga_set_state(dev, state);
  1124. if (state)
  1125. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  1126. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  1127. else
  1128. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  1129. }
  1130. static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
  1131. {
  1132. struct drm_device *dev = pci_get_drvdata(pdev);
  1133. pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
  1134. if (state == VGA_SWITCHEROO_ON) {
  1135. printk(KERN_INFO "i915: switched on\n");
  1136. /* i915 resume handler doesn't set to D0 */
  1137. pci_set_power_state(dev->pdev, PCI_D0);
  1138. i915_resume(dev);
  1139. drm_kms_helper_poll_enable(dev);
  1140. } else {
  1141. printk(KERN_ERR "i915: switched off\n");
  1142. drm_kms_helper_poll_disable(dev);
  1143. i915_suspend(dev, pmm);
  1144. }
  1145. }
  1146. static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
  1147. {
  1148. struct drm_device *dev = pci_get_drvdata(pdev);
  1149. bool can_switch;
  1150. spin_lock(&dev->count_lock);
  1151. can_switch = (dev->open_count == 0);
  1152. spin_unlock(&dev->count_lock);
  1153. return can_switch;
  1154. }
  1155. static int i915_load_modeset_init(struct drm_device *dev,
  1156. unsigned long prealloc_start,
  1157. unsigned long prealloc_size,
  1158. unsigned long agp_size)
  1159. {
  1160. struct drm_i915_private *dev_priv = dev->dev_private;
  1161. int fb_bar = IS_I9XX(dev) ? 2 : 0;
  1162. int ret = 0;
  1163. dev->mode_config.fb_base = pci_resource_start(dev->pdev, fb_bar) &
  1164. 0xff000000;
  1165. /* Basic memrange allocator for stolen space (aka vram) */
  1166. drm_mm_init(&dev_priv->vram, 0, prealloc_size);
  1167. DRM_INFO("set up %ldM of stolen space\n", prealloc_size / (1024*1024));
  1168. /* We're off and running w/KMS */
  1169. dev_priv->mm.suspended = 0;
  1170. /* Let GEM Manage from end of prealloc space to end of aperture.
  1171. *
  1172. * However, leave one page at the end still bound to the scratch page.
  1173. * There are a number of places where the hardware apparently
  1174. * prefetches past the end of the object, and we've seen multiple
  1175. * hangs with the GPU head pointer stuck in a batchbuffer bound
  1176. * at the last page of the aperture. One page should be enough to
  1177. * keep any prefetching inside of the aperture.
  1178. */
  1179. i915_gem_do_init(dev, prealloc_size, agp_size - 4096);
  1180. mutex_lock(&dev->struct_mutex);
  1181. ret = i915_gem_init_ringbuffer(dev);
  1182. mutex_unlock(&dev->struct_mutex);
  1183. if (ret)
  1184. goto out;
  1185. /* Try to set up FBC with a reasonable compressed buffer size */
  1186. if (I915_HAS_FBC(dev) && i915_powersave) {
  1187. int cfb_size;
  1188. /* Try to get an 8M buffer... */
  1189. if (prealloc_size > (9*1024*1024))
  1190. cfb_size = 8*1024*1024;
  1191. else /* fall back to 7/8 of the stolen space */
  1192. cfb_size = prealloc_size * 7 / 8;
  1193. i915_setup_compression(dev, cfb_size);
  1194. }
  1195. /* Allow hardware batchbuffers unless told otherwise.
  1196. */
  1197. dev_priv->allow_batchbuffer = 1;
  1198. ret = intel_init_bios(dev);
  1199. if (ret)
  1200. DRM_INFO("failed to find VBIOS tables\n");
  1201. /* if we have > 1 VGA cards, then disable the radeon VGA resources */
  1202. ret = vga_client_register(dev->pdev, dev, NULL, i915_vga_set_decode);
  1203. if (ret)
  1204. goto cleanup_ringbuffer;
  1205. ret = vga_switcheroo_register_client(dev->pdev,
  1206. i915_switcheroo_set_state,
  1207. i915_switcheroo_can_switch);
  1208. if (ret)
  1209. goto cleanup_vga_client;
  1210. /* IIR "flip pending" bit means done if this bit is set */
  1211. if (IS_GEN3(dev) && (I915_READ(ECOSKPD) & ECO_FLIP_DONE))
  1212. dev_priv->flip_pending_is_done = true;
  1213. intel_modeset_init(dev);
  1214. ret = drm_irq_install(dev);
  1215. if (ret)
  1216. goto cleanup_vga_switcheroo;
  1217. /* Always safe in the mode setting case. */
  1218. /* FIXME: do pre/post-mode set stuff in core KMS code */
  1219. dev->vblank_disable_allowed = 1;
  1220. /*
  1221. * Initialize the hardware status page IRQ location.
  1222. */
  1223. I915_WRITE(INSTPM, (1 << 5) | (1 << 21));
  1224. ret = intel_fbdev_init(dev);
  1225. if (ret)
  1226. goto cleanup_irq;
  1227. drm_kms_helper_poll_init(dev);
  1228. return 0;
  1229. cleanup_irq:
  1230. drm_irq_uninstall(dev);
  1231. cleanup_vga_switcheroo:
  1232. vga_switcheroo_unregister_client(dev->pdev);
  1233. cleanup_vga_client:
  1234. vga_client_register(dev->pdev, NULL, NULL, NULL);
  1235. cleanup_ringbuffer:
  1236. mutex_lock(&dev->struct_mutex);
  1237. i915_gem_cleanup_ringbuffer(dev);
  1238. mutex_unlock(&dev->struct_mutex);
  1239. out:
  1240. return ret;
  1241. }
  1242. int i915_master_create(struct drm_device *dev, struct drm_master *master)
  1243. {
  1244. struct drm_i915_master_private *master_priv;
  1245. master_priv = kzalloc(sizeof(*master_priv), GFP_KERNEL);
  1246. if (!master_priv)
  1247. return -ENOMEM;
  1248. master->driver_priv = master_priv;
  1249. return 0;
  1250. }
  1251. void i915_master_destroy(struct drm_device *dev, struct drm_master *master)
  1252. {
  1253. struct drm_i915_master_private *master_priv = master->driver_priv;
  1254. if (!master_priv)
  1255. return;
  1256. kfree(master_priv);
  1257. master->driver_priv = NULL;
  1258. }
  1259. static void i915_pineview_get_mem_freq(struct drm_device *dev)
  1260. {
  1261. drm_i915_private_t *dev_priv = dev->dev_private;
  1262. u32 tmp;
  1263. tmp = I915_READ(CLKCFG);
  1264. switch (tmp & CLKCFG_FSB_MASK) {
  1265. case CLKCFG_FSB_533:
  1266. dev_priv->fsb_freq = 533; /* 133*4 */
  1267. break;
  1268. case CLKCFG_FSB_800:
  1269. dev_priv->fsb_freq = 800; /* 200*4 */
  1270. break;
  1271. case CLKCFG_FSB_667:
  1272. dev_priv->fsb_freq = 667; /* 167*4 */
  1273. break;
  1274. case CLKCFG_FSB_400:
  1275. dev_priv->fsb_freq = 400; /* 100*4 */
  1276. break;
  1277. }
  1278. switch (tmp & CLKCFG_MEM_MASK) {
  1279. case CLKCFG_MEM_533:
  1280. dev_priv->mem_freq = 533;
  1281. break;
  1282. case CLKCFG_MEM_667:
  1283. dev_priv->mem_freq = 667;
  1284. break;
  1285. case CLKCFG_MEM_800:
  1286. dev_priv->mem_freq = 800;
  1287. break;
  1288. }
  1289. /* detect pineview DDR3 setting */
  1290. tmp = I915_READ(CSHRDDR3CTL);
  1291. dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
  1292. }
  1293. static void i915_ironlake_get_mem_freq(struct drm_device *dev)
  1294. {
  1295. drm_i915_private_t *dev_priv = dev->dev_private;
  1296. u16 ddrpll, csipll;
  1297. ddrpll = I915_READ16(DDRMPLL1);
  1298. csipll = I915_READ16(CSIPLL0);
  1299. switch (ddrpll & 0xff) {
  1300. case 0xc:
  1301. dev_priv->mem_freq = 800;
  1302. break;
  1303. case 0x10:
  1304. dev_priv->mem_freq = 1066;
  1305. break;
  1306. case 0x14:
  1307. dev_priv->mem_freq = 1333;
  1308. break;
  1309. case 0x18:
  1310. dev_priv->mem_freq = 1600;
  1311. break;
  1312. default:
  1313. DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n",
  1314. ddrpll & 0xff);
  1315. dev_priv->mem_freq = 0;
  1316. break;
  1317. }
  1318. dev_priv->r_t = dev_priv->mem_freq;
  1319. switch (csipll & 0x3ff) {
  1320. case 0x00c:
  1321. dev_priv->fsb_freq = 3200;
  1322. break;
  1323. case 0x00e:
  1324. dev_priv->fsb_freq = 3733;
  1325. break;
  1326. case 0x010:
  1327. dev_priv->fsb_freq = 4266;
  1328. break;
  1329. case 0x012:
  1330. dev_priv->fsb_freq = 4800;
  1331. break;
  1332. case 0x014:
  1333. dev_priv->fsb_freq = 5333;
  1334. break;
  1335. case 0x016:
  1336. dev_priv->fsb_freq = 5866;
  1337. break;
  1338. case 0x018:
  1339. dev_priv->fsb_freq = 6400;
  1340. break;
  1341. default:
  1342. DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n",
  1343. csipll & 0x3ff);
  1344. dev_priv->fsb_freq = 0;
  1345. break;
  1346. }
  1347. if (dev_priv->fsb_freq == 3200) {
  1348. dev_priv->c_m = 0;
  1349. } else if (dev_priv->fsb_freq > 3200 && dev_priv->fsb_freq <= 4800) {
  1350. dev_priv->c_m = 1;
  1351. } else {
  1352. dev_priv->c_m = 2;
  1353. }
  1354. }
  1355. struct v_table {
  1356. u8 vid;
  1357. unsigned long vd; /* in .1 mil */
  1358. unsigned long vm; /* in .1 mil */
  1359. u8 pvid;
  1360. };
  1361. static struct v_table v_table[] = {
  1362. { 0, 16125, 15000, 0x7f, },
  1363. { 1, 16000, 14875, 0x7e, },
  1364. { 2, 15875, 14750, 0x7d, },
  1365. { 3, 15750, 14625, 0x7c, },
  1366. { 4, 15625, 14500, 0x7b, },
  1367. { 5, 15500, 14375, 0x7a, },
  1368. { 6, 15375, 14250, 0x79, },
  1369. { 7, 15250, 14125, 0x78, },
  1370. { 8, 15125, 14000, 0x77, },
  1371. { 9, 15000, 13875, 0x76, },
  1372. { 10, 14875, 13750, 0x75, },
  1373. { 11, 14750, 13625, 0x74, },
  1374. { 12, 14625, 13500, 0x73, },
  1375. { 13, 14500, 13375, 0x72, },
  1376. { 14, 14375, 13250, 0x71, },
  1377. { 15, 14250, 13125, 0x70, },
  1378. { 16, 14125, 13000, 0x6f, },
  1379. { 17, 14000, 12875, 0x6e, },
  1380. { 18, 13875, 12750, 0x6d, },
  1381. { 19, 13750, 12625, 0x6c, },
  1382. { 20, 13625, 12500, 0x6b, },
  1383. { 21, 13500, 12375, 0x6a, },
  1384. { 22, 13375, 12250, 0x69, },
  1385. { 23, 13250, 12125, 0x68, },
  1386. { 24, 13125, 12000, 0x67, },
  1387. { 25, 13000, 11875, 0x66, },
  1388. { 26, 12875, 11750, 0x65, },
  1389. { 27, 12750, 11625, 0x64, },
  1390. { 28, 12625, 11500, 0x63, },
  1391. { 29, 12500, 11375, 0x62, },
  1392. { 30, 12375, 11250, 0x61, },
  1393. { 31, 12250, 11125, 0x60, },
  1394. { 32, 12125, 11000, 0x5f, },
  1395. { 33, 12000, 10875, 0x5e, },
  1396. { 34, 11875, 10750, 0x5d, },
  1397. { 35, 11750, 10625, 0x5c, },
  1398. { 36, 11625, 10500, 0x5b, },
  1399. { 37, 11500, 10375, 0x5a, },
  1400. { 38, 11375, 10250, 0x59, },
  1401. { 39, 11250, 10125, 0x58, },
  1402. { 40, 11125, 10000, 0x57, },
  1403. { 41, 11000, 9875, 0x56, },
  1404. { 42, 10875, 9750, 0x55, },
  1405. { 43, 10750, 9625, 0x54, },
  1406. { 44, 10625, 9500, 0x53, },
  1407. { 45, 10500, 9375, 0x52, },
  1408. { 46, 10375, 9250, 0x51, },
  1409. { 47, 10250, 9125, 0x50, },
  1410. { 48, 10125, 9000, 0x4f, },
  1411. { 49, 10000, 8875, 0x4e, },
  1412. { 50, 9875, 8750, 0x4d, },
  1413. { 51, 9750, 8625, 0x4c, },
  1414. { 52, 9625, 8500, 0x4b, },
  1415. { 53, 9500, 8375, 0x4a, },
  1416. { 54, 9375, 8250, 0x49, },
  1417. { 55, 9250, 8125, 0x48, },
  1418. { 56, 9125, 8000, 0x47, },
  1419. { 57, 9000, 7875, 0x46, },
  1420. { 58, 8875, 7750, 0x45, },
  1421. { 59, 8750, 7625, 0x44, },
  1422. { 60, 8625, 7500, 0x43, },
  1423. { 61, 8500, 7375, 0x42, },
  1424. { 62, 8375, 7250, 0x41, },
  1425. { 63, 8250, 7125, 0x40, },
  1426. { 64, 8125, 7000, 0x3f, },
  1427. { 65, 8000, 6875, 0x3e, },
  1428. { 66, 7875, 6750, 0x3d, },
  1429. { 67, 7750, 6625, 0x3c, },
  1430. { 68, 7625, 6500, 0x3b, },
  1431. { 69, 7500, 6375, 0x3a, },
  1432. { 70, 7375, 6250, 0x39, },
  1433. { 71, 7250, 6125, 0x38, },
  1434. { 72, 7125, 6000, 0x37, },
  1435. { 73, 7000, 5875, 0x36, },
  1436. { 74, 6875, 5750, 0x35, },
  1437. { 75, 6750, 5625, 0x34, },
  1438. { 76, 6625, 5500, 0x33, },
  1439. { 77, 6500, 5375, 0x32, },
  1440. { 78, 6375, 5250, 0x31, },
  1441. { 79, 6250, 5125, 0x30, },
  1442. { 80, 6125, 5000, 0x2f, },
  1443. { 81, 6000, 4875, 0x2e, },
  1444. { 82, 5875, 4750, 0x2d, },
  1445. { 83, 5750, 4625, 0x2c, },
  1446. { 84, 5625, 4500, 0x2b, },
  1447. { 85, 5500, 4375, 0x2a, },
  1448. { 86, 5375, 4250, 0x29, },
  1449. { 87, 5250, 4125, 0x28, },
  1450. { 88, 5125, 4000, 0x27, },
  1451. { 89, 5000, 3875, 0x26, },
  1452. { 90, 4875, 3750, 0x25, },
  1453. { 91, 4750, 3625, 0x24, },
  1454. { 92, 4625, 3500, 0x23, },
  1455. { 93, 4500, 3375, 0x22, },
  1456. { 94, 4375, 3250, 0x21, },
  1457. { 95, 4250, 3125, 0x20, },
  1458. { 96, 4125, 3000, 0x1f, },
  1459. { 97, 4125, 3000, 0x1e, },
  1460. { 98, 4125, 3000, 0x1d, },
  1461. { 99, 4125, 3000, 0x1c, },
  1462. { 100, 4125, 3000, 0x1b, },
  1463. { 101, 4125, 3000, 0x1a, },
  1464. { 102, 4125, 3000, 0x19, },
  1465. { 103, 4125, 3000, 0x18, },
  1466. { 104, 4125, 3000, 0x17, },
  1467. { 105, 4125, 3000, 0x16, },
  1468. { 106, 4125, 3000, 0x15, },
  1469. { 107, 4125, 3000, 0x14, },
  1470. { 108, 4125, 3000, 0x13, },
  1471. { 109, 4125, 3000, 0x12, },
  1472. { 110, 4125, 3000, 0x11, },
  1473. { 111, 4125, 3000, 0x10, },
  1474. { 112, 4125, 3000, 0x0f, },
  1475. { 113, 4125, 3000, 0x0e, },
  1476. { 114, 4125, 3000, 0x0d, },
  1477. { 115, 4125, 3000, 0x0c, },
  1478. { 116, 4125, 3000, 0x0b, },
  1479. { 117, 4125, 3000, 0x0a, },
  1480. { 118, 4125, 3000, 0x09, },
  1481. { 119, 4125, 3000, 0x08, },
  1482. { 120, 1125, 0, 0x07, },
  1483. { 121, 1000, 0, 0x06, },
  1484. { 122, 875, 0, 0x05, },
  1485. { 123, 750, 0, 0x04, },
  1486. { 124, 625, 0, 0x03, },
  1487. { 125, 500, 0, 0x02, },
  1488. { 126, 375, 0, 0x01, },
  1489. { 127, 0, 0, 0x00, },
  1490. };
  1491. struct cparams {
  1492. int i;
  1493. int t;
  1494. int m;
  1495. int c;
  1496. };
  1497. static struct cparams cparams[] = {
  1498. { 1, 1333, 301, 28664 },
  1499. { 1, 1066, 294, 24460 },
  1500. { 1, 800, 294, 25192 },
  1501. { 0, 1333, 276, 27605 },
  1502. { 0, 1066, 276, 27605 },
  1503. { 0, 800, 231, 23784 },
  1504. };
  1505. unsigned long i915_chipset_val(struct drm_i915_private *dev_priv)
  1506. {
  1507. u64 total_count, diff, ret;
  1508. u32 count1, count2, count3, m = 0, c = 0;
  1509. unsigned long now = jiffies_to_msecs(jiffies), diff1;
  1510. int i;
  1511. diff1 = now - dev_priv->last_time1;
  1512. count1 = I915_READ(DMIEC);
  1513. count2 = I915_READ(DDREC);
  1514. count3 = I915_READ(CSIEC);
  1515. total_count = count1 + count2 + count3;
  1516. /* FIXME: handle per-counter overflow */
  1517. if (total_count < dev_priv->last_count1) {
  1518. diff = ~0UL - dev_priv->last_count1;
  1519. diff += total_count;
  1520. } else {
  1521. diff = total_count - dev_priv->last_count1;
  1522. }
  1523. for (i = 0; i < ARRAY_SIZE(cparams); i++) {
  1524. if (cparams[i].i == dev_priv->c_m &&
  1525. cparams[i].t == dev_priv->r_t) {
  1526. m = cparams[i].m;
  1527. c = cparams[i].c;
  1528. break;
  1529. }
  1530. }
  1531. div_u64(diff, diff1);
  1532. ret = ((m * diff) + c);
  1533. div_u64(ret, 10);
  1534. dev_priv->last_count1 = total_count;
  1535. dev_priv->last_time1 = now;
  1536. return ret;
  1537. }
  1538. unsigned long i915_mch_val(struct drm_i915_private *dev_priv)
  1539. {
  1540. unsigned long m, x, b;
  1541. u32 tsfs;
  1542. tsfs = I915_READ(TSFS);
  1543. m = ((tsfs & TSFS_SLOPE_MASK) >> TSFS_SLOPE_SHIFT);
  1544. x = I915_READ8(TR1);
  1545. b = tsfs & TSFS_INTR_MASK;
  1546. return ((m * x) / 127) - b;
  1547. }
  1548. static unsigned long pvid_to_extvid(struct drm_i915_private *dev_priv, u8 pxvid)
  1549. {
  1550. unsigned long val = 0;
  1551. int i;
  1552. for (i = 0; i < ARRAY_SIZE(v_table); i++) {
  1553. if (v_table[i].pvid == pxvid) {
  1554. if (IS_MOBILE(dev_priv->dev))
  1555. val = v_table[i].vm;
  1556. else
  1557. val = v_table[i].vd;
  1558. }
  1559. }
  1560. return val;
  1561. }
  1562. void i915_update_gfx_val(struct drm_i915_private *dev_priv)
  1563. {
  1564. struct timespec now, diff1;
  1565. u64 diff;
  1566. unsigned long diffms;
  1567. u32 count;
  1568. getrawmonotonic(&now);
  1569. diff1 = timespec_sub(now, dev_priv->last_time2);
  1570. /* Don't divide by 0 */
  1571. diffms = diff1.tv_sec * 1000 + diff1.tv_nsec / 1000000;
  1572. if (!diffms)
  1573. return;
  1574. count = I915_READ(GFXEC);
  1575. if (count < dev_priv->last_count2) {
  1576. diff = ~0UL - dev_priv->last_count2;
  1577. diff += count;
  1578. } else {
  1579. diff = count - dev_priv->last_count2;
  1580. }
  1581. dev_priv->last_count2 = count;
  1582. dev_priv->last_time2 = now;
  1583. /* More magic constants... */
  1584. diff = diff * 1181;
  1585. div_u64(diff, diffms * 10);
  1586. dev_priv->gfx_power = diff;
  1587. }
  1588. unsigned long i915_gfx_val(struct drm_i915_private *dev_priv)
  1589. {
  1590. unsigned long t, corr, state1, corr2, state2;
  1591. u32 pxvid, ext_v;
  1592. pxvid = I915_READ(PXVFREQ_BASE + (dev_priv->cur_delay * 4));
  1593. pxvid = (pxvid >> 24) & 0x7f;
  1594. ext_v = pvid_to_extvid(dev_priv, pxvid);
  1595. state1 = ext_v;
  1596. t = i915_mch_val(dev_priv);
  1597. /* Revel in the empirically derived constants */
  1598. /* Correction factor in 1/100000 units */
  1599. if (t > 80)
  1600. corr = ((t * 2349) + 135940);
  1601. else if (t >= 50)
  1602. corr = ((t * 964) + 29317);
  1603. else /* < 50 */
  1604. corr = ((t * 301) + 1004);
  1605. corr = corr * ((150142 * state1) / 10000 - 78642);
  1606. corr /= 100000;
  1607. corr2 = (corr * dev_priv->corr);
  1608. state2 = (corr2 * state1) / 10000;
  1609. state2 /= 100; /* convert to mW */
  1610. i915_update_gfx_val(dev_priv);
  1611. return dev_priv->gfx_power + state2;
  1612. }
  1613. /* Global for IPS driver to get at the current i915 device */
  1614. static struct drm_i915_private *i915_mch_dev;
  1615. /*
  1616. * Lock protecting IPS related data structures
  1617. * - i915_mch_dev
  1618. * - dev_priv->max_delay
  1619. * - dev_priv->min_delay
  1620. * - dev_priv->fmax
  1621. * - dev_priv->gpu_busy
  1622. */
  1623. DEFINE_SPINLOCK(mchdev_lock);
  1624. /**
  1625. * i915_read_mch_val - return value for IPS use
  1626. *
  1627. * Calculate and return a value for the IPS driver to use when deciding whether
  1628. * we have thermal and power headroom to increase CPU or GPU power budget.
  1629. */
  1630. unsigned long i915_read_mch_val(void)
  1631. {
  1632. struct drm_i915_private *dev_priv;
  1633. unsigned long chipset_val, graphics_val, ret = 0;
  1634. spin_lock(&mchdev_lock);
  1635. if (!i915_mch_dev)
  1636. goto out_unlock;
  1637. dev_priv = i915_mch_dev;
  1638. chipset_val = i915_chipset_val(dev_priv);
  1639. graphics_val = i915_gfx_val(dev_priv);
  1640. ret = chipset_val + graphics_val;
  1641. out_unlock:
  1642. spin_unlock(&mchdev_lock);
  1643. return ret;
  1644. }
  1645. EXPORT_SYMBOL_GPL(i915_read_mch_val);
  1646. /**
  1647. * i915_gpu_raise - raise GPU frequency limit
  1648. *
  1649. * Raise the limit; IPS indicates we have thermal headroom.
  1650. */
  1651. bool i915_gpu_raise(void)
  1652. {
  1653. struct drm_i915_private *dev_priv;
  1654. bool ret = true;
  1655. spin_lock(&mchdev_lock);
  1656. if (!i915_mch_dev) {
  1657. ret = false;
  1658. goto out_unlock;
  1659. }
  1660. dev_priv = i915_mch_dev;
  1661. if (dev_priv->max_delay > dev_priv->fmax)
  1662. dev_priv->max_delay--;
  1663. out_unlock:
  1664. spin_unlock(&mchdev_lock);
  1665. return ret;
  1666. }
  1667. EXPORT_SYMBOL_GPL(i915_gpu_raise);
  1668. /**
  1669. * i915_gpu_lower - lower GPU frequency limit
  1670. *
  1671. * IPS indicates we're close to a thermal limit, so throttle back the GPU
  1672. * frequency maximum.
  1673. */
  1674. bool i915_gpu_lower(void)
  1675. {
  1676. struct drm_i915_private *dev_priv;
  1677. bool ret = true;
  1678. spin_lock(&mchdev_lock);
  1679. if (!i915_mch_dev) {
  1680. ret = false;
  1681. goto out_unlock;
  1682. }
  1683. dev_priv = i915_mch_dev;
  1684. if (dev_priv->max_delay < dev_priv->min_delay)
  1685. dev_priv->max_delay++;
  1686. out_unlock:
  1687. spin_unlock(&mchdev_lock);
  1688. return ret;
  1689. }
  1690. EXPORT_SYMBOL_GPL(i915_gpu_lower);
  1691. /**
  1692. * i915_gpu_busy - indicate GPU business to IPS
  1693. *
  1694. * Tell the IPS driver whether or not the GPU is busy.
  1695. */
  1696. bool i915_gpu_busy(void)
  1697. {
  1698. struct drm_i915_private *dev_priv;
  1699. bool ret = false;
  1700. spin_lock(&mchdev_lock);
  1701. if (!i915_mch_dev)
  1702. goto out_unlock;
  1703. dev_priv = i915_mch_dev;
  1704. ret = dev_priv->busy;
  1705. out_unlock:
  1706. spin_unlock(&mchdev_lock);
  1707. return ret;
  1708. }
  1709. EXPORT_SYMBOL_GPL(i915_gpu_busy);
  1710. /**
  1711. * i915_gpu_turbo_disable - disable graphics turbo
  1712. *
  1713. * Disable graphics turbo by resetting the max frequency and setting the
  1714. * current frequency to the default.
  1715. */
  1716. bool i915_gpu_turbo_disable(void)
  1717. {
  1718. struct drm_i915_private *dev_priv;
  1719. bool ret = true;
  1720. spin_lock(&mchdev_lock);
  1721. if (!i915_mch_dev) {
  1722. ret = false;
  1723. goto out_unlock;
  1724. }
  1725. dev_priv = i915_mch_dev;
  1726. dev_priv->max_delay = dev_priv->fstart;
  1727. if (!ironlake_set_drps(dev_priv->dev, dev_priv->fstart))
  1728. ret = false;
  1729. out_unlock:
  1730. spin_unlock(&mchdev_lock);
  1731. return ret;
  1732. }
  1733. EXPORT_SYMBOL_GPL(i915_gpu_turbo_disable);
  1734. /**
  1735. * i915_driver_load - setup chip and create an initial config
  1736. * @dev: DRM device
  1737. * @flags: startup flags
  1738. *
  1739. * The driver load routine has to do several things:
  1740. * - drive output discovery via intel_modeset_init()
  1741. * - initialize the memory manager
  1742. * - allocate initial config memory
  1743. * - setup the DRM framebuffer with the allocated memory
  1744. */
  1745. int i915_driver_load(struct drm_device *dev, unsigned long flags)
  1746. {
  1747. struct drm_i915_private *dev_priv;
  1748. resource_size_t base, size;
  1749. int ret = 0, mmio_bar;
  1750. uint32_t agp_size, prealloc_size, prealloc_start;
  1751. /* i915 has 4 more counters */
  1752. dev->counters += 4;
  1753. dev->types[6] = _DRM_STAT_IRQ;
  1754. dev->types[7] = _DRM_STAT_PRIMARY;
  1755. dev->types[8] = _DRM_STAT_SECONDARY;
  1756. dev->types[9] = _DRM_STAT_DMA;
  1757. dev_priv = kzalloc(sizeof(drm_i915_private_t), GFP_KERNEL);
  1758. if (dev_priv == NULL)
  1759. return -ENOMEM;
  1760. dev->dev_private = (void *)dev_priv;
  1761. dev_priv->dev = dev;
  1762. dev_priv->info = (struct intel_device_info *) flags;
  1763. /* Add register map (needed for suspend/resume) */
  1764. mmio_bar = IS_I9XX(dev) ? 0 : 1;
  1765. base = pci_resource_start(dev->pdev, mmio_bar);
  1766. size = pci_resource_len(dev->pdev, mmio_bar);
  1767. if (i915_get_bridge_dev(dev)) {
  1768. ret = -EIO;
  1769. goto free_priv;
  1770. }
  1771. dev_priv->regs = ioremap(base, size);
  1772. if (!dev_priv->regs) {
  1773. DRM_ERROR("failed to map registers\n");
  1774. ret = -EIO;
  1775. goto put_bridge;
  1776. }
  1777. dev_priv->mm.gtt_mapping =
  1778. io_mapping_create_wc(dev->agp->base,
  1779. dev->agp->agp_info.aper_size * 1024*1024);
  1780. if (dev_priv->mm.gtt_mapping == NULL) {
  1781. ret = -EIO;
  1782. goto out_rmmap;
  1783. }
  1784. /* Set up a WC MTRR for non-PAT systems. This is more common than
  1785. * one would think, because the kernel disables PAT on first
  1786. * generation Core chips because WC PAT gets overridden by a UC
  1787. * MTRR if present. Even if a UC MTRR isn't present.
  1788. */
  1789. dev_priv->mm.gtt_mtrr = mtrr_add(dev->agp->base,
  1790. dev->agp->agp_info.aper_size *
  1791. 1024 * 1024,
  1792. MTRR_TYPE_WRCOMB, 1);
  1793. if (dev_priv->mm.gtt_mtrr < 0) {
  1794. DRM_INFO("MTRR allocation failed. Graphics "
  1795. "performance may suffer.\n");
  1796. }
  1797. ret = i915_probe_agp(dev, &agp_size, &prealloc_size, &prealloc_start);
  1798. if (ret)
  1799. goto out_iomapfree;
  1800. if (prealloc_size > intel_max_stolen) {
  1801. DRM_INFO("detected %dM stolen memory, trimming to %dM\n",
  1802. prealloc_size >> 20, intel_max_stolen >> 20);
  1803. prealloc_size = intel_max_stolen;
  1804. }
  1805. dev_priv->wq = create_singlethread_workqueue("i915");
  1806. if (dev_priv->wq == NULL) {
  1807. DRM_ERROR("Failed to create our workqueue.\n");
  1808. ret = -ENOMEM;
  1809. goto out_iomapfree;
  1810. }
  1811. /* enable GEM by default */
  1812. dev_priv->has_gem = 1;
  1813. if (prealloc_size > agp_size * 3 / 4) {
  1814. DRM_ERROR("Detected broken video BIOS with %d/%dkB of video "
  1815. "memory stolen.\n",
  1816. prealloc_size / 1024, agp_size / 1024);
  1817. DRM_ERROR("Disabling GEM. (try reducing stolen memory or "
  1818. "updating the BIOS to fix).\n");
  1819. dev_priv->has_gem = 0;
  1820. }
  1821. if (dev_priv->has_gem == 0 &&
  1822. drm_core_check_feature(dev, DRIVER_MODESET)) {
  1823. DRM_ERROR("kernel modesetting requires GEM, disabling driver.\n");
  1824. ret = -ENODEV;
  1825. goto out_iomapfree;
  1826. }
  1827. dev->driver->get_vblank_counter = i915_get_vblank_counter;
  1828. dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
  1829. if (IS_G4X(dev) || IS_IRONLAKE(dev) || IS_GEN6(dev)) {
  1830. dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
  1831. dev->driver->get_vblank_counter = gm45_get_vblank_counter;
  1832. }
  1833. /* Try to make sure MCHBAR is enabled before poking at it */
  1834. intel_setup_mchbar(dev);
  1835. i915_gem_load(dev);
  1836. /* Init HWS */
  1837. if (!I915_NEED_GFX_HWS(dev)) {
  1838. ret = i915_init_phys_hws(dev);
  1839. if (ret != 0)
  1840. goto out_workqueue_free;
  1841. }
  1842. if (IS_PINEVIEW(dev))
  1843. i915_pineview_get_mem_freq(dev);
  1844. else if (IS_IRONLAKE(dev))
  1845. i915_ironlake_get_mem_freq(dev);
  1846. /* On the 945G/GM, the chipset reports the MSI capability on the
  1847. * integrated graphics even though the support isn't actually there
  1848. * according to the published specs. It doesn't appear to function
  1849. * correctly in testing on 945G.
  1850. * This may be a side effect of MSI having been made available for PEG
  1851. * and the registers being closely associated.
  1852. *
  1853. * According to chipset errata, on the 965GM, MSI interrupts may
  1854. * be lost or delayed, but we use them anyways to avoid
  1855. * stuck interrupts on some machines.
  1856. */
  1857. if (!IS_I945G(dev) && !IS_I945GM(dev))
  1858. pci_enable_msi(dev->pdev);
  1859. spin_lock_init(&dev_priv->user_irq_lock);
  1860. spin_lock_init(&dev_priv->error_lock);
  1861. dev_priv->trace_irq_seqno = 0;
  1862. ret = drm_vblank_init(dev, I915_NUM_PIPE);
  1863. if (ret) {
  1864. (void) i915_driver_unload(dev);
  1865. return ret;
  1866. }
  1867. /* Start out suspended */
  1868. dev_priv->mm.suspended = 1;
  1869. intel_detect_pch(dev);
  1870. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1871. ret = i915_load_modeset_init(dev, prealloc_start,
  1872. prealloc_size, agp_size);
  1873. if (ret < 0) {
  1874. DRM_ERROR("failed to init modeset\n");
  1875. goto out_workqueue_free;
  1876. }
  1877. }
  1878. /* Must be done after probing outputs */
  1879. intel_opregion_init(dev, 0);
  1880. setup_timer(&dev_priv->hangcheck_timer, i915_hangcheck_elapsed,
  1881. (unsigned long) dev);
  1882. spin_lock(&mchdev_lock);
  1883. i915_mch_dev = dev_priv;
  1884. dev_priv->mchdev_lock = &mchdev_lock;
  1885. spin_unlock(&mchdev_lock);
  1886. return 0;
  1887. out_workqueue_free:
  1888. destroy_workqueue(dev_priv->wq);
  1889. out_iomapfree:
  1890. io_mapping_free(dev_priv->mm.gtt_mapping);
  1891. out_rmmap:
  1892. iounmap(dev_priv->regs);
  1893. put_bridge:
  1894. pci_dev_put(dev_priv->bridge_dev);
  1895. free_priv:
  1896. kfree(dev_priv);
  1897. return ret;
  1898. }
  1899. int i915_driver_unload(struct drm_device *dev)
  1900. {
  1901. struct drm_i915_private *dev_priv = dev->dev_private;
  1902. i915_destroy_error_state(dev);
  1903. spin_lock(&mchdev_lock);
  1904. i915_mch_dev = NULL;
  1905. spin_unlock(&mchdev_lock);
  1906. destroy_workqueue(dev_priv->wq);
  1907. del_timer_sync(&dev_priv->hangcheck_timer);
  1908. io_mapping_free(dev_priv->mm.gtt_mapping);
  1909. if (dev_priv->mm.gtt_mtrr >= 0) {
  1910. mtrr_del(dev_priv->mm.gtt_mtrr, dev->agp->base,
  1911. dev->agp->agp_info.aper_size * 1024 * 1024);
  1912. dev_priv->mm.gtt_mtrr = -1;
  1913. }
  1914. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1915. intel_modeset_cleanup(dev);
  1916. /*
  1917. * free the memory space allocated for the child device
  1918. * config parsed from VBT
  1919. */
  1920. if (dev_priv->child_dev && dev_priv->child_dev_num) {
  1921. kfree(dev_priv->child_dev);
  1922. dev_priv->child_dev = NULL;
  1923. dev_priv->child_dev_num = 0;
  1924. }
  1925. drm_irq_uninstall(dev);
  1926. vga_switcheroo_unregister_client(dev->pdev);
  1927. vga_client_register(dev->pdev, NULL, NULL, NULL);
  1928. }
  1929. if (dev->pdev->msi_enabled)
  1930. pci_disable_msi(dev->pdev);
  1931. if (dev_priv->regs != NULL)
  1932. iounmap(dev_priv->regs);
  1933. intel_opregion_free(dev, 0);
  1934. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1935. i915_gem_free_all_phys_object(dev);
  1936. mutex_lock(&dev->struct_mutex);
  1937. i915_gem_cleanup_ringbuffer(dev);
  1938. mutex_unlock(&dev->struct_mutex);
  1939. if (I915_HAS_FBC(dev) && i915_powersave)
  1940. i915_cleanup_compression(dev);
  1941. drm_mm_takedown(&dev_priv->vram);
  1942. i915_gem_lastclose(dev);
  1943. intel_cleanup_overlay(dev);
  1944. }
  1945. intel_teardown_mchbar(dev);
  1946. pci_dev_put(dev_priv->bridge_dev);
  1947. kfree(dev->dev_private);
  1948. return 0;
  1949. }
  1950. int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv)
  1951. {
  1952. struct drm_i915_file_private *i915_file_priv;
  1953. DRM_DEBUG_DRIVER("\n");
  1954. i915_file_priv = (struct drm_i915_file_private *)
  1955. kmalloc(sizeof(*i915_file_priv), GFP_KERNEL);
  1956. if (!i915_file_priv)
  1957. return -ENOMEM;
  1958. file_priv->driver_priv = i915_file_priv;
  1959. INIT_LIST_HEAD(&i915_file_priv->mm.request_list);
  1960. return 0;
  1961. }
  1962. /**
  1963. * i915_driver_lastclose - clean up after all DRM clients have exited
  1964. * @dev: DRM device
  1965. *
  1966. * Take care of cleaning up after all DRM clients have exited. In the
  1967. * mode setting case, we want to restore the kernel's initial mode (just
  1968. * in case the last client left us in a bad state).
  1969. *
  1970. * Additionally, in the non-mode setting case, we'll tear down the AGP
  1971. * and DMA structures, since the kernel won't be using them, and clea
  1972. * up any GEM state.
  1973. */
  1974. void i915_driver_lastclose(struct drm_device * dev)
  1975. {
  1976. drm_i915_private_t *dev_priv = dev->dev_private;
  1977. if (!dev_priv || drm_core_check_feature(dev, DRIVER_MODESET)) {
  1978. drm_fb_helper_restore();
  1979. vga_switcheroo_process_delayed_switch();
  1980. return;
  1981. }
  1982. i915_gem_lastclose(dev);
  1983. if (dev_priv->agp_heap)
  1984. i915_mem_takedown(&(dev_priv->agp_heap));
  1985. i915_dma_cleanup(dev);
  1986. }
  1987. void i915_driver_preclose(struct drm_device * dev, struct drm_file *file_priv)
  1988. {
  1989. drm_i915_private_t *dev_priv = dev->dev_private;
  1990. i915_gem_release(dev, file_priv);
  1991. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  1992. i915_mem_release(dev, file_priv, dev_priv->agp_heap);
  1993. }
  1994. void i915_driver_postclose(struct drm_device *dev, struct drm_file *file_priv)
  1995. {
  1996. struct drm_i915_file_private *i915_file_priv = file_priv->driver_priv;
  1997. kfree(i915_file_priv);
  1998. }
  1999. struct drm_ioctl_desc i915_ioctls[] = {
  2000. DRM_IOCTL_DEF(DRM_I915_INIT, i915_dma_init, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  2001. DRM_IOCTL_DEF(DRM_I915_FLUSH, i915_flush_ioctl, DRM_AUTH),
  2002. DRM_IOCTL_DEF(DRM_I915_FLIP, i915_flip_bufs, DRM_AUTH),
  2003. DRM_IOCTL_DEF(DRM_I915_BATCHBUFFER, i915_batchbuffer, DRM_AUTH),
  2004. DRM_IOCTL_DEF(DRM_I915_IRQ_EMIT, i915_irq_emit, DRM_AUTH),
  2005. DRM_IOCTL_DEF(DRM_I915_IRQ_WAIT, i915_irq_wait, DRM_AUTH),
  2006. DRM_IOCTL_DEF(DRM_I915_GETPARAM, i915_getparam, DRM_AUTH),
  2007. DRM_IOCTL_DEF(DRM_I915_SETPARAM, i915_setparam, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  2008. DRM_IOCTL_DEF(DRM_I915_ALLOC, i915_mem_alloc, DRM_AUTH),
  2009. DRM_IOCTL_DEF(DRM_I915_FREE, i915_mem_free, DRM_AUTH),
  2010. DRM_IOCTL_DEF(DRM_I915_INIT_HEAP, i915_mem_init_heap, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  2011. DRM_IOCTL_DEF(DRM_I915_CMDBUFFER, i915_cmdbuffer, DRM_AUTH),
  2012. DRM_IOCTL_DEF(DRM_I915_DESTROY_HEAP, i915_mem_destroy_heap, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY ),
  2013. DRM_IOCTL_DEF(DRM_I915_SET_VBLANK_PIPE, i915_vblank_pipe_set, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY ),
  2014. DRM_IOCTL_DEF(DRM_I915_GET_VBLANK_PIPE, i915_vblank_pipe_get, DRM_AUTH ),
  2015. DRM_IOCTL_DEF(DRM_I915_VBLANK_SWAP, i915_vblank_swap, DRM_AUTH),
  2016. DRM_IOCTL_DEF(DRM_I915_HWS_ADDR, i915_set_status_page, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  2017. DRM_IOCTL_DEF(DRM_I915_GEM_INIT, i915_gem_init_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
  2018. DRM_IOCTL_DEF(DRM_I915_GEM_EXECBUFFER, i915_gem_execbuffer, DRM_AUTH|DRM_UNLOCKED),
  2019. DRM_IOCTL_DEF(DRM_I915_GEM_EXECBUFFER2, i915_gem_execbuffer2, DRM_AUTH|DRM_UNLOCKED),
  2020. DRM_IOCTL_DEF(DRM_I915_GEM_PIN, i915_gem_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
  2021. DRM_IOCTL_DEF(DRM_I915_GEM_UNPIN, i915_gem_unpin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
  2022. DRM_IOCTL_DEF(DRM_I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH|DRM_UNLOCKED),
  2023. DRM_IOCTL_DEF(DRM_I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH|DRM_UNLOCKED),
  2024. DRM_IOCTL_DEF(DRM_I915_GEM_ENTERVT, i915_gem_entervt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
  2025. DRM_IOCTL_DEF(DRM_I915_GEM_LEAVEVT, i915_gem_leavevt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
  2026. DRM_IOCTL_DEF(DRM_I915_GEM_CREATE, i915_gem_create_ioctl, DRM_UNLOCKED),
  2027. DRM_IOCTL_DEF(DRM_I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_UNLOCKED),
  2028. DRM_IOCTL_DEF(DRM_I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_UNLOCKED),
  2029. DRM_IOCTL_DEF(DRM_I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_UNLOCKED),
  2030. DRM_IOCTL_DEF(DRM_I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_UNLOCKED),
  2031. DRM_IOCTL_DEF(DRM_I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_UNLOCKED),
  2032. DRM_IOCTL_DEF(DRM_I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_UNLOCKED),
  2033. DRM_IOCTL_DEF(DRM_I915_GEM_SET_TILING, i915_gem_set_tiling, DRM_UNLOCKED),
  2034. DRM_IOCTL_DEF(DRM_I915_GEM_GET_TILING, i915_gem_get_tiling, DRM_UNLOCKED),
  2035. DRM_IOCTL_DEF(DRM_I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_UNLOCKED),
  2036. DRM_IOCTL_DEF(DRM_I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id, DRM_UNLOCKED),
  2037. DRM_IOCTL_DEF(DRM_I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_UNLOCKED),
  2038. DRM_IOCTL_DEF(DRM_I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
  2039. DRM_IOCTL_DEF(DRM_I915_OVERLAY_ATTRS, intel_overlay_attrs, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
  2040. };
  2041. int i915_max_ioctl = DRM_ARRAY_SIZE(i915_ioctls);
  2042. /**
  2043. * Determine if the device really is AGP or not.
  2044. *
  2045. * All Intel graphics chipsets are treated as AGP, even if they are really
  2046. * PCI-e.
  2047. *
  2048. * \param dev The device to be tested.
  2049. *
  2050. * \returns
  2051. * A value of 1 is always retured to indictate every i9x5 is AGP.
  2052. */
  2053. int i915_driver_device_is_agp(struct drm_device * dev)
  2054. {
  2055. return 1;
  2056. }