sh_mobile_hdmi.c 46 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375
  1. /*
  2. * SH-Mobile High-Definition Multimedia Interface (HDMI) driver
  3. * for SLISHDMI13T and SLIPHDMIT IP cores
  4. *
  5. * Copyright (C) 2010, Guennadi Liakhovetski <g.liakhovetski@gmx.de>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. #include <linux/clk.h>
  12. #include <linux/console.h>
  13. #include <linux/delay.h>
  14. #include <linux/err.h>
  15. #include <linux/init.h>
  16. #include <linux/interrupt.h>
  17. #include <linux/io.h>
  18. #include <linux/module.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/pm_runtime.h>
  21. #include <linux/slab.h>
  22. #include <linux/types.h>
  23. #include <linux/workqueue.h>
  24. #include <sound/soc-dapm.h>
  25. #include <sound/initval.h>
  26. #include <video/sh_mobile_hdmi.h>
  27. #include <video/sh_mobile_lcdc.h>
  28. #include "sh_mobile_lcdcfb.h"
  29. #define HDMI_SYSTEM_CTRL 0x00 /* System control */
  30. #define HDMI_L_R_DATA_SWAP_CTRL_RPKT 0x01 /* L/R data swap control,
  31. bits 19..16 of 20-bit N for Audio Clock Regeneration packet */
  32. #define HDMI_20_BIT_N_FOR_AUDIO_RPKT_15_8 0x02 /* bits 15..8 of 20-bit N for Audio Clock Regeneration packet */
  33. #define HDMI_20_BIT_N_FOR_AUDIO_RPKT_7_0 0x03 /* bits 7..0 of 20-bit N for Audio Clock Regeneration packet */
  34. #define HDMI_SPDIF_AUDIO_SAMP_FREQ_CTS 0x04 /* SPDIF audio sampling frequency,
  35. bits 19..16 of Internal CTS */
  36. #define HDMI_INTERNAL_CTS_15_8 0x05 /* bits 15..8 of Internal CTS */
  37. #define HDMI_INTERNAL_CTS_7_0 0x06 /* bits 7..0 of Internal CTS */
  38. #define HDMI_EXTERNAL_CTS_19_16 0x07 /* External CTS */
  39. #define HDMI_EXTERNAL_CTS_15_8 0x08 /* External CTS */
  40. #define HDMI_EXTERNAL_CTS_7_0 0x09 /* External CTS */
  41. #define HDMI_AUDIO_SETTING_1 0x0A /* Audio setting.1 */
  42. #define HDMI_AUDIO_SETTING_2 0x0B /* Audio setting.2 */
  43. #define HDMI_I2S_AUDIO_SET 0x0C /* I2S audio setting */
  44. #define HDMI_DSD_AUDIO_SET 0x0D /* DSD audio setting */
  45. #define HDMI_DEBUG_MONITOR_1 0x0E /* Debug monitor.1 */
  46. #define HDMI_DEBUG_MONITOR_2 0x0F /* Debug monitor.2 */
  47. #define HDMI_I2S_INPUT_PIN_SWAP 0x10 /* I2S input pin swap */
  48. #define HDMI_AUDIO_STATUS_BITS_SETTING_1 0x11 /* Audio status bits setting.1 */
  49. #define HDMI_AUDIO_STATUS_BITS_SETTING_2 0x12 /* Audio status bits setting.2 */
  50. #define HDMI_CATEGORY_CODE 0x13 /* Category code */
  51. #define HDMI_SOURCE_NUM_AUDIO_WORD_LEN 0x14 /* Source number/Audio word length */
  52. #define HDMI_AUDIO_VIDEO_SETTING_1 0x15 /* Audio/Video setting.1 */
  53. #define HDMI_VIDEO_SETTING_1 0x16 /* Video setting.1 */
  54. #define HDMI_DEEP_COLOR_MODES 0x17 /* Deep Color Modes */
  55. /* 12 16- and 10-bit Color space conversion parameters: 0x18..0x2f */
  56. #define HDMI_COLOR_SPACE_CONVERSION_PARAMETERS 0x18
  57. #define HDMI_EXTERNAL_VIDEO_PARAM_SETTINGS 0x30 /* External video parameter settings */
  58. #define HDMI_EXTERNAL_H_TOTAL_7_0 0x31 /* External horizontal total (LSB) */
  59. #define HDMI_EXTERNAL_H_TOTAL_11_8 0x32 /* External horizontal total (MSB) */
  60. #define HDMI_EXTERNAL_H_BLANK_7_0 0x33 /* External horizontal blank (LSB) */
  61. #define HDMI_EXTERNAL_H_BLANK_9_8 0x34 /* External horizontal blank (MSB) */
  62. #define HDMI_EXTERNAL_H_DELAY_7_0 0x35 /* External horizontal delay (LSB) */
  63. #define HDMI_EXTERNAL_H_DELAY_9_8 0x36 /* External horizontal delay (MSB) */
  64. #define HDMI_EXTERNAL_H_DURATION_7_0 0x37 /* External horizontal duration (LSB) */
  65. #define HDMI_EXTERNAL_H_DURATION_9_8 0x38 /* External horizontal duration (MSB) */
  66. #define HDMI_EXTERNAL_V_TOTAL_7_0 0x39 /* External vertical total (LSB) */
  67. #define HDMI_EXTERNAL_V_TOTAL_9_8 0x3A /* External vertical total (MSB) */
  68. #define HDMI_AUDIO_VIDEO_SETTING_2 0x3B /* Audio/Video setting.2 */
  69. #define HDMI_EXTERNAL_V_BLANK 0x3D /* External vertical blank */
  70. #define HDMI_EXTERNAL_V_DELAY 0x3E /* External vertical delay */
  71. #define HDMI_EXTERNAL_V_DURATION 0x3F /* External vertical duration */
  72. #define HDMI_CTRL_PKT_MANUAL_SEND_CONTROL 0x40 /* Control packet manual send control */
  73. #define HDMI_CTRL_PKT_AUTO_SEND 0x41 /* Control packet auto send with VSYNC control */
  74. #define HDMI_AUTO_CHECKSUM_OPTION 0x42 /* Auto checksum option */
  75. #define HDMI_VIDEO_SETTING_2 0x45 /* Video setting.2 */
  76. #define HDMI_OUTPUT_OPTION 0x46 /* Output option */
  77. #define HDMI_SLIPHDMIT_PARAM_OPTION 0x51 /* SLIPHDMIT parameter option */
  78. #define HDMI_HSYNC_PMENT_AT_EMB_7_0 0x52 /* HSYNC placement at embedded sync (LSB) */
  79. #define HDMI_HSYNC_PMENT_AT_EMB_15_8 0x53 /* HSYNC placement at embedded sync (MSB) */
  80. #define HDMI_VSYNC_PMENT_AT_EMB_7_0 0x54 /* VSYNC placement at embedded sync (LSB) */
  81. #define HDMI_VSYNC_PMENT_AT_EMB_14_8 0x55 /* VSYNC placement at embedded sync (MSB) */
  82. #define HDMI_SLIPHDMIT_PARAM_SETTINGS_1 0x56 /* SLIPHDMIT parameter settings.1 */
  83. #define HDMI_SLIPHDMIT_PARAM_SETTINGS_2 0x57 /* SLIPHDMIT parameter settings.2 */
  84. #define HDMI_SLIPHDMIT_PARAM_SETTINGS_3 0x58 /* SLIPHDMIT parameter settings.3 */
  85. #define HDMI_SLIPHDMIT_PARAM_SETTINGS_5 0x59 /* SLIPHDMIT parameter settings.5 */
  86. #define HDMI_SLIPHDMIT_PARAM_SETTINGS_6 0x5A /* SLIPHDMIT parameter settings.6 */
  87. #define HDMI_SLIPHDMIT_PARAM_SETTINGS_7 0x5B /* SLIPHDMIT parameter settings.7 */
  88. #define HDMI_SLIPHDMIT_PARAM_SETTINGS_8 0x5C /* SLIPHDMIT parameter settings.8 */
  89. #define HDMI_SLIPHDMIT_PARAM_SETTINGS_9 0x5D /* SLIPHDMIT parameter settings.9 */
  90. #define HDMI_SLIPHDMIT_PARAM_SETTINGS_10 0x5E /* SLIPHDMIT parameter settings.10 */
  91. #define HDMI_CTRL_PKT_BUF_INDEX 0x5F /* Control packet buffer index */
  92. #define HDMI_CTRL_PKT_BUF_ACCESS_HB0 0x60 /* Control packet data buffer access window - HB0 */
  93. #define HDMI_CTRL_PKT_BUF_ACCESS_HB1 0x61 /* Control packet data buffer access window - HB1 */
  94. #define HDMI_CTRL_PKT_BUF_ACCESS_HB2 0x62 /* Control packet data buffer access window - HB2 */
  95. #define HDMI_CTRL_PKT_BUF_ACCESS_PB0 0x63 /* Control packet data buffer access window - PB0 */
  96. #define HDMI_CTRL_PKT_BUF_ACCESS_PB1 0x64 /* Control packet data buffer access window - PB1 */
  97. #define HDMI_CTRL_PKT_BUF_ACCESS_PB2 0x65 /* Control packet data buffer access window - PB2 */
  98. #define HDMI_CTRL_PKT_BUF_ACCESS_PB3 0x66 /* Control packet data buffer access window - PB3 */
  99. #define HDMI_CTRL_PKT_BUF_ACCESS_PB4 0x67 /* Control packet data buffer access window - PB4 */
  100. #define HDMI_CTRL_PKT_BUF_ACCESS_PB5 0x68 /* Control packet data buffer access window - PB5 */
  101. #define HDMI_CTRL_PKT_BUF_ACCESS_PB6 0x69 /* Control packet data buffer access window - PB6 */
  102. #define HDMI_CTRL_PKT_BUF_ACCESS_PB7 0x6A /* Control packet data buffer access window - PB7 */
  103. #define HDMI_CTRL_PKT_BUF_ACCESS_PB8 0x6B /* Control packet data buffer access window - PB8 */
  104. #define HDMI_CTRL_PKT_BUF_ACCESS_PB9 0x6C /* Control packet data buffer access window - PB9 */
  105. #define HDMI_CTRL_PKT_BUF_ACCESS_PB10 0x6D /* Control packet data buffer access window - PB10 */
  106. #define HDMI_CTRL_PKT_BUF_ACCESS_PB11 0x6E /* Control packet data buffer access window - PB11 */
  107. #define HDMI_CTRL_PKT_BUF_ACCESS_PB12 0x6F /* Control packet data buffer access window - PB12 */
  108. #define HDMI_CTRL_PKT_BUF_ACCESS_PB13 0x70 /* Control packet data buffer access window - PB13 */
  109. #define HDMI_CTRL_PKT_BUF_ACCESS_PB14 0x71 /* Control packet data buffer access window - PB14 */
  110. #define HDMI_CTRL_PKT_BUF_ACCESS_PB15 0x72 /* Control packet data buffer access window - PB15 */
  111. #define HDMI_CTRL_PKT_BUF_ACCESS_PB16 0x73 /* Control packet data buffer access window - PB16 */
  112. #define HDMI_CTRL_PKT_BUF_ACCESS_PB17 0x74 /* Control packet data buffer access window - PB17 */
  113. #define HDMI_CTRL_PKT_BUF_ACCESS_PB18 0x75 /* Control packet data buffer access window - PB18 */
  114. #define HDMI_CTRL_PKT_BUF_ACCESS_PB19 0x76 /* Control packet data buffer access window - PB19 */
  115. #define HDMI_CTRL_PKT_BUF_ACCESS_PB20 0x77 /* Control packet data buffer access window - PB20 */
  116. #define HDMI_CTRL_PKT_BUF_ACCESS_PB21 0x78 /* Control packet data buffer access window - PB21 */
  117. #define HDMI_CTRL_PKT_BUF_ACCESS_PB22 0x79 /* Control packet data buffer access window - PB22 */
  118. #define HDMI_CTRL_PKT_BUF_ACCESS_PB23 0x7A /* Control packet data buffer access window - PB23 */
  119. #define HDMI_CTRL_PKT_BUF_ACCESS_PB24 0x7B /* Control packet data buffer access window - PB24 */
  120. #define HDMI_CTRL_PKT_BUF_ACCESS_PB25 0x7C /* Control packet data buffer access window - PB25 */
  121. #define HDMI_CTRL_PKT_BUF_ACCESS_PB26 0x7D /* Control packet data buffer access window - PB26 */
  122. #define HDMI_CTRL_PKT_BUF_ACCESS_PB27 0x7E /* Control packet data buffer access window - PB27 */
  123. #define HDMI_EDID_KSV_FIFO_ACCESS_WINDOW 0x80 /* EDID/KSV FIFO access window */
  124. #define HDMI_DDC_BUS_ACCESS_FREQ_CTRL_7_0 0x81 /* DDC bus access frequency control (LSB) */
  125. #define HDMI_DDC_BUS_ACCESS_FREQ_CTRL_15_8 0x82 /* DDC bus access frequency control (MSB) */
  126. #define HDMI_INTERRUPT_MASK_1 0x92 /* Interrupt mask.1 */
  127. #define HDMI_INTERRUPT_MASK_2 0x93 /* Interrupt mask.2 */
  128. #define HDMI_INTERRUPT_STATUS_1 0x94 /* Interrupt status.1 */
  129. #define HDMI_INTERRUPT_STATUS_2 0x95 /* Interrupt status.2 */
  130. #define HDMI_INTERRUPT_MASK_3 0x96 /* Interrupt mask.3 */
  131. #define HDMI_INTERRUPT_MASK_4 0x97 /* Interrupt mask.4 */
  132. #define HDMI_INTERRUPT_STATUS_3 0x98 /* Interrupt status.3 */
  133. #define HDMI_INTERRUPT_STATUS_4 0x99 /* Interrupt status.4 */
  134. #define HDMI_SOFTWARE_HDCP_CONTROL_1 0x9A /* Software HDCP control.1 */
  135. #define HDMI_FRAME_COUNTER 0x9C /* Frame counter */
  136. #define HDMI_FRAME_COUNTER_FOR_RI_CHECK 0x9D /* Frame counter for Ri check */
  137. #define HDMI_HDCP_CONTROL 0xAF /* HDCP control */
  138. #define HDMI_RI_FRAME_COUNT_REGISTER 0xB2 /* Ri frame count register */
  139. #define HDMI_DDC_BUS_CONTROL 0xB7 /* DDC bus control */
  140. #define HDMI_HDCP_STATUS 0xB8 /* HDCP status */
  141. #define HDMI_SHA0 0xB9 /* sha0 */
  142. #define HDMI_SHA1 0xBA /* sha1 */
  143. #define HDMI_SHA2 0xBB /* sha2 */
  144. #define HDMI_SHA3 0xBC /* sha3 */
  145. #define HDMI_SHA4 0xBD /* sha4 */
  146. #define HDMI_BCAPS_READ 0xBE /* BCAPS read / debug */
  147. #define HDMI_AKSV_BKSV_7_0_MONITOR 0xBF /* AKSV/BKSV[7:0] monitor */
  148. #define HDMI_AKSV_BKSV_15_8_MONITOR 0xC0 /* AKSV/BKSV[15:8] monitor */
  149. #define HDMI_AKSV_BKSV_23_16_MONITOR 0xC1 /* AKSV/BKSV[23:16] monitor */
  150. #define HDMI_AKSV_BKSV_31_24_MONITOR 0xC2 /* AKSV/BKSV[31:24] monitor */
  151. #define HDMI_AKSV_BKSV_39_32_MONITOR 0xC3 /* AKSV/BKSV[39:32] monitor */
  152. #define HDMI_EDID_SEGMENT_POINTER 0xC4 /* EDID segment pointer */
  153. #define HDMI_EDID_WORD_ADDRESS 0xC5 /* EDID word address */
  154. #define HDMI_EDID_DATA_FIFO_ADDRESS 0xC6 /* EDID data FIFO address */
  155. #define HDMI_NUM_OF_HDMI_DEVICES 0xC7 /* Number of HDMI devices */
  156. #define HDMI_HDCP_ERROR_CODE 0xC8 /* HDCP error code */
  157. #define HDMI_100MS_TIMER_SET 0xC9 /* 100ms timer setting */
  158. #define HDMI_5SEC_TIMER_SET 0xCA /* 5sec timer setting */
  159. #define HDMI_RI_READ_COUNT 0xCB /* Ri read count */
  160. #define HDMI_AN_SEED 0xCC /* An seed */
  161. #define HDMI_MAX_NUM_OF_RCIVRS_ALLOWED 0xCD /* Maximum number of receivers allowed */
  162. #define HDMI_HDCP_MEMORY_ACCESS_CONTROL_1 0xCE /* HDCP memory access control.1 */
  163. #define HDMI_HDCP_MEMORY_ACCESS_CONTROL_2 0xCF /* HDCP memory access control.2 */
  164. #define HDMI_HDCP_CONTROL_2 0xD0 /* HDCP Control 2 */
  165. #define HDMI_HDCP_KEY_MEMORY_CONTROL 0xD2 /* HDCP Key Memory Control */
  166. #define HDMI_COLOR_SPACE_CONV_CONFIG_1 0xD3 /* Color space conversion configuration.1 */
  167. #define HDMI_VIDEO_SETTING_3 0xD4 /* Video setting.3 */
  168. #define HDMI_RI_7_0 0xD5 /* Ri[7:0] */
  169. #define HDMI_RI_15_8 0xD6 /* Ri[15:8] */
  170. #define HDMI_PJ 0xD7 /* Pj */
  171. #define HDMI_SHA_RD 0xD8 /* sha_rd */
  172. #define HDMI_RI_7_0_SAVED 0xD9 /* Ri[7:0] saved */
  173. #define HDMI_RI_15_8_SAVED 0xDA /* Ri[15:8] saved */
  174. #define HDMI_PJ_SAVED 0xDB /* Pj saved */
  175. #define HDMI_NUM_OF_DEVICES 0xDC /* Number of devices */
  176. #define HDMI_HOT_PLUG_MSENS_STATUS 0xDF /* Hot plug/MSENS status */
  177. #define HDMI_BCAPS_WRITE 0xE0 /* bcaps */
  178. #define HDMI_BSTAT_7_0 0xE1 /* bstat[7:0] */
  179. #define HDMI_BSTAT_15_8 0xE2 /* bstat[15:8] */
  180. #define HDMI_BKSV_7_0 0xE3 /* bksv[7:0] */
  181. #define HDMI_BKSV_15_8 0xE4 /* bksv[15:8] */
  182. #define HDMI_BKSV_23_16 0xE5 /* bksv[23:16] */
  183. #define HDMI_BKSV_31_24 0xE6 /* bksv[31:24] */
  184. #define HDMI_BKSV_39_32 0xE7 /* bksv[39:32] */
  185. #define HDMI_AN_7_0 0xE8 /* An[7:0] */
  186. #define HDMI_AN_15_8 0xE9 /* An [15:8] */
  187. #define HDMI_AN_23_16 0xEA /* An [23:16] */
  188. #define HDMI_AN_31_24 0xEB /* An [31:24] */
  189. #define HDMI_AN_39_32 0xEC /* An [39:32] */
  190. #define HDMI_AN_47_40 0xED /* An [47:40] */
  191. #define HDMI_AN_55_48 0xEE /* An [55:48] */
  192. #define HDMI_AN_63_56 0xEF /* An [63:56] */
  193. #define HDMI_PRODUCT_ID 0xF0 /* Product ID */
  194. #define HDMI_REVISION_ID 0xF1 /* Revision ID */
  195. #define HDMI_TEST_MODE 0xFE /* Test mode */
  196. enum hotplug_state {
  197. HDMI_HOTPLUG_DISCONNECTED,
  198. HDMI_HOTPLUG_CONNECTED,
  199. HDMI_HOTPLUG_EDID_DONE,
  200. };
  201. struct sh_hdmi {
  202. void __iomem *base;
  203. enum hotplug_state hp_state; /* hot-plug status */
  204. u8 preprogrammed_vic; /* use a pre-programmed VIC or
  205. the external mode */
  206. u8 edid_block_addr;
  207. u8 edid_segment_nr;
  208. u8 edid_blocks;
  209. struct clk *hdmi_clk;
  210. struct device *dev;
  211. struct fb_info *info;
  212. struct mutex mutex; /* Protect the info pointer */
  213. struct delayed_work edid_work;
  214. struct fb_var_screeninfo var;
  215. struct fb_monspecs monspec;
  216. };
  217. static void hdmi_write(struct sh_hdmi *hdmi, u8 data, u8 reg)
  218. {
  219. iowrite8(data, hdmi->base + reg);
  220. }
  221. static u8 hdmi_read(struct sh_hdmi *hdmi, u8 reg)
  222. {
  223. return ioread8(hdmi->base + reg);
  224. }
  225. /*
  226. * HDMI sound
  227. */
  228. static unsigned int sh_hdmi_snd_read(struct snd_soc_codec *codec,
  229. unsigned int reg)
  230. {
  231. struct sh_hdmi *hdmi = snd_soc_codec_get_drvdata(codec);
  232. return hdmi_read(hdmi, reg);
  233. }
  234. static int sh_hdmi_snd_write(struct snd_soc_codec *codec,
  235. unsigned int reg,
  236. unsigned int value)
  237. {
  238. struct sh_hdmi *hdmi = snd_soc_codec_get_drvdata(codec);
  239. hdmi_write(hdmi, value, reg);
  240. return 0;
  241. }
  242. static struct snd_soc_dai_driver sh_hdmi_dai = {
  243. .name = "sh_mobile_hdmi-hifi",
  244. .playback = {
  245. .stream_name = "Playback",
  246. .channels_min = 2,
  247. .channels_max = 8,
  248. .rates = SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  249. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  250. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  251. SNDRV_PCM_RATE_192000,
  252. .formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S24_LE,
  253. },
  254. };
  255. static int sh_hdmi_snd_probe(struct snd_soc_codec *codec)
  256. {
  257. dev_info(codec->dev, "SH Mobile HDMI Audio Codec");
  258. return 0;
  259. }
  260. static struct snd_soc_codec_driver soc_codec_dev_sh_hdmi = {
  261. .probe = sh_hdmi_snd_probe,
  262. .read = sh_hdmi_snd_read,
  263. .write = sh_hdmi_snd_write,
  264. };
  265. /*
  266. * HDMI video
  267. */
  268. /* External video parameter settings */
  269. static void sh_hdmi_external_video_param(struct sh_hdmi *hdmi)
  270. {
  271. struct fb_var_screeninfo *var = &hdmi->var;
  272. u16 htotal, hblank, hdelay, vtotal, vblank, vdelay, voffset;
  273. u8 sync = 0;
  274. htotal = var->xres + var->right_margin + var->left_margin + var->hsync_len;
  275. hdelay = var->hsync_len + var->left_margin;
  276. hblank = var->right_margin + hdelay;
  277. /*
  278. * Vertical timing looks a bit different in Figure 18,
  279. * but let's try the same first by setting offset = 0
  280. */
  281. vtotal = var->yres + var->upper_margin + var->lower_margin + var->vsync_len;
  282. vdelay = var->vsync_len + var->upper_margin;
  283. vblank = var->lower_margin + vdelay;
  284. voffset = min(var->upper_margin / 2, 6U);
  285. /*
  286. * [3]: VSYNC polarity: Positive
  287. * [2]: HSYNC polarity: Positive
  288. * [1]: Interlace/Progressive: Progressive
  289. * [0]: External video settings enable: used.
  290. */
  291. if (var->sync & FB_SYNC_HOR_HIGH_ACT)
  292. sync |= 4;
  293. if (var->sync & FB_SYNC_VERT_HIGH_ACT)
  294. sync |= 8;
  295. dev_dbg(hdmi->dev, "H: %u, %u, %u, %u; V: %u, %u, %u, %u; sync 0x%x\n",
  296. htotal, hblank, hdelay, var->hsync_len,
  297. vtotal, vblank, vdelay, var->vsync_len, sync);
  298. hdmi_write(hdmi, sync | (voffset << 4), HDMI_EXTERNAL_VIDEO_PARAM_SETTINGS);
  299. hdmi_write(hdmi, htotal, HDMI_EXTERNAL_H_TOTAL_7_0);
  300. hdmi_write(hdmi, htotal >> 8, HDMI_EXTERNAL_H_TOTAL_11_8);
  301. hdmi_write(hdmi, hblank, HDMI_EXTERNAL_H_BLANK_7_0);
  302. hdmi_write(hdmi, hblank >> 8, HDMI_EXTERNAL_H_BLANK_9_8);
  303. hdmi_write(hdmi, hdelay, HDMI_EXTERNAL_H_DELAY_7_0);
  304. hdmi_write(hdmi, hdelay >> 8, HDMI_EXTERNAL_H_DELAY_9_8);
  305. hdmi_write(hdmi, var->hsync_len, HDMI_EXTERNAL_H_DURATION_7_0);
  306. hdmi_write(hdmi, var->hsync_len >> 8, HDMI_EXTERNAL_H_DURATION_9_8);
  307. hdmi_write(hdmi, vtotal, HDMI_EXTERNAL_V_TOTAL_7_0);
  308. hdmi_write(hdmi, vtotal >> 8, HDMI_EXTERNAL_V_TOTAL_9_8);
  309. hdmi_write(hdmi, vblank, HDMI_EXTERNAL_V_BLANK);
  310. hdmi_write(hdmi, vdelay, HDMI_EXTERNAL_V_DELAY);
  311. hdmi_write(hdmi, var->vsync_len, HDMI_EXTERNAL_V_DURATION);
  312. /* Set bit 0 of HDMI_EXTERNAL_VIDEO_PARAM_SETTINGS here for external mode */
  313. if (!hdmi->preprogrammed_vic)
  314. hdmi_write(hdmi, sync | 1 | (voffset << 4),
  315. HDMI_EXTERNAL_VIDEO_PARAM_SETTINGS);
  316. }
  317. /**
  318. * sh_hdmi_video_config()
  319. */
  320. static void sh_hdmi_video_config(struct sh_hdmi *hdmi)
  321. {
  322. /*
  323. * [7:4]: Audio sampling frequency: 48kHz
  324. * [3:1]: Input video format: RGB and YCbCr 4:4:4 (Y on Green)
  325. * [0]: Internal/External DE select: internal
  326. */
  327. hdmi_write(hdmi, 0x20, HDMI_AUDIO_VIDEO_SETTING_1);
  328. /*
  329. * [7:6]: Video output format: RGB 4:4:4
  330. * [5:4]: Input video data width: 8 bit
  331. * [3:1]: EAV/SAV location: channel 1
  332. * [0]: Video input color space: RGB
  333. */
  334. hdmi_write(hdmi, 0x34, HDMI_VIDEO_SETTING_1);
  335. /*
  336. * [7:6]: Together with bit [6] of HDMI_AUDIO_VIDEO_SETTING_2, which is
  337. * left at 0 by default, this configures 24bpp and sets the Color Depth
  338. * (CD) field in the General Control Packet
  339. */
  340. hdmi_write(hdmi, 0x20, HDMI_DEEP_COLOR_MODES);
  341. }
  342. /**
  343. * sh_hdmi_audio_config()
  344. */
  345. static void sh_hdmi_audio_config(struct sh_hdmi *hdmi)
  346. {
  347. u8 data;
  348. struct sh_mobile_hdmi_info *pdata = hdmi->dev->platform_data;
  349. /*
  350. * [7:4] L/R data swap control
  351. * [3:0] appropriate N[19:16]
  352. */
  353. hdmi_write(hdmi, 0x00, HDMI_L_R_DATA_SWAP_CTRL_RPKT);
  354. /* appropriate N[15:8] */
  355. hdmi_write(hdmi, 0x18, HDMI_20_BIT_N_FOR_AUDIO_RPKT_15_8);
  356. /* appropriate N[7:0] */
  357. hdmi_write(hdmi, 0x00, HDMI_20_BIT_N_FOR_AUDIO_RPKT_7_0);
  358. /* [7:4] 48 kHz SPDIF not used */
  359. hdmi_write(hdmi, 0x20, HDMI_SPDIF_AUDIO_SAMP_FREQ_CTS);
  360. /*
  361. * [6:5] set required down sampling rate if required
  362. * [4:3] set required audio source
  363. */
  364. switch (pdata->flags & HDMI_SND_SRC_MASK) {
  365. default:
  366. /* fall through */
  367. case HDMI_SND_SRC_I2S:
  368. data = 0x0 << 3;
  369. break;
  370. case HDMI_SND_SRC_SPDIF:
  371. data = 0x1 << 3;
  372. break;
  373. case HDMI_SND_SRC_DSD:
  374. data = 0x2 << 3;
  375. break;
  376. case HDMI_SND_SRC_HBR:
  377. data = 0x3 << 3;
  378. break;
  379. }
  380. hdmi_write(hdmi, data, HDMI_AUDIO_SETTING_1);
  381. /* [3:0] set sending channel number for channel status */
  382. hdmi_write(hdmi, 0x40, HDMI_AUDIO_SETTING_2);
  383. /*
  384. * [5:2] set valid I2S source input pin
  385. * [1:0] set input I2S source mode
  386. */
  387. hdmi_write(hdmi, 0x04, HDMI_I2S_AUDIO_SET);
  388. /* [7:4] set valid DSD source input pin */
  389. hdmi_write(hdmi, 0x00, HDMI_DSD_AUDIO_SET);
  390. /* [7:0] set appropriate I2S input pin swap settings if required */
  391. hdmi_write(hdmi, 0x00, HDMI_I2S_INPUT_PIN_SWAP);
  392. /*
  393. * [7] set validity bit for channel status
  394. * [3:0] set original sample frequency for channel status
  395. */
  396. hdmi_write(hdmi, 0x00, HDMI_AUDIO_STATUS_BITS_SETTING_1);
  397. /*
  398. * [7] set value for channel status
  399. * [6] set value for channel status
  400. * [5] set copyright bit for channel status
  401. * [4:2] set additional information for channel status
  402. * [1:0] set clock accuracy for channel status
  403. */
  404. hdmi_write(hdmi, 0x00, HDMI_AUDIO_STATUS_BITS_SETTING_2);
  405. /* [7:0] set category code for channel status */
  406. hdmi_write(hdmi, 0x00, HDMI_CATEGORY_CODE);
  407. /*
  408. * [7:4] set source number for channel status
  409. * [3:0] set word length for channel status
  410. */
  411. hdmi_write(hdmi, 0x00, HDMI_SOURCE_NUM_AUDIO_WORD_LEN);
  412. /* [7:4] set sample frequency for channel status */
  413. hdmi_write(hdmi, 0x20, HDMI_AUDIO_VIDEO_SETTING_1);
  414. }
  415. /**
  416. * sh_hdmi_phy_config() - configure the HDMI PHY for the used video mode
  417. */
  418. static void sh_hdmi_phy_config(struct sh_hdmi *hdmi)
  419. {
  420. if (hdmi->var.pixclock < 10000) {
  421. /* for 1080p8bit 148MHz */
  422. hdmi_write(hdmi, 0x1d, HDMI_SLIPHDMIT_PARAM_SETTINGS_1);
  423. hdmi_write(hdmi, 0x00, HDMI_SLIPHDMIT_PARAM_SETTINGS_2);
  424. hdmi_write(hdmi, 0x00, HDMI_SLIPHDMIT_PARAM_SETTINGS_3);
  425. hdmi_write(hdmi, 0x4c, HDMI_SLIPHDMIT_PARAM_SETTINGS_5);
  426. hdmi_write(hdmi, 0x1e, HDMI_SLIPHDMIT_PARAM_SETTINGS_6);
  427. hdmi_write(hdmi, 0x48, HDMI_SLIPHDMIT_PARAM_SETTINGS_7);
  428. hdmi_write(hdmi, 0x0e, HDMI_SLIPHDMIT_PARAM_SETTINGS_8);
  429. hdmi_write(hdmi, 0x25, HDMI_SLIPHDMIT_PARAM_SETTINGS_9);
  430. hdmi_write(hdmi, 0x04, HDMI_SLIPHDMIT_PARAM_SETTINGS_10);
  431. } else if (hdmi->var.pixclock < 30000) {
  432. /* 720p, 8bit, 74.25MHz. Might need to be adjusted for other formats */
  433. /*
  434. * [1:0] Speed_A
  435. * [3:2] Speed_B
  436. * [4] PLLA_Bypass
  437. * [6] DRV_TEST_EN
  438. * [7] DRV_TEST_IN
  439. */
  440. hdmi_write(hdmi, 0x0f, HDMI_SLIPHDMIT_PARAM_SETTINGS_1);
  441. /* PLLB_CONFIG[17], PLLA_CONFIG[17] - not in PHY datasheet */
  442. hdmi_write(hdmi, 0x00, HDMI_SLIPHDMIT_PARAM_SETTINGS_2);
  443. /*
  444. * [2:0] BGR_I_OFFSET
  445. * [6:4] BGR_V_OFFSET
  446. */
  447. hdmi_write(hdmi, 0x00, HDMI_SLIPHDMIT_PARAM_SETTINGS_3);
  448. /* PLLA_CONFIG[7:0]: VCO gain, VCO offset, LPF resistance[0] */
  449. hdmi_write(hdmi, 0x44, HDMI_SLIPHDMIT_PARAM_SETTINGS_5);
  450. /*
  451. * PLLA_CONFIG[15:8]: regulator voltage[0], CP current,
  452. * LPF capacitance, LPF resistance[1]
  453. */
  454. hdmi_write(hdmi, 0x32, HDMI_SLIPHDMIT_PARAM_SETTINGS_6);
  455. /* PLLB_CONFIG[7:0]: LPF resistance[0], VCO offset, VCO gain */
  456. hdmi_write(hdmi, 0x4A, HDMI_SLIPHDMIT_PARAM_SETTINGS_7);
  457. /*
  458. * PLLB_CONFIG[15:8]: regulator voltage[0], CP current,
  459. * LPF capacitance, LPF resistance[1]
  460. */
  461. hdmi_write(hdmi, 0x00, HDMI_SLIPHDMIT_PARAM_SETTINGS_8);
  462. /* DRV_CONFIG, PE_CONFIG */
  463. hdmi_write(hdmi, 0x25, HDMI_SLIPHDMIT_PARAM_SETTINGS_9);
  464. /*
  465. * [2:0] AMON_SEL (4 == LPF voltage)
  466. * [4] PLLA_CONFIG[16]
  467. * [5] PLLB_CONFIG[16]
  468. */
  469. hdmi_write(hdmi, 0x04, HDMI_SLIPHDMIT_PARAM_SETTINGS_10);
  470. } else {
  471. /* for 480p8bit 27MHz */
  472. hdmi_write(hdmi, 0x19, HDMI_SLIPHDMIT_PARAM_SETTINGS_1);
  473. hdmi_write(hdmi, 0x00, HDMI_SLIPHDMIT_PARAM_SETTINGS_2);
  474. hdmi_write(hdmi, 0x00, HDMI_SLIPHDMIT_PARAM_SETTINGS_3);
  475. hdmi_write(hdmi, 0x44, HDMI_SLIPHDMIT_PARAM_SETTINGS_5);
  476. hdmi_write(hdmi, 0x32, HDMI_SLIPHDMIT_PARAM_SETTINGS_6);
  477. hdmi_write(hdmi, 0x48, HDMI_SLIPHDMIT_PARAM_SETTINGS_7);
  478. hdmi_write(hdmi, 0x0F, HDMI_SLIPHDMIT_PARAM_SETTINGS_8);
  479. hdmi_write(hdmi, 0x20, HDMI_SLIPHDMIT_PARAM_SETTINGS_9);
  480. hdmi_write(hdmi, 0x04, HDMI_SLIPHDMIT_PARAM_SETTINGS_10);
  481. }
  482. }
  483. /**
  484. * sh_hdmi_avi_infoframe_setup() - Auxiliary Video Information InfoFrame CONTROL PACKET
  485. */
  486. static void sh_hdmi_avi_infoframe_setup(struct sh_hdmi *hdmi)
  487. {
  488. u8 vic;
  489. /* AVI InfoFrame */
  490. hdmi_write(hdmi, 0x06, HDMI_CTRL_PKT_BUF_INDEX);
  491. /* Packet Type = 0x82 */
  492. hdmi_write(hdmi, 0x82, HDMI_CTRL_PKT_BUF_ACCESS_HB0);
  493. /* Version = 0x02 */
  494. hdmi_write(hdmi, 0x02, HDMI_CTRL_PKT_BUF_ACCESS_HB1);
  495. /* Length = 13 (0x0D) */
  496. hdmi_write(hdmi, 0x0D, HDMI_CTRL_PKT_BUF_ACCESS_HB2);
  497. /* N. A. Checksum */
  498. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB0);
  499. /*
  500. * Y = RGB
  501. * A0 = No Data
  502. * B = Bar Data not valid
  503. * S = No Data
  504. */
  505. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB1);
  506. /*
  507. * [7:6] C = Colorimetry: no data
  508. * [5:4] M = 2: 16:9, 1: 4:3 Picture Aspect Ratio
  509. * [3:0] R = 8: Active Frame Aspect Ratio: same as picture aspect ratio
  510. */
  511. hdmi_write(hdmi, 0x28, HDMI_CTRL_PKT_BUF_ACCESS_PB2);
  512. /*
  513. * ITC = No Data
  514. * EC = xvYCC601
  515. * Q = Default (depends on video format)
  516. * SC = No Known non_uniform Scaling
  517. */
  518. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB3);
  519. /*
  520. * VIC should be ignored if external config is used, so, we could just use 0,
  521. * but play safe and use a valid value in any case just in case
  522. */
  523. if (hdmi->preprogrammed_vic)
  524. vic = hdmi->preprogrammed_vic;
  525. else
  526. vic = 4;
  527. hdmi_write(hdmi, vic, HDMI_CTRL_PKT_BUF_ACCESS_PB4);
  528. /* PR = No Repetition */
  529. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB5);
  530. /* Line Number of End of Top Bar (lower 8 bits) */
  531. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB6);
  532. /* Line Number of End of Top Bar (upper 8 bits) */
  533. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB7);
  534. /* Line Number of Start of Bottom Bar (lower 8 bits) */
  535. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB8);
  536. /* Line Number of Start of Bottom Bar (upper 8 bits) */
  537. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB9);
  538. /* Pixel Number of End of Left Bar (lower 8 bits) */
  539. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB10);
  540. /* Pixel Number of End of Left Bar (upper 8 bits) */
  541. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB11);
  542. /* Pixel Number of Start of Right Bar (lower 8 bits) */
  543. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB12);
  544. /* Pixel Number of Start of Right Bar (upper 8 bits) */
  545. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB13);
  546. }
  547. /**
  548. * sh_hdmi_audio_infoframe_setup() - Audio InfoFrame of CONTROL PACKET
  549. */
  550. static void sh_hdmi_audio_infoframe_setup(struct sh_hdmi *hdmi)
  551. {
  552. /* Audio InfoFrame */
  553. hdmi_write(hdmi, 0x08, HDMI_CTRL_PKT_BUF_INDEX);
  554. /* Packet Type = 0x84 */
  555. hdmi_write(hdmi, 0x84, HDMI_CTRL_PKT_BUF_ACCESS_HB0);
  556. /* Version Number = 0x01 */
  557. hdmi_write(hdmi, 0x01, HDMI_CTRL_PKT_BUF_ACCESS_HB1);
  558. /* 0 Length = 10 (0x0A) */
  559. hdmi_write(hdmi, 0x0A, HDMI_CTRL_PKT_BUF_ACCESS_HB2);
  560. /* n. a. Checksum */
  561. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB0);
  562. /* Audio Channel Count = Refer to Stream Header */
  563. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB1);
  564. /* Refer to Stream Header */
  565. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB2);
  566. /* Format depends on coding type (i.e. CT0...CT3) */
  567. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB3);
  568. /* Speaker Channel Allocation = Front Right + Front Left */
  569. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB4);
  570. /* Level Shift Value = 0 dB, Down - mix is permitted or no information */
  571. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB5);
  572. /* Reserved (0) */
  573. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB6);
  574. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB7);
  575. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB8);
  576. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB9);
  577. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB10);
  578. }
  579. /**
  580. * sh_hdmi_configure() - Initialise HDMI for output
  581. */
  582. static void sh_hdmi_configure(struct sh_hdmi *hdmi)
  583. {
  584. /* Configure video format */
  585. sh_hdmi_video_config(hdmi);
  586. /* Configure audio format */
  587. sh_hdmi_audio_config(hdmi);
  588. /* Configure PHY */
  589. sh_hdmi_phy_config(hdmi);
  590. /* Auxiliary Video Information (AVI) InfoFrame */
  591. sh_hdmi_avi_infoframe_setup(hdmi);
  592. /* Audio InfoFrame */
  593. sh_hdmi_audio_infoframe_setup(hdmi);
  594. /*
  595. * Control packet auto send with VSYNC control: auto send
  596. * General control, Gamut metadata, ISRC, and ACP packets
  597. */
  598. hdmi_write(hdmi, 0x8E, HDMI_CTRL_PKT_AUTO_SEND);
  599. /* FIXME */
  600. msleep(10);
  601. /* PS mode b->d, reset PLLA and PLLB */
  602. hdmi_write(hdmi, 0x4C, HDMI_SYSTEM_CTRL);
  603. udelay(10);
  604. hdmi_write(hdmi, 0x40, HDMI_SYSTEM_CTRL);
  605. }
  606. static unsigned long sh_hdmi_rate_error(struct sh_hdmi *hdmi,
  607. const struct fb_videomode *mode,
  608. unsigned long *hdmi_rate, unsigned long *parent_rate)
  609. {
  610. unsigned long target = PICOS2KHZ(mode->pixclock) * 1000, rate_error;
  611. struct sh_mobile_hdmi_info *pdata = hdmi->dev->platform_data;
  612. *hdmi_rate = clk_round_rate(hdmi->hdmi_clk, target);
  613. if ((long)*hdmi_rate < 0)
  614. *hdmi_rate = clk_get_rate(hdmi->hdmi_clk);
  615. rate_error = (long)*hdmi_rate > 0 ? abs(*hdmi_rate - target) : ULONG_MAX;
  616. if (rate_error && pdata->clk_optimize_parent)
  617. rate_error = pdata->clk_optimize_parent(target, hdmi_rate, parent_rate);
  618. else if (clk_get_parent(hdmi->hdmi_clk))
  619. *parent_rate = clk_get_rate(clk_get_parent(hdmi->hdmi_clk));
  620. dev_dbg(hdmi->dev, "%u-%u-%u-%u x %u-%u-%u-%u\n",
  621. mode->left_margin, mode->xres,
  622. mode->right_margin, mode->hsync_len,
  623. mode->upper_margin, mode->yres,
  624. mode->lower_margin, mode->vsync_len);
  625. dev_dbg(hdmi->dev, "\t@%lu(+/-%lu)Hz, e=%lu / 1000, r=%uHz, p=%luHz\n", target,
  626. rate_error, rate_error ? 10000 / (10 * target / rate_error) : 0,
  627. mode->refresh, *parent_rate);
  628. return rate_error;
  629. }
  630. static int sh_hdmi_read_edid(struct sh_hdmi *hdmi, unsigned long *hdmi_rate,
  631. unsigned long *parent_rate)
  632. {
  633. struct fb_var_screeninfo tmpvar;
  634. struct fb_var_screeninfo *var = &tmpvar;
  635. const struct fb_videomode *mode, *found = NULL;
  636. struct fb_info *info = hdmi->info;
  637. struct fb_modelist *modelist = NULL;
  638. unsigned int f_width = 0, f_height = 0, f_refresh = 0;
  639. unsigned long found_rate_error = ULONG_MAX; /* silly compiler... */
  640. bool exact_match = false;
  641. u8 edid[128];
  642. char *forced;
  643. int i;
  644. /* Read EDID */
  645. dev_dbg(hdmi->dev, "Read back EDID code:");
  646. for (i = 0; i < 128; i++) {
  647. edid[i] = hdmi_read(hdmi, HDMI_EDID_KSV_FIFO_ACCESS_WINDOW);
  648. #ifdef DEBUG
  649. if ((i % 16) == 0) {
  650. printk(KERN_CONT "\n");
  651. printk(KERN_DEBUG "%02X | %02X", i, edid[i]);
  652. } else {
  653. printk(KERN_CONT " %02X", edid[i]);
  654. }
  655. #endif
  656. }
  657. #ifdef DEBUG
  658. printk(KERN_CONT "\n");
  659. #endif
  660. if (!hdmi->edid_blocks) {
  661. fb_edid_to_monspecs(edid, &hdmi->monspec);
  662. hdmi->edid_blocks = edid[126] + 1;
  663. dev_dbg(hdmi->dev, "%d main modes, %d extension blocks\n",
  664. hdmi->monspec.modedb_len, hdmi->edid_blocks - 1);
  665. } else {
  666. dev_dbg(hdmi->dev, "Extension %u detected, DTD start %u\n",
  667. edid[0], edid[2]);
  668. fb_edid_add_monspecs(edid, &hdmi->monspec);
  669. }
  670. if (hdmi->edid_blocks > hdmi->edid_segment_nr * 2 +
  671. (hdmi->edid_block_addr >> 7) + 1) {
  672. /* More blocks to read */
  673. if (hdmi->edid_block_addr) {
  674. hdmi->edid_block_addr = 0;
  675. hdmi->edid_segment_nr++;
  676. } else {
  677. hdmi->edid_block_addr = 0x80;
  678. }
  679. /* Set EDID word address */
  680. hdmi_write(hdmi, hdmi->edid_block_addr, HDMI_EDID_WORD_ADDRESS);
  681. /* Enable EDID interrupt */
  682. hdmi_write(hdmi, 0xC6, HDMI_INTERRUPT_MASK_1);
  683. /* Set EDID segment pointer - starts reading EDID */
  684. hdmi_write(hdmi, hdmi->edid_segment_nr, HDMI_EDID_SEGMENT_POINTER);
  685. return -EAGAIN;
  686. }
  687. /* All E-EDID blocks ready */
  688. dev_dbg(hdmi->dev, "%d main and extended modes\n", hdmi->monspec.modedb_len);
  689. fb_get_options("sh_mobile_lcdc", &forced);
  690. if (forced && *forced) {
  691. /* Only primitive parsing so far */
  692. i = sscanf(forced, "%ux%u@%u",
  693. &f_width, &f_height, &f_refresh);
  694. if (i < 2) {
  695. f_width = 0;
  696. f_height = 0;
  697. }
  698. dev_dbg(hdmi->dev, "Forced mode %ux%u@%uHz\n",
  699. f_width, f_height, f_refresh);
  700. }
  701. /* Walk monitor modes to find the best or the exact match */
  702. for (i = 0, mode = hdmi->monspec.modedb;
  703. f_width && f_height && i < hdmi->monspec.modedb_len && !exact_match;
  704. i++, mode++) {
  705. unsigned long rate_error;
  706. /* No interest in unmatching modes */
  707. if (f_width != mode->xres || f_height != mode->yres)
  708. continue;
  709. rate_error = sh_hdmi_rate_error(hdmi, mode, hdmi_rate, parent_rate);
  710. if (f_refresh == mode->refresh || (!f_refresh && !rate_error))
  711. /*
  712. * Exact match if either the refresh rate matches or it
  713. * hasn't been specified and we've found a mode, for
  714. * which we can configure the clock precisely
  715. */
  716. exact_match = true;
  717. else if (found && found_rate_error <= rate_error)
  718. /*
  719. * We otherwise search for the closest matching clock
  720. * rate - either if no refresh rate has been specified
  721. * or we cannot find an exactly matching one
  722. */
  723. continue;
  724. /* Check if supported: sufficient fb memory, supported clock-rate */
  725. fb_videomode_to_var(var, mode);
  726. if (info && info->fbops->fb_check_var &&
  727. info->fbops->fb_check_var(var, info)) {
  728. exact_match = false;
  729. continue;
  730. }
  731. found = mode;
  732. found_rate_error = rate_error;
  733. }
  734. /*
  735. * TODO 1: if no ->info is present, postpone running the config until
  736. * after ->info first gets registered.
  737. * TODO 2: consider registering the HDMI platform device from the LCDC
  738. * driver, and passing ->info with HDMI platform data.
  739. */
  740. if (info && !found) {
  741. modelist = hdmi->info->modelist.next &&
  742. !list_empty(&hdmi->info->modelist) ?
  743. list_entry(hdmi->info->modelist.next,
  744. struct fb_modelist, list) :
  745. NULL;
  746. if (modelist) {
  747. found = &modelist->mode;
  748. found_rate_error = sh_hdmi_rate_error(hdmi, found, hdmi_rate, parent_rate);
  749. }
  750. }
  751. /* No cookie today */
  752. if (!found)
  753. return -ENXIO;
  754. if (found->xres == 640 && found->yres == 480 && found->refresh == 60)
  755. hdmi->preprogrammed_vic = 1;
  756. else if (found->xres == 720 && found->yres == 480 && found->refresh == 60)
  757. hdmi->preprogrammed_vic = 2;
  758. else if (found->xres == 720 && found->yres == 576 && found->refresh == 50)
  759. hdmi->preprogrammed_vic = 17;
  760. else if (found->xres == 1280 && found->yres == 720 && found->refresh == 60)
  761. hdmi->preprogrammed_vic = 4;
  762. else if (found->xres == 1920 && found->yres == 1080 && found->refresh == 24)
  763. hdmi->preprogrammed_vic = 32;
  764. else if (found->xres == 1920 && found->yres == 1080 && found->refresh == 50)
  765. hdmi->preprogrammed_vic = 31;
  766. else if (found->xres == 1920 && found->yres == 1080 && found->refresh == 60)
  767. hdmi->preprogrammed_vic = 16;
  768. else
  769. hdmi->preprogrammed_vic = 0;
  770. dev_dbg(hdmi->dev, "Using %s %s mode %ux%u@%uHz (%luHz), clock error %luHz\n",
  771. modelist ? "default" : "EDID", hdmi->preprogrammed_vic ? "VIC" : "external",
  772. found->xres, found->yres, found->refresh,
  773. PICOS2KHZ(found->pixclock) * 1000, found_rate_error);
  774. fb_videomode_to_var(&hdmi->var, found);
  775. sh_hdmi_external_video_param(hdmi);
  776. return 0;
  777. }
  778. static irqreturn_t sh_hdmi_hotplug(int irq, void *dev_id)
  779. {
  780. struct sh_hdmi *hdmi = dev_id;
  781. u8 status1, status2, mask1, mask2;
  782. /* mode_b and PLLA and PLLB reset */
  783. hdmi_write(hdmi, 0x2C, HDMI_SYSTEM_CTRL);
  784. /* How long shall reset be held? */
  785. udelay(10);
  786. /* mode_b and PLLA and PLLB reset release */
  787. hdmi_write(hdmi, 0x20, HDMI_SYSTEM_CTRL);
  788. status1 = hdmi_read(hdmi, HDMI_INTERRUPT_STATUS_1);
  789. status2 = hdmi_read(hdmi, HDMI_INTERRUPT_STATUS_2);
  790. mask1 = hdmi_read(hdmi, HDMI_INTERRUPT_MASK_1);
  791. mask2 = hdmi_read(hdmi, HDMI_INTERRUPT_MASK_2);
  792. /* Correct would be to ack only set bits, but the datasheet requires 0xff */
  793. hdmi_write(hdmi, 0xFF, HDMI_INTERRUPT_STATUS_1);
  794. hdmi_write(hdmi, 0xFF, HDMI_INTERRUPT_STATUS_2);
  795. if (printk_ratelimit())
  796. dev_dbg(hdmi->dev, "IRQ #%d: Status #1: 0x%x & 0x%x, #2: 0x%x & 0x%x\n",
  797. irq, status1, mask1, status2, mask2);
  798. if (!((status1 & mask1) | (status2 & mask2))) {
  799. return IRQ_NONE;
  800. } else if (status1 & 0xc0) {
  801. u8 msens;
  802. /* Datasheet specifies 10ms... */
  803. udelay(500);
  804. msens = hdmi_read(hdmi, HDMI_HOT_PLUG_MSENS_STATUS);
  805. dev_dbg(hdmi->dev, "MSENS 0x%x\n", msens);
  806. /* Check, if hot plug & MSENS pin status are both high */
  807. if ((msens & 0xC0) == 0xC0) {
  808. /* Display plug in */
  809. hdmi->edid_segment_nr = 0;
  810. hdmi->edid_block_addr = 0;
  811. hdmi->edid_blocks = 0;
  812. hdmi->hp_state = HDMI_HOTPLUG_CONNECTED;
  813. /* Set EDID word address */
  814. hdmi_write(hdmi, 0x00, HDMI_EDID_WORD_ADDRESS);
  815. /* Enable EDID interrupt */
  816. hdmi_write(hdmi, 0xC6, HDMI_INTERRUPT_MASK_1);
  817. /* Set EDID segment pointer - starts reading EDID */
  818. hdmi_write(hdmi, 0x00, HDMI_EDID_SEGMENT_POINTER);
  819. } else if (!(status1 & 0x80)) {
  820. /* Display unplug, beware multiple interrupts */
  821. if (hdmi->hp_state != HDMI_HOTPLUG_DISCONNECTED) {
  822. hdmi->hp_state = HDMI_HOTPLUG_DISCONNECTED;
  823. schedule_delayed_work(&hdmi->edid_work, 0);
  824. }
  825. /* display_off will switch back to mode_a */
  826. }
  827. } else if (status1 & 2) {
  828. /* EDID error interrupt: retry */
  829. /* Set EDID word address */
  830. hdmi_write(hdmi, hdmi->edid_block_addr, HDMI_EDID_WORD_ADDRESS);
  831. /* Set EDID segment pointer */
  832. hdmi_write(hdmi, hdmi->edid_segment_nr, HDMI_EDID_SEGMENT_POINTER);
  833. } else if (status1 & 4) {
  834. /* Disable EDID interrupt */
  835. hdmi_write(hdmi, 0xC0, HDMI_INTERRUPT_MASK_1);
  836. schedule_delayed_work(&hdmi->edid_work, msecs_to_jiffies(10));
  837. }
  838. return IRQ_HANDLED;
  839. }
  840. /* locking: called with info->lock held, or before register_framebuffer() */
  841. static void sh_hdmi_display_on(void *arg, struct fb_info *info)
  842. {
  843. /*
  844. * info is guaranteed to be valid, when we are called, because our
  845. * FB_EVENT_FB_UNBIND notify is also called with info->lock held
  846. */
  847. struct sh_hdmi *hdmi = arg;
  848. struct sh_mobile_hdmi_info *pdata = hdmi->dev->platform_data;
  849. struct sh_mobile_lcdc_chan *ch = info->par;
  850. dev_dbg(hdmi->dev, "%s(%p): state %x\n", __func__,
  851. pdata->lcd_dev, info->state);
  852. /* No need to lock */
  853. hdmi->info = info;
  854. /*
  855. * hp_state can be set to
  856. * HDMI_HOTPLUG_DISCONNECTED: on monitor unplug
  857. * HDMI_HOTPLUG_CONNECTED: on monitor plug-in
  858. * HDMI_HOTPLUG_EDID_DONE: on EDID read completion
  859. */
  860. switch (hdmi->hp_state) {
  861. case HDMI_HOTPLUG_EDID_DONE:
  862. /* PS mode d->e. All functions are active */
  863. hdmi_write(hdmi, 0x80, HDMI_SYSTEM_CTRL);
  864. dev_dbg(hdmi->dev, "HDMI running\n");
  865. break;
  866. case HDMI_HOTPLUG_DISCONNECTED:
  867. info->state = FBINFO_STATE_SUSPENDED;
  868. default:
  869. hdmi->var = ch->display_var;
  870. }
  871. }
  872. /* locking: called with info->lock held */
  873. static void sh_hdmi_display_off(void *arg)
  874. {
  875. struct sh_hdmi *hdmi = arg;
  876. struct sh_mobile_hdmi_info *pdata = hdmi->dev->platform_data;
  877. dev_dbg(hdmi->dev, "%s(%p)\n", __func__, pdata->lcd_dev);
  878. /* PS mode e->a */
  879. hdmi_write(hdmi, 0x10, HDMI_SYSTEM_CTRL);
  880. }
  881. static bool sh_hdmi_must_reconfigure(struct sh_hdmi *hdmi)
  882. {
  883. struct fb_info *info = hdmi->info;
  884. struct sh_mobile_lcdc_chan *ch = info->par;
  885. struct fb_var_screeninfo *new_var = &hdmi->var, *old_var = &ch->display_var;
  886. struct fb_videomode mode1, mode2;
  887. fb_var_to_videomode(&mode1, old_var);
  888. fb_var_to_videomode(&mode2, new_var);
  889. dev_dbg(info->dev, "Old %ux%u, new %ux%u\n",
  890. mode1.xres, mode1.yres, mode2.xres, mode2.yres);
  891. if (fb_mode_is_equal(&mode1, &mode2))
  892. return false;
  893. dev_dbg(info->dev, "Switching %u -> %u lines\n",
  894. mode1.yres, mode2.yres);
  895. *old_var = *new_var;
  896. return true;
  897. }
  898. /**
  899. * sh_hdmi_clk_configure() - set HDMI clock frequency and enable the clock
  900. * @hdmi: driver context
  901. * @hdmi_rate: HDMI clock frequency in Hz
  902. * @parent_rate: if != 0 - set parent clock rate for optimal precision
  903. * return: configured positive rate if successful
  904. * 0 if couldn't set the rate, but managed to enable the
  905. * clock, negative error, if couldn't enable the clock
  906. */
  907. static long sh_hdmi_clk_configure(struct sh_hdmi *hdmi, unsigned long hdmi_rate,
  908. unsigned long parent_rate)
  909. {
  910. int ret;
  911. if (parent_rate && clk_get_parent(hdmi->hdmi_clk)) {
  912. ret = clk_set_rate(clk_get_parent(hdmi->hdmi_clk), parent_rate);
  913. if (ret < 0) {
  914. dev_warn(hdmi->dev, "Cannot set parent rate %ld: %d\n", parent_rate, ret);
  915. hdmi_rate = clk_round_rate(hdmi->hdmi_clk, hdmi_rate);
  916. } else {
  917. dev_dbg(hdmi->dev, "HDMI set parent frequency %lu\n", parent_rate);
  918. }
  919. }
  920. ret = clk_set_rate(hdmi->hdmi_clk, hdmi_rate);
  921. if (ret < 0) {
  922. dev_warn(hdmi->dev, "Cannot set rate %ld: %d\n", hdmi_rate, ret);
  923. hdmi_rate = 0;
  924. } else {
  925. dev_dbg(hdmi->dev, "HDMI set frequency %lu\n", hdmi_rate);
  926. }
  927. return hdmi_rate;
  928. }
  929. /* Hotplug interrupt occurred, read EDID */
  930. static void sh_hdmi_edid_work_fn(struct work_struct *work)
  931. {
  932. struct sh_hdmi *hdmi = container_of(work, struct sh_hdmi, edid_work.work);
  933. struct sh_mobile_hdmi_info *pdata = hdmi->dev->platform_data;
  934. struct sh_mobile_lcdc_chan *ch;
  935. int ret;
  936. dev_dbg(hdmi->dev, "%s(%p): begin, hotplug status %d\n", __func__,
  937. pdata->lcd_dev, hdmi->hp_state);
  938. if (!pdata->lcd_dev)
  939. return;
  940. mutex_lock(&hdmi->mutex);
  941. if (hdmi->hp_state == HDMI_HOTPLUG_CONNECTED) {
  942. unsigned long parent_rate = 0, hdmi_rate;
  943. /* A device has been plugged in */
  944. pm_runtime_get_sync(hdmi->dev);
  945. ret = sh_hdmi_read_edid(hdmi, &hdmi_rate, &parent_rate);
  946. if (ret < 0)
  947. goto out;
  948. hdmi->hp_state = HDMI_HOTPLUG_EDID_DONE;
  949. /* Reconfigure the clock */
  950. ret = sh_hdmi_clk_configure(hdmi, hdmi_rate, parent_rate);
  951. if (ret < 0)
  952. goto out;
  953. msleep(10);
  954. sh_hdmi_configure(hdmi);
  955. /* Switched to another (d) power-save mode */
  956. msleep(10);
  957. if (!hdmi->info)
  958. goto out;
  959. ch = hdmi->info->par;
  960. acquire_console_sem();
  961. /* HDMI plug in */
  962. if (!sh_hdmi_must_reconfigure(hdmi) &&
  963. hdmi->info->state == FBINFO_STATE_RUNNING) {
  964. /*
  965. * First activation with the default monitor - just turn
  966. * on, if we run a resume here, the logo disappears
  967. */
  968. if (lock_fb_info(hdmi->info)) {
  969. sh_hdmi_display_on(hdmi, hdmi->info);
  970. unlock_fb_info(hdmi->info);
  971. }
  972. } else {
  973. /* New monitor or have to wake up */
  974. fb_set_suspend(hdmi->info, 0);
  975. }
  976. release_console_sem();
  977. } else {
  978. ret = 0;
  979. if (!hdmi->info)
  980. goto out;
  981. hdmi->monspec.modedb_len = 0;
  982. fb_destroy_modedb(hdmi->monspec.modedb);
  983. hdmi->monspec.modedb = NULL;
  984. acquire_console_sem();
  985. /* HDMI disconnect */
  986. fb_set_suspend(hdmi->info, 1);
  987. release_console_sem();
  988. pm_runtime_put(hdmi->dev);
  989. }
  990. out:
  991. if (ret < 0 && ret != -EAGAIN)
  992. hdmi->hp_state = HDMI_HOTPLUG_DISCONNECTED;
  993. mutex_unlock(&hdmi->mutex);
  994. dev_dbg(hdmi->dev, "%s(%p): end\n", __func__, pdata->lcd_dev);
  995. }
  996. static int sh_hdmi_notify(struct notifier_block *nb,
  997. unsigned long action, void *data);
  998. static struct notifier_block sh_hdmi_notifier = {
  999. .notifier_call = sh_hdmi_notify,
  1000. };
  1001. static int sh_hdmi_notify(struct notifier_block *nb,
  1002. unsigned long action, void *data)
  1003. {
  1004. struct fb_event *event = data;
  1005. struct fb_info *info = event->info;
  1006. struct sh_mobile_lcdc_chan *ch = info->par;
  1007. struct sh_mobile_lcdc_board_cfg *board_cfg = &ch->cfg.board_cfg;
  1008. struct sh_hdmi *hdmi = board_cfg->board_data;
  1009. if (nb != &sh_hdmi_notifier || !hdmi || hdmi->info != info)
  1010. return NOTIFY_DONE;
  1011. switch(action) {
  1012. case FB_EVENT_FB_REGISTERED:
  1013. /* Unneeded, activation taken care by sh_hdmi_display_on() */
  1014. break;
  1015. case FB_EVENT_FB_UNREGISTERED:
  1016. /*
  1017. * We are called from unregister_framebuffer() with the
  1018. * info->lock held. This is bad for us, because we can race with
  1019. * the scheduled work, which has to call fb_set_suspend(), which
  1020. * takes info->lock internally, so, sh_hdmi_edid_work_fn()
  1021. * cannot take and hold info->lock for the whole function
  1022. * duration. Using an additional lock creates a classical AB-BA
  1023. * lock up. Therefore, we have to release the info->lock
  1024. * temporarily, synchronise with the work queue and re-acquire
  1025. * the info->lock.
  1026. */
  1027. unlock_fb_info(hdmi->info);
  1028. mutex_lock(&hdmi->mutex);
  1029. hdmi->info = NULL;
  1030. mutex_unlock(&hdmi->mutex);
  1031. lock_fb_info(hdmi->info);
  1032. return NOTIFY_OK;
  1033. }
  1034. return NOTIFY_DONE;
  1035. }
  1036. static int __init sh_hdmi_probe(struct platform_device *pdev)
  1037. {
  1038. struct sh_mobile_hdmi_info *pdata = pdev->dev.platform_data;
  1039. struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1040. struct sh_mobile_lcdc_board_cfg *board_cfg;
  1041. int irq = platform_get_irq(pdev, 0), ret;
  1042. struct sh_hdmi *hdmi;
  1043. long rate;
  1044. if (!res || !pdata || irq < 0)
  1045. return -ENODEV;
  1046. hdmi = kzalloc(sizeof(*hdmi), GFP_KERNEL);
  1047. if (!hdmi) {
  1048. dev_err(&pdev->dev, "Cannot allocate device data\n");
  1049. return -ENOMEM;
  1050. }
  1051. mutex_init(&hdmi->mutex);
  1052. hdmi->dev = &pdev->dev;
  1053. hdmi->hdmi_clk = clk_get(&pdev->dev, "ick");
  1054. if (IS_ERR(hdmi->hdmi_clk)) {
  1055. ret = PTR_ERR(hdmi->hdmi_clk);
  1056. dev_err(&pdev->dev, "Unable to get clock: %d\n", ret);
  1057. goto egetclk;
  1058. }
  1059. /* An arbitrary relaxed pixclock just to get things started: from standard 480p */
  1060. rate = clk_round_rate(hdmi->hdmi_clk, PICOS2KHZ(37037));
  1061. if (rate > 0)
  1062. rate = sh_hdmi_clk_configure(hdmi, rate, 0);
  1063. if (rate < 0) {
  1064. ret = rate;
  1065. goto erate;
  1066. }
  1067. ret = clk_enable(hdmi->hdmi_clk);
  1068. if (ret < 0) {
  1069. dev_err(hdmi->dev, "Cannot enable clock: %d\n", ret);
  1070. goto erate;
  1071. }
  1072. dev_dbg(&pdev->dev, "Enabled HDMI clock at %luHz\n", rate);
  1073. if (!request_mem_region(res->start, resource_size(res), dev_name(&pdev->dev))) {
  1074. dev_err(&pdev->dev, "HDMI register region already claimed\n");
  1075. ret = -EBUSY;
  1076. goto ereqreg;
  1077. }
  1078. hdmi->base = ioremap(res->start, resource_size(res));
  1079. if (!hdmi->base) {
  1080. dev_err(&pdev->dev, "HDMI register region already claimed\n");
  1081. ret = -ENOMEM;
  1082. goto emap;
  1083. }
  1084. platform_set_drvdata(pdev, hdmi);
  1085. /* Set up LCDC callbacks */
  1086. board_cfg = &pdata->lcd_chan->board_cfg;
  1087. board_cfg->owner = THIS_MODULE;
  1088. board_cfg->board_data = hdmi;
  1089. board_cfg->display_on = sh_hdmi_display_on;
  1090. board_cfg->display_off = sh_hdmi_display_off;
  1091. INIT_DELAYED_WORK(&hdmi->edid_work, sh_hdmi_edid_work_fn);
  1092. pm_runtime_enable(&pdev->dev);
  1093. pm_runtime_resume(&pdev->dev);
  1094. /* Product and revision IDs are 0 in sh-mobile version */
  1095. dev_info(&pdev->dev, "Detected HDMI controller 0x%x:0x%x\n",
  1096. hdmi_read(hdmi, HDMI_PRODUCT_ID), hdmi_read(hdmi, HDMI_REVISION_ID));
  1097. ret = request_irq(irq, sh_hdmi_hotplug, 0,
  1098. dev_name(&pdev->dev), hdmi);
  1099. if (ret < 0) {
  1100. dev_err(&pdev->dev, "Unable to request irq: %d\n", ret);
  1101. goto ereqirq;
  1102. }
  1103. ret = snd_soc_register_codec(&pdev->dev,
  1104. &soc_codec_dev_sh_hdmi, &sh_hdmi_dai, 1);
  1105. if (ret < 0) {
  1106. dev_err(&pdev->dev, "codec registration failed\n");
  1107. goto ecodec;
  1108. }
  1109. return 0;
  1110. ecodec:
  1111. free_irq(irq, hdmi);
  1112. ereqirq:
  1113. pm_runtime_disable(&pdev->dev);
  1114. iounmap(hdmi->base);
  1115. emap:
  1116. release_mem_region(res->start, resource_size(res));
  1117. ereqreg:
  1118. clk_disable(hdmi->hdmi_clk);
  1119. erate:
  1120. clk_put(hdmi->hdmi_clk);
  1121. egetclk:
  1122. mutex_destroy(&hdmi->mutex);
  1123. kfree(hdmi);
  1124. return ret;
  1125. }
  1126. static int __exit sh_hdmi_remove(struct platform_device *pdev)
  1127. {
  1128. struct sh_mobile_hdmi_info *pdata = pdev->dev.platform_data;
  1129. struct sh_hdmi *hdmi = platform_get_drvdata(pdev);
  1130. struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1131. struct sh_mobile_lcdc_board_cfg *board_cfg = &pdata->lcd_chan->board_cfg;
  1132. int irq = platform_get_irq(pdev, 0);
  1133. snd_soc_unregister_codec(&pdev->dev);
  1134. board_cfg->display_on = NULL;
  1135. board_cfg->display_off = NULL;
  1136. board_cfg->board_data = NULL;
  1137. board_cfg->owner = NULL;
  1138. /* No new work will be scheduled, wait for running ISR */
  1139. free_irq(irq, hdmi);
  1140. /* Wait for already scheduled work */
  1141. cancel_delayed_work_sync(&hdmi->edid_work);
  1142. pm_runtime_disable(&pdev->dev);
  1143. clk_disable(hdmi->hdmi_clk);
  1144. clk_put(hdmi->hdmi_clk);
  1145. iounmap(hdmi->base);
  1146. release_mem_region(res->start, resource_size(res));
  1147. mutex_destroy(&hdmi->mutex);
  1148. kfree(hdmi);
  1149. return 0;
  1150. }
  1151. static struct platform_driver sh_hdmi_driver = {
  1152. .remove = __exit_p(sh_hdmi_remove),
  1153. .driver = {
  1154. .name = "sh-mobile-hdmi",
  1155. },
  1156. };
  1157. static int __init sh_hdmi_init(void)
  1158. {
  1159. return platform_driver_probe(&sh_hdmi_driver, sh_hdmi_probe);
  1160. }
  1161. module_init(sh_hdmi_init);
  1162. static void __exit sh_hdmi_exit(void)
  1163. {
  1164. platform_driver_unregister(&sh_hdmi_driver);
  1165. }
  1166. module_exit(sh_hdmi_exit);
  1167. MODULE_AUTHOR("Guennadi Liakhovetski <g.liakhovetski@gmx.de>");
  1168. MODULE_DESCRIPTION("SuperH / ARM-shmobile HDMI driver");
  1169. MODULE_LICENSE("GPL v2");