ahci.c 31 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200
  1. /*
  2. * ahci.c - AHCI SATA support
  3. *
  4. * Maintained by: Jeff Garzik <jgarzik@pobox.com>
  5. * Please ALWAYS copy linux-ide@vger.kernel.org
  6. * on emails.
  7. *
  8. * Copyright 2004-2005 Red Hat, Inc.
  9. *
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2, or (at your option)
  14. * any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; see the file COPYING. If not, write to
  23. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  24. *
  25. *
  26. * libata documentation is available via 'make {ps|pdf}docs',
  27. * as Documentation/DocBook/libata.*
  28. *
  29. * AHCI hardware documentation:
  30. * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
  31. * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
  32. *
  33. */
  34. #include <linux/kernel.h>
  35. #include <linux/module.h>
  36. #include <linux/pci.h>
  37. #include <linux/init.h>
  38. #include <linux/blkdev.h>
  39. #include <linux/delay.h>
  40. #include <linux/interrupt.h>
  41. #include <linux/sched.h>
  42. #include <linux/dma-mapping.h>
  43. #include <linux/device.h>
  44. #include <scsi/scsi_host.h>
  45. #include <scsi/scsi_cmnd.h>
  46. #include <linux/libata.h>
  47. #include <asm/io.h>
  48. #define DRV_NAME "ahci"
  49. #define DRV_VERSION "1.2"
  50. enum {
  51. AHCI_PCI_BAR = 5,
  52. AHCI_MAX_SG = 168, /* hardware max is 64K */
  53. AHCI_DMA_BOUNDARY = 0xffffffff,
  54. AHCI_USE_CLUSTERING = 0,
  55. AHCI_CMD_SLOT_SZ = 32 * 32,
  56. AHCI_RX_FIS_SZ = 256,
  57. AHCI_CMD_TBL_HDR = 0x80,
  58. AHCI_CMD_TBL_CDB = 0x40,
  59. AHCI_CMD_TBL_SZ = AHCI_CMD_TBL_HDR + (AHCI_MAX_SG * 16),
  60. AHCI_PORT_PRIV_DMA_SZ = AHCI_CMD_SLOT_SZ + AHCI_CMD_TBL_SZ +
  61. AHCI_RX_FIS_SZ,
  62. AHCI_IRQ_ON_SG = (1 << 31),
  63. AHCI_CMD_ATAPI = (1 << 5),
  64. AHCI_CMD_WRITE = (1 << 6),
  65. RX_FIS_D2H_REG = 0x40, /* offset of D2H Register FIS data */
  66. board_ahci = 0,
  67. /* global controller registers */
  68. HOST_CAP = 0x00, /* host capabilities */
  69. HOST_CTL = 0x04, /* global host control */
  70. HOST_IRQ_STAT = 0x08, /* interrupt status */
  71. HOST_PORTS_IMPL = 0x0c, /* bitmap of implemented ports */
  72. HOST_VERSION = 0x10, /* AHCI spec. version compliancy */
  73. /* HOST_CTL bits */
  74. HOST_RESET = (1 << 0), /* reset controller; self-clear */
  75. HOST_IRQ_EN = (1 << 1), /* global IRQ enable */
  76. HOST_AHCI_EN = (1 << 31), /* AHCI enabled */
  77. /* HOST_CAP bits */
  78. HOST_CAP_64 = (1 << 31), /* PCI DAC (64-bit DMA) support */
  79. /* registers for each SATA port */
  80. PORT_LST_ADDR = 0x00, /* command list DMA addr */
  81. PORT_LST_ADDR_HI = 0x04, /* command list DMA addr hi */
  82. PORT_FIS_ADDR = 0x08, /* FIS rx buf addr */
  83. PORT_FIS_ADDR_HI = 0x0c, /* FIS rx buf addr hi */
  84. PORT_IRQ_STAT = 0x10, /* interrupt status */
  85. PORT_IRQ_MASK = 0x14, /* interrupt enable/disable mask */
  86. PORT_CMD = 0x18, /* port command */
  87. PORT_TFDATA = 0x20, /* taskfile data */
  88. PORT_SIG = 0x24, /* device TF signature */
  89. PORT_CMD_ISSUE = 0x38, /* command issue */
  90. PORT_SCR = 0x28, /* SATA phy register block */
  91. PORT_SCR_STAT = 0x28, /* SATA phy register: SStatus */
  92. PORT_SCR_CTL = 0x2c, /* SATA phy register: SControl */
  93. PORT_SCR_ERR = 0x30, /* SATA phy register: SError */
  94. PORT_SCR_ACT = 0x34, /* SATA phy register: SActive */
  95. /* PORT_IRQ_{STAT,MASK} bits */
  96. PORT_IRQ_COLD_PRES = (1 << 31), /* cold presence detect */
  97. PORT_IRQ_TF_ERR = (1 << 30), /* task file error */
  98. PORT_IRQ_HBUS_ERR = (1 << 29), /* host bus fatal error */
  99. PORT_IRQ_HBUS_DATA_ERR = (1 << 28), /* host bus data error */
  100. PORT_IRQ_IF_ERR = (1 << 27), /* interface fatal error */
  101. PORT_IRQ_IF_NONFATAL = (1 << 26), /* interface non-fatal error */
  102. PORT_IRQ_OVERFLOW = (1 << 24), /* xfer exhausted available S/G */
  103. PORT_IRQ_BAD_PMP = (1 << 23), /* incorrect port multiplier */
  104. PORT_IRQ_PHYRDY = (1 << 22), /* PhyRdy changed */
  105. PORT_IRQ_DEV_ILCK = (1 << 7), /* device interlock */
  106. PORT_IRQ_CONNECT = (1 << 6), /* port connect change status */
  107. PORT_IRQ_SG_DONE = (1 << 5), /* descriptor processed */
  108. PORT_IRQ_UNK_FIS = (1 << 4), /* unknown FIS rx'd */
  109. PORT_IRQ_SDB_FIS = (1 << 3), /* Set Device Bits FIS rx'd */
  110. PORT_IRQ_DMAS_FIS = (1 << 2), /* DMA Setup FIS rx'd */
  111. PORT_IRQ_PIOS_FIS = (1 << 1), /* PIO Setup FIS rx'd */
  112. PORT_IRQ_D2H_REG_FIS = (1 << 0), /* D2H Register FIS rx'd */
  113. PORT_IRQ_FATAL = PORT_IRQ_TF_ERR |
  114. PORT_IRQ_HBUS_ERR |
  115. PORT_IRQ_HBUS_DATA_ERR |
  116. PORT_IRQ_IF_ERR,
  117. DEF_PORT_IRQ = PORT_IRQ_FATAL | PORT_IRQ_PHYRDY |
  118. PORT_IRQ_CONNECT | PORT_IRQ_SG_DONE |
  119. PORT_IRQ_UNK_FIS | PORT_IRQ_SDB_FIS |
  120. PORT_IRQ_DMAS_FIS | PORT_IRQ_PIOS_FIS |
  121. PORT_IRQ_D2H_REG_FIS,
  122. /* PORT_CMD bits */
  123. PORT_CMD_ATAPI = (1 << 24), /* Device is ATAPI */
  124. PORT_CMD_LIST_ON = (1 << 15), /* cmd list DMA engine running */
  125. PORT_CMD_FIS_ON = (1 << 14), /* FIS DMA engine running */
  126. PORT_CMD_FIS_RX = (1 << 4), /* Enable FIS receive DMA engine */
  127. PORT_CMD_POWER_ON = (1 << 2), /* Power up device */
  128. PORT_CMD_SPIN_UP = (1 << 1), /* Spin up device */
  129. PORT_CMD_START = (1 << 0), /* Enable port DMA engine */
  130. PORT_CMD_ICC_ACTIVE = (0x1 << 28), /* Put i/f in active state */
  131. PORT_CMD_ICC_PARTIAL = (0x2 << 28), /* Put i/f in partial state */
  132. PORT_CMD_ICC_SLUMBER = (0x6 << 28), /* Put i/f in slumber state */
  133. /* hpriv->flags bits */
  134. AHCI_FLAG_MSI = (1 << 0),
  135. };
  136. struct ahci_cmd_hdr {
  137. u32 opts;
  138. u32 status;
  139. u32 tbl_addr;
  140. u32 tbl_addr_hi;
  141. u32 reserved[4];
  142. };
  143. struct ahci_sg {
  144. u32 addr;
  145. u32 addr_hi;
  146. u32 reserved;
  147. u32 flags_size;
  148. };
  149. struct ahci_host_priv {
  150. unsigned long flags;
  151. u32 cap; /* cache of HOST_CAP register */
  152. u32 port_map; /* cache of HOST_PORTS_IMPL reg */
  153. };
  154. struct ahci_port_priv {
  155. struct ahci_cmd_hdr *cmd_slot;
  156. dma_addr_t cmd_slot_dma;
  157. void *cmd_tbl;
  158. dma_addr_t cmd_tbl_dma;
  159. struct ahci_sg *cmd_tbl_sg;
  160. void *rx_fis;
  161. dma_addr_t rx_fis_dma;
  162. };
  163. static u32 ahci_scr_read (struct ata_port *ap, unsigned int sc_reg);
  164. static void ahci_scr_write (struct ata_port *ap, unsigned int sc_reg, u32 val);
  165. static int ahci_init_one (struct pci_dev *pdev, const struct pci_device_id *ent);
  166. static int ahci_qc_issue(struct ata_queued_cmd *qc);
  167. static irqreturn_t ahci_interrupt (int irq, void *dev_instance, struct pt_regs *regs);
  168. static void ahci_phy_reset(struct ata_port *ap);
  169. static void ahci_irq_clear(struct ata_port *ap);
  170. static void ahci_eng_timeout(struct ata_port *ap);
  171. static int ahci_port_start(struct ata_port *ap);
  172. static void ahci_port_stop(struct ata_port *ap);
  173. static void ahci_tf_read(struct ata_port *ap, struct ata_taskfile *tf);
  174. static void ahci_qc_prep(struct ata_queued_cmd *qc);
  175. static u8 ahci_check_status(struct ata_port *ap);
  176. static inline int ahci_host_intr(struct ata_port *ap, struct ata_queued_cmd *qc);
  177. static void ahci_remove_one (struct pci_dev *pdev);
  178. static struct scsi_host_template ahci_sht = {
  179. .module = THIS_MODULE,
  180. .name = DRV_NAME,
  181. .ioctl = ata_scsi_ioctl,
  182. .queuecommand = ata_scsi_queuecmd,
  183. .eh_strategy_handler = ata_scsi_error,
  184. .can_queue = ATA_DEF_QUEUE,
  185. .this_id = ATA_SHT_THIS_ID,
  186. .sg_tablesize = AHCI_MAX_SG,
  187. .max_sectors = ATA_MAX_SECTORS,
  188. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  189. .emulated = ATA_SHT_EMULATED,
  190. .use_clustering = AHCI_USE_CLUSTERING,
  191. .proc_name = DRV_NAME,
  192. .dma_boundary = AHCI_DMA_BOUNDARY,
  193. .slave_configure = ata_scsi_slave_config,
  194. .bios_param = ata_std_bios_param,
  195. };
  196. static const struct ata_port_operations ahci_ops = {
  197. .port_disable = ata_port_disable,
  198. .check_status = ahci_check_status,
  199. .check_altstatus = ahci_check_status,
  200. .dev_select = ata_noop_dev_select,
  201. .tf_read = ahci_tf_read,
  202. .phy_reset = ahci_phy_reset,
  203. .qc_prep = ahci_qc_prep,
  204. .qc_issue = ahci_qc_issue,
  205. .eng_timeout = ahci_eng_timeout,
  206. .irq_handler = ahci_interrupt,
  207. .irq_clear = ahci_irq_clear,
  208. .scr_read = ahci_scr_read,
  209. .scr_write = ahci_scr_write,
  210. .port_start = ahci_port_start,
  211. .port_stop = ahci_port_stop,
  212. };
  213. static const struct ata_port_info ahci_port_info[] = {
  214. /* board_ahci */
  215. {
  216. .sht = &ahci_sht,
  217. .host_flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  218. ATA_FLAG_SATA_RESET | ATA_FLAG_MMIO |
  219. ATA_FLAG_PIO_DMA,
  220. .pio_mask = 0x1f, /* pio0-4 */
  221. .udma_mask = 0x7f, /* udma0-6 ; FIXME */
  222. .port_ops = &ahci_ops,
  223. },
  224. };
  225. static const struct pci_device_id ahci_pci_tbl[] = {
  226. { PCI_VENDOR_ID_INTEL, 0x2652, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  227. board_ahci }, /* ICH6 */
  228. { PCI_VENDOR_ID_INTEL, 0x2653, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  229. board_ahci }, /* ICH6M */
  230. { PCI_VENDOR_ID_INTEL, 0x27c1, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  231. board_ahci }, /* ICH7 */
  232. { PCI_VENDOR_ID_INTEL, 0x27c5, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  233. board_ahci }, /* ICH7M */
  234. { PCI_VENDOR_ID_INTEL, 0x27c3, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  235. board_ahci }, /* ICH7R */
  236. { PCI_VENDOR_ID_AL, 0x5288, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  237. board_ahci }, /* ULi M5288 */
  238. { PCI_VENDOR_ID_INTEL, 0x2681, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  239. board_ahci }, /* ESB2 */
  240. { PCI_VENDOR_ID_INTEL, 0x2682, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  241. board_ahci }, /* ESB2 */
  242. { PCI_VENDOR_ID_INTEL, 0x2683, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  243. board_ahci }, /* ESB2 */
  244. { PCI_VENDOR_ID_INTEL, 0x27c6, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  245. board_ahci }, /* ICH7-M DH */
  246. { PCI_VENDOR_ID_INTEL, 0x2821, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  247. board_ahci }, /* ICH8 */
  248. { PCI_VENDOR_ID_INTEL, 0x2822, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  249. board_ahci }, /* ICH8 */
  250. { PCI_VENDOR_ID_INTEL, 0x2824, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  251. board_ahci }, /* ICH8 */
  252. { PCI_VENDOR_ID_INTEL, 0x2829, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  253. board_ahci }, /* ICH8M */
  254. { PCI_VENDOR_ID_INTEL, 0x282a, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  255. board_ahci }, /* ICH8M */
  256. { } /* terminate list */
  257. };
  258. static struct pci_driver ahci_pci_driver = {
  259. .name = DRV_NAME,
  260. .id_table = ahci_pci_tbl,
  261. .probe = ahci_init_one,
  262. .remove = ahci_remove_one,
  263. };
  264. static inline unsigned long ahci_port_base_ul (unsigned long base, unsigned int port)
  265. {
  266. return base + 0x100 + (port * 0x80);
  267. }
  268. static inline void __iomem *ahci_port_base (void __iomem *base, unsigned int port)
  269. {
  270. return (void __iomem *) ahci_port_base_ul((unsigned long)base, port);
  271. }
  272. static int ahci_port_start(struct ata_port *ap)
  273. {
  274. struct device *dev = ap->host_set->dev;
  275. struct ahci_host_priv *hpriv = ap->host_set->private_data;
  276. struct ahci_port_priv *pp;
  277. void __iomem *mmio = ap->host_set->mmio_base;
  278. void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
  279. void *mem;
  280. dma_addr_t mem_dma;
  281. int rc;
  282. pp = kmalloc(sizeof(*pp), GFP_KERNEL);
  283. if (!pp)
  284. return -ENOMEM;
  285. memset(pp, 0, sizeof(*pp));
  286. rc = ata_pad_alloc(ap, dev);
  287. if (rc) {
  288. kfree(pp);
  289. return rc;
  290. }
  291. mem = dma_alloc_coherent(dev, AHCI_PORT_PRIV_DMA_SZ, &mem_dma, GFP_KERNEL);
  292. if (!mem) {
  293. ata_pad_free(ap, dev);
  294. kfree(pp);
  295. return -ENOMEM;
  296. }
  297. memset(mem, 0, AHCI_PORT_PRIV_DMA_SZ);
  298. /*
  299. * First item in chunk of DMA memory: 32-slot command table,
  300. * 32 bytes each in size
  301. */
  302. pp->cmd_slot = mem;
  303. pp->cmd_slot_dma = mem_dma;
  304. mem += AHCI_CMD_SLOT_SZ;
  305. mem_dma += AHCI_CMD_SLOT_SZ;
  306. /*
  307. * Second item: Received-FIS area
  308. */
  309. pp->rx_fis = mem;
  310. pp->rx_fis_dma = mem_dma;
  311. mem += AHCI_RX_FIS_SZ;
  312. mem_dma += AHCI_RX_FIS_SZ;
  313. /*
  314. * Third item: data area for storing a single command
  315. * and its scatter-gather table
  316. */
  317. pp->cmd_tbl = mem;
  318. pp->cmd_tbl_dma = mem_dma;
  319. pp->cmd_tbl_sg = mem + AHCI_CMD_TBL_HDR;
  320. ap->private_data = pp;
  321. if (hpriv->cap & HOST_CAP_64)
  322. writel((pp->cmd_slot_dma >> 16) >> 16, port_mmio + PORT_LST_ADDR_HI);
  323. writel(pp->cmd_slot_dma & 0xffffffff, port_mmio + PORT_LST_ADDR);
  324. readl(port_mmio + PORT_LST_ADDR); /* flush */
  325. if (hpriv->cap & HOST_CAP_64)
  326. writel((pp->rx_fis_dma >> 16) >> 16, port_mmio + PORT_FIS_ADDR_HI);
  327. writel(pp->rx_fis_dma & 0xffffffff, port_mmio + PORT_FIS_ADDR);
  328. readl(port_mmio + PORT_FIS_ADDR); /* flush */
  329. writel(PORT_CMD_ICC_ACTIVE | PORT_CMD_FIS_RX |
  330. PORT_CMD_POWER_ON | PORT_CMD_SPIN_UP |
  331. PORT_CMD_START, port_mmio + PORT_CMD);
  332. readl(port_mmio + PORT_CMD); /* flush */
  333. return 0;
  334. }
  335. static void ahci_port_stop(struct ata_port *ap)
  336. {
  337. struct device *dev = ap->host_set->dev;
  338. struct ahci_port_priv *pp = ap->private_data;
  339. void __iomem *mmio = ap->host_set->mmio_base;
  340. void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
  341. u32 tmp;
  342. tmp = readl(port_mmio + PORT_CMD);
  343. tmp &= ~(PORT_CMD_START | PORT_CMD_FIS_RX);
  344. writel(tmp, port_mmio + PORT_CMD);
  345. readl(port_mmio + PORT_CMD); /* flush */
  346. /* spec says 500 msecs for each PORT_CMD_{START,FIS_RX} bit, so
  347. * this is slightly incorrect.
  348. */
  349. msleep(500);
  350. ap->private_data = NULL;
  351. dma_free_coherent(dev, AHCI_PORT_PRIV_DMA_SZ,
  352. pp->cmd_slot, pp->cmd_slot_dma);
  353. ata_pad_free(ap, dev);
  354. kfree(pp);
  355. }
  356. static u32 ahci_scr_read (struct ata_port *ap, unsigned int sc_reg_in)
  357. {
  358. unsigned int sc_reg;
  359. switch (sc_reg_in) {
  360. case SCR_STATUS: sc_reg = 0; break;
  361. case SCR_CONTROL: sc_reg = 1; break;
  362. case SCR_ERROR: sc_reg = 2; break;
  363. case SCR_ACTIVE: sc_reg = 3; break;
  364. default:
  365. return 0xffffffffU;
  366. }
  367. return readl((void __iomem *) ap->ioaddr.scr_addr + (sc_reg * 4));
  368. }
  369. static void ahci_scr_write (struct ata_port *ap, unsigned int sc_reg_in,
  370. u32 val)
  371. {
  372. unsigned int sc_reg;
  373. switch (sc_reg_in) {
  374. case SCR_STATUS: sc_reg = 0; break;
  375. case SCR_CONTROL: sc_reg = 1; break;
  376. case SCR_ERROR: sc_reg = 2; break;
  377. case SCR_ACTIVE: sc_reg = 3; break;
  378. default:
  379. return;
  380. }
  381. writel(val, (void __iomem *) ap->ioaddr.scr_addr + (sc_reg * 4));
  382. }
  383. static int ahci_stop_engine(struct ata_port *ap)
  384. {
  385. void __iomem *mmio = ap->host_set->mmio_base;
  386. void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
  387. int work;
  388. u32 tmp;
  389. tmp = readl(port_mmio + PORT_CMD);
  390. tmp &= ~PORT_CMD_START;
  391. writel(tmp, port_mmio + PORT_CMD);
  392. /* wait for engine to stop. TODO: this could be
  393. * as long as 500 msec
  394. */
  395. work = 1000;
  396. while (work-- > 0) {
  397. tmp = readl(port_mmio + PORT_CMD);
  398. if ((tmp & PORT_CMD_LIST_ON) == 0)
  399. return 0;
  400. udelay(10);
  401. }
  402. return -EIO;
  403. }
  404. static void ahci_start_engine(struct ata_port *ap)
  405. {
  406. void __iomem *mmio = ap->host_set->mmio_base;
  407. void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
  408. u32 tmp;
  409. tmp = readl(port_mmio + PORT_CMD);
  410. tmp |= PORT_CMD_START;
  411. writel(tmp, port_mmio + PORT_CMD);
  412. readl(port_mmio + PORT_CMD); /* flush */
  413. }
  414. static unsigned int ahci_dev_classify(struct ata_port *ap)
  415. {
  416. void __iomem *port_mmio = (void __iomem *) ap->ioaddr.cmd_addr;
  417. struct ata_taskfile tf;
  418. u32 tmp;
  419. tmp = readl(port_mmio + PORT_SIG);
  420. tf.lbah = (tmp >> 24) & 0xff;
  421. tf.lbam = (tmp >> 16) & 0xff;
  422. tf.lbal = (tmp >> 8) & 0xff;
  423. tf.nsect = (tmp) & 0xff;
  424. return ata_dev_classify(&tf);
  425. }
  426. static void ahci_phy_reset(struct ata_port *ap)
  427. {
  428. void __iomem *port_mmio = (void __iomem *) ap->ioaddr.cmd_addr;
  429. struct ata_device *dev = &ap->device[0];
  430. u32 new_tmp, tmp;
  431. __sata_phy_reset(ap);
  432. if (ap->flags & ATA_FLAG_PORT_DISABLED)
  433. return;
  434. dev->class = ahci_dev_classify(ap);
  435. if (!ata_dev_present(dev)) {
  436. ata_port_disable(ap);
  437. return;
  438. }
  439. /* Make sure port's ATAPI bit is set appropriately */
  440. new_tmp = tmp = readl(port_mmio + PORT_CMD);
  441. if (dev->class == ATA_DEV_ATAPI)
  442. new_tmp |= PORT_CMD_ATAPI;
  443. else
  444. new_tmp &= ~PORT_CMD_ATAPI;
  445. if (new_tmp != tmp) {
  446. writel(new_tmp, port_mmio + PORT_CMD);
  447. readl(port_mmio + PORT_CMD); /* flush */
  448. }
  449. }
  450. static u8 ahci_check_status(struct ata_port *ap)
  451. {
  452. void __iomem *mmio = (void __iomem *) ap->ioaddr.cmd_addr;
  453. return readl(mmio + PORT_TFDATA) & 0xFF;
  454. }
  455. static void ahci_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
  456. {
  457. struct ahci_port_priv *pp = ap->private_data;
  458. u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
  459. ata_tf_from_fis(d2h_fis, tf);
  460. }
  461. static unsigned int ahci_fill_sg(struct ata_queued_cmd *qc)
  462. {
  463. struct ahci_port_priv *pp = qc->ap->private_data;
  464. struct scatterlist *sg;
  465. struct ahci_sg *ahci_sg;
  466. unsigned int n_sg = 0;
  467. VPRINTK("ENTER\n");
  468. /*
  469. * Next, the S/G list.
  470. */
  471. ahci_sg = pp->cmd_tbl_sg;
  472. ata_for_each_sg(sg, qc) {
  473. dma_addr_t addr = sg_dma_address(sg);
  474. u32 sg_len = sg_dma_len(sg);
  475. ahci_sg->addr = cpu_to_le32(addr & 0xffffffff);
  476. ahci_sg->addr_hi = cpu_to_le32((addr >> 16) >> 16);
  477. ahci_sg->flags_size = cpu_to_le32(sg_len - 1);
  478. ahci_sg++;
  479. n_sg++;
  480. }
  481. return n_sg;
  482. }
  483. static void ahci_qc_prep(struct ata_queued_cmd *qc)
  484. {
  485. struct ata_port *ap = qc->ap;
  486. struct ahci_port_priv *pp = ap->private_data;
  487. u32 opts;
  488. const u32 cmd_fis_len = 5; /* five dwords */
  489. unsigned int n_elem;
  490. /*
  491. * Fill in command slot information (currently only one slot,
  492. * slot 0, is currently since we don't do queueing)
  493. */
  494. opts = cmd_fis_len;
  495. if (qc->tf.flags & ATA_TFLAG_WRITE)
  496. opts |= AHCI_CMD_WRITE;
  497. if (is_atapi_taskfile(&qc->tf))
  498. opts |= AHCI_CMD_ATAPI;
  499. pp->cmd_slot[0].opts = cpu_to_le32(opts);
  500. pp->cmd_slot[0].status = 0;
  501. pp->cmd_slot[0].tbl_addr = cpu_to_le32(pp->cmd_tbl_dma & 0xffffffff);
  502. pp->cmd_slot[0].tbl_addr_hi = cpu_to_le32((pp->cmd_tbl_dma >> 16) >> 16);
  503. /*
  504. * Fill in command table information. First, the header,
  505. * a SATA Register - Host to Device command FIS.
  506. */
  507. ata_tf_to_fis(&qc->tf, pp->cmd_tbl, 0);
  508. if (opts & AHCI_CMD_ATAPI) {
  509. memset(pp->cmd_tbl + AHCI_CMD_TBL_CDB, 0, 32);
  510. memcpy(pp->cmd_tbl + AHCI_CMD_TBL_CDB, qc->cdb, ap->cdb_len);
  511. }
  512. if (!(qc->flags & ATA_QCFLAG_DMAMAP))
  513. return;
  514. n_elem = ahci_fill_sg(qc);
  515. pp->cmd_slot[0].opts |= cpu_to_le32(n_elem << 16);
  516. }
  517. static void ahci_restart_port(struct ata_port *ap, u32 irq_stat)
  518. {
  519. void __iomem *mmio = ap->host_set->mmio_base;
  520. void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
  521. u32 tmp;
  522. if ((ap->device[0].class != ATA_DEV_ATAPI) ||
  523. ((irq_stat & PORT_IRQ_TF_ERR) == 0))
  524. printk(KERN_WARNING "ata%u: port reset, "
  525. "p_is %x is %x pis %x cmd %x tf %x ss %x se %x\n",
  526. ap->id,
  527. irq_stat,
  528. readl(mmio + HOST_IRQ_STAT),
  529. readl(port_mmio + PORT_IRQ_STAT),
  530. readl(port_mmio + PORT_CMD),
  531. readl(port_mmio + PORT_TFDATA),
  532. readl(port_mmio + PORT_SCR_STAT),
  533. readl(port_mmio + PORT_SCR_ERR));
  534. /* stop DMA */
  535. ahci_stop_engine(ap);
  536. /* clear SATA phy error, if any */
  537. tmp = readl(port_mmio + PORT_SCR_ERR);
  538. writel(tmp, port_mmio + PORT_SCR_ERR);
  539. /* if DRQ/BSY is set, device needs to be reset.
  540. * if so, issue COMRESET
  541. */
  542. tmp = readl(port_mmio + PORT_TFDATA);
  543. if (tmp & (ATA_BUSY | ATA_DRQ)) {
  544. writel(0x301, port_mmio + PORT_SCR_CTL);
  545. readl(port_mmio + PORT_SCR_CTL); /* flush */
  546. udelay(10);
  547. writel(0x300, port_mmio + PORT_SCR_CTL);
  548. readl(port_mmio + PORT_SCR_CTL); /* flush */
  549. }
  550. /* re-start DMA */
  551. ahci_start_engine(ap);
  552. }
  553. static void ahci_eng_timeout(struct ata_port *ap)
  554. {
  555. struct ata_host_set *host_set = ap->host_set;
  556. void __iomem *mmio = host_set->mmio_base;
  557. void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
  558. struct ata_queued_cmd *qc;
  559. unsigned long flags;
  560. printk(KERN_WARNING "ata%u: handling error/timeout\n", ap->id);
  561. spin_lock_irqsave(&host_set->lock, flags);
  562. qc = ata_qc_from_tag(ap, ap->active_tag);
  563. if (!qc) {
  564. printk(KERN_ERR "ata%u: BUG: timeout without command\n",
  565. ap->id);
  566. } else {
  567. ahci_restart_port(ap, readl(port_mmio + PORT_IRQ_STAT));
  568. /* hack alert! We cannot use the supplied completion
  569. * function from inside the ->eh_strategy_handler() thread.
  570. * libata is the only user of ->eh_strategy_handler() in
  571. * any kernel, so the default scsi_done() assumes it is
  572. * not being called from the SCSI EH.
  573. */
  574. qc->scsidone = scsi_finish_command;
  575. qc->err_mask |= AC_ERR_OTHER;
  576. ata_qc_complete(qc);
  577. }
  578. spin_unlock_irqrestore(&host_set->lock, flags);
  579. }
  580. static inline int ahci_host_intr(struct ata_port *ap, struct ata_queued_cmd *qc)
  581. {
  582. void __iomem *mmio = ap->host_set->mmio_base;
  583. void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
  584. u32 status, serr, ci;
  585. serr = readl(port_mmio + PORT_SCR_ERR);
  586. writel(serr, port_mmio + PORT_SCR_ERR);
  587. status = readl(port_mmio + PORT_IRQ_STAT);
  588. writel(status, port_mmio + PORT_IRQ_STAT);
  589. ci = readl(port_mmio + PORT_CMD_ISSUE);
  590. if (likely((ci & 0x1) == 0)) {
  591. if (qc) {
  592. assert(qc->err_mask == 0);
  593. ata_qc_complete(qc);
  594. qc = NULL;
  595. }
  596. }
  597. if (status & PORT_IRQ_FATAL) {
  598. unsigned int err_mask;
  599. if (status & PORT_IRQ_TF_ERR)
  600. err_mask = AC_ERR_DEV;
  601. else if (status & PORT_IRQ_IF_ERR)
  602. err_mask = AC_ERR_ATA_BUS;
  603. else
  604. err_mask = AC_ERR_HOST_BUS;
  605. /* command processing has stopped due to error; restart */
  606. ahci_restart_port(ap, status);
  607. if (qc) {
  608. qc->err_mask |= AC_ERR_OTHER;
  609. ata_qc_complete(qc);
  610. }
  611. }
  612. return 1;
  613. }
  614. static void ahci_irq_clear(struct ata_port *ap)
  615. {
  616. /* TODO */
  617. }
  618. static irqreturn_t ahci_interrupt (int irq, void *dev_instance, struct pt_regs *regs)
  619. {
  620. struct ata_host_set *host_set = dev_instance;
  621. struct ahci_host_priv *hpriv;
  622. unsigned int i, handled = 0;
  623. void __iomem *mmio;
  624. u32 irq_stat, irq_ack = 0;
  625. VPRINTK("ENTER\n");
  626. hpriv = host_set->private_data;
  627. mmio = host_set->mmio_base;
  628. /* sigh. 0xffffffff is a valid return from h/w */
  629. irq_stat = readl(mmio + HOST_IRQ_STAT);
  630. irq_stat &= hpriv->port_map;
  631. if (!irq_stat)
  632. return IRQ_NONE;
  633. spin_lock(&host_set->lock);
  634. for (i = 0; i < host_set->n_ports; i++) {
  635. struct ata_port *ap;
  636. if (!(irq_stat & (1 << i)))
  637. continue;
  638. ap = host_set->ports[i];
  639. if (ap) {
  640. struct ata_queued_cmd *qc;
  641. qc = ata_qc_from_tag(ap, ap->active_tag);
  642. if (!ahci_host_intr(ap, qc))
  643. if (ata_ratelimit()) {
  644. struct pci_dev *pdev =
  645. to_pci_dev(ap->host_set->dev);
  646. dev_printk(KERN_WARNING, &pdev->dev,
  647. "unhandled interrupt on port %u\n",
  648. i);
  649. }
  650. VPRINTK("port %u\n", i);
  651. } else {
  652. VPRINTK("port %u (no irq)\n", i);
  653. if (ata_ratelimit()) {
  654. struct pci_dev *pdev =
  655. to_pci_dev(ap->host_set->dev);
  656. dev_printk(KERN_WARNING, &pdev->dev,
  657. "interrupt on disabled port %u\n", i);
  658. }
  659. }
  660. irq_ack |= (1 << i);
  661. }
  662. if (irq_ack) {
  663. writel(irq_ack, mmio + HOST_IRQ_STAT);
  664. handled = 1;
  665. }
  666. spin_unlock(&host_set->lock);
  667. VPRINTK("EXIT\n");
  668. return IRQ_RETVAL(handled);
  669. }
  670. static int ahci_qc_issue(struct ata_queued_cmd *qc)
  671. {
  672. struct ata_port *ap = qc->ap;
  673. void __iomem *port_mmio = (void __iomem *) ap->ioaddr.cmd_addr;
  674. writel(1, port_mmio + PORT_CMD_ISSUE);
  675. readl(port_mmio + PORT_CMD_ISSUE); /* flush */
  676. return 0;
  677. }
  678. static void ahci_setup_port(struct ata_ioports *port, unsigned long base,
  679. unsigned int port_idx)
  680. {
  681. VPRINTK("ENTER, base==0x%lx, port_idx %u\n", base, port_idx);
  682. base = ahci_port_base_ul(base, port_idx);
  683. VPRINTK("base now==0x%lx\n", base);
  684. port->cmd_addr = base;
  685. port->scr_addr = base + PORT_SCR;
  686. VPRINTK("EXIT\n");
  687. }
  688. static int ahci_host_init(struct ata_probe_ent *probe_ent)
  689. {
  690. struct ahci_host_priv *hpriv = probe_ent->private_data;
  691. struct pci_dev *pdev = to_pci_dev(probe_ent->dev);
  692. void __iomem *mmio = probe_ent->mmio_base;
  693. u32 tmp, cap_save;
  694. u16 tmp16;
  695. unsigned int i, j, using_dac;
  696. int rc;
  697. void __iomem *port_mmio;
  698. cap_save = readl(mmio + HOST_CAP);
  699. cap_save &= ( (1<<28) | (1<<17) );
  700. cap_save |= (1 << 27);
  701. /* global controller reset */
  702. tmp = readl(mmio + HOST_CTL);
  703. if ((tmp & HOST_RESET) == 0) {
  704. writel(tmp | HOST_RESET, mmio + HOST_CTL);
  705. readl(mmio + HOST_CTL); /* flush */
  706. }
  707. /* reset must complete within 1 second, or
  708. * the hardware should be considered fried.
  709. */
  710. ssleep(1);
  711. tmp = readl(mmio + HOST_CTL);
  712. if (tmp & HOST_RESET) {
  713. dev_printk(KERN_ERR, &pdev->dev,
  714. "controller reset failed (0x%x)\n", tmp);
  715. return -EIO;
  716. }
  717. writel(HOST_AHCI_EN, mmio + HOST_CTL);
  718. (void) readl(mmio + HOST_CTL); /* flush */
  719. writel(cap_save, mmio + HOST_CAP);
  720. writel(0xf, mmio + HOST_PORTS_IMPL);
  721. (void) readl(mmio + HOST_PORTS_IMPL); /* flush */
  722. pci_read_config_word(pdev, 0x92, &tmp16);
  723. tmp16 |= 0xf;
  724. pci_write_config_word(pdev, 0x92, tmp16);
  725. hpriv->cap = readl(mmio + HOST_CAP);
  726. hpriv->port_map = readl(mmio + HOST_PORTS_IMPL);
  727. probe_ent->n_ports = (hpriv->cap & 0x1f) + 1;
  728. VPRINTK("cap 0x%x port_map 0x%x n_ports %d\n",
  729. hpriv->cap, hpriv->port_map, probe_ent->n_ports);
  730. using_dac = hpriv->cap & HOST_CAP_64;
  731. if (using_dac &&
  732. !pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
  733. rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
  734. if (rc) {
  735. rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  736. if (rc) {
  737. dev_printk(KERN_ERR, &pdev->dev,
  738. "64-bit DMA enable failed\n");
  739. return rc;
  740. }
  741. }
  742. } else {
  743. rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  744. if (rc) {
  745. dev_printk(KERN_ERR, &pdev->dev,
  746. "32-bit DMA enable failed\n");
  747. return rc;
  748. }
  749. rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  750. if (rc) {
  751. dev_printk(KERN_ERR, &pdev->dev,
  752. "32-bit consistent DMA enable failed\n");
  753. return rc;
  754. }
  755. }
  756. for (i = 0; i < probe_ent->n_ports; i++) {
  757. #if 0 /* BIOSen initialize this incorrectly */
  758. if (!(hpriv->port_map & (1 << i)))
  759. continue;
  760. #endif
  761. port_mmio = ahci_port_base(mmio, i);
  762. VPRINTK("mmio %p port_mmio %p\n", mmio, port_mmio);
  763. ahci_setup_port(&probe_ent->port[i],
  764. (unsigned long) mmio, i);
  765. /* make sure port is not active */
  766. tmp = readl(port_mmio + PORT_CMD);
  767. VPRINTK("PORT_CMD 0x%x\n", tmp);
  768. if (tmp & (PORT_CMD_LIST_ON | PORT_CMD_FIS_ON |
  769. PORT_CMD_FIS_RX | PORT_CMD_START)) {
  770. tmp &= ~(PORT_CMD_LIST_ON | PORT_CMD_FIS_ON |
  771. PORT_CMD_FIS_RX | PORT_CMD_START);
  772. writel(tmp, port_mmio + PORT_CMD);
  773. readl(port_mmio + PORT_CMD); /* flush */
  774. /* spec says 500 msecs for each bit, so
  775. * this is slightly incorrect.
  776. */
  777. msleep(500);
  778. }
  779. writel(PORT_CMD_SPIN_UP, port_mmio + PORT_CMD);
  780. j = 0;
  781. while (j < 100) {
  782. msleep(10);
  783. tmp = readl(port_mmio + PORT_SCR_STAT);
  784. if ((tmp & 0xf) == 0x3)
  785. break;
  786. j++;
  787. }
  788. tmp = readl(port_mmio + PORT_SCR_ERR);
  789. VPRINTK("PORT_SCR_ERR 0x%x\n", tmp);
  790. writel(tmp, port_mmio + PORT_SCR_ERR);
  791. /* ack any pending irq events for this port */
  792. tmp = readl(port_mmio + PORT_IRQ_STAT);
  793. VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
  794. if (tmp)
  795. writel(tmp, port_mmio + PORT_IRQ_STAT);
  796. writel(1 << i, mmio + HOST_IRQ_STAT);
  797. /* set irq mask (enables interrupts) */
  798. writel(DEF_PORT_IRQ, port_mmio + PORT_IRQ_MASK);
  799. }
  800. tmp = readl(mmio + HOST_CTL);
  801. VPRINTK("HOST_CTL 0x%x\n", tmp);
  802. writel(tmp | HOST_IRQ_EN, mmio + HOST_CTL);
  803. tmp = readl(mmio + HOST_CTL);
  804. VPRINTK("HOST_CTL 0x%x\n", tmp);
  805. pci_set_master(pdev);
  806. return 0;
  807. }
  808. static void ahci_print_info(struct ata_probe_ent *probe_ent)
  809. {
  810. struct ahci_host_priv *hpriv = probe_ent->private_data;
  811. struct pci_dev *pdev = to_pci_dev(probe_ent->dev);
  812. void __iomem *mmio = probe_ent->mmio_base;
  813. u32 vers, cap, impl, speed;
  814. const char *speed_s;
  815. u16 cc;
  816. const char *scc_s;
  817. vers = readl(mmio + HOST_VERSION);
  818. cap = hpriv->cap;
  819. impl = hpriv->port_map;
  820. speed = (cap >> 20) & 0xf;
  821. if (speed == 1)
  822. speed_s = "1.5";
  823. else if (speed == 2)
  824. speed_s = "3";
  825. else
  826. speed_s = "?";
  827. pci_read_config_word(pdev, 0x0a, &cc);
  828. if (cc == 0x0101)
  829. scc_s = "IDE";
  830. else if (cc == 0x0106)
  831. scc_s = "SATA";
  832. else if (cc == 0x0104)
  833. scc_s = "RAID";
  834. else
  835. scc_s = "unknown";
  836. dev_printk(KERN_INFO, &pdev->dev,
  837. "AHCI %02x%02x.%02x%02x "
  838. "%u slots %u ports %s Gbps 0x%x impl %s mode\n"
  839. ,
  840. (vers >> 24) & 0xff,
  841. (vers >> 16) & 0xff,
  842. (vers >> 8) & 0xff,
  843. vers & 0xff,
  844. ((cap >> 8) & 0x1f) + 1,
  845. (cap & 0x1f) + 1,
  846. speed_s,
  847. impl,
  848. scc_s);
  849. dev_printk(KERN_INFO, &pdev->dev,
  850. "flags: "
  851. "%s%s%s%s%s%s"
  852. "%s%s%s%s%s%s%s\n"
  853. ,
  854. cap & (1 << 31) ? "64bit " : "",
  855. cap & (1 << 30) ? "ncq " : "",
  856. cap & (1 << 28) ? "ilck " : "",
  857. cap & (1 << 27) ? "stag " : "",
  858. cap & (1 << 26) ? "pm " : "",
  859. cap & (1 << 25) ? "led " : "",
  860. cap & (1 << 24) ? "clo " : "",
  861. cap & (1 << 19) ? "nz " : "",
  862. cap & (1 << 18) ? "only " : "",
  863. cap & (1 << 17) ? "pmp " : "",
  864. cap & (1 << 15) ? "pio " : "",
  865. cap & (1 << 14) ? "slum " : "",
  866. cap & (1 << 13) ? "part " : ""
  867. );
  868. }
  869. static int ahci_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
  870. {
  871. static int printed_version;
  872. struct ata_probe_ent *probe_ent = NULL;
  873. struct ahci_host_priv *hpriv;
  874. unsigned long base;
  875. void __iomem *mmio_base;
  876. unsigned int board_idx = (unsigned int) ent->driver_data;
  877. int have_msi, pci_dev_busy = 0;
  878. int rc;
  879. VPRINTK("ENTER\n");
  880. if (!printed_version++)
  881. dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
  882. rc = pci_enable_device(pdev);
  883. if (rc)
  884. return rc;
  885. rc = pci_request_regions(pdev, DRV_NAME);
  886. if (rc) {
  887. pci_dev_busy = 1;
  888. goto err_out;
  889. }
  890. if (pci_enable_msi(pdev) == 0)
  891. have_msi = 1;
  892. else {
  893. pci_intx(pdev, 1);
  894. have_msi = 0;
  895. }
  896. probe_ent = kmalloc(sizeof(*probe_ent), GFP_KERNEL);
  897. if (probe_ent == NULL) {
  898. rc = -ENOMEM;
  899. goto err_out_msi;
  900. }
  901. memset(probe_ent, 0, sizeof(*probe_ent));
  902. probe_ent->dev = pci_dev_to_dev(pdev);
  903. INIT_LIST_HEAD(&probe_ent->node);
  904. mmio_base = pci_iomap(pdev, AHCI_PCI_BAR, 0);
  905. if (mmio_base == NULL) {
  906. rc = -ENOMEM;
  907. goto err_out_free_ent;
  908. }
  909. base = (unsigned long) mmio_base;
  910. hpriv = kmalloc(sizeof(*hpriv), GFP_KERNEL);
  911. if (!hpriv) {
  912. rc = -ENOMEM;
  913. goto err_out_iounmap;
  914. }
  915. memset(hpriv, 0, sizeof(*hpriv));
  916. probe_ent->sht = ahci_port_info[board_idx].sht;
  917. probe_ent->host_flags = ahci_port_info[board_idx].host_flags;
  918. probe_ent->pio_mask = ahci_port_info[board_idx].pio_mask;
  919. probe_ent->udma_mask = ahci_port_info[board_idx].udma_mask;
  920. probe_ent->port_ops = ahci_port_info[board_idx].port_ops;
  921. probe_ent->irq = pdev->irq;
  922. probe_ent->irq_flags = SA_SHIRQ;
  923. probe_ent->mmio_base = mmio_base;
  924. probe_ent->private_data = hpriv;
  925. if (have_msi)
  926. hpriv->flags |= AHCI_FLAG_MSI;
  927. /* initialize adapter */
  928. rc = ahci_host_init(probe_ent);
  929. if (rc)
  930. goto err_out_hpriv;
  931. ahci_print_info(probe_ent);
  932. /* FIXME: check ata_device_add return value */
  933. ata_device_add(probe_ent);
  934. kfree(probe_ent);
  935. return 0;
  936. err_out_hpriv:
  937. kfree(hpriv);
  938. err_out_iounmap:
  939. pci_iounmap(pdev, mmio_base);
  940. err_out_free_ent:
  941. kfree(probe_ent);
  942. err_out_msi:
  943. if (have_msi)
  944. pci_disable_msi(pdev);
  945. else
  946. pci_intx(pdev, 0);
  947. pci_release_regions(pdev);
  948. err_out:
  949. if (!pci_dev_busy)
  950. pci_disable_device(pdev);
  951. return rc;
  952. }
  953. static void ahci_remove_one (struct pci_dev *pdev)
  954. {
  955. struct device *dev = pci_dev_to_dev(pdev);
  956. struct ata_host_set *host_set = dev_get_drvdata(dev);
  957. struct ahci_host_priv *hpriv = host_set->private_data;
  958. struct ata_port *ap;
  959. unsigned int i;
  960. int have_msi;
  961. for (i = 0; i < host_set->n_ports; i++) {
  962. ap = host_set->ports[i];
  963. scsi_remove_host(ap->host);
  964. }
  965. have_msi = hpriv->flags & AHCI_FLAG_MSI;
  966. free_irq(host_set->irq, host_set);
  967. for (i = 0; i < host_set->n_ports; i++) {
  968. ap = host_set->ports[i];
  969. ata_scsi_release(ap->host);
  970. scsi_host_put(ap->host);
  971. }
  972. kfree(hpriv);
  973. pci_iounmap(pdev, host_set->mmio_base);
  974. kfree(host_set);
  975. if (have_msi)
  976. pci_disable_msi(pdev);
  977. else
  978. pci_intx(pdev, 0);
  979. pci_release_regions(pdev);
  980. pci_disable_device(pdev);
  981. dev_set_drvdata(dev, NULL);
  982. }
  983. static int __init ahci_init(void)
  984. {
  985. return pci_module_init(&ahci_pci_driver);
  986. }
  987. static void __exit ahci_exit(void)
  988. {
  989. pci_unregister_driver(&ahci_pci_driver);
  990. }
  991. MODULE_AUTHOR("Jeff Garzik");
  992. MODULE_DESCRIPTION("AHCI SATA low-level driver");
  993. MODULE_LICENSE("GPL");
  994. MODULE_DEVICE_TABLE(pci, ahci_pci_tbl);
  995. MODULE_VERSION(DRV_VERSION);
  996. module_init(ahci_init);
  997. module_exit(ahci_exit);